radeon_asic.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if (rdev->family >= CHIP_R600) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_is_lockup = &r100_gpu_is_lockup,
  130. .asic_reset = &r100_asic_reset,
  131. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  132. .gart_set_page = &r100_pci_gart_set_page,
  133. .ring_start = &r100_ring_start,
  134. .ring_test = &r100_ring_test,
  135. .ring = {
  136. [RADEON_RING_TYPE_GFX_INDEX] = {
  137. .ib_execute = &r100_ring_ib_execute,
  138. .emit_fence = &r100_fence_ring_emit,
  139. .emit_semaphore = &r100_semaphore_ring_emit,
  140. }
  141. },
  142. .irq_set = &r100_irq_set,
  143. .irq_process = &r100_irq_process,
  144. .get_vblank_counter = &r100_get_vblank_counter,
  145. .cs_parse = &r100_cs_parse,
  146. .copy_blit = &r100_copy_blit,
  147. .copy_dma = NULL,
  148. .copy = &r100_copy_blit,
  149. .get_engine_clock = &radeon_legacy_get_engine_clock,
  150. .set_engine_clock = &radeon_legacy_set_engine_clock,
  151. .get_memory_clock = &radeon_legacy_get_memory_clock,
  152. .set_memory_clock = NULL,
  153. .get_pcie_lanes = NULL,
  154. .set_pcie_lanes = NULL,
  155. .set_clock_gating = &radeon_legacy_set_clock_gating,
  156. .set_surface_reg = r100_set_surface_reg,
  157. .clear_surface_reg = r100_clear_surface_reg,
  158. .bandwidth_update = &r100_bandwidth_update,
  159. .hpd_init = &r100_hpd_init,
  160. .hpd_fini = &r100_hpd_fini,
  161. .hpd_sense = &r100_hpd_sense,
  162. .hpd_set_polarity = &r100_hpd_set_polarity,
  163. .ioctl_wait_idle = NULL,
  164. .gui_idle = &r100_gui_idle,
  165. .pm_misc = &r100_pm_misc,
  166. .pm_prepare = &r100_pm_prepare,
  167. .pm_finish = &r100_pm_finish,
  168. .pm_init_profile = &r100_pm_init_profile,
  169. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  170. .pre_page_flip = &r100_pre_page_flip,
  171. .page_flip = &r100_page_flip,
  172. .post_page_flip = &r100_post_page_flip,
  173. .wait_for_vblank = &r100_wait_for_vblank,
  174. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  175. };
  176. static struct radeon_asic r200_asic = {
  177. .init = &r100_init,
  178. .fini = &r100_fini,
  179. .suspend = &r100_suspend,
  180. .resume = &r100_resume,
  181. .vga_set_state = &r100_vga_set_state,
  182. .gpu_is_lockup = &r100_gpu_is_lockup,
  183. .asic_reset = &r100_asic_reset,
  184. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  185. .gart_set_page = &r100_pci_gart_set_page,
  186. .ring_start = &r100_ring_start,
  187. .ring_test = &r100_ring_test,
  188. .ring = {
  189. [RADEON_RING_TYPE_GFX_INDEX] = {
  190. .ib_execute = &r100_ring_ib_execute,
  191. .emit_fence = &r100_fence_ring_emit,
  192. .emit_semaphore = &r100_semaphore_ring_emit,
  193. }
  194. },
  195. .irq_set = &r100_irq_set,
  196. .irq_process = &r100_irq_process,
  197. .get_vblank_counter = &r100_get_vblank_counter,
  198. .cs_parse = &r100_cs_parse,
  199. .copy_blit = &r100_copy_blit,
  200. .copy_dma = &r200_copy_dma,
  201. .copy = &r100_copy_blit,
  202. .get_engine_clock = &radeon_legacy_get_engine_clock,
  203. .set_engine_clock = &radeon_legacy_set_engine_clock,
  204. .get_memory_clock = &radeon_legacy_get_memory_clock,
  205. .set_memory_clock = NULL,
  206. .set_pcie_lanes = NULL,
  207. .set_clock_gating = &radeon_legacy_set_clock_gating,
  208. .set_surface_reg = r100_set_surface_reg,
  209. .clear_surface_reg = r100_clear_surface_reg,
  210. .bandwidth_update = &r100_bandwidth_update,
  211. .hpd_init = &r100_hpd_init,
  212. .hpd_fini = &r100_hpd_fini,
  213. .hpd_sense = &r100_hpd_sense,
  214. .hpd_set_polarity = &r100_hpd_set_polarity,
  215. .ioctl_wait_idle = NULL,
  216. .gui_idle = &r100_gui_idle,
  217. .pm_misc = &r100_pm_misc,
  218. .pm_prepare = &r100_pm_prepare,
  219. .pm_finish = &r100_pm_finish,
  220. .pm_init_profile = &r100_pm_init_profile,
  221. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  222. .pre_page_flip = &r100_pre_page_flip,
  223. .page_flip = &r100_page_flip,
  224. .post_page_flip = &r100_post_page_flip,
  225. .wait_for_vblank = &r100_wait_for_vblank,
  226. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  227. };
  228. static struct radeon_asic r300_asic = {
  229. .init = &r300_init,
  230. .fini = &r300_fini,
  231. .suspend = &r300_suspend,
  232. .resume = &r300_resume,
  233. .vga_set_state = &r100_vga_set_state,
  234. .gpu_is_lockup = &r300_gpu_is_lockup,
  235. .asic_reset = &r300_asic_reset,
  236. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  237. .gart_set_page = &r100_pci_gart_set_page,
  238. .ring_start = &r300_ring_start,
  239. .ring_test = &r100_ring_test,
  240. .ring = {
  241. [RADEON_RING_TYPE_GFX_INDEX] = {
  242. .ib_execute = &r100_ring_ib_execute,
  243. .emit_fence = &r300_fence_ring_emit,
  244. .emit_semaphore = &r100_semaphore_ring_emit,
  245. }
  246. },
  247. .irq_set = &r100_irq_set,
  248. .irq_process = &r100_irq_process,
  249. .get_vblank_counter = &r100_get_vblank_counter,
  250. .cs_parse = &r300_cs_parse,
  251. .copy_blit = &r100_copy_blit,
  252. .copy_dma = &r200_copy_dma,
  253. .copy = &r100_copy_blit,
  254. .get_engine_clock = &radeon_legacy_get_engine_clock,
  255. .set_engine_clock = &radeon_legacy_set_engine_clock,
  256. .get_memory_clock = &radeon_legacy_get_memory_clock,
  257. .set_memory_clock = NULL,
  258. .get_pcie_lanes = &rv370_get_pcie_lanes,
  259. .set_pcie_lanes = &rv370_set_pcie_lanes,
  260. .set_clock_gating = &radeon_legacy_set_clock_gating,
  261. .set_surface_reg = r100_set_surface_reg,
  262. .clear_surface_reg = r100_clear_surface_reg,
  263. .bandwidth_update = &r100_bandwidth_update,
  264. .hpd_init = &r100_hpd_init,
  265. .hpd_fini = &r100_hpd_fini,
  266. .hpd_sense = &r100_hpd_sense,
  267. .hpd_set_polarity = &r100_hpd_set_polarity,
  268. .ioctl_wait_idle = NULL,
  269. .gui_idle = &r100_gui_idle,
  270. .pm_misc = &r100_pm_misc,
  271. .pm_prepare = &r100_pm_prepare,
  272. .pm_finish = &r100_pm_finish,
  273. .pm_init_profile = &r100_pm_init_profile,
  274. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  275. .pre_page_flip = &r100_pre_page_flip,
  276. .page_flip = &r100_page_flip,
  277. .post_page_flip = &r100_post_page_flip,
  278. .wait_for_vblank = &r100_wait_for_vblank,
  279. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  280. };
  281. static struct radeon_asic r300_asic_pcie = {
  282. .init = &r300_init,
  283. .fini = &r300_fini,
  284. .suspend = &r300_suspend,
  285. .resume = &r300_resume,
  286. .vga_set_state = &r100_vga_set_state,
  287. .gpu_is_lockup = &r300_gpu_is_lockup,
  288. .asic_reset = &r300_asic_reset,
  289. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  290. .gart_set_page = &rv370_pcie_gart_set_page,
  291. .ring_start = &r300_ring_start,
  292. .ring_test = &r100_ring_test,
  293. .ring = {
  294. [RADEON_RING_TYPE_GFX_INDEX] = {
  295. .ib_execute = &r100_ring_ib_execute,
  296. .emit_fence = &r300_fence_ring_emit,
  297. .emit_semaphore = &r100_semaphore_ring_emit,
  298. }
  299. },
  300. .irq_set = &r100_irq_set,
  301. .irq_process = &r100_irq_process,
  302. .get_vblank_counter = &r100_get_vblank_counter,
  303. .cs_parse = &r300_cs_parse,
  304. .copy_blit = &r100_copy_blit,
  305. .copy_dma = &r200_copy_dma,
  306. .copy = &r100_copy_blit,
  307. .get_engine_clock = &radeon_legacy_get_engine_clock,
  308. .set_engine_clock = &radeon_legacy_set_engine_clock,
  309. .get_memory_clock = &radeon_legacy_get_memory_clock,
  310. .set_memory_clock = NULL,
  311. .set_pcie_lanes = &rv370_set_pcie_lanes,
  312. .set_clock_gating = &radeon_legacy_set_clock_gating,
  313. .set_surface_reg = r100_set_surface_reg,
  314. .clear_surface_reg = r100_clear_surface_reg,
  315. .bandwidth_update = &r100_bandwidth_update,
  316. .hpd_init = &r100_hpd_init,
  317. .hpd_fini = &r100_hpd_fini,
  318. .hpd_sense = &r100_hpd_sense,
  319. .hpd_set_polarity = &r100_hpd_set_polarity,
  320. .ioctl_wait_idle = NULL,
  321. .gui_idle = &r100_gui_idle,
  322. .pm_misc = &r100_pm_misc,
  323. .pm_prepare = &r100_pm_prepare,
  324. .pm_finish = &r100_pm_finish,
  325. .pm_init_profile = &r100_pm_init_profile,
  326. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  327. .pre_page_flip = &r100_pre_page_flip,
  328. .page_flip = &r100_page_flip,
  329. .post_page_flip = &r100_post_page_flip,
  330. .wait_for_vblank = &r100_wait_for_vblank,
  331. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  332. };
  333. static struct radeon_asic r420_asic = {
  334. .init = &r420_init,
  335. .fini = &r420_fini,
  336. .suspend = &r420_suspend,
  337. .resume = &r420_resume,
  338. .vga_set_state = &r100_vga_set_state,
  339. .gpu_is_lockup = &r300_gpu_is_lockup,
  340. .asic_reset = &r300_asic_reset,
  341. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  342. .gart_set_page = &rv370_pcie_gart_set_page,
  343. .ring_start = &r300_ring_start,
  344. .ring_test = &r100_ring_test,
  345. .ring = {
  346. [RADEON_RING_TYPE_GFX_INDEX] = {
  347. .ib_execute = &r100_ring_ib_execute,
  348. .emit_fence = &r300_fence_ring_emit,
  349. .emit_semaphore = &r100_semaphore_ring_emit,
  350. }
  351. },
  352. .irq_set = &r100_irq_set,
  353. .irq_process = &r100_irq_process,
  354. .get_vblank_counter = &r100_get_vblank_counter,
  355. .cs_parse = &r300_cs_parse,
  356. .copy_blit = &r100_copy_blit,
  357. .copy_dma = &r200_copy_dma,
  358. .copy = &r100_copy_blit,
  359. .get_engine_clock = &radeon_atom_get_engine_clock,
  360. .set_engine_clock = &radeon_atom_set_engine_clock,
  361. .get_memory_clock = &radeon_atom_get_memory_clock,
  362. .set_memory_clock = &radeon_atom_set_memory_clock,
  363. .get_pcie_lanes = &rv370_get_pcie_lanes,
  364. .set_pcie_lanes = &rv370_set_pcie_lanes,
  365. .set_clock_gating = &radeon_atom_set_clock_gating,
  366. .set_surface_reg = r100_set_surface_reg,
  367. .clear_surface_reg = r100_clear_surface_reg,
  368. .bandwidth_update = &r100_bandwidth_update,
  369. .hpd_init = &r100_hpd_init,
  370. .hpd_fini = &r100_hpd_fini,
  371. .hpd_sense = &r100_hpd_sense,
  372. .hpd_set_polarity = &r100_hpd_set_polarity,
  373. .ioctl_wait_idle = NULL,
  374. .gui_idle = &r100_gui_idle,
  375. .pm_misc = &r100_pm_misc,
  376. .pm_prepare = &r100_pm_prepare,
  377. .pm_finish = &r100_pm_finish,
  378. .pm_init_profile = &r420_pm_init_profile,
  379. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  380. .pre_page_flip = &r100_pre_page_flip,
  381. .page_flip = &r100_page_flip,
  382. .post_page_flip = &r100_post_page_flip,
  383. .wait_for_vblank = &r100_wait_for_vblank,
  384. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  385. };
  386. static struct radeon_asic rs400_asic = {
  387. .init = &rs400_init,
  388. .fini = &rs400_fini,
  389. .suspend = &rs400_suspend,
  390. .resume = &rs400_resume,
  391. .vga_set_state = &r100_vga_set_state,
  392. .gpu_is_lockup = &r300_gpu_is_lockup,
  393. .asic_reset = &r300_asic_reset,
  394. .gart_tlb_flush = &rs400_gart_tlb_flush,
  395. .gart_set_page = &rs400_gart_set_page,
  396. .ring_start = &r300_ring_start,
  397. .ring_test = &r100_ring_test,
  398. .ring = {
  399. [RADEON_RING_TYPE_GFX_INDEX] = {
  400. .ib_execute = &r100_ring_ib_execute,
  401. .emit_fence = &r300_fence_ring_emit,
  402. .emit_semaphore = &r100_semaphore_ring_emit,
  403. }
  404. },
  405. .irq_set = &r100_irq_set,
  406. .irq_process = &r100_irq_process,
  407. .get_vblank_counter = &r100_get_vblank_counter,
  408. .cs_parse = &r300_cs_parse,
  409. .copy_blit = &r100_copy_blit,
  410. .copy_dma = &r200_copy_dma,
  411. .copy = &r100_copy_blit,
  412. .get_engine_clock = &radeon_legacy_get_engine_clock,
  413. .set_engine_clock = &radeon_legacy_set_engine_clock,
  414. .get_memory_clock = &radeon_legacy_get_memory_clock,
  415. .set_memory_clock = NULL,
  416. .get_pcie_lanes = NULL,
  417. .set_pcie_lanes = NULL,
  418. .set_clock_gating = &radeon_legacy_set_clock_gating,
  419. .set_surface_reg = r100_set_surface_reg,
  420. .clear_surface_reg = r100_clear_surface_reg,
  421. .bandwidth_update = &r100_bandwidth_update,
  422. .hpd_init = &r100_hpd_init,
  423. .hpd_fini = &r100_hpd_fini,
  424. .hpd_sense = &r100_hpd_sense,
  425. .hpd_set_polarity = &r100_hpd_set_polarity,
  426. .ioctl_wait_idle = NULL,
  427. .gui_idle = &r100_gui_idle,
  428. .pm_misc = &r100_pm_misc,
  429. .pm_prepare = &r100_pm_prepare,
  430. .pm_finish = &r100_pm_finish,
  431. .pm_init_profile = &r100_pm_init_profile,
  432. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  433. .pre_page_flip = &r100_pre_page_flip,
  434. .page_flip = &r100_page_flip,
  435. .post_page_flip = &r100_post_page_flip,
  436. .wait_for_vblank = &r100_wait_for_vblank,
  437. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  438. };
  439. static struct radeon_asic rs600_asic = {
  440. .init = &rs600_init,
  441. .fini = &rs600_fini,
  442. .suspend = &rs600_suspend,
  443. .resume = &rs600_resume,
  444. .vga_set_state = &r100_vga_set_state,
  445. .gpu_is_lockup = &r300_gpu_is_lockup,
  446. .asic_reset = &rs600_asic_reset,
  447. .gart_tlb_flush = &rs600_gart_tlb_flush,
  448. .gart_set_page = &rs600_gart_set_page,
  449. .ring_start = &r300_ring_start,
  450. .ring_test = &r100_ring_test,
  451. .ring = {
  452. [RADEON_RING_TYPE_GFX_INDEX] = {
  453. .ib_execute = &r100_ring_ib_execute,
  454. .emit_fence = &r300_fence_ring_emit,
  455. .emit_semaphore = &r100_semaphore_ring_emit,
  456. }
  457. },
  458. .irq_set = &rs600_irq_set,
  459. .irq_process = &rs600_irq_process,
  460. .get_vblank_counter = &rs600_get_vblank_counter,
  461. .cs_parse = &r300_cs_parse,
  462. .copy_blit = &r100_copy_blit,
  463. .copy_dma = &r200_copy_dma,
  464. .copy = &r100_copy_blit,
  465. .get_engine_clock = &radeon_atom_get_engine_clock,
  466. .set_engine_clock = &radeon_atom_set_engine_clock,
  467. .get_memory_clock = &radeon_atom_get_memory_clock,
  468. .set_memory_clock = &radeon_atom_set_memory_clock,
  469. .get_pcie_lanes = NULL,
  470. .set_pcie_lanes = NULL,
  471. .set_clock_gating = &radeon_atom_set_clock_gating,
  472. .set_surface_reg = r100_set_surface_reg,
  473. .clear_surface_reg = r100_clear_surface_reg,
  474. .bandwidth_update = &rs600_bandwidth_update,
  475. .hpd_init = &rs600_hpd_init,
  476. .hpd_fini = &rs600_hpd_fini,
  477. .hpd_sense = &rs600_hpd_sense,
  478. .hpd_set_polarity = &rs600_hpd_set_polarity,
  479. .ioctl_wait_idle = NULL,
  480. .gui_idle = &r100_gui_idle,
  481. .pm_misc = &rs600_pm_misc,
  482. .pm_prepare = &rs600_pm_prepare,
  483. .pm_finish = &rs600_pm_finish,
  484. .pm_init_profile = &r420_pm_init_profile,
  485. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  486. .pre_page_flip = &rs600_pre_page_flip,
  487. .page_flip = &rs600_page_flip,
  488. .post_page_flip = &rs600_post_page_flip,
  489. .wait_for_vblank = &avivo_wait_for_vblank,
  490. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  491. };
  492. static struct radeon_asic rs690_asic = {
  493. .init = &rs690_init,
  494. .fini = &rs690_fini,
  495. .suspend = &rs690_suspend,
  496. .resume = &rs690_resume,
  497. .vga_set_state = &r100_vga_set_state,
  498. .gpu_is_lockup = &r300_gpu_is_lockup,
  499. .asic_reset = &rs600_asic_reset,
  500. .gart_tlb_flush = &rs400_gart_tlb_flush,
  501. .gart_set_page = &rs400_gart_set_page,
  502. .ring_start = &r300_ring_start,
  503. .ring_test = &r100_ring_test,
  504. .ring = {
  505. [RADEON_RING_TYPE_GFX_INDEX] = {
  506. .ib_execute = &r100_ring_ib_execute,
  507. .emit_fence = &r300_fence_ring_emit,
  508. .emit_semaphore = &r100_semaphore_ring_emit,
  509. }
  510. },
  511. .irq_set = &rs600_irq_set,
  512. .irq_process = &rs600_irq_process,
  513. .get_vblank_counter = &rs600_get_vblank_counter,
  514. .cs_parse = &r300_cs_parse,
  515. .copy_blit = &r100_copy_blit,
  516. .copy_dma = &r200_copy_dma,
  517. .copy = &r200_copy_dma,
  518. .get_engine_clock = &radeon_atom_get_engine_clock,
  519. .set_engine_clock = &radeon_atom_set_engine_clock,
  520. .get_memory_clock = &radeon_atom_get_memory_clock,
  521. .set_memory_clock = &radeon_atom_set_memory_clock,
  522. .get_pcie_lanes = NULL,
  523. .set_pcie_lanes = NULL,
  524. .set_clock_gating = &radeon_atom_set_clock_gating,
  525. .set_surface_reg = r100_set_surface_reg,
  526. .clear_surface_reg = r100_clear_surface_reg,
  527. .bandwidth_update = &rs690_bandwidth_update,
  528. .hpd_init = &rs600_hpd_init,
  529. .hpd_fini = &rs600_hpd_fini,
  530. .hpd_sense = &rs600_hpd_sense,
  531. .hpd_set_polarity = &rs600_hpd_set_polarity,
  532. .ioctl_wait_idle = NULL,
  533. .gui_idle = &r100_gui_idle,
  534. .pm_misc = &rs600_pm_misc,
  535. .pm_prepare = &rs600_pm_prepare,
  536. .pm_finish = &rs600_pm_finish,
  537. .pm_init_profile = &r420_pm_init_profile,
  538. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  539. .pre_page_flip = &rs600_pre_page_flip,
  540. .page_flip = &rs600_page_flip,
  541. .post_page_flip = &rs600_post_page_flip,
  542. .wait_for_vblank = &avivo_wait_for_vblank,
  543. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  544. };
  545. static struct radeon_asic rv515_asic = {
  546. .init = &rv515_init,
  547. .fini = &rv515_fini,
  548. .suspend = &rv515_suspend,
  549. .resume = &rv515_resume,
  550. .vga_set_state = &r100_vga_set_state,
  551. .gpu_is_lockup = &r300_gpu_is_lockup,
  552. .asic_reset = &rs600_asic_reset,
  553. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  554. .gart_set_page = &rv370_pcie_gart_set_page,
  555. .ring_start = &rv515_ring_start,
  556. .ring_test = &r100_ring_test,
  557. .ring = {
  558. [RADEON_RING_TYPE_GFX_INDEX] = {
  559. .ib_execute = &r100_ring_ib_execute,
  560. .emit_fence = &r300_fence_ring_emit,
  561. .emit_semaphore = &r100_semaphore_ring_emit,
  562. }
  563. },
  564. .irq_set = &rs600_irq_set,
  565. .irq_process = &rs600_irq_process,
  566. .get_vblank_counter = &rs600_get_vblank_counter,
  567. .cs_parse = &r300_cs_parse,
  568. .copy_blit = &r100_copy_blit,
  569. .copy_dma = &r200_copy_dma,
  570. .copy = &r100_copy_blit,
  571. .get_engine_clock = &radeon_atom_get_engine_clock,
  572. .set_engine_clock = &radeon_atom_set_engine_clock,
  573. .get_memory_clock = &radeon_atom_get_memory_clock,
  574. .set_memory_clock = &radeon_atom_set_memory_clock,
  575. .get_pcie_lanes = &rv370_get_pcie_lanes,
  576. .set_pcie_lanes = &rv370_set_pcie_lanes,
  577. .set_clock_gating = &radeon_atom_set_clock_gating,
  578. .set_surface_reg = r100_set_surface_reg,
  579. .clear_surface_reg = r100_clear_surface_reg,
  580. .bandwidth_update = &rv515_bandwidth_update,
  581. .hpd_init = &rs600_hpd_init,
  582. .hpd_fini = &rs600_hpd_fini,
  583. .hpd_sense = &rs600_hpd_sense,
  584. .hpd_set_polarity = &rs600_hpd_set_polarity,
  585. .ioctl_wait_idle = NULL,
  586. .gui_idle = &r100_gui_idle,
  587. .pm_misc = &rs600_pm_misc,
  588. .pm_prepare = &rs600_pm_prepare,
  589. .pm_finish = &rs600_pm_finish,
  590. .pm_init_profile = &r420_pm_init_profile,
  591. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  592. .pre_page_flip = &rs600_pre_page_flip,
  593. .page_flip = &rs600_page_flip,
  594. .post_page_flip = &rs600_post_page_flip,
  595. .wait_for_vblank = &avivo_wait_for_vblank,
  596. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  597. };
  598. static struct radeon_asic r520_asic = {
  599. .init = &r520_init,
  600. .fini = &rv515_fini,
  601. .suspend = &rv515_suspend,
  602. .resume = &r520_resume,
  603. .vga_set_state = &r100_vga_set_state,
  604. .gpu_is_lockup = &r300_gpu_is_lockup,
  605. .asic_reset = &rs600_asic_reset,
  606. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  607. .gart_set_page = &rv370_pcie_gart_set_page,
  608. .ring_start = &rv515_ring_start,
  609. .ring_test = &r100_ring_test,
  610. .ring = {
  611. [RADEON_RING_TYPE_GFX_INDEX] = {
  612. .ib_execute = &r100_ring_ib_execute,
  613. .emit_fence = &r300_fence_ring_emit,
  614. .emit_semaphore = &r100_semaphore_ring_emit,
  615. }
  616. },
  617. .irq_set = &rs600_irq_set,
  618. .irq_process = &rs600_irq_process,
  619. .get_vblank_counter = &rs600_get_vblank_counter,
  620. .cs_parse = &r300_cs_parse,
  621. .copy_blit = &r100_copy_blit,
  622. .copy_dma = &r200_copy_dma,
  623. .copy = &r100_copy_blit,
  624. .get_engine_clock = &radeon_atom_get_engine_clock,
  625. .set_engine_clock = &radeon_atom_set_engine_clock,
  626. .get_memory_clock = &radeon_atom_get_memory_clock,
  627. .set_memory_clock = &radeon_atom_set_memory_clock,
  628. .get_pcie_lanes = &rv370_get_pcie_lanes,
  629. .set_pcie_lanes = &rv370_set_pcie_lanes,
  630. .set_clock_gating = &radeon_atom_set_clock_gating,
  631. .set_surface_reg = r100_set_surface_reg,
  632. .clear_surface_reg = r100_clear_surface_reg,
  633. .bandwidth_update = &rv515_bandwidth_update,
  634. .hpd_init = &rs600_hpd_init,
  635. .hpd_fini = &rs600_hpd_fini,
  636. .hpd_sense = &rs600_hpd_sense,
  637. .hpd_set_polarity = &rs600_hpd_set_polarity,
  638. .ioctl_wait_idle = NULL,
  639. .gui_idle = &r100_gui_idle,
  640. .pm_misc = &rs600_pm_misc,
  641. .pm_prepare = &rs600_pm_prepare,
  642. .pm_finish = &rs600_pm_finish,
  643. .pm_init_profile = &r420_pm_init_profile,
  644. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  645. .pre_page_flip = &rs600_pre_page_flip,
  646. .page_flip = &rs600_page_flip,
  647. .post_page_flip = &rs600_post_page_flip,
  648. .wait_for_vblank = &avivo_wait_for_vblank,
  649. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  650. };
  651. static struct radeon_asic r600_asic = {
  652. .init = &r600_init,
  653. .fini = &r600_fini,
  654. .suspend = &r600_suspend,
  655. .resume = &r600_resume,
  656. .vga_set_state = &r600_vga_set_state,
  657. .gpu_is_lockup = &r600_gpu_is_lockup,
  658. .asic_reset = &r600_asic_reset,
  659. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  660. .gart_set_page = &rs600_gart_set_page,
  661. .ring_test = &r600_ring_test,
  662. .ring = {
  663. [RADEON_RING_TYPE_GFX_INDEX] = {
  664. .ib_execute = &r600_ring_ib_execute,
  665. .emit_fence = &r600_fence_ring_emit,
  666. .emit_semaphore = &r600_semaphore_ring_emit,
  667. }
  668. },
  669. .irq_set = &r600_irq_set,
  670. .irq_process = &r600_irq_process,
  671. .get_vblank_counter = &rs600_get_vblank_counter,
  672. .cs_parse = &r600_cs_parse,
  673. .copy_blit = &r600_copy_blit,
  674. .copy_dma = NULL,
  675. .copy = &r600_copy_blit,
  676. .get_engine_clock = &radeon_atom_get_engine_clock,
  677. .set_engine_clock = &radeon_atom_set_engine_clock,
  678. .get_memory_clock = &radeon_atom_get_memory_clock,
  679. .set_memory_clock = &radeon_atom_set_memory_clock,
  680. .get_pcie_lanes = &r600_get_pcie_lanes,
  681. .set_pcie_lanes = &r600_set_pcie_lanes,
  682. .set_clock_gating = NULL,
  683. .set_surface_reg = r600_set_surface_reg,
  684. .clear_surface_reg = r600_clear_surface_reg,
  685. .bandwidth_update = &rv515_bandwidth_update,
  686. .hpd_init = &r600_hpd_init,
  687. .hpd_fini = &r600_hpd_fini,
  688. .hpd_sense = &r600_hpd_sense,
  689. .hpd_set_polarity = &r600_hpd_set_polarity,
  690. .ioctl_wait_idle = r600_ioctl_wait_idle,
  691. .gui_idle = &r600_gui_idle,
  692. .pm_misc = &r600_pm_misc,
  693. .pm_prepare = &rs600_pm_prepare,
  694. .pm_finish = &rs600_pm_finish,
  695. .pm_init_profile = &r600_pm_init_profile,
  696. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  697. .pre_page_flip = &rs600_pre_page_flip,
  698. .page_flip = &rs600_page_flip,
  699. .post_page_flip = &rs600_post_page_flip,
  700. .wait_for_vblank = &avivo_wait_for_vblank,
  701. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  702. };
  703. static struct radeon_asic rs780_asic = {
  704. .init = &r600_init,
  705. .fini = &r600_fini,
  706. .suspend = &r600_suspend,
  707. .resume = &r600_resume,
  708. .gpu_is_lockup = &r600_gpu_is_lockup,
  709. .vga_set_state = &r600_vga_set_state,
  710. .asic_reset = &r600_asic_reset,
  711. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  712. .gart_set_page = &rs600_gart_set_page,
  713. .ring_test = &r600_ring_test,
  714. .ring = {
  715. [RADEON_RING_TYPE_GFX_INDEX] = {
  716. .ib_execute = &r600_ring_ib_execute,
  717. .emit_fence = &r600_fence_ring_emit,
  718. .emit_semaphore = &r600_semaphore_ring_emit,
  719. }
  720. },
  721. .irq_set = &r600_irq_set,
  722. .irq_process = &r600_irq_process,
  723. .get_vblank_counter = &rs600_get_vblank_counter,
  724. .cs_parse = &r600_cs_parse,
  725. .copy_blit = &r600_copy_blit,
  726. .copy_dma = NULL,
  727. .copy = &r600_copy_blit,
  728. .get_engine_clock = &radeon_atom_get_engine_clock,
  729. .set_engine_clock = &radeon_atom_set_engine_clock,
  730. .get_memory_clock = NULL,
  731. .set_memory_clock = NULL,
  732. .get_pcie_lanes = NULL,
  733. .set_pcie_lanes = NULL,
  734. .set_clock_gating = NULL,
  735. .set_surface_reg = r600_set_surface_reg,
  736. .clear_surface_reg = r600_clear_surface_reg,
  737. .bandwidth_update = &rs690_bandwidth_update,
  738. .hpd_init = &r600_hpd_init,
  739. .hpd_fini = &r600_hpd_fini,
  740. .hpd_sense = &r600_hpd_sense,
  741. .hpd_set_polarity = &r600_hpd_set_polarity,
  742. .ioctl_wait_idle = r600_ioctl_wait_idle,
  743. .gui_idle = &r600_gui_idle,
  744. .pm_misc = &r600_pm_misc,
  745. .pm_prepare = &rs600_pm_prepare,
  746. .pm_finish = &rs600_pm_finish,
  747. .pm_init_profile = &rs780_pm_init_profile,
  748. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  749. .pre_page_flip = &rs600_pre_page_flip,
  750. .page_flip = &rs600_page_flip,
  751. .post_page_flip = &rs600_post_page_flip,
  752. .wait_for_vblank = &avivo_wait_for_vblank,
  753. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  754. };
  755. static struct radeon_asic rv770_asic = {
  756. .init = &rv770_init,
  757. .fini = &rv770_fini,
  758. .suspend = &rv770_suspend,
  759. .resume = &rv770_resume,
  760. .asic_reset = &r600_asic_reset,
  761. .gpu_is_lockup = &r600_gpu_is_lockup,
  762. .vga_set_state = &r600_vga_set_state,
  763. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  764. .gart_set_page = &rs600_gart_set_page,
  765. .ring_test = &r600_ring_test,
  766. .ring = {
  767. [RADEON_RING_TYPE_GFX_INDEX] = {
  768. .ib_execute = &r600_ring_ib_execute,
  769. .emit_fence = &r600_fence_ring_emit,
  770. .emit_semaphore = &r600_semaphore_ring_emit,
  771. }
  772. },
  773. .irq_set = &r600_irq_set,
  774. .irq_process = &r600_irq_process,
  775. .get_vblank_counter = &rs600_get_vblank_counter,
  776. .cs_parse = &r600_cs_parse,
  777. .copy_blit = &r600_copy_blit,
  778. .copy_dma = NULL,
  779. .copy = &r600_copy_blit,
  780. .get_engine_clock = &radeon_atom_get_engine_clock,
  781. .set_engine_clock = &radeon_atom_set_engine_clock,
  782. .get_memory_clock = &radeon_atom_get_memory_clock,
  783. .set_memory_clock = &radeon_atom_set_memory_clock,
  784. .get_pcie_lanes = &r600_get_pcie_lanes,
  785. .set_pcie_lanes = &r600_set_pcie_lanes,
  786. .set_clock_gating = &radeon_atom_set_clock_gating,
  787. .set_surface_reg = r600_set_surface_reg,
  788. .clear_surface_reg = r600_clear_surface_reg,
  789. .bandwidth_update = &rv515_bandwidth_update,
  790. .hpd_init = &r600_hpd_init,
  791. .hpd_fini = &r600_hpd_fini,
  792. .hpd_sense = &r600_hpd_sense,
  793. .hpd_set_polarity = &r600_hpd_set_polarity,
  794. .ioctl_wait_idle = r600_ioctl_wait_idle,
  795. .gui_idle = &r600_gui_idle,
  796. .pm_misc = &rv770_pm_misc,
  797. .pm_prepare = &rs600_pm_prepare,
  798. .pm_finish = &rs600_pm_finish,
  799. .pm_init_profile = &r600_pm_init_profile,
  800. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  801. .pre_page_flip = &rs600_pre_page_flip,
  802. .page_flip = &rv770_page_flip,
  803. .post_page_flip = &rs600_post_page_flip,
  804. .wait_for_vblank = &avivo_wait_for_vblank,
  805. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  806. };
  807. static struct radeon_asic evergreen_asic = {
  808. .init = &evergreen_init,
  809. .fini = &evergreen_fini,
  810. .suspend = &evergreen_suspend,
  811. .resume = &evergreen_resume,
  812. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  813. .asic_reset = &evergreen_asic_reset,
  814. .vga_set_state = &r600_vga_set_state,
  815. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  816. .gart_set_page = &rs600_gart_set_page,
  817. .ring_test = &r600_ring_test,
  818. .ring = {
  819. [RADEON_RING_TYPE_GFX_INDEX] = {
  820. .ib_execute = &evergreen_ring_ib_execute,
  821. .emit_fence = &r600_fence_ring_emit,
  822. .emit_semaphore = &r600_semaphore_ring_emit,
  823. }
  824. },
  825. .irq_set = &evergreen_irq_set,
  826. .irq_process = &evergreen_irq_process,
  827. .get_vblank_counter = &evergreen_get_vblank_counter,
  828. .cs_parse = &evergreen_cs_parse,
  829. .copy_blit = &r600_copy_blit,
  830. .copy_dma = NULL,
  831. .copy = &r600_copy_blit,
  832. .get_engine_clock = &radeon_atom_get_engine_clock,
  833. .set_engine_clock = &radeon_atom_set_engine_clock,
  834. .get_memory_clock = &radeon_atom_get_memory_clock,
  835. .set_memory_clock = &radeon_atom_set_memory_clock,
  836. .get_pcie_lanes = &r600_get_pcie_lanes,
  837. .set_pcie_lanes = &r600_set_pcie_lanes,
  838. .set_clock_gating = NULL,
  839. .set_surface_reg = r600_set_surface_reg,
  840. .clear_surface_reg = r600_clear_surface_reg,
  841. .bandwidth_update = &evergreen_bandwidth_update,
  842. .hpd_init = &evergreen_hpd_init,
  843. .hpd_fini = &evergreen_hpd_fini,
  844. .hpd_sense = &evergreen_hpd_sense,
  845. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  846. .ioctl_wait_idle = r600_ioctl_wait_idle,
  847. .gui_idle = &r600_gui_idle,
  848. .pm_misc = &evergreen_pm_misc,
  849. .pm_prepare = &evergreen_pm_prepare,
  850. .pm_finish = &evergreen_pm_finish,
  851. .pm_init_profile = &r600_pm_init_profile,
  852. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  853. .pre_page_flip = &evergreen_pre_page_flip,
  854. .page_flip = &evergreen_page_flip,
  855. .post_page_flip = &evergreen_post_page_flip,
  856. .wait_for_vblank = &dce4_wait_for_vblank,
  857. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  858. };
  859. static struct radeon_asic sumo_asic = {
  860. .init = &evergreen_init,
  861. .fini = &evergreen_fini,
  862. .suspend = &evergreen_suspend,
  863. .resume = &evergreen_resume,
  864. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  865. .asic_reset = &evergreen_asic_reset,
  866. .vga_set_state = &r600_vga_set_state,
  867. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  868. .gart_set_page = &rs600_gart_set_page,
  869. .ring_test = &r600_ring_test,
  870. .ring = {
  871. [RADEON_RING_TYPE_GFX_INDEX] = {
  872. .ib_execute = &evergreen_ring_ib_execute,
  873. .emit_fence = &r600_fence_ring_emit,
  874. .emit_semaphore = &r600_semaphore_ring_emit,
  875. }
  876. },
  877. .irq_set = &evergreen_irq_set,
  878. .irq_process = &evergreen_irq_process,
  879. .get_vblank_counter = &evergreen_get_vblank_counter,
  880. .cs_parse = &evergreen_cs_parse,
  881. .copy_blit = &r600_copy_blit,
  882. .copy_dma = NULL,
  883. .copy = &r600_copy_blit,
  884. .get_engine_clock = &radeon_atom_get_engine_clock,
  885. .set_engine_clock = &radeon_atom_set_engine_clock,
  886. .get_memory_clock = NULL,
  887. .set_memory_clock = NULL,
  888. .get_pcie_lanes = NULL,
  889. .set_pcie_lanes = NULL,
  890. .set_clock_gating = NULL,
  891. .set_surface_reg = r600_set_surface_reg,
  892. .clear_surface_reg = r600_clear_surface_reg,
  893. .bandwidth_update = &evergreen_bandwidth_update,
  894. .hpd_init = &evergreen_hpd_init,
  895. .hpd_fini = &evergreen_hpd_fini,
  896. .hpd_sense = &evergreen_hpd_sense,
  897. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  898. .ioctl_wait_idle = r600_ioctl_wait_idle,
  899. .gui_idle = &r600_gui_idle,
  900. .pm_misc = &evergreen_pm_misc,
  901. .pm_prepare = &evergreen_pm_prepare,
  902. .pm_finish = &evergreen_pm_finish,
  903. .pm_init_profile = &sumo_pm_init_profile,
  904. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  905. .pre_page_flip = &evergreen_pre_page_flip,
  906. .page_flip = &evergreen_page_flip,
  907. .post_page_flip = &evergreen_post_page_flip,
  908. .wait_for_vblank = &dce4_wait_for_vblank,
  909. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  910. };
  911. static struct radeon_asic btc_asic = {
  912. .init = &evergreen_init,
  913. .fini = &evergreen_fini,
  914. .suspend = &evergreen_suspend,
  915. .resume = &evergreen_resume,
  916. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  917. .asic_reset = &evergreen_asic_reset,
  918. .vga_set_state = &r600_vga_set_state,
  919. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  920. .gart_set_page = &rs600_gart_set_page,
  921. .ring_test = &r600_ring_test,
  922. .ring = {
  923. [RADEON_RING_TYPE_GFX_INDEX] = {
  924. .ib_execute = &evergreen_ring_ib_execute,
  925. .emit_fence = &r600_fence_ring_emit,
  926. .emit_semaphore = &r600_semaphore_ring_emit,
  927. }
  928. },
  929. .irq_set = &evergreen_irq_set,
  930. .irq_process = &evergreen_irq_process,
  931. .get_vblank_counter = &evergreen_get_vblank_counter,
  932. .cs_parse = &evergreen_cs_parse,
  933. .copy_blit = &r600_copy_blit,
  934. .copy_dma = NULL,
  935. .copy = &r600_copy_blit,
  936. .get_engine_clock = &radeon_atom_get_engine_clock,
  937. .set_engine_clock = &radeon_atom_set_engine_clock,
  938. .get_memory_clock = &radeon_atom_get_memory_clock,
  939. .set_memory_clock = &radeon_atom_set_memory_clock,
  940. .get_pcie_lanes = NULL,
  941. .set_pcie_lanes = NULL,
  942. .set_clock_gating = NULL,
  943. .set_surface_reg = r600_set_surface_reg,
  944. .clear_surface_reg = r600_clear_surface_reg,
  945. .bandwidth_update = &evergreen_bandwidth_update,
  946. .hpd_init = &evergreen_hpd_init,
  947. .hpd_fini = &evergreen_hpd_fini,
  948. .hpd_sense = &evergreen_hpd_sense,
  949. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  950. .ioctl_wait_idle = r600_ioctl_wait_idle,
  951. .gui_idle = &r600_gui_idle,
  952. .pm_misc = &evergreen_pm_misc,
  953. .pm_prepare = &evergreen_pm_prepare,
  954. .pm_finish = &evergreen_pm_finish,
  955. .pm_init_profile = &r600_pm_init_profile,
  956. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  957. .pre_page_flip = &evergreen_pre_page_flip,
  958. .page_flip = &evergreen_page_flip,
  959. .post_page_flip = &evergreen_post_page_flip,
  960. .wait_for_vblank = &dce4_wait_for_vblank,
  961. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  962. };
  963. static const struct radeon_vm_funcs cayman_vm_funcs = {
  964. .init = &cayman_vm_init,
  965. .fini = &cayman_vm_fini,
  966. .bind = &cayman_vm_bind,
  967. .unbind = &cayman_vm_unbind,
  968. .tlb_flush = &cayman_vm_tlb_flush,
  969. .page_flags = &cayman_vm_page_flags,
  970. .set_page = &cayman_vm_set_page,
  971. };
  972. static struct radeon_asic cayman_asic = {
  973. .init = &cayman_init,
  974. .fini = &cayman_fini,
  975. .suspend = &cayman_suspend,
  976. .resume = &cayman_resume,
  977. .gpu_is_lockup = &cayman_gpu_is_lockup,
  978. .asic_reset = &cayman_asic_reset,
  979. .vga_set_state = &r600_vga_set_state,
  980. .gart_tlb_flush = &cayman_pcie_gart_tlb_flush,
  981. .gart_set_page = &rs600_gart_set_page,
  982. .ring_test = &r600_ring_test,
  983. .ring = {
  984. [RADEON_RING_TYPE_GFX_INDEX] = {
  985. .ib_execute = &cayman_ring_ib_execute,
  986. .ib_parse = &evergreen_ib_parse,
  987. .emit_fence = &cayman_fence_ring_emit,
  988. .emit_semaphore = &r600_semaphore_ring_emit,
  989. },
  990. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  991. .ib_execute = &cayman_ring_ib_execute,
  992. .ib_parse = &evergreen_ib_parse,
  993. .emit_fence = &cayman_fence_ring_emit,
  994. .emit_semaphore = &r600_semaphore_ring_emit,
  995. },
  996. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  997. .ib_execute = &cayman_ring_ib_execute,
  998. .ib_parse = &evergreen_ib_parse,
  999. .emit_fence = &cayman_fence_ring_emit,
  1000. .emit_semaphore = &r600_semaphore_ring_emit,
  1001. }
  1002. },
  1003. .irq_set = &evergreen_irq_set,
  1004. .irq_process = &evergreen_irq_process,
  1005. .get_vblank_counter = &evergreen_get_vblank_counter,
  1006. .cs_parse = &evergreen_cs_parse,
  1007. .copy_blit = &r600_copy_blit,
  1008. .copy_dma = NULL,
  1009. .copy = &r600_copy_blit,
  1010. .get_engine_clock = &radeon_atom_get_engine_clock,
  1011. .set_engine_clock = &radeon_atom_set_engine_clock,
  1012. .get_memory_clock = &radeon_atom_get_memory_clock,
  1013. .set_memory_clock = &radeon_atom_set_memory_clock,
  1014. .get_pcie_lanes = NULL,
  1015. .set_pcie_lanes = NULL,
  1016. .set_clock_gating = NULL,
  1017. .set_surface_reg = r600_set_surface_reg,
  1018. .clear_surface_reg = r600_clear_surface_reg,
  1019. .bandwidth_update = &evergreen_bandwidth_update,
  1020. .hpd_init = &evergreen_hpd_init,
  1021. .hpd_fini = &evergreen_hpd_fini,
  1022. .hpd_sense = &evergreen_hpd_sense,
  1023. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  1024. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1025. .gui_idle = &r600_gui_idle,
  1026. .pm_misc = &evergreen_pm_misc,
  1027. .pm_prepare = &evergreen_pm_prepare,
  1028. .pm_finish = &evergreen_pm_finish,
  1029. .pm_init_profile = &r600_pm_init_profile,
  1030. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  1031. .pre_page_flip = &evergreen_pre_page_flip,
  1032. .page_flip = &evergreen_page_flip,
  1033. .post_page_flip = &evergreen_post_page_flip,
  1034. .wait_for_vblank = &dce4_wait_for_vblank,
  1035. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1036. };
  1037. int radeon_asic_init(struct radeon_device *rdev)
  1038. {
  1039. radeon_register_accessor_init(rdev);
  1040. /* set the number of crtcs */
  1041. if (rdev->flags & RADEON_SINGLE_CRTC)
  1042. rdev->num_crtc = 1;
  1043. else
  1044. rdev->num_crtc = 2;
  1045. /* set the ring used for bo copies */
  1046. rdev->copy_ring = RADEON_RING_TYPE_GFX_INDEX;
  1047. switch (rdev->family) {
  1048. case CHIP_R100:
  1049. case CHIP_RV100:
  1050. case CHIP_RS100:
  1051. case CHIP_RV200:
  1052. case CHIP_RS200:
  1053. rdev->asic = &r100_asic;
  1054. break;
  1055. case CHIP_R200:
  1056. case CHIP_RV250:
  1057. case CHIP_RS300:
  1058. case CHIP_RV280:
  1059. rdev->asic = &r200_asic;
  1060. break;
  1061. case CHIP_R300:
  1062. case CHIP_R350:
  1063. case CHIP_RV350:
  1064. case CHIP_RV380:
  1065. if (rdev->flags & RADEON_IS_PCIE)
  1066. rdev->asic = &r300_asic_pcie;
  1067. else
  1068. rdev->asic = &r300_asic;
  1069. break;
  1070. case CHIP_R420:
  1071. case CHIP_R423:
  1072. case CHIP_RV410:
  1073. rdev->asic = &r420_asic;
  1074. /* handle macs */
  1075. if (rdev->bios == NULL) {
  1076. rdev->asic->get_engine_clock = &radeon_legacy_get_engine_clock;
  1077. rdev->asic->set_engine_clock = &radeon_legacy_set_engine_clock;
  1078. rdev->asic->get_memory_clock = &radeon_legacy_get_memory_clock;
  1079. rdev->asic->set_memory_clock = NULL;
  1080. }
  1081. break;
  1082. case CHIP_RS400:
  1083. case CHIP_RS480:
  1084. rdev->asic = &rs400_asic;
  1085. break;
  1086. case CHIP_RS600:
  1087. rdev->asic = &rs600_asic;
  1088. break;
  1089. case CHIP_RS690:
  1090. case CHIP_RS740:
  1091. rdev->asic = &rs690_asic;
  1092. break;
  1093. case CHIP_RV515:
  1094. rdev->asic = &rv515_asic;
  1095. break;
  1096. case CHIP_R520:
  1097. case CHIP_RV530:
  1098. case CHIP_RV560:
  1099. case CHIP_RV570:
  1100. case CHIP_R580:
  1101. rdev->asic = &r520_asic;
  1102. break;
  1103. case CHIP_R600:
  1104. case CHIP_RV610:
  1105. case CHIP_RV630:
  1106. case CHIP_RV620:
  1107. case CHIP_RV635:
  1108. case CHIP_RV670:
  1109. rdev->asic = &r600_asic;
  1110. break;
  1111. case CHIP_RS780:
  1112. case CHIP_RS880:
  1113. rdev->asic = &rs780_asic;
  1114. break;
  1115. case CHIP_RV770:
  1116. case CHIP_RV730:
  1117. case CHIP_RV710:
  1118. case CHIP_RV740:
  1119. rdev->asic = &rv770_asic;
  1120. break;
  1121. case CHIP_CEDAR:
  1122. case CHIP_REDWOOD:
  1123. case CHIP_JUNIPER:
  1124. case CHIP_CYPRESS:
  1125. case CHIP_HEMLOCK:
  1126. /* set num crtcs */
  1127. if (rdev->family == CHIP_CEDAR)
  1128. rdev->num_crtc = 4;
  1129. else
  1130. rdev->num_crtc = 6;
  1131. rdev->asic = &evergreen_asic;
  1132. break;
  1133. case CHIP_PALM:
  1134. case CHIP_SUMO:
  1135. case CHIP_SUMO2:
  1136. rdev->asic = &sumo_asic;
  1137. break;
  1138. case CHIP_BARTS:
  1139. case CHIP_TURKS:
  1140. case CHIP_CAICOS:
  1141. /* set num crtcs */
  1142. if (rdev->family == CHIP_CAICOS)
  1143. rdev->num_crtc = 4;
  1144. else
  1145. rdev->num_crtc = 6;
  1146. rdev->asic = &btc_asic;
  1147. break;
  1148. case CHIP_CAYMAN:
  1149. rdev->asic = &cayman_asic;
  1150. /* set num crtcs */
  1151. rdev->num_crtc = 6;
  1152. rdev->vm_manager.funcs = &cayman_vm_funcs;
  1153. break;
  1154. default:
  1155. /* FIXME: not supported yet */
  1156. return -EINVAL;
  1157. }
  1158. if (rdev->flags & RADEON_IS_IGP) {
  1159. rdev->asic->get_memory_clock = NULL;
  1160. rdev->asic->set_memory_clock = NULL;
  1161. }
  1162. return 0;
  1163. }