mr.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/export.h>
  37. #include <linux/slab.h>
  38. #include <linux/kernel.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mlx4/cmd.h>
  41. #include "mlx4.h"
  42. #include "icm.h"
  43. #define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
  44. #define MLX4_MPT_FLAG_FREE (0x3UL << 28)
  45. #define MLX4_MPT_FLAG_MIO (1 << 17)
  46. #define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
  47. #define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
  48. #define MLX4_MPT_FLAG_REGION (1 << 8)
  49. #define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
  50. #define MLX4_MPT_PD_FLAG_RAE (1 << 28)
  51. #define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
  52. #define MLX4_MPT_STATUS_SW 0xF0
  53. #define MLX4_MPT_STATUS_HW 0x00
  54. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  55. {
  56. int o;
  57. int m;
  58. u32 seg;
  59. spin_lock(&buddy->lock);
  60. for (o = order; o <= buddy->max_order; ++o)
  61. if (buddy->num_free[o]) {
  62. m = 1 << (buddy->max_order - o);
  63. seg = find_first_bit(buddy->bits[o], m);
  64. if (seg < m)
  65. goto found;
  66. }
  67. spin_unlock(&buddy->lock);
  68. return -1;
  69. found:
  70. clear_bit(seg, buddy->bits[o]);
  71. --buddy->num_free[o];
  72. while (o > order) {
  73. --o;
  74. seg <<= 1;
  75. set_bit(seg ^ 1, buddy->bits[o]);
  76. ++buddy->num_free[o];
  77. }
  78. spin_unlock(&buddy->lock);
  79. seg <<= order;
  80. return seg;
  81. }
  82. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  83. {
  84. seg >>= order;
  85. spin_lock(&buddy->lock);
  86. while (test_bit(seg ^ 1, buddy->bits[order])) {
  87. clear_bit(seg ^ 1, buddy->bits[order]);
  88. --buddy->num_free[order];
  89. seg >>= 1;
  90. ++order;
  91. }
  92. set_bit(seg, buddy->bits[order]);
  93. ++buddy->num_free[order];
  94. spin_unlock(&buddy->lock);
  95. }
  96. static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  97. {
  98. int i, s;
  99. buddy->max_order = max_order;
  100. spin_lock_init(&buddy->lock);
  101. buddy->bits = kzalloc((buddy->max_order + 1) * sizeof (long *),
  102. GFP_KERNEL);
  103. buddy->num_free = kcalloc((buddy->max_order + 1), sizeof *buddy->num_free,
  104. GFP_KERNEL);
  105. if (!buddy->bits || !buddy->num_free)
  106. goto err_out;
  107. for (i = 0; i <= buddy->max_order; ++i) {
  108. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  109. buddy->bits[i] = kmalloc(s * sizeof (long), GFP_KERNEL);
  110. if (!buddy->bits[i]) {
  111. buddy->bits[i] = vmalloc(s * sizeof(long));
  112. if (!buddy->bits[i])
  113. goto err_out_free;
  114. }
  115. bitmap_zero(buddy->bits[i], 1 << (buddy->max_order - i));
  116. }
  117. set_bit(0, buddy->bits[buddy->max_order]);
  118. buddy->num_free[buddy->max_order] = 1;
  119. return 0;
  120. err_out_free:
  121. for (i = 0; i <= buddy->max_order; ++i)
  122. if (buddy->bits[i] && is_vmalloc_addr(buddy->bits[i]))
  123. vfree(buddy->bits[i]);
  124. else
  125. kfree(buddy->bits[i]);
  126. err_out:
  127. kfree(buddy->bits);
  128. kfree(buddy->num_free);
  129. return -ENOMEM;
  130. }
  131. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  132. {
  133. int i;
  134. for (i = 0; i <= buddy->max_order; ++i)
  135. if (is_vmalloc_addr(buddy->bits[i]))
  136. vfree(buddy->bits[i]);
  137. else
  138. kfree(buddy->bits[i]);
  139. kfree(buddy->bits);
  140. kfree(buddy->num_free);
  141. }
  142. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  143. {
  144. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  145. u32 seg;
  146. int seg_order;
  147. u32 offset;
  148. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  149. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, seg_order);
  150. if (seg == -1)
  151. return -1;
  152. offset = seg * (1 << log_mtts_per_seg);
  153. if (mlx4_table_get_range(dev, &mr_table->mtt_table, offset,
  154. offset + (1 << order) - 1)) {
  155. mlx4_buddy_free(&mr_table->mtt_buddy, seg, seg_order);
  156. return -1;
  157. }
  158. return offset;
  159. }
  160. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  161. {
  162. u64 in_param;
  163. u64 out_param;
  164. int err;
  165. if (mlx4_is_mfunc(dev)) {
  166. set_param_l(&in_param, order);
  167. err = mlx4_cmd_imm(dev, in_param, &out_param, RES_MTT,
  168. RES_OP_RESERVE_AND_MAP,
  169. MLX4_CMD_ALLOC_RES,
  170. MLX4_CMD_TIME_CLASS_A,
  171. MLX4_CMD_WRAPPED);
  172. if (err)
  173. return -1;
  174. return get_param_l(&out_param);
  175. }
  176. return __mlx4_alloc_mtt_range(dev, order);
  177. }
  178. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  179. struct mlx4_mtt *mtt)
  180. {
  181. int i;
  182. if (!npages) {
  183. mtt->order = -1;
  184. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  185. return 0;
  186. } else
  187. mtt->page_shift = page_shift;
  188. for (mtt->order = 0, i = 1; i < npages; i <<= 1)
  189. ++mtt->order;
  190. mtt->offset = mlx4_alloc_mtt_range(dev, mtt->order);
  191. if (mtt->offset == -1)
  192. return -ENOMEM;
  193. return 0;
  194. }
  195. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  196. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  197. {
  198. u32 first_seg;
  199. int seg_order;
  200. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  201. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  202. first_seg = offset / (1 << log_mtts_per_seg);
  203. mlx4_buddy_free(&mr_table->mtt_buddy, first_seg, seg_order);
  204. mlx4_table_put_range(dev, &mr_table->mtt_table, offset,
  205. offset + (1 << order) - 1);
  206. }
  207. static void mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  208. {
  209. u64 in_param;
  210. int err;
  211. if (mlx4_is_mfunc(dev)) {
  212. set_param_l(&in_param, offset);
  213. set_param_h(&in_param, order);
  214. err = mlx4_cmd(dev, in_param, RES_MTT, RES_OP_RESERVE_AND_MAP,
  215. MLX4_CMD_FREE_RES,
  216. MLX4_CMD_TIME_CLASS_A,
  217. MLX4_CMD_WRAPPED);
  218. if (err)
  219. mlx4_warn(dev, "Failed to free mtt range at:"
  220. "%d order:%d\n", offset, order);
  221. return;
  222. }
  223. __mlx4_free_mtt_range(dev, offset, order);
  224. }
  225. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  226. {
  227. if (mtt->order < 0)
  228. return;
  229. mlx4_free_mtt_range(dev, mtt->offset, mtt->order);
  230. }
  231. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  232. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  233. {
  234. return (u64) mtt->offset * dev->caps.mtt_entry_sz;
  235. }
  236. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  237. static u32 hw_index_to_key(u32 ind)
  238. {
  239. return (ind >> 24) | (ind << 8);
  240. }
  241. static u32 key_to_hw_index(u32 key)
  242. {
  243. return (key << 24) | (key >> 8);
  244. }
  245. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  246. int mpt_index)
  247. {
  248. return mlx4_cmd(dev, mailbox->dma, mpt_index,
  249. 0, MLX4_CMD_SW2HW_MPT, MLX4_CMD_TIME_CLASS_B,
  250. MLX4_CMD_WRAPPED);
  251. }
  252. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  253. int mpt_index)
  254. {
  255. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  256. !mailbox, MLX4_CMD_HW2SW_MPT,
  257. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_WRAPPED);
  258. }
  259. static int mlx4_mr_alloc_reserved(struct mlx4_dev *dev, u32 mridx, u32 pd,
  260. u64 iova, u64 size, u32 access, int npages,
  261. int page_shift, struct mlx4_mr *mr)
  262. {
  263. mr->iova = iova;
  264. mr->size = size;
  265. mr->pd = pd;
  266. mr->access = access;
  267. mr->enabled = MLX4_MR_DISABLED;
  268. mr->key = hw_index_to_key(mridx);
  269. return mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  270. }
  271. static int mlx4_WRITE_MTT(struct mlx4_dev *dev,
  272. struct mlx4_cmd_mailbox *mailbox,
  273. int num_entries)
  274. {
  275. return mlx4_cmd(dev, mailbox->dma, num_entries, 0, MLX4_CMD_WRITE_MTT,
  276. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  277. }
  278. int __mlx4_mr_reserve(struct mlx4_dev *dev)
  279. {
  280. struct mlx4_priv *priv = mlx4_priv(dev);
  281. return mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  282. }
  283. static int mlx4_mr_reserve(struct mlx4_dev *dev)
  284. {
  285. u64 out_param;
  286. if (mlx4_is_mfunc(dev)) {
  287. if (mlx4_cmd_imm(dev, 0, &out_param, RES_MPT, RES_OP_RESERVE,
  288. MLX4_CMD_ALLOC_RES,
  289. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  290. return -1;
  291. return get_param_l(&out_param);
  292. }
  293. return __mlx4_mr_reserve(dev);
  294. }
  295. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index)
  296. {
  297. struct mlx4_priv *priv = mlx4_priv(dev);
  298. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index);
  299. }
  300. static void mlx4_mr_release(struct mlx4_dev *dev, u32 index)
  301. {
  302. u64 in_param;
  303. if (mlx4_is_mfunc(dev)) {
  304. set_param_l(&in_param, index);
  305. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_RESERVE,
  306. MLX4_CMD_FREE_RES,
  307. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  308. mlx4_warn(dev, "Failed to release mr index:%d\n",
  309. index);
  310. return;
  311. }
  312. __mlx4_mr_release(dev, index);
  313. }
  314. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index)
  315. {
  316. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  317. return mlx4_table_get(dev, &mr_table->dmpt_table, index);
  318. }
  319. static int mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index)
  320. {
  321. u64 param;
  322. if (mlx4_is_mfunc(dev)) {
  323. set_param_l(&param, index);
  324. return mlx4_cmd_imm(dev, param, &param, RES_MPT, RES_OP_MAP_ICM,
  325. MLX4_CMD_ALLOC_RES,
  326. MLX4_CMD_TIME_CLASS_A,
  327. MLX4_CMD_WRAPPED);
  328. }
  329. return __mlx4_mr_alloc_icm(dev, index);
  330. }
  331. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index)
  332. {
  333. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  334. mlx4_table_put(dev, &mr_table->dmpt_table, index);
  335. }
  336. static void mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index)
  337. {
  338. u64 in_param;
  339. if (mlx4_is_mfunc(dev)) {
  340. set_param_l(&in_param, index);
  341. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_MAP_ICM,
  342. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  343. MLX4_CMD_WRAPPED))
  344. mlx4_warn(dev, "Failed to free icm of mr index:%d\n",
  345. index);
  346. return;
  347. }
  348. return __mlx4_mr_free_icm(dev, index);
  349. }
  350. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  351. int npages, int page_shift, struct mlx4_mr *mr)
  352. {
  353. u32 index;
  354. int err;
  355. index = mlx4_mr_reserve(dev);
  356. if (index == -1)
  357. return -ENOMEM;
  358. err = mlx4_mr_alloc_reserved(dev, index, pd, iova, size,
  359. access, npages, page_shift, mr);
  360. if (err)
  361. mlx4_mr_release(dev, index);
  362. return err;
  363. }
  364. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  365. static void mlx4_mr_free_reserved(struct mlx4_dev *dev, struct mlx4_mr *mr)
  366. {
  367. int err;
  368. if (mr->enabled == MLX4_MR_EN_HW) {
  369. err = mlx4_HW2SW_MPT(dev, NULL,
  370. key_to_hw_index(mr->key) &
  371. (dev->caps.num_mpts - 1));
  372. if (err)
  373. mlx4_warn(dev, "xxx HW2SW_MPT failed (%d)\n", err);
  374. mr->enabled = MLX4_MR_EN_SW;
  375. }
  376. mlx4_mtt_cleanup(dev, &mr->mtt);
  377. }
  378. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  379. {
  380. mlx4_mr_free_reserved(dev, mr);
  381. if (mr->enabled)
  382. mlx4_mr_free_icm(dev, key_to_hw_index(mr->key));
  383. mlx4_mr_release(dev, key_to_hw_index(mr->key));
  384. }
  385. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  386. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  387. {
  388. struct mlx4_cmd_mailbox *mailbox;
  389. struct mlx4_mpt_entry *mpt_entry;
  390. int err;
  391. err = mlx4_mr_alloc_icm(dev, key_to_hw_index(mr->key));
  392. if (err)
  393. return err;
  394. mailbox = mlx4_alloc_cmd_mailbox(dev);
  395. if (IS_ERR(mailbox)) {
  396. err = PTR_ERR(mailbox);
  397. goto err_table;
  398. }
  399. mpt_entry = mailbox->buf;
  400. memset(mpt_entry, 0, sizeof *mpt_entry);
  401. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
  402. MLX4_MPT_FLAG_REGION |
  403. mr->access);
  404. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  405. mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
  406. mpt_entry->start = cpu_to_be64(mr->iova);
  407. mpt_entry->length = cpu_to_be64(mr->size);
  408. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  409. if (mr->mtt.order < 0) {
  410. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  411. mpt_entry->mtt_addr = 0;
  412. } else {
  413. mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
  414. &mr->mtt));
  415. }
  416. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  417. /* fast register MR in free state */
  418. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  419. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  420. MLX4_MPT_PD_FLAG_RAE);
  421. mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
  422. } else {
  423. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  424. }
  425. err = mlx4_SW2HW_MPT(dev, mailbox,
  426. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  427. if (err) {
  428. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  429. goto err_cmd;
  430. }
  431. mr->enabled = MLX4_MR_EN_HW;
  432. mlx4_free_cmd_mailbox(dev, mailbox);
  433. return 0;
  434. err_cmd:
  435. mlx4_free_cmd_mailbox(dev, mailbox);
  436. err_table:
  437. mlx4_mr_free_icm(dev, key_to_hw_index(mr->key));
  438. return err;
  439. }
  440. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  441. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  442. int start_index, int npages, u64 *page_list)
  443. {
  444. struct mlx4_priv *priv = mlx4_priv(dev);
  445. __be64 *mtts;
  446. dma_addr_t dma_handle;
  447. int i;
  448. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->offset +
  449. start_index, &dma_handle);
  450. if (!mtts)
  451. return -ENOMEM;
  452. dma_sync_single_for_cpu(&dev->pdev->dev, dma_handle,
  453. npages * sizeof (u64), DMA_TO_DEVICE);
  454. for (i = 0; i < npages; ++i)
  455. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  456. dma_sync_single_for_device(&dev->pdev->dev, dma_handle,
  457. npages * sizeof (u64), DMA_TO_DEVICE);
  458. return 0;
  459. }
  460. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  461. int start_index, int npages, u64 *page_list)
  462. {
  463. int err = 0;
  464. int chunk;
  465. int mtts_per_page;
  466. int max_mtts_first_page;
  467. /* compute how may mtts fit in the first page */
  468. mtts_per_page = PAGE_SIZE / sizeof(u64);
  469. max_mtts_first_page = mtts_per_page - (mtt->offset + start_index)
  470. % mtts_per_page;
  471. chunk = min_t(int, max_mtts_first_page, npages);
  472. while (npages > 0) {
  473. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  474. if (err)
  475. return err;
  476. npages -= chunk;
  477. start_index += chunk;
  478. page_list += chunk;
  479. chunk = min_t(int, mtts_per_page, npages);
  480. }
  481. return err;
  482. }
  483. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  484. int start_index, int npages, u64 *page_list)
  485. {
  486. struct mlx4_cmd_mailbox *mailbox = NULL;
  487. __be64 *inbox = NULL;
  488. int chunk;
  489. int err = 0;
  490. int i;
  491. if (mtt->order < 0)
  492. return -EINVAL;
  493. if (mlx4_is_mfunc(dev)) {
  494. mailbox = mlx4_alloc_cmd_mailbox(dev);
  495. if (IS_ERR(mailbox))
  496. return PTR_ERR(mailbox);
  497. inbox = mailbox->buf;
  498. while (npages > 0) {
  499. chunk = min_t(int, MLX4_MAILBOX_SIZE / sizeof(u64) - 2,
  500. npages);
  501. inbox[0] = cpu_to_be64(mtt->offset + start_index);
  502. inbox[1] = 0;
  503. for (i = 0; i < chunk; ++i)
  504. inbox[i + 2] = cpu_to_be64(page_list[i] |
  505. MLX4_MTT_FLAG_PRESENT);
  506. err = mlx4_WRITE_MTT(dev, mailbox, chunk);
  507. if (err) {
  508. mlx4_free_cmd_mailbox(dev, mailbox);
  509. return err;
  510. }
  511. npages -= chunk;
  512. start_index += chunk;
  513. page_list += chunk;
  514. }
  515. mlx4_free_cmd_mailbox(dev, mailbox);
  516. return err;
  517. }
  518. return __mlx4_write_mtt(dev, mtt, start_index, npages, page_list);
  519. }
  520. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  521. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  522. struct mlx4_buf *buf)
  523. {
  524. u64 *page_list;
  525. int err;
  526. int i;
  527. page_list = kmalloc(buf->npages * sizeof *page_list, GFP_KERNEL);
  528. if (!page_list)
  529. return -ENOMEM;
  530. for (i = 0; i < buf->npages; ++i)
  531. if (buf->nbufs == 1)
  532. page_list[i] = buf->direct.map + (i << buf->page_shift);
  533. else
  534. page_list[i] = buf->page_list[i].map;
  535. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  536. kfree(page_list);
  537. return err;
  538. }
  539. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  540. int mlx4_init_mr_table(struct mlx4_dev *dev)
  541. {
  542. struct mlx4_priv *priv = mlx4_priv(dev);
  543. struct mlx4_mr_table *mr_table = &priv->mr_table;
  544. int err;
  545. if (!is_power_of_2(dev->caps.num_mpts))
  546. return -EINVAL;
  547. /* Nothing to do for slaves - all MR handling is forwarded
  548. * to the master */
  549. if (mlx4_is_slave(dev))
  550. return 0;
  551. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  552. ~0, dev->caps.reserved_mrws, 0);
  553. if (err)
  554. return err;
  555. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  556. ilog2(dev->caps.num_mtts /
  557. (1 << log_mtts_per_seg)));
  558. if (err)
  559. goto err_buddy;
  560. if (dev->caps.reserved_mtts) {
  561. priv->reserved_mtts =
  562. mlx4_alloc_mtt_range(dev,
  563. fls(dev->caps.reserved_mtts - 1));
  564. if (priv->reserved_mtts < 0) {
  565. mlx4_warn(dev, "MTT table of order %d is too small.\n",
  566. mr_table->mtt_buddy.max_order);
  567. err = -ENOMEM;
  568. goto err_reserve_mtts;
  569. }
  570. }
  571. return 0;
  572. err_reserve_mtts:
  573. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  574. err_buddy:
  575. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  576. return err;
  577. }
  578. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  579. {
  580. struct mlx4_priv *priv = mlx4_priv(dev);
  581. struct mlx4_mr_table *mr_table = &priv->mr_table;
  582. if (mlx4_is_slave(dev))
  583. return;
  584. if (priv->reserved_mtts >= 0)
  585. mlx4_free_mtt_range(dev, priv->reserved_mtts,
  586. fls(dev->caps.reserved_mtts - 1));
  587. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  588. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  589. }
  590. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  591. int npages, u64 iova)
  592. {
  593. int i, page_mask;
  594. if (npages > fmr->max_pages)
  595. return -EINVAL;
  596. page_mask = (1 << fmr->page_shift) - 1;
  597. /* We are getting page lists, so va must be page aligned. */
  598. if (iova & page_mask)
  599. return -EINVAL;
  600. /* Trust the user not to pass misaligned data in page_list */
  601. if (0)
  602. for (i = 0; i < npages; ++i) {
  603. if (page_list[i] & ~page_mask)
  604. return -EINVAL;
  605. }
  606. if (fmr->maps >= fmr->max_maps)
  607. return -EINVAL;
  608. return 0;
  609. }
  610. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  611. int npages, u64 iova, u32 *lkey, u32 *rkey)
  612. {
  613. u32 key;
  614. int i, err;
  615. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  616. if (err)
  617. return err;
  618. ++fmr->maps;
  619. key = key_to_hw_index(fmr->mr.key);
  620. key += dev->caps.num_mpts;
  621. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  622. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  623. /* Make sure MPT status is visible before writing MTT entries */
  624. wmb();
  625. dma_sync_single_for_cpu(&dev->pdev->dev, fmr->dma_handle,
  626. npages * sizeof(u64), DMA_TO_DEVICE);
  627. for (i = 0; i < npages; ++i)
  628. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  629. dma_sync_single_for_device(&dev->pdev->dev, fmr->dma_handle,
  630. npages * sizeof(u64), DMA_TO_DEVICE);
  631. fmr->mpt->key = cpu_to_be32(key);
  632. fmr->mpt->lkey = cpu_to_be32(key);
  633. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  634. fmr->mpt->start = cpu_to_be64(iova);
  635. /* Make MTT entries are visible before setting MPT status */
  636. wmb();
  637. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  638. /* Make sure MPT status is visible before consumer can use FMR */
  639. wmb();
  640. return 0;
  641. }
  642. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  643. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  644. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  645. {
  646. struct mlx4_priv *priv = mlx4_priv(dev);
  647. int err = -ENOMEM;
  648. if (max_maps > dev->caps.max_fmr_maps)
  649. return -EINVAL;
  650. if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
  651. return -EINVAL;
  652. /* All MTTs must fit in the same page */
  653. if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
  654. return -EINVAL;
  655. fmr->page_shift = page_shift;
  656. fmr->max_pages = max_pages;
  657. fmr->max_maps = max_maps;
  658. fmr->maps = 0;
  659. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  660. page_shift, &fmr->mr);
  661. if (err)
  662. return err;
  663. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  664. fmr->mr.mtt.offset,
  665. &fmr->dma_handle);
  666. if (!fmr->mtts) {
  667. err = -ENOMEM;
  668. goto err_free;
  669. }
  670. return 0;
  671. err_free:
  672. mlx4_mr_free(dev, &fmr->mr);
  673. return err;
  674. }
  675. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  676. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  677. {
  678. struct mlx4_priv *priv = mlx4_priv(dev);
  679. int err;
  680. err = mlx4_mr_enable(dev, &fmr->mr);
  681. if (err)
  682. return err;
  683. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  684. key_to_hw_index(fmr->mr.key), NULL);
  685. if (!fmr->mpt)
  686. return -ENOMEM;
  687. return 0;
  688. }
  689. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  690. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  691. u32 *lkey, u32 *rkey)
  692. {
  693. struct mlx4_cmd_mailbox *mailbox;
  694. int err;
  695. if (!fmr->maps)
  696. return;
  697. fmr->maps = 0;
  698. mailbox = mlx4_alloc_cmd_mailbox(dev);
  699. if (IS_ERR(mailbox)) {
  700. err = PTR_ERR(mailbox);
  701. printk(KERN_WARNING "mlx4_ib: mlx4_alloc_cmd_mailbox"
  702. " failed (%d)\n", err);
  703. return;
  704. }
  705. err = mlx4_HW2SW_MPT(dev, NULL,
  706. key_to_hw_index(fmr->mr.key) &
  707. (dev->caps.num_mpts - 1));
  708. mlx4_free_cmd_mailbox(dev, mailbox);
  709. if (err) {
  710. printk(KERN_WARNING "mlx4_ib: mlx4_HW2SW_MPT failed (%d)\n",
  711. err);
  712. return;
  713. }
  714. fmr->mr.enabled = MLX4_MR_EN_SW;
  715. }
  716. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  717. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  718. {
  719. if (fmr->maps)
  720. return -EBUSY;
  721. mlx4_mr_free(dev, &fmr->mr);
  722. fmr->mr.enabled = MLX4_MR_DISABLED;
  723. return 0;
  724. }
  725. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  726. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  727. {
  728. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000,
  729. MLX4_CMD_NATIVE);
  730. }
  731. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);