u8500_of_clk.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/of.h>
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/mfd/dbx500-prcmu.h>
  14. #include <linux/platform_data/clk-ux500.h>
  15. #include "clk.h"
  16. #define PRCC_NUM_PERIPH_CLUSTERS 6
  17. #define PRCC_PERIPHS_PER_CLUSTER 32
  18. static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
  19. static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  20. static struct clk *prcc_kclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  21. #define PRCC_SHOW(clk, base, bit) \
  22. clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
  23. #define PRCC_PCLK_STORE(clk, base, bit) \
  24. prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  25. #define PRCC_KCLK_STORE(clk, base, bit) \
  26. prcc_kclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  27. struct clk *ux500_twocell_get(struct of_phandle_args *clkspec, void *data)
  28. {
  29. struct clk **clk_data = data;
  30. unsigned int base, bit;
  31. if (clkspec->args_count != 2)
  32. return ERR_PTR(-EINVAL);
  33. base = clkspec->args[0];
  34. bit = clkspec->args[1];
  35. if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
  36. pr_err("%s: invalid PRCC base %d\n", __func__, base);
  37. return ERR_PTR(-EINVAL);
  38. }
  39. return PRCC_SHOW(clk_data, base, bit);
  40. }
  41. static const struct of_device_id u8500_clk_of_match[] = {
  42. { .compatible = "stericsson,u8500-clks", },
  43. { },
  44. };
  45. void u8500_of_clk_init(u32 clkrst1_base, u32 clkrst2_base, u32 clkrst3_base,
  46. u32 clkrst5_base, u32 clkrst6_base)
  47. {
  48. struct prcmu_fw_version *fw_version;
  49. struct device_node *np = NULL;
  50. struct device_node *child = NULL;
  51. const char *sgaclk_parent = NULL;
  52. struct clk *clk;
  53. if (of_have_populated_dt())
  54. np = of_find_matching_node(NULL, u8500_clk_of_match);
  55. if (!np) {
  56. pr_err("Either DT or U8500 Clock node not found\n");
  57. return;
  58. }
  59. /* Clock sources */
  60. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  61. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  62. prcmu_clk[PRCMU_PLLSOC0] = clk;
  63. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  64. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  65. prcmu_clk[PRCMU_PLLSOC1] = clk;
  66. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  67. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  68. prcmu_clk[PRCMU_PLLDDR] = clk;
  69. /* FIXME: Add sys, ulp and int clocks here. */
  70. clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  71. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  72. 32768);
  73. /* PRCMU clocks */
  74. fw_version = prcmu_get_fw_version();
  75. if (fw_version != NULL) {
  76. switch (fw_version->project) {
  77. case PRCMU_FW_PROJECT_U8500_C2:
  78. case PRCMU_FW_PROJECT_U8520:
  79. case PRCMU_FW_PROJECT_U8420:
  80. sgaclk_parent = "soc0_pll";
  81. break;
  82. default:
  83. break;
  84. }
  85. }
  86. if (sgaclk_parent)
  87. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  88. PRCMU_SGACLK, 0);
  89. else
  90. clk = clk_reg_prcmu_gate("sgclk", NULL,
  91. PRCMU_SGACLK, CLK_IS_ROOT);
  92. prcmu_clk[PRCMU_SGACLK] = clk;
  93. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  94. prcmu_clk[PRCMU_UARTCLK] = clk;
  95. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  96. prcmu_clk[PRCMU_MSP02CLK] = clk;
  97. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  98. prcmu_clk[PRCMU_MSP1CLK] = clk;
  99. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  100. prcmu_clk[PRCMU_I2CCLK] = clk;
  101. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  102. prcmu_clk[PRCMU_SLIMCLK] = clk;
  103. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  104. prcmu_clk[PRCMU_PER1CLK] = clk;
  105. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  106. prcmu_clk[PRCMU_PER2CLK] = clk;
  107. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  108. prcmu_clk[PRCMU_PER3CLK] = clk;
  109. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  110. prcmu_clk[PRCMU_PER5CLK] = clk;
  111. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  112. prcmu_clk[PRCMU_PER6CLK] = clk;
  113. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  114. prcmu_clk[PRCMU_PER7CLK] = clk;
  115. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  116. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  117. prcmu_clk[PRCMU_LCDCLK] = clk;
  118. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  119. prcmu_clk[PRCMU_BMLCLK] = clk;
  120. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  121. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  122. prcmu_clk[PRCMU_HSITXCLK] = clk;
  123. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  124. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  125. prcmu_clk[PRCMU_HSIRXCLK] = clk;
  126. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  127. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  128. prcmu_clk[PRCMU_HDMICLK] = clk;
  129. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  130. prcmu_clk[PRCMU_APEATCLK] = clk;
  131. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  132. CLK_IS_ROOT);
  133. prcmu_clk[PRCMU_APETRACECLK] = clk;
  134. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  135. prcmu_clk[PRCMU_MCDECLK] = clk;
  136. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  137. CLK_IS_ROOT);
  138. prcmu_clk[PRCMU_IPI2CCLK] = clk;
  139. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  140. CLK_IS_ROOT);
  141. prcmu_clk[PRCMU_DSIALTCLK] = clk;
  142. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  143. prcmu_clk[PRCMU_DMACLK] = clk;
  144. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  145. prcmu_clk[PRCMU_B2R2CLK] = clk;
  146. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  147. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  148. prcmu_clk[PRCMU_TVCLK] = clk;
  149. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  150. prcmu_clk[PRCMU_SSPCLK] = clk;
  151. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  152. prcmu_clk[PRCMU_RNGCLK] = clk;
  153. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  154. prcmu_clk[PRCMU_UICCCLK] = clk;
  155. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  156. prcmu_clk[PRCMU_TIMCLK] = clk;
  157. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
  158. 100000000,
  159. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  160. prcmu_clk[PRCMU_SDMMCCLK] = clk;
  161. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  162. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  163. prcmu_clk[PRCMU_PLLDSI] = clk;
  164. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  165. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  166. prcmu_clk[PRCMU_DSI0CLK] = clk;
  167. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  168. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  169. prcmu_clk[PRCMU_DSI1CLK] = clk;
  170. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  171. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  172. prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
  173. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  174. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  175. prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
  176. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  177. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  178. prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
  179. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  180. PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  181. clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  182. CLK_IGNORE_UNUSED, 1, 2);
  183. /*
  184. * FIXME: Add special handled PRCMU clocks here:
  185. * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  186. * 2. ab9540_clkout1yuv, see clkout0yuv
  187. */
  188. /* PRCC P-clocks */
  189. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", clkrst1_base,
  190. BIT(0), 0);
  191. PRCC_PCLK_STORE(clk, 1, 0);
  192. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", clkrst1_base,
  193. BIT(1), 0);
  194. PRCC_PCLK_STORE(clk, 1, 1);
  195. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", clkrst1_base,
  196. BIT(2), 0);
  197. PRCC_PCLK_STORE(clk, 1, 2);
  198. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", clkrst1_base,
  199. BIT(3), 0);
  200. PRCC_PCLK_STORE(clk, 1, 3);
  201. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", clkrst1_base,
  202. BIT(4), 0);
  203. PRCC_PCLK_STORE(clk, 1, 4);
  204. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", clkrst1_base,
  205. BIT(5), 0);
  206. PRCC_PCLK_STORE(clk, 1, 5);
  207. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", clkrst1_base,
  208. BIT(6), 0);
  209. PRCC_PCLK_STORE(clk, 1, 6);
  210. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", clkrst1_base,
  211. BIT(7), 0);
  212. PRCC_PCLK_STORE(clk, 1, 7);
  213. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", clkrst1_base,
  214. BIT(8), 0);
  215. PRCC_PCLK_STORE(clk, 1, 8);
  216. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", clkrst1_base,
  217. BIT(9), 0);
  218. PRCC_PCLK_STORE(clk, 1, 9);
  219. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", clkrst1_base,
  220. BIT(10), 0);
  221. PRCC_PCLK_STORE(clk, 1, 10);
  222. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", clkrst1_base,
  223. BIT(11), 0);
  224. PRCC_PCLK_STORE(clk, 1, 11);
  225. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", clkrst2_base,
  226. BIT(0), 0);
  227. PRCC_PCLK_STORE(clk, 2, 0);
  228. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", clkrst2_base,
  229. BIT(1), 0);
  230. PRCC_PCLK_STORE(clk, 2, 1);
  231. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", clkrst2_base,
  232. BIT(2), 0);
  233. PRCC_PCLK_STORE(clk, 2, 2);
  234. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", clkrst2_base,
  235. BIT(3), 0);
  236. PRCC_PCLK_STORE(clk, 2, 3);
  237. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", clkrst2_base,
  238. BIT(4), 0);
  239. PRCC_PCLK_STORE(clk, 2, 4);
  240. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", clkrst2_base,
  241. BIT(5), 0);
  242. PRCC_PCLK_STORE(clk, 2, 5);
  243. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", clkrst2_base,
  244. BIT(6), 0);
  245. PRCC_PCLK_STORE(clk, 2, 6);
  246. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", clkrst2_base,
  247. BIT(7), 0);
  248. PRCC_PCLK_STORE(clk, 2, 7);
  249. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", clkrst2_base,
  250. BIT(8), 0);
  251. PRCC_PCLK_STORE(clk, 2, 8);
  252. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", clkrst2_base,
  253. BIT(9), 0);
  254. PRCC_PCLK_STORE(clk, 2, 9);
  255. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", clkrst2_base,
  256. BIT(10), 0);
  257. PRCC_PCLK_STORE(clk, 2, 10);
  258. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", clkrst2_base,
  259. BIT(11), 0);
  260. PRCC_PCLK_STORE(clk, 2, 1);
  261. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", clkrst2_base,
  262. BIT(12), 0);
  263. PRCC_PCLK_STORE(clk, 2, 12);
  264. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", clkrst3_base,
  265. BIT(0), 0);
  266. PRCC_PCLK_STORE(clk, 3, 0);
  267. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", clkrst3_base,
  268. BIT(1), 0);
  269. PRCC_PCLK_STORE(clk, 3, 1);
  270. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", clkrst3_base,
  271. BIT(2), 0);
  272. PRCC_PCLK_STORE(clk, 3, 2);
  273. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", clkrst3_base,
  274. BIT(3), 0);
  275. PRCC_PCLK_STORE(clk, 3, 3);
  276. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", clkrst3_base,
  277. BIT(4), 0);
  278. PRCC_PCLK_STORE(clk, 3, 4);
  279. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", clkrst3_base,
  280. BIT(5), 0);
  281. PRCC_PCLK_STORE(clk, 3, 5);
  282. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", clkrst3_base,
  283. BIT(6), 0);
  284. PRCC_PCLK_STORE(clk, 3, 6);
  285. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", clkrst3_base,
  286. BIT(7), 0);
  287. PRCC_PCLK_STORE(clk, 3, 7);
  288. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", clkrst3_base,
  289. BIT(8), 0);
  290. PRCC_PCLK_STORE(clk, 3, 8);
  291. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", clkrst5_base,
  292. BIT(0), 0);
  293. PRCC_PCLK_STORE(clk, 5, 0);
  294. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", clkrst5_base,
  295. BIT(1), 0);
  296. PRCC_PCLK_STORE(clk, 5, 1);
  297. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", clkrst6_base,
  298. BIT(0), 0);
  299. PRCC_PCLK_STORE(clk, 6, 0);
  300. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", clkrst6_base,
  301. BIT(1), 0);
  302. PRCC_PCLK_STORE(clk, 6, 1);
  303. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", clkrst6_base,
  304. BIT(2), 0);
  305. PRCC_PCLK_STORE(clk, 6, 2);
  306. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", clkrst6_base,
  307. BIT(3), 0);
  308. PRCC_PCLK_STORE(clk, 6, 3);
  309. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", clkrst6_base,
  310. BIT(4), 0);
  311. PRCC_PCLK_STORE(clk, 6, 4);
  312. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", clkrst6_base,
  313. BIT(5), 0);
  314. PRCC_PCLK_STORE(clk, 6, 5);
  315. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", clkrst6_base,
  316. BIT(6), 0);
  317. PRCC_PCLK_STORE(clk, 6, 6);
  318. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", clkrst6_base,
  319. BIT(7), 0);
  320. PRCC_PCLK_STORE(clk, 6, 7);
  321. /* PRCC K-clocks
  322. *
  323. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  324. * by enabling just the K-clock, even if it is not a valid parent to
  325. * the K-clock. Until drivers get fixed we might need some kind of
  326. * "parent muxed join".
  327. */
  328. /* Periph1 */
  329. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  330. clkrst1_base, BIT(0), CLK_SET_RATE_GATE);
  331. PRCC_KCLK_STORE(clk, 1, 0);
  332. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  333. clkrst1_base, BIT(1), CLK_SET_RATE_GATE);
  334. PRCC_KCLK_STORE(clk, 1, 1);
  335. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  336. clkrst1_base, BIT(2), CLK_SET_RATE_GATE);
  337. PRCC_KCLK_STORE(clk, 1, 2);
  338. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  339. clkrst1_base, BIT(3), CLK_SET_RATE_GATE);
  340. PRCC_KCLK_STORE(clk, 1, 3);
  341. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  342. clkrst1_base, BIT(4), CLK_SET_RATE_GATE);
  343. PRCC_KCLK_STORE(clk, 1, 4);
  344. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  345. clkrst1_base, BIT(5), CLK_SET_RATE_GATE);
  346. PRCC_KCLK_STORE(clk, 1, 5);
  347. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  348. clkrst1_base, BIT(6), CLK_SET_RATE_GATE);
  349. PRCC_KCLK_STORE(clk, 1, 6);
  350. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  351. clkrst1_base, BIT(8), CLK_SET_RATE_GATE);
  352. PRCC_KCLK_STORE(clk, 1, 8);
  353. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  354. clkrst1_base, BIT(9), CLK_SET_RATE_GATE);
  355. PRCC_KCLK_STORE(clk, 1, 9);
  356. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  357. clkrst1_base, BIT(10), CLK_SET_RATE_GATE);
  358. PRCC_KCLK_STORE(clk, 1, 10);
  359. /* Periph2 */
  360. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  361. clkrst2_base, BIT(0), CLK_SET_RATE_GATE);
  362. PRCC_KCLK_STORE(clk, 2, 0);
  363. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  364. clkrst2_base, BIT(2), CLK_SET_RATE_GATE);
  365. PRCC_KCLK_STORE(clk, 2, 2);
  366. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  367. clkrst2_base, BIT(3), CLK_SET_RATE_GATE);
  368. PRCC_KCLK_STORE(clk, 2, 3);
  369. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  370. clkrst2_base, BIT(4), CLK_SET_RATE_GATE);
  371. PRCC_KCLK_STORE(clk, 2, 4);
  372. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  373. clkrst2_base, BIT(5), CLK_SET_RATE_GATE);
  374. PRCC_KCLK_STORE(clk, 2, 5);
  375. /* Note that rate is received from parent. */
  376. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  377. clkrst2_base, BIT(6),
  378. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  379. PRCC_KCLK_STORE(clk, 2, 6);
  380. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  381. clkrst2_base, BIT(7),
  382. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  383. PRCC_KCLK_STORE(clk, 2, 7);
  384. /* Periph3 */
  385. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  386. clkrst3_base, BIT(1), CLK_SET_RATE_GATE);
  387. PRCC_KCLK_STORE(clk, 3, 1);
  388. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  389. clkrst3_base, BIT(2), CLK_SET_RATE_GATE);
  390. PRCC_KCLK_STORE(clk, 3, 2);
  391. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  392. clkrst3_base, BIT(3), CLK_SET_RATE_GATE);
  393. PRCC_KCLK_STORE(clk, 3, 3);
  394. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  395. clkrst3_base, BIT(4), CLK_SET_RATE_GATE);
  396. PRCC_KCLK_STORE(clk, 3, 4);
  397. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  398. clkrst3_base, BIT(5), CLK_SET_RATE_GATE);
  399. PRCC_KCLK_STORE(clk, 3, 5);
  400. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  401. clkrst3_base, BIT(6), CLK_SET_RATE_GATE);
  402. PRCC_KCLK_STORE(clk, 3, 6);
  403. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  404. clkrst3_base, BIT(7), CLK_SET_RATE_GATE);
  405. PRCC_KCLK_STORE(clk, 3, 7);
  406. /* Periph6 */
  407. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  408. clkrst6_base, BIT(0), CLK_SET_RATE_GATE);
  409. PRCC_KCLK_STORE(clk, 6, 0);
  410. for_each_child_of_node(np, child) {
  411. static struct clk_onecell_data clk_data;
  412. if (!of_node_cmp(child->name, "prcmu-clock")) {
  413. clk_data.clks = prcmu_clk;
  414. clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
  415. of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
  416. }
  417. if (!of_node_cmp(child->name, "prcc-periph-clock"))
  418. of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
  419. if (!of_node_cmp(child->name, "prcc-kernel-clock"))
  420. of_clk_add_provider(child, ux500_twocell_get, prcc_kclk);
  421. }
  422. }