perf_event_p4.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259
  1. /*
  2. * Netburst Performance Events (P4, old Xeon)
  3. *
  4. * Copyright (C) 2010 Parallels, Inc., Cyrill Gorcunov <gorcunov@openvz.org>
  5. * Copyright (C) 2010 Intel Corporation, Lin Ming <ming.m.lin@intel.com>
  6. *
  7. * For licencing details see kernel-base/COPYING
  8. */
  9. #ifdef CONFIG_CPU_SUP_INTEL
  10. #include <asm/perf_event_p4.h>
  11. #define P4_CNTR_LIMIT 3
  12. /*
  13. * array indices: 0,1 - HT threads, used with HT enabled cpu
  14. */
  15. struct p4_event_bind {
  16. unsigned int opcode; /* Event code and ESCR selector */
  17. unsigned int escr_msr[2]; /* ESCR MSR for this event */
  18. unsigned int escr_emask; /* valid ESCR EventMask bits */
  19. unsigned int shared; /* event is shared across threads */
  20. char cntr[2][P4_CNTR_LIMIT]; /* counter index (offset), -1 on abscence */
  21. };
  22. struct p4_pebs_bind {
  23. unsigned int metric_pebs;
  24. unsigned int metric_vert;
  25. };
  26. /* it sets P4_PEBS_ENABLE_UOP_TAG as well */
  27. #define P4_GEN_PEBS_BIND(name, pebs, vert) \
  28. [P4_PEBS_METRIC__##name] = { \
  29. .metric_pebs = pebs | P4_PEBS_ENABLE_UOP_TAG, \
  30. .metric_vert = vert, \
  31. }
  32. /*
  33. * note we have P4_PEBS_ENABLE_UOP_TAG always set here
  34. *
  35. * it's needed for mapping P4_PEBS_CONFIG_METRIC_MASK bits of
  36. * event configuration to find out which values are to be
  37. * written into MSR_IA32_PEBS_ENABLE and MSR_P4_PEBS_MATRIX_VERT
  38. * resgisters
  39. */
  40. static struct p4_pebs_bind p4_pebs_bind_map[] = {
  41. P4_GEN_PEBS_BIND(1stl_cache_load_miss_retired, 0x0000001, 0x0000001),
  42. P4_GEN_PEBS_BIND(2ndl_cache_load_miss_retired, 0x0000002, 0x0000001),
  43. P4_GEN_PEBS_BIND(dtlb_load_miss_retired, 0x0000004, 0x0000001),
  44. P4_GEN_PEBS_BIND(dtlb_store_miss_retired, 0x0000004, 0x0000002),
  45. P4_GEN_PEBS_BIND(dtlb_all_miss_retired, 0x0000004, 0x0000003),
  46. P4_GEN_PEBS_BIND(tagged_mispred_branch, 0x0018000, 0x0000010),
  47. P4_GEN_PEBS_BIND(mob_load_replay_retired, 0x0000200, 0x0000001),
  48. P4_GEN_PEBS_BIND(split_load_retired, 0x0000400, 0x0000001),
  49. P4_GEN_PEBS_BIND(split_store_retired, 0x0000400, 0x0000002),
  50. };
  51. /*
  52. * Note that we don't use CCCR1 here, there is an
  53. * exception for P4_BSQ_ALLOCATION but we just have
  54. * no workaround
  55. *
  56. * consider this binding as resources which particular
  57. * event may borrow, it doesn't contain EventMask,
  58. * Tags and friends -- they are left to a caller
  59. */
  60. static struct p4_event_bind p4_event_bind_map[] = {
  61. [P4_EVENT_TC_DELIVER_MODE] = {
  62. .opcode = P4_OPCODE(P4_EVENT_TC_DELIVER_MODE),
  63. .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 },
  64. .escr_emask =
  65. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DD) |
  66. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DB) |
  67. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DI) |
  68. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BD) |
  69. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BB) |
  70. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BI) |
  71. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, ID),
  72. .shared = 1,
  73. .cntr = { {4, 5, -1}, {6, 7, -1} },
  74. },
  75. [P4_EVENT_BPU_FETCH_REQUEST] = {
  76. .opcode = P4_OPCODE(P4_EVENT_BPU_FETCH_REQUEST),
  77. .escr_msr = { MSR_P4_BPU_ESCR0, MSR_P4_BPU_ESCR1 },
  78. .escr_emask =
  79. P4_ESCR_EMASK_BIT(P4_EVENT_BPU_FETCH_REQUEST, TCMISS),
  80. .cntr = { {0, -1, -1}, {2, -1, -1} },
  81. },
  82. [P4_EVENT_ITLB_REFERENCE] = {
  83. .opcode = P4_OPCODE(P4_EVENT_ITLB_REFERENCE),
  84. .escr_msr = { MSR_P4_ITLB_ESCR0, MSR_P4_ITLB_ESCR1 },
  85. .escr_emask =
  86. P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT) |
  87. P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, MISS) |
  88. P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT_UK),
  89. .cntr = { {0, -1, -1}, {2, -1, -1} },
  90. },
  91. [P4_EVENT_MEMORY_CANCEL] = {
  92. .opcode = P4_OPCODE(P4_EVENT_MEMORY_CANCEL),
  93. .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 },
  94. .escr_emask =
  95. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, ST_RB_FULL) |
  96. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, 64K_CONF),
  97. .cntr = { {8, 9, -1}, {10, 11, -1} },
  98. },
  99. [P4_EVENT_MEMORY_COMPLETE] = {
  100. .opcode = P4_OPCODE(P4_EVENT_MEMORY_COMPLETE),
  101. .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 },
  102. .escr_emask =
  103. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, LSC) |
  104. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, SSC),
  105. .cntr = { {8, 9, -1}, {10, 11, -1} },
  106. },
  107. [P4_EVENT_LOAD_PORT_REPLAY] = {
  108. .opcode = P4_OPCODE(P4_EVENT_LOAD_PORT_REPLAY),
  109. .escr_msr = { MSR_P4_SAAT_ESCR0, MSR_P4_SAAT_ESCR1 },
  110. .escr_emask =
  111. P4_ESCR_EMASK_BIT(P4_EVENT_LOAD_PORT_REPLAY, SPLIT_LD),
  112. .cntr = { {8, 9, -1}, {10, 11, -1} },
  113. },
  114. [P4_EVENT_STORE_PORT_REPLAY] = {
  115. .opcode = P4_OPCODE(P4_EVENT_STORE_PORT_REPLAY),
  116. .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 },
  117. .escr_emask =
  118. P4_ESCR_EMASK_BIT(P4_EVENT_STORE_PORT_REPLAY, SPLIT_ST),
  119. .cntr = { {8, 9, -1}, {10, 11, -1} },
  120. },
  121. [P4_EVENT_MOB_LOAD_REPLAY] = {
  122. .opcode = P4_OPCODE(P4_EVENT_MOB_LOAD_REPLAY),
  123. .escr_msr = { MSR_P4_MOB_ESCR0, MSR_P4_MOB_ESCR1 },
  124. .escr_emask =
  125. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STA) |
  126. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STD) |
  127. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, PARTIAL_DATA) |
  128. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, UNALGN_ADDR),
  129. .cntr = { {0, -1, -1}, {2, -1, -1} },
  130. },
  131. [P4_EVENT_PAGE_WALK_TYPE] = {
  132. .opcode = P4_OPCODE(P4_EVENT_PAGE_WALK_TYPE),
  133. .escr_msr = { MSR_P4_PMH_ESCR0, MSR_P4_PMH_ESCR1 },
  134. .escr_emask =
  135. P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, DTMISS) |
  136. P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, ITMISS),
  137. .shared = 1,
  138. .cntr = { {0, -1, -1}, {2, -1, -1} },
  139. },
  140. [P4_EVENT_BSQ_CACHE_REFERENCE] = {
  141. .opcode = P4_OPCODE(P4_EVENT_BSQ_CACHE_REFERENCE),
  142. .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR1 },
  143. .escr_emask =
  144. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) |
  145. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) |
  146. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) |
  147. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) |
  148. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) |
  149. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM) |
  150. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) |
  151. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) |
  152. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS),
  153. .cntr = { {0, -1, -1}, {2, -1, -1} },
  154. },
  155. [P4_EVENT_IOQ_ALLOCATION] = {
  156. .opcode = P4_OPCODE(P4_EVENT_IOQ_ALLOCATION),
  157. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  158. .escr_emask =
  159. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, DEFAULT) |
  160. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_READ) |
  161. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_WRITE) |
  162. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_UC) |
  163. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WC) |
  164. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WT) |
  165. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WP) |
  166. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WB) |
  167. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OWN) |
  168. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OTHER) |
  169. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, PREFETCH),
  170. .cntr = { {0, -1, -1}, {2, -1, -1} },
  171. },
  172. [P4_EVENT_IOQ_ACTIVE_ENTRIES] = { /* shared ESCR */
  173. .opcode = P4_OPCODE(P4_EVENT_IOQ_ACTIVE_ENTRIES),
  174. .escr_msr = { MSR_P4_FSB_ESCR1, MSR_P4_FSB_ESCR1 },
  175. .escr_emask =
  176. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, DEFAULT) |
  177. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_READ) |
  178. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_WRITE) |
  179. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_UC) |
  180. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WC) |
  181. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WT) |
  182. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WP) |
  183. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WB) |
  184. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OWN) |
  185. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OTHER) |
  186. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, PREFETCH),
  187. .cntr = { {2, -1, -1}, {3, -1, -1} },
  188. },
  189. [P4_EVENT_FSB_DATA_ACTIVITY] = {
  190. .opcode = P4_OPCODE(P4_EVENT_FSB_DATA_ACTIVITY),
  191. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  192. .escr_emask =
  193. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) |
  194. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN) |
  195. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OTHER) |
  196. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_DRV) |
  197. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OWN) |
  198. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OTHER),
  199. .shared = 1,
  200. .cntr = { {0, -1, -1}, {2, -1, -1} },
  201. },
  202. [P4_EVENT_BSQ_ALLOCATION] = { /* shared ESCR, broken CCCR1 */
  203. .opcode = P4_OPCODE(P4_EVENT_BSQ_ALLOCATION),
  204. .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR0 },
  205. .escr_emask =
  206. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE0) |
  207. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE1) |
  208. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN0) |
  209. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN1) |
  210. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_IO_TYPE) |
  211. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LOCK_TYPE) |
  212. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_CACHE_TYPE) |
  213. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_SPLIT_TYPE) |
  214. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_DEM_TYPE) |
  215. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_ORD_TYPE) |
  216. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE0) |
  217. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE1) |
  218. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE2),
  219. .cntr = { {0, -1, -1}, {1, -1, -1} },
  220. },
  221. [P4_EVENT_BSQ_ACTIVE_ENTRIES] = { /* shared ESCR */
  222. .opcode = P4_OPCODE(P4_EVENT_BSQ_ACTIVE_ENTRIES),
  223. .escr_msr = { MSR_P4_BSU_ESCR1 , MSR_P4_BSU_ESCR1 },
  224. .escr_emask =
  225. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE0) |
  226. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE1) |
  227. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN0) |
  228. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN1) |
  229. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_IO_TYPE) |
  230. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LOCK_TYPE) |
  231. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_CACHE_TYPE) |
  232. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_SPLIT_TYPE) |
  233. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_DEM_TYPE) |
  234. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_ORD_TYPE) |
  235. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE0) |
  236. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE1) |
  237. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE2),
  238. .cntr = { {2, -1, -1}, {3, -1, -1} },
  239. },
  240. [P4_EVENT_SSE_INPUT_ASSIST] = {
  241. .opcode = P4_OPCODE(P4_EVENT_SSE_INPUT_ASSIST),
  242. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  243. .escr_emask =
  244. P4_ESCR_EMASK_BIT(P4_EVENT_SSE_INPUT_ASSIST, ALL),
  245. .shared = 1,
  246. .cntr = { {8, 9, -1}, {10, 11, -1} },
  247. },
  248. [P4_EVENT_PACKED_SP_UOP] = {
  249. .opcode = P4_OPCODE(P4_EVENT_PACKED_SP_UOP),
  250. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  251. .escr_emask =
  252. P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_SP_UOP, ALL),
  253. .shared = 1,
  254. .cntr = { {8, 9, -1}, {10, 11, -1} },
  255. },
  256. [P4_EVENT_PACKED_DP_UOP] = {
  257. .opcode = P4_OPCODE(P4_EVENT_PACKED_DP_UOP),
  258. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  259. .escr_emask =
  260. P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_DP_UOP, ALL),
  261. .shared = 1,
  262. .cntr = { {8, 9, -1}, {10, 11, -1} },
  263. },
  264. [P4_EVENT_SCALAR_SP_UOP] = {
  265. .opcode = P4_OPCODE(P4_EVENT_SCALAR_SP_UOP),
  266. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  267. .escr_emask =
  268. P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_SP_UOP, ALL),
  269. .shared = 1,
  270. .cntr = { {8, 9, -1}, {10, 11, -1} },
  271. },
  272. [P4_EVENT_SCALAR_DP_UOP] = {
  273. .opcode = P4_OPCODE(P4_EVENT_SCALAR_DP_UOP),
  274. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  275. .escr_emask =
  276. P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_DP_UOP, ALL),
  277. .shared = 1,
  278. .cntr = { {8, 9, -1}, {10, 11, -1} },
  279. },
  280. [P4_EVENT_64BIT_MMX_UOP] = {
  281. .opcode = P4_OPCODE(P4_EVENT_64BIT_MMX_UOP),
  282. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  283. .escr_emask =
  284. P4_ESCR_EMASK_BIT(P4_EVENT_64BIT_MMX_UOP, ALL),
  285. .shared = 1,
  286. .cntr = { {8, 9, -1}, {10, 11, -1} },
  287. },
  288. [P4_EVENT_128BIT_MMX_UOP] = {
  289. .opcode = P4_OPCODE(P4_EVENT_128BIT_MMX_UOP),
  290. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  291. .escr_emask =
  292. P4_ESCR_EMASK_BIT(P4_EVENT_128BIT_MMX_UOP, ALL),
  293. .shared = 1,
  294. .cntr = { {8, 9, -1}, {10, 11, -1} },
  295. },
  296. [P4_EVENT_X87_FP_UOP] = {
  297. .opcode = P4_OPCODE(P4_EVENT_X87_FP_UOP),
  298. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  299. .escr_emask =
  300. P4_ESCR_EMASK_BIT(P4_EVENT_X87_FP_UOP, ALL),
  301. .shared = 1,
  302. .cntr = { {8, 9, -1}, {10, 11, -1} },
  303. },
  304. [P4_EVENT_TC_MISC] = {
  305. .opcode = P4_OPCODE(P4_EVENT_TC_MISC),
  306. .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 },
  307. .escr_emask =
  308. P4_ESCR_EMASK_BIT(P4_EVENT_TC_MISC, FLUSH),
  309. .cntr = { {4, 5, -1}, {6, 7, -1} },
  310. },
  311. [P4_EVENT_GLOBAL_POWER_EVENTS] = {
  312. .opcode = P4_OPCODE(P4_EVENT_GLOBAL_POWER_EVENTS),
  313. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  314. .escr_emask =
  315. P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING),
  316. .cntr = { {0, -1, -1}, {2, -1, -1} },
  317. },
  318. [P4_EVENT_TC_MS_XFER] = {
  319. .opcode = P4_OPCODE(P4_EVENT_TC_MS_XFER),
  320. .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 },
  321. .escr_emask =
  322. P4_ESCR_EMASK_BIT(P4_EVENT_TC_MS_XFER, CISC),
  323. .cntr = { {4, 5, -1}, {6, 7, -1} },
  324. },
  325. [P4_EVENT_UOP_QUEUE_WRITES] = {
  326. .opcode = P4_OPCODE(P4_EVENT_UOP_QUEUE_WRITES),
  327. .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 },
  328. .escr_emask =
  329. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_BUILD) |
  330. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_DELIVER) |
  331. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_ROM),
  332. .cntr = { {4, 5, -1}, {6, 7, -1} },
  333. },
  334. [P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE] = {
  335. .opcode = P4_OPCODE(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE),
  336. .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR0 },
  337. .escr_emask =
  338. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CONDITIONAL) |
  339. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CALL) |
  340. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, RETURN) |
  341. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, INDIRECT),
  342. .cntr = { {4, 5, -1}, {6, 7, -1} },
  343. },
  344. [P4_EVENT_RETIRED_BRANCH_TYPE] = {
  345. .opcode = P4_OPCODE(P4_EVENT_RETIRED_BRANCH_TYPE),
  346. .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR1 },
  347. .escr_emask =
  348. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) |
  349. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) |
  350. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) |
  351. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT),
  352. .cntr = { {4, 5, -1}, {6, 7, -1} },
  353. },
  354. [P4_EVENT_RESOURCE_STALL] = {
  355. .opcode = P4_OPCODE(P4_EVENT_RESOURCE_STALL),
  356. .escr_msr = { MSR_P4_ALF_ESCR0, MSR_P4_ALF_ESCR1 },
  357. .escr_emask =
  358. P4_ESCR_EMASK_BIT(P4_EVENT_RESOURCE_STALL, SBFULL),
  359. .cntr = { {12, 13, 16}, {14, 15, 17} },
  360. },
  361. [P4_EVENT_WC_BUFFER] = {
  362. .opcode = P4_OPCODE(P4_EVENT_WC_BUFFER),
  363. .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 },
  364. .escr_emask =
  365. P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_EVICTS) |
  366. P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_FULL_EVICTS),
  367. .shared = 1,
  368. .cntr = { {8, 9, -1}, {10, 11, -1} },
  369. },
  370. [P4_EVENT_B2B_CYCLES] = {
  371. .opcode = P4_OPCODE(P4_EVENT_B2B_CYCLES),
  372. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  373. .escr_emask = 0,
  374. .cntr = { {0, -1, -1}, {2, -1, -1} },
  375. },
  376. [P4_EVENT_BNR] = {
  377. .opcode = P4_OPCODE(P4_EVENT_BNR),
  378. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  379. .escr_emask = 0,
  380. .cntr = { {0, -1, -1}, {2, -1, -1} },
  381. },
  382. [P4_EVENT_SNOOP] = {
  383. .opcode = P4_OPCODE(P4_EVENT_SNOOP),
  384. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  385. .escr_emask = 0,
  386. .cntr = { {0, -1, -1}, {2, -1, -1} },
  387. },
  388. [P4_EVENT_RESPONSE] = {
  389. .opcode = P4_OPCODE(P4_EVENT_RESPONSE),
  390. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  391. .escr_emask = 0,
  392. .cntr = { {0, -1, -1}, {2, -1, -1} },
  393. },
  394. [P4_EVENT_FRONT_END_EVENT] = {
  395. .opcode = P4_OPCODE(P4_EVENT_FRONT_END_EVENT),
  396. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  397. .escr_emask =
  398. P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, NBOGUS) |
  399. P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, BOGUS),
  400. .cntr = { {12, 13, 16}, {14, 15, 17} },
  401. },
  402. [P4_EVENT_EXECUTION_EVENT] = {
  403. .opcode = P4_OPCODE(P4_EVENT_EXECUTION_EVENT),
  404. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  405. .escr_emask =
  406. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS0) |
  407. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS1) |
  408. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS2) |
  409. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS3) |
  410. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS0) |
  411. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS1) |
  412. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS2) |
  413. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS3),
  414. .cntr = { {12, 13, 16}, {14, 15, 17} },
  415. },
  416. [P4_EVENT_REPLAY_EVENT] = {
  417. .opcode = P4_OPCODE(P4_EVENT_REPLAY_EVENT),
  418. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  419. .escr_emask =
  420. P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, NBOGUS) |
  421. P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, BOGUS),
  422. .cntr = { {12, 13, 16}, {14, 15, 17} },
  423. },
  424. [P4_EVENT_INSTR_RETIRED] = {
  425. .opcode = P4_OPCODE(P4_EVENT_INSTR_RETIRED),
  426. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  427. .escr_emask =
  428. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) |
  429. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSTAG) |
  430. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG) |
  431. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSTAG),
  432. .cntr = { {12, 13, 16}, {14, 15, 17} },
  433. },
  434. [P4_EVENT_UOPS_RETIRED] = {
  435. .opcode = P4_OPCODE(P4_EVENT_UOPS_RETIRED),
  436. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  437. .escr_emask =
  438. P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, NBOGUS) |
  439. P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, BOGUS),
  440. .cntr = { {12, 13, 16}, {14, 15, 17} },
  441. },
  442. [P4_EVENT_UOP_TYPE] = {
  443. .opcode = P4_OPCODE(P4_EVENT_UOP_TYPE),
  444. .escr_msr = { MSR_P4_RAT_ESCR0, MSR_P4_RAT_ESCR1 },
  445. .escr_emask =
  446. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGLOADS) |
  447. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGSTORES),
  448. .cntr = { {12, 13, 16}, {14, 15, 17} },
  449. },
  450. [P4_EVENT_BRANCH_RETIRED] = {
  451. .opcode = P4_OPCODE(P4_EVENT_BRANCH_RETIRED),
  452. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  453. .escr_emask =
  454. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNP) |
  455. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNM) |
  456. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTP) |
  457. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTM),
  458. .cntr = { {12, 13, 16}, {14, 15, 17} },
  459. },
  460. [P4_EVENT_MISPRED_BRANCH_RETIRED] = {
  461. .opcode = P4_OPCODE(P4_EVENT_MISPRED_BRANCH_RETIRED),
  462. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  463. .escr_emask =
  464. P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS),
  465. .cntr = { {12, 13, 16}, {14, 15, 17} },
  466. },
  467. [P4_EVENT_X87_ASSIST] = {
  468. .opcode = P4_OPCODE(P4_EVENT_X87_ASSIST),
  469. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  470. .escr_emask =
  471. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSU) |
  472. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSO) |
  473. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAO) |
  474. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAU) |
  475. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, PREA),
  476. .cntr = { {12, 13, 16}, {14, 15, 17} },
  477. },
  478. [P4_EVENT_MACHINE_CLEAR] = {
  479. .opcode = P4_OPCODE(P4_EVENT_MACHINE_CLEAR),
  480. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  481. .escr_emask =
  482. P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, CLEAR) |
  483. P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, MOCLEAR) |
  484. P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, SMCLEAR),
  485. .cntr = { {12, 13, 16}, {14, 15, 17} },
  486. },
  487. [P4_EVENT_INSTR_COMPLETED] = {
  488. .opcode = P4_OPCODE(P4_EVENT_INSTR_COMPLETED),
  489. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  490. .escr_emask =
  491. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, NBOGUS) |
  492. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, BOGUS),
  493. .cntr = { {12, 13, 16}, {14, 15, 17} },
  494. },
  495. };
  496. #define P4_GEN_CACHE_EVENT(event, bit, metric) \
  497. p4_config_pack_escr(P4_ESCR_EVENT(event) | \
  498. P4_ESCR_EMASK_BIT(event, bit)) | \
  499. p4_config_pack_cccr(metric | \
  500. P4_CCCR_ESEL(P4_OPCODE_ESEL(P4_OPCODE(event))))
  501. static __initconst const u64 p4_hw_cache_event_ids
  502. [PERF_COUNT_HW_CACHE_MAX]
  503. [PERF_COUNT_HW_CACHE_OP_MAX]
  504. [PERF_COUNT_HW_CACHE_RESULT_MAX] =
  505. {
  506. [ C(L1D ) ] = {
  507. [ C(OP_READ) ] = {
  508. [ C(RESULT_ACCESS) ] = 0x0,
  509. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  510. P4_PEBS_METRIC__1stl_cache_load_miss_retired),
  511. },
  512. },
  513. [ C(LL ) ] = {
  514. [ C(OP_READ) ] = {
  515. [ C(RESULT_ACCESS) ] = 0x0,
  516. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  517. P4_PEBS_METRIC__2ndl_cache_load_miss_retired),
  518. },
  519. },
  520. [ C(DTLB) ] = {
  521. [ C(OP_READ) ] = {
  522. [ C(RESULT_ACCESS) ] = 0x0,
  523. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  524. P4_PEBS_METRIC__dtlb_load_miss_retired),
  525. },
  526. [ C(OP_WRITE) ] = {
  527. [ C(RESULT_ACCESS) ] = 0x0,
  528. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  529. P4_PEBS_METRIC__dtlb_store_miss_retired),
  530. },
  531. },
  532. [ C(ITLB) ] = {
  533. [ C(OP_READ) ] = {
  534. [ C(RESULT_ACCESS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, HIT,
  535. P4_PEBS_METRIC__none),
  536. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, MISS,
  537. P4_PEBS_METRIC__none),
  538. },
  539. [ C(OP_WRITE) ] = {
  540. [ C(RESULT_ACCESS) ] = -1,
  541. [ C(RESULT_MISS) ] = -1,
  542. },
  543. [ C(OP_PREFETCH) ] = {
  544. [ C(RESULT_ACCESS) ] = -1,
  545. [ C(RESULT_MISS) ] = -1,
  546. },
  547. },
  548. [ C(NODE) ] = {
  549. [ C(OP_READ) ] = {
  550. [ C(RESULT_ACCESS) ] = -1,
  551. [ C(RESULT_MISS) ] = -1,
  552. },
  553. [ C(OP_WRITE) ] = {
  554. [ C(RESULT_ACCESS) ] = -1,
  555. [ C(RESULT_MISS) ] = -1,
  556. },
  557. [ C(OP_PREFETCH) ] = {
  558. [ C(RESULT_ACCESS) ] = -1,
  559. [ C(RESULT_MISS) ] = -1,
  560. },
  561. },
  562. };
  563. static u64 p4_general_events[PERF_COUNT_HW_MAX] = {
  564. /* non-halted CPU clocks */
  565. [PERF_COUNT_HW_CPU_CYCLES] =
  566. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_GLOBAL_POWER_EVENTS) |
  567. P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING)),
  568. /*
  569. * retired instructions
  570. * in a sake of simplicity we don't use the FSB tagging
  571. */
  572. [PERF_COUNT_HW_INSTRUCTIONS] =
  573. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_INSTR_RETIRED) |
  574. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) |
  575. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG)),
  576. /* cache hits */
  577. [PERF_COUNT_HW_CACHE_REFERENCES] =
  578. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) |
  579. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) |
  580. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) |
  581. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) |
  582. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) |
  583. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) |
  584. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM)),
  585. /* cache misses */
  586. [PERF_COUNT_HW_CACHE_MISSES] =
  587. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) |
  588. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) |
  589. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) |
  590. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS)),
  591. /* branch instructions retired */
  592. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] =
  593. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_RETIRED_BRANCH_TYPE) |
  594. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) |
  595. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) |
  596. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) |
  597. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT)),
  598. /* mispredicted branches retired */
  599. [PERF_COUNT_HW_BRANCH_MISSES] =
  600. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_MISPRED_BRANCH_RETIRED) |
  601. P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS)),
  602. /* bus ready clocks (cpu is driving #DRDY_DRV\#DRDY_OWN): */
  603. [PERF_COUNT_HW_BUS_CYCLES] =
  604. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_FSB_DATA_ACTIVITY) |
  605. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) |
  606. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN)) |
  607. p4_config_pack_cccr(P4_CCCR_EDGE | P4_CCCR_COMPARE),
  608. };
  609. static struct p4_event_bind *p4_config_get_bind(u64 config)
  610. {
  611. unsigned int evnt = p4_config_unpack_event(config);
  612. struct p4_event_bind *bind = NULL;
  613. if (evnt < ARRAY_SIZE(p4_event_bind_map))
  614. bind = &p4_event_bind_map[evnt];
  615. return bind;
  616. }
  617. static u64 p4_pmu_event_map(int hw_event)
  618. {
  619. struct p4_event_bind *bind;
  620. unsigned int esel;
  621. u64 config;
  622. config = p4_general_events[hw_event];
  623. bind = p4_config_get_bind(config);
  624. esel = P4_OPCODE_ESEL(bind->opcode);
  625. config |= p4_config_pack_cccr(P4_CCCR_ESEL(esel));
  626. return config;
  627. }
  628. /* check cpu model specifics */
  629. static bool p4_event_match_cpu_model(unsigned int event_idx)
  630. {
  631. /* INSTR_COMPLETED event only exist for model 3, 4, 6 (Prescott) */
  632. if (event_idx == P4_EVENT_INSTR_COMPLETED) {
  633. if (boot_cpu_data.x86_model != 3 &&
  634. boot_cpu_data.x86_model != 4 &&
  635. boot_cpu_data.x86_model != 6)
  636. return false;
  637. }
  638. /*
  639. * For info
  640. * - IQ_ESCR0, IQ_ESCR1 only for models 1 and 2
  641. */
  642. return true;
  643. }
  644. static int p4_validate_raw_event(struct perf_event *event)
  645. {
  646. unsigned int v, emask;
  647. /* User data may have out-of-bound event index */
  648. v = p4_config_unpack_event(event->attr.config);
  649. if (v >= ARRAY_SIZE(p4_event_bind_map))
  650. return -EINVAL;
  651. /* It may be unsupported: */
  652. if (!p4_event_match_cpu_model(v))
  653. return -EINVAL;
  654. /*
  655. * NOTE: P4_CCCR_THREAD_ANY has not the same meaning as
  656. * in Architectural Performance Monitoring, it means not
  657. * on _which_ logical cpu to count but rather _when_, ie it
  658. * depends on logical cpu state -- count event if one cpu active,
  659. * none, both or any, so we just allow user to pass any value
  660. * desired.
  661. *
  662. * In turn we always set Tx_OS/Tx_USR bits bound to logical
  663. * cpu without their propagation to another cpu
  664. */
  665. /*
  666. * if an event is shared across the logical threads
  667. * the user needs special permissions to be able to use it
  668. */
  669. if (p4_ht_active() && p4_event_bind_map[v].shared) {
  670. if (perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
  671. return -EACCES;
  672. }
  673. /* ESCR EventMask bits may be invalid */
  674. emask = p4_config_unpack_escr(event->attr.config) & P4_ESCR_EVENTMASK_MASK;
  675. if (emask & ~p4_event_bind_map[v].escr_emask)
  676. return -EINVAL;
  677. /*
  678. * it may have some invalid PEBS bits
  679. */
  680. if (p4_config_pebs_has(event->attr.config, P4_PEBS_CONFIG_ENABLE))
  681. return -EINVAL;
  682. v = p4_config_unpack_metric(event->attr.config);
  683. if (v >= ARRAY_SIZE(p4_pebs_bind_map))
  684. return -EINVAL;
  685. return 0;
  686. }
  687. static void p4_hw_watchdog_set_attr(struct perf_event_attr *wd_attr)
  688. {
  689. /*
  690. * Watchdog ticks are special on Netburst, we use
  691. * that named "non-sleeping" ticks as recommended
  692. * by Intel SDM Vol3b.
  693. */
  694. WARN_ON_ONCE(wd_attr->type != PERF_TYPE_HARDWARE ||
  695. wd_attr->config != PERF_COUNT_HW_CPU_CYCLES);
  696. wd_attr->type = PERF_TYPE_RAW;
  697. wd_attr->config =
  698. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_EXECUTION_EVENT) |
  699. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS0) |
  700. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS1) |
  701. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS2) |
  702. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS3) |
  703. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS0) |
  704. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS1) |
  705. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS2) |
  706. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS3)) |
  707. p4_config_pack_cccr(P4_CCCR_THRESHOLD(15) | P4_CCCR_COMPLEMENT |
  708. P4_CCCR_COMPARE);
  709. }
  710. static int p4_hw_config(struct perf_event *event)
  711. {
  712. int cpu = get_cpu();
  713. int rc = 0;
  714. u32 escr, cccr;
  715. /*
  716. * the reason we use cpu that early is that: if we get scheduled
  717. * first time on the same cpu -- we will not need swap thread
  718. * specific flags in config (and will save some cpu cycles)
  719. */
  720. cccr = p4_default_cccr_conf(cpu);
  721. escr = p4_default_escr_conf(cpu, event->attr.exclude_kernel,
  722. event->attr.exclude_user);
  723. event->hw.config = p4_config_pack_escr(escr) |
  724. p4_config_pack_cccr(cccr);
  725. if (p4_ht_active() && p4_ht_thread(cpu))
  726. event->hw.config = p4_set_ht_bit(event->hw.config);
  727. if (event->attr.type == PERF_TYPE_RAW) {
  728. struct p4_event_bind *bind;
  729. unsigned int esel;
  730. /*
  731. * Clear bits we reserve to be managed by kernel itself
  732. * and never allowed from a user space
  733. */
  734. event->attr.config &= P4_CONFIG_MASK;
  735. rc = p4_validate_raw_event(event);
  736. if (rc)
  737. goto out;
  738. /*
  739. * Note that for RAW events we allow user to use P4_CCCR_RESERVED
  740. * bits since we keep additional info here (for cache events and etc)
  741. */
  742. event->hw.config |= event->attr.config;
  743. bind = p4_config_get_bind(event->attr.config);
  744. if (!bind) {
  745. rc = -EINVAL;
  746. goto out;
  747. }
  748. esel = P4_OPCODE_ESEL(bind->opcode);
  749. event->hw.config |= p4_config_pack_cccr(P4_CCCR_ESEL(esel));
  750. }
  751. rc = x86_setup_perfctr(event);
  752. out:
  753. put_cpu();
  754. return rc;
  755. }
  756. static inline int p4_pmu_clear_cccr_ovf(struct hw_perf_event *hwc)
  757. {
  758. u64 v;
  759. /* an official way for overflow indication */
  760. rdmsrl(hwc->config_base, v);
  761. if (v & P4_CCCR_OVF) {
  762. wrmsrl(hwc->config_base, v & ~P4_CCCR_OVF);
  763. return 1;
  764. }
  765. /*
  766. * In some circumstances the overflow might issue an NMI but did
  767. * not set P4_CCCR_OVF bit. Because a counter holds a negative value
  768. * we simply check for high bit being set, if it's cleared it means
  769. * the counter has reached zero value and continued counting before
  770. * real NMI signal was received:
  771. */
  772. rdmsrl(hwc->event_base, v);
  773. if (!(v & ARCH_P4_UNFLAGGED_BIT))
  774. return 1;
  775. return 0;
  776. }
  777. static void p4_pmu_disable_pebs(void)
  778. {
  779. /*
  780. * FIXME
  781. *
  782. * It's still allowed that two threads setup same cache
  783. * events so we can't simply clear metrics until we knew
  784. * no one is depending on us, so we need kind of counter
  785. * for "ReplayEvent" users.
  786. *
  787. * What is more complex -- RAW events, if user (for some
  788. * reason) will pass some cache event metric with improper
  789. * event opcode -- it's fine from hardware point of view
  790. * but completely nonsense from "meaning" of such action.
  791. *
  792. * So at moment let leave metrics turned on forever -- it's
  793. * ok for now but need to be revisited!
  794. *
  795. * (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)0);
  796. * (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)0);
  797. */
  798. }
  799. static inline void p4_pmu_disable_event(struct perf_event *event)
  800. {
  801. struct hw_perf_event *hwc = &event->hw;
  802. /*
  803. * If event gets disabled while counter is in overflowed
  804. * state we need to clear P4_CCCR_OVF, otherwise interrupt get
  805. * asserted again and again
  806. */
  807. (void)checking_wrmsrl(hwc->config_base,
  808. (u64)(p4_config_unpack_cccr(hwc->config)) &
  809. ~P4_CCCR_ENABLE & ~P4_CCCR_OVF & ~P4_CCCR_RESERVED);
  810. }
  811. static void p4_pmu_disable_all(void)
  812. {
  813. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  814. int idx;
  815. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  816. struct perf_event *event = cpuc->events[idx];
  817. if (!test_bit(idx, cpuc->active_mask))
  818. continue;
  819. p4_pmu_disable_event(event);
  820. }
  821. p4_pmu_disable_pebs();
  822. }
  823. /* configuration must be valid */
  824. static void p4_pmu_enable_pebs(u64 config)
  825. {
  826. struct p4_pebs_bind *bind;
  827. unsigned int idx;
  828. BUILD_BUG_ON(P4_PEBS_METRIC__max > P4_PEBS_CONFIG_METRIC_MASK);
  829. idx = p4_config_unpack_metric(config);
  830. if (idx == P4_PEBS_METRIC__none)
  831. return;
  832. bind = &p4_pebs_bind_map[idx];
  833. (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)bind->metric_pebs);
  834. (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)bind->metric_vert);
  835. }
  836. static void p4_pmu_enable_event(struct perf_event *event)
  837. {
  838. struct hw_perf_event *hwc = &event->hw;
  839. int thread = p4_ht_config_thread(hwc->config);
  840. u64 escr_conf = p4_config_unpack_escr(p4_clear_ht_bit(hwc->config));
  841. unsigned int idx = p4_config_unpack_event(hwc->config);
  842. struct p4_event_bind *bind;
  843. u64 escr_addr, cccr;
  844. bind = &p4_event_bind_map[idx];
  845. escr_addr = (u64)bind->escr_msr[thread];
  846. /*
  847. * - we dont support cascaded counters yet
  848. * - and counter 1 is broken (erratum)
  849. */
  850. WARN_ON_ONCE(p4_is_event_cascaded(hwc->config));
  851. WARN_ON_ONCE(hwc->idx == 1);
  852. /* we need a real Event value */
  853. escr_conf &= ~P4_ESCR_EVENT_MASK;
  854. escr_conf |= P4_ESCR_EVENT(P4_OPCODE_EVNT(bind->opcode));
  855. cccr = p4_config_unpack_cccr(hwc->config);
  856. /*
  857. * it could be Cache event so we need to write metrics
  858. * into additional MSRs
  859. */
  860. p4_pmu_enable_pebs(hwc->config);
  861. (void)checking_wrmsrl(escr_addr, escr_conf);
  862. (void)checking_wrmsrl(hwc->config_base,
  863. (cccr & ~P4_CCCR_RESERVED) | P4_CCCR_ENABLE);
  864. }
  865. static void p4_pmu_enable_all(int added)
  866. {
  867. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  868. int idx;
  869. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  870. struct perf_event *event = cpuc->events[idx];
  871. if (!test_bit(idx, cpuc->active_mask))
  872. continue;
  873. p4_pmu_enable_event(event);
  874. }
  875. }
  876. static int p4_pmu_handle_irq(struct pt_regs *regs)
  877. {
  878. struct perf_sample_data data;
  879. struct cpu_hw_events *cpuc;
  880. struct perf_event *event;
  881. struct hw_perf_event *hwc;
  882. int idx, handled = 0;
  883. u64 val;
  884. perf_sample_data_init(&data, 0);
  885. cpuc = &__get_cpu_var(cpu_hw_events);
  886. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  887. int overflow;
  888. if (!test_bit(idx, cpuc->active_mask)) {
  889. /* catch in-flight IRQs */
  890. if (__test_and_clear_bit(idx, cpuc->running))
  891. handled++;
  892. continue;
  893. }
  894. event = cpuc->events[idx];
  895. hwc = &event->hw;
  896. WARN_ON_ONCE(hwc->idx != idx);
  897. /* it might be unflagged overflow */
  898. overflow = p4_pmu_clear_cccr_ovf(hwc);
  899. val = x86_perf_event_update(event);
  900. if (!overflow && (val & (1ULL << (x86_pmu.cntval_bits - 1))))
  901. continue;
  902. handled += overflow;
  903. /* event overflow for sure */
  904. data.period = event->hw.last_period;
  905. if (!x86_perf_event_set_period(event))
  906. continue;
  907. if (perf_event_overflow(event, &data, regs))
  908. x86_pmu_stop(event, 0);
  909. }
  910. if (handled)
  911. inc_irq_stat(apic_perf_irqs);
  912. /*
  913. * When dealing with the unmasking of the LVTPC on P4 perf hw, it has
  914. * been observed that the OVF bit flag has to be cleared first _before_
  915. * the LVTPC can be unmasked.
  916. *
  917. * The reason is the NMI line will continue to be asserted while the OVF
  918. * bit is set. This causes a second NMI to generate if the LVTPC is
  919. * unmasked before the OVF bit is cleared, leading to unknown NMI
  920. * messages.
  921. */
  922. apic_write(APIC_LVTPC, APIC_DM_NMI);
  923. return handled;
  924. }
  925. /*
  926. * swap thread specific fields according to a thread
  927. * we are going to run on
  928. */
  929. static void p4_pmu_swap_config_ts(struct hw_perf_event *hwc, int cpu)
  930. {
  931. u32 escr, cccr;
  932. /*
  933. * we either lucky and continue on same cpu or no HT support
  934. */
  935. if (!p4_should_swap_ts(hwc->config, cpu))
  936. return;
  937. /*
  938. * the event is migrated from an another logical
  939. * cpu, so we need to swap thread specific flags
  940. */
  941. escr = p4_config_unpack_escr(hwc->config);
  942. cccr = p4_config_unpack_cccr(hwc->config);
  943. if (p4_ht_thread(cpu)) {
  944. cccr &= ~P4_CCCR_OVF_PMI_T0;
  945. cccr |= P4_CCCR_OVF_PMI_T1;
  946. if (escr & P4_ESCR_T0_OS) {
  947. escr &= ~P4_ESCR_T0_OS;
  948. escr |= P4_ESCR_T1_OS;
  949. }
  950. if (escr & P4_ESCR_T0_USR) {
  951. escr &= ~P4_ESCR_T0_USR;
  952. escr |= P4_ESCR_T1_USR;
  953. }
  954. hwc->config = p4_config_pack_escr(escr);
  955. hwc->config |= p4_config_pack_cccr(cccr);
  956. hwc->config |= P4_CONFIG_HT;
  957. } else {
  958. cccr &= ~P4_CCCR_OVF_PMI_T1;
  959. cccr |= P4_CCCR_OVF_PMI_T0;
  960. if (escr & P4_ESCR_T1_OS) {
  961. escr &= ~P4_ESCR_T1_OS;
  962. escr |= P4_ESCR_T0_OS;
  963. }
  964. if (escr & P4_ESCR_T1_USR) {
  965. escr &= ~P4_ESCR_T1_USR;
  966. escr |= P4_ESCR_T0_USR;
  967. }
  968. hwc->config = p4_config_pack_escr(escr);
  969. hwc->config |= p4_config_pack_cccr(cccr);
  970. hwc->config &= ~P4_CONFIG_HT;
  971. }
  972. }
  973. /*
  974. * ESCR address hashing is tricky, ESCRs are not sequential
  975. * in memory but all starts from MSR_P4_BSU_ESCR0 (0x03a0) and
  976. * the metric between any ESCRs is laid in range [0xa0,0xe1]
  977. *
  978. * so we make ~70% filled hashtable
  979. */
  980. #define P4_ESCR_MSR_BASE 0x000003a0
  981. #define P4_ESCR_MSR_MAX 0x000003e1
  982. #define P4_ESCR_MSR_TABLE_SIZE (P4_ESCR_MSR_MAX - P4_ESCR_MSR_BASE + 1)
  983. #define P4_ESCR_MSR_IDX(msr) (msr - P4_ESCR_MSR_BASE)
  984. #define P4_ESCR_MSR_TABLE_ENTRY(msr) [P4_ESCR_MSR_IDX(msr)] = msr
  985. static const unsigned int p4_escr_table[P4_ESCR_MSR_TABLE_SIZE] = {
  986. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR0),
  987. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR1),
  988. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR0),
  989. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR1),
  990. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR0),
  991. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR1),
  992. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR0),
  993. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR1),
  994. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR2),
  995. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR3),
  996. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR4),
  997. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR5),
  998. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR0),
  999. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR1),
  1000. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR0),
  1001. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR1),
  1002. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR0),
  1003. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR1),
  1004. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR0),
  1005. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR1),
  1006. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR0),
  1007. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR1),
  1008. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR0),
  1009. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR1),
  1010. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR0),
  1011. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR1),
  1012. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR0),
  1013. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR1),
  1014. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR0),
  1015. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR1),
  1016. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR0),
  1017. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR1),
  1018. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR0),
  1019. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR1),
  1020. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR0),
  1021. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR1),
  1022. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR0),
  1023. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR1),
  1024. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR0),
  1025. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR1),
  1026. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR0),
  1027. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR1),
  1028. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR0),
  1029. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR1),
  1030. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR0),
  1031. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR1),
  1032. };
  1033. static int p4_get_escr_idx(unsigned int addr)
  1034. {
  1035. unsigned int idx = P4_ESCR_MSR_IDX(addr);
  1036. if (unlikely(idx >= P4_ESCR_MSR_TABLE_SIZE ||
  1037. !p4_escr_table[idx] ||
  1038. p4_escr_table[idx] != addr)) {
  1039. WARN_ONCE(1, "P4 PMU: Wrong address passed: %x\n", addr);
  1040. return -1;
  1041. }
  1042. return idx;
  1043. }
  1044. static int p4_next_cntr(int thread, unsigned long *used_mask,
  1045. struct p4_event_bind *bind)
  1046. {
  1047. int i, j;
  1048. for (i = 0; i < P4_CNTR_LIMIT; i++) {
  1049. j = bind->cntr[thread][i];
  1050. if (j != -1 && !test_bit(j, used_mask))
  1051. return j;
  1052. }
  1053. return -1;
  1054. }
  1055. static int p4_pmu_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
  1056. {
  1057. unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  1058. unsigned long escr_mask[BITS_TO_LONGS(P4_ESCR_MSR_TABLE_SIZE)];
  1059. int cpu = smp_processor_id();
  1060. struct hw_perf_event *hwc;
  1061. struct p4_event_bind *bind;
  1062. unsigned int i, thread, num;
  1063. int cntr_idx, escr_idx;
  1064. bitmap_zero(used_mask, X86_PMC_IDX_MAX);
  1065. bitmap_zero(escr_mask, P4_ESCR_MSR_TABLE_SIZE);
  1066. for (i = 0, num = n; i < n; i++, num--) {
  1067. hwc = &cpuc->event_list[i]->hw;
  1068. thread = p4_ht_thread(cpu);
  1069. bind = p4_config_get_bind(hwc->config);
  1070. escr_idx = p4_get_escr_idx(bind->escr_msr[thread]);
  1071. if (unlikely(escr_idx == -1))
  1072. goto done;
  1073. if (hwc->idx != -1 && !p4_should_swap_ts(hwc->config, cpu)) {
  1074. cntr_idx = hwc->idx;
  1075. if (assign)
  1076. assign[i] = hwc->idx;
  1077. goto reserve;
  1078. }
  1079. cntr_idx = p4_next_cntr(thread, used_mask, bind);
  1080. if (cntr_idx == -1 || test_bit(escr_idx, escr_mask))
  1081. goto done;
  1082. p4_pmu_swap_config_ts(hwc, cpu);
  1083. if (assign)
  1084. assign[i] = cntr_idx;
  1085. reserve:
  1086. set_bit(cntr_idx, used_mask);
  1087. set_bit(escr_idx, escr_mask);
  1088. }
  1089. done:
  1090. return num ? -ENOSPC : 0;
  1091. }
  1092. static __initconst const struct x86_pmu p4_pmu = {
  1093. .name = "Netburst P4/Xeon",
  1094. .handle_irq = p4_pmu_handle_irq,
  1095. .disable_all = p4_pmu_disable_all,
  1096. .enable_all = p4_pmu_enable_all,
  1097. .enable = p4_pmu_enable_event,
  1098. .disable = p4_pmu_disable_event,
  1099. .eventsel = MSR_P4_BPU_CCCR0,
  1100. .perfctr = MSR_P4_BPU_PERFCTR0,
  1101. .event_map = p4_pmu_event_map,
  1102. .max_events = ARRAY_SIZE(p4_general_events),
  1103. .get_event_constraints = x86_get_event_constraints,
  1104. /*
  1105. * IF HT disabled we may need to use all
  1106. * ARCH_P4_MAX_CCCR counters simulaneously
  1107. * though leave it restricted at moment assuming
  1108. * HT is on
  1109. */
  1110. .num_counters = ARCH_P4_MAX_CCCR,
  1111. .apic = 1,
  1112. .cntval_bits = ARCH_P4_CNTRVAL_BITS,
  1113. .cntval_mask = ARCH_P4_CNTRVAL_MASK,
  1114. .max_period = (1ULL << (ARCH_P4_CNTRVAL_BITS - 1)) - 1,
  1115. .hw_watchdog_set_attr = p4_hw_watchdog_set_attr,
  1116. .hw_config = p4_hw_config,
  1117. .schedule_events = p4_pmu_schedule_events,
  1118. /*
  1119. * This handles erratum N15 in intel doc 249199-029,
  1120. * the counter may not be updated correctly on write
  1121. * so we need a second write operation to do the trick
  1122. * (the official workaround didn't work)
  1123. *
  1124. * the former idea is taken from OProfile code
  1125. */
  1126. .perfctr_second_write = 1,
  1127. };
  1128. static __init int p4_pmu_init(void)
  1129. {
  1130. unsigned int low, high;
  1131. /* If we get stripped -- indexing fails */
  1132. BUILD_BUG_ON(ARCH_P4_MAX_CCCR > X86_PMC_MAX_GENERIC);
  1133. rdmsr(MSR_IA32_MISC_ENABLE, low, high);
  1134. if (!(low & (1 << 7))) {
  1135. pr_cont("unsupported Netburst CPU model %d ",
  1136. boot_cpu_data.x86_model);
  1137. return -ENODEV;
  1138. }
  1139. memcpy(hw_cache_event_ids, p4_hw_cache_event_ids,
  1140. sizeof(hw_cache_event_ids));
  1141. pr_cont("Netburst events, ");
  1142. x86_pmu = p4_pmu;
  1143. return 0;
  1144. }
  1145. #endif /* CONFIG_CPU_SUP_INTEL */