twl.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /*
  2. * twl4030.h - header for TWL4030 PM and audio CODEC device
  3. *
  4. * Copyright (C) 2005-2006 Texas Instruments, Inc.
  5. *
  6. * Based on tlv320aic23.c:
  7. * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #ifndef __TWL_H_
  25. #define __TWL_H_
  26. #include <linux/types.h>
  27. #include <linux/input/matrix_keypad.h>
  28. /*
  29. * Using the twl4030 core we address registers using a pair
  30. * { module id, relative register offset }
  31. * which that core then maps to the relevant
  32. * { i2c slave, absolute register address }
  33. *
  34. * The module IDs are meaningful only to the twl4030 core code,
  35. * which uses them as array indices to look up the first register
  36. * address each module uses within a given i2c slave.
  37. */
  38. /* Module IDs for similar functionalities found in twl4030/twl6030 */
  39. enum twl_module_ids {
  40. TWL_MODULE_USB,
  41. TWL_MODULE_PIH,
  42. TWL_MODULE_MAIN_CHARGE,
  43. TWL_MODULE_PM_MASTER,
  44. TWL_MODULE_PM_RECEIVER,
  45. TWL_MODULE_RTC,
  46. TWL_MODULE_PWM,
  47. TWL_MODULE_LED,
  48. TWL_MODULE_SECURED_REG,
  49. TWL_MODULE_LAST,
  50. };
  51. /* Modules only available in twl4030 series */
  52. enum twl4030_module_ids {
  53. TWL4030_MODULE_AUDIO_VOICE = TWL_MODULE_LAST,
  54. TWL4030_MODULE_GPIO,
  55. TWL4030_MODULE_INTBR,
  56. TWL4030_MODULE_TEST,
  57. TWL4030_MODULE_KEYPAD,
  58. TWL4030_MODULE_MADC,
  59. TWL4030_MODULE_INTERRUPTS,
  60. TWL4030_MODULE_PRECHARGE,
  61. TWL4030_MODULE_BACKUP,
  62. TWL4030_MODULE_INT,
  63. TWL5031_MODULE_ACCESSORY,
  64. TWL5031_MODULE_INTERRUPTS,
  65. TWL4030_MODULE_LAST,
  66. };
  67. /* Modules only available in twl6030 series */
  68. enum twl6030_module_ids {
  69. TWL6030_MODULE_ID0 = TWL_MODULE_LAST,
  70. TWL6030_MODULE_ID1,
  71. TWL6030_MODULE_ID2,
  72. TWL6030_MODULE_GPADC,
  73. TWL6030_MODULE_GASGAUGE,
  74. TWL6030_MODULE_LAST,
  75. };
  76. /* Until the clients has been converted to use TWL_MODULE_LED */
  77. #define TWL4030_MODULE_LED TWL_MODULE_LED
  78. #define GPIO_INTR_OFFSET 0
  79. #define KEYPAD_INTR_OFFSET 1
  80. #define BCI_INTR_OFFSET 2
  81. #define MADC_INTR_OFFSET 3
  82. #define USB_INTR_OFFSET 4
  83. #define CHARGERFAULT_INTR_OFFSET 5
  84. #define BCI_PRES_INTR_OFFSET 9
  85. #define USB_PRES_INTR_OFFSET 10
  86. #define RTC_INTR_OFFSET 11
  87. /*
  88. * Offset from TWL6030_IRQ_BASE / pdata->irq_base
  89. */
  90. #define PWR_INTR_OFFSET 0
  91. #define HOTDIE_INTR_OFFSET 12
  92. #define SMPSLDO_INTR_OFFSET 13
  93. #define BATDETECT_INTR_OFFSET 14
  94. #define SIMDETECT_INTR_OFFSET 15
  95. #define MMCDETECT_INTR_OFFSET 16
  96. #define GASGAUGE_INTR_OFFSET 17
  97. #define USBOTG_INTR_OFFSET 4
  98. #define CHARGER_INTR_OFFSET 2
  99. #define RSV_INTR_OFFSET 0
  100. /* INT register offsets */
  101. #define REG_INT_STS_A 0x00
  102. #define REG_INT_STS_B 0x01
  103. #define REG_INT_STS_C 0x02
  104. #define REG_INT_MSK_LINE_A 0x03
  105. #define REG_INT_MSK_LINE_B 0x04
  106. #define REG_INT_MSK_LINE_C 0x05
  107. #define REG_INT_MSK_STS_A 0x06
  108. #define REG_INT_MSK_STS_B 0x07
  109. #define REG_INT_MSK_STS_C 0x08
  110. /* MASK INT REG GROUP A */
  111. #define TWL6030_PWR_INT_MASK 0x07
  112. #define TWL6030_RTC_INT_MASK 0x18
  113. #define TWL6030_HOTDIE_INT_MASK 0x20
  114. #define TWL6030_SMPSLDOA_INT_MASK 0xC0
  115. /* MASK INT REG GROUP B */
  116. #define TWL6030_SMPSLDOB_INT_MASK 0x01
  117. #define TWL6030_BATDETECT_INT_MASK 0x02
  118. #define TWL6030_SIMDETECT_INT_MASK 0x04
  119. #define TWL6030_MMCDETECT_INT_MASK 0x08
  120. #define TWL6030_GPADC_INT_MASK 0x60
  121. #define TWL6030_GASGAUGE_INT_MASK 0x80
  122. /* MASK INT REG GROUP C */
  123. #define TWL6030_USBOTG_INT_MASK 0x0F
  124. #define TWL6030_CHARGER_CTRL_INT_MASK 0x10
  125. #define TWL6030_CHARGER_FAULT_INT_MASK 0x60
  126. #define TWL6030_MMCCTRL 0xEE
  127. #define VMMC_AUTO_OFF (0x1 << 3)
  128. #define SW_FC (0x1 << 2)
  129. #define STS_MMC 0x1
  130. #define TWL6030_CFG_INPUT_PUPD3 0xF2
  131. #define MMC_PU (0x1 << 3)
  132. #define MMC_PD (0x1 << 2)
  133. #define TWL_SIL_TYPE(rev) ((rev) & 0x00FFFFFF)
  134. #define TWL_SIL_REV(rev) ((rev) >> 24)
  135. #define TWL_SIL_5030 0x09002F
  136. #define TWL5030_REV_1_0 0x00
  137. #define TWL5030_REV_1_1 0x10
  138. #define TWL5030_REV_1_2 0x30
  139. #define TWL4030_CLASS_ID 0x4030
  140. #define TWL6030_CLASS_ID 0x6030
  141. unsigned int twl_rev(void);
  142. #define GET_TWL_REV (twl_rev())
  143. #define TWL_CLASS_IS(class, id) \
  144. static inline int twl_class_is_ ##class(void) \
  145. { \
  146. return ((id) == (GET_TWL_REV)) ? 1 : 0; \
  147. }
  148. TWL_CLASS_IS(4030, TWL4030_CLASS_ID)
  149. TWL_CLASS_IS(6030, TWL6030_CLASS_ID)
  150. /*
  151. * Read and write several 8-bit registers at once.
  152. */
  153. int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  154. int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  155. /*
  156. * Read and write single 8-bit registers
  157. */
  158. static inline int twl_i2c_write_u8(u8 mod_no, u8 val, u8 reg) {
  159. return twl_i2c_write(mod_no, &val, reg, 1);
  160. }
  161. static inline int twl_i2c_read_u8(u8 mod_no, u8 *val, u8 reg) {
  162. return twl_i2c_read(mod_no, val, reg, 1);
  163. }
  164. int twl_get_type(void);
  165. int twl_get_version(void);
  166. int twl_get_hfclk_rate(void);
  167. int twl6030_interrupt_unmask(u8 bit_mask, u8 offset);
  168. int twl6030_interrupt_mask(u8 bit_mask, u8 offset);
  169. /* Card detect Configuration for MMC1 Controller on OMAP4 */
  170. #ifdef CONFIG_TWL4030_CORE
  171. int twl6030_mmc_card_detect_config(void);
  172. #else
  173. static inline int twl6030_mmc_card_detect_config(void)
  174. {
  175. pr_debug("twl6030_mmc_card_detect_config not supported\n");
  176. return 0;
  177. }
  178. #endif
  179. /* MMC1 Controller on OMAP4 uses Phoenix irq for Card detect */
  180. #ifdef CONFIG_TWL4030_CORE
  181. int twl6030_mmc_card_detect(struct device *dev, int slot);
  182. #else
  183. static inline int twl6030_mmc_card_detect(struct device *dev, int slot)
  184. {
  185. pr_debug("Call back twl6030_mmc_card_detect not supported\n");
  186. return -EIO;
  187. }
  188. #endif
  189. /*----------------------------------------------------------------------*/
  190. /*
  191. * NOTE: at up to 1024 registers, this is a big chip.
  192. *
  193. * Avoid putting register declarations in this file, instead of into
  194. * a driver-private file, unless some of the registers in a block
  195. * need to be shared with other drivers. One example is blocks that
  196. * have Secondary IRQ Handler (SIH) registers.
  197. */
  198. #define TWL4030_SIH_CTRL_EXCLEN_MASK BIT(0)
  199. #define TWL4030_SIH_CTRL_PENDDIS_MASK BIT(1)
  200. #define TWL4030_SIH_CTRL_COR_MASK BIT(2)
  201. /*----------------------------------------------------------------------*/
  202. /*
  203. * GPIO Block Register offsets (use TWL4030_MODULE_GPIO)
  204. */
  205. #define REG_GPIODATAIN1 0x0
  206. #define REG_GPIODATAIN2 0x1
  207. #define REG_GPIODATAIN3 0x2
  208. #define REG_GPIODATADIR1 0x3
  209. #define REG_GPIODATADIR2 0x4
  210. #define REG_GPIODATADIR3 0x5
  211. #define REG_GPIODATAOUT1 0x6
  212. #define REG_GPIODATAOUT2 0x7
  213. #define REG_GPIODATAOUT3 0x8
  214. #define REG_CLEARGPIODATAOUT1 0x9
  215. #define REG_CLEARGPIODATAOUT2 0xA
  216. #define REG_CLEARGPIODATAOUT3 0xB
  217. #define REG_SETGPIODATAOUT1 0xC
  218. #define REG_SETGPIODATAOUT2 0xD
  219. #define REG_SETGPIODATAOUT3 0xE
  220. #define REG_GPIO_DEBEN1 0xF
  221. #define REG_GPIO_DEBEN2 0x10
  222. #define REG_GPIO_DEBEN3 0x11
  223. #define REG_GPIO_CTRL 0x12
  224. #define REG_GPIOPUPDCTR1 0x13
  225. #define REG_GPIOPUPDCTR2 0x14
  226. #define REG_GPIOPUPDCTR3 0x15
  227. #define REG_GPIOPUPDCTR4 0x16
  228. #define REG_GPIOPUPDCTR5 0x17
  229. #define REG_GPIO_ISR1A 0x19
  230. #define REG_GPIO_ISR2A 0x1A
  231. #define REG_GPIO_ISR3A 0x1B
  232. #define REG_GPIO_IMR1A 0x1C
  233. #define REG_GPIO_IMR2A 0x1D
  234. #define REG_GPIO_IMR3A 0x1E
  235. #define REG_GPIO_ISR1B 0x1F
  236. #define REG_GPIO_ISR2B 0x20
  237. #define REG_GPIO_ISR3B 0x21
  238. #define REG_GPIO_IMR1B 0x22
  239. #define REG_GPIO_IMR2B 0x23
  240. #define REG_GPIO_IMR3B 0x24
  241. #define REG_GPIO_EDR1 0x28
  242. #define REG_GPIO_EDR2 0x29
  243. #define REG_GPIO_EDR3 0x2A
  244. #define REG_GPIO_EDR4 0x2B
  245. #define REG_GPIO_EDR5 0x2C
  246. #define REG_GPIO_SIH_CTRL 0x2D
  247. /* Up to 18 signals are available as GPIOs, when their
  248. * pins are not assigned to another use (such as ULPI/USB).
  249. */
  250. #define TWL4030_GPIO_MAX 18
  251. /*----------------------------------------------------------------------*/
  252. /*Interface Bit Register (INTBR) offsets
  253. *(Use TWL_4030_MODULE_INTBR)
  254. */
  255. #define REG_IDCODE_7_0 0x00
  256. #define REG_IDCODE_15_8 0x01
  257. #define REG_IDCODE_16_23 0x02
  258. #define REG_IDCODE_31_24 0x03
  259. #define REG_GPPUPDCTR1 0x0F
  260. #define REG_UNLOCK_TEST_REG 0x12
  261. /*I2C1 and I2C4(SR) SDA/SCL pull-up control bits */
  262. #define I2C_SCL_CTRL_PU BIT(0)
  263. #define I2C_SDA_CTRL_PU BIT(2)
  264. #define SR_I2C_SCL_CTRL_PU BIT(4)
  265. #define SR_I2C_SDA_CTRL_PU BIT(6)
  266. #define TWL_EEPROM_R_UNLOCK 0x49
  267. /*----------------------------------------------------------------------*/
  268. /*
  269. * Keypad register offsets (use TWL4030_MODULE_KEYPAD)
  270. * ... SIH/interrupt only
  271. */
  272. #define TWL4030_KEYPAD_KEYP_ISR1 0x11
  273. #define TWL4030_KEYPAD_KEYP_IMR1 0x12
  274. #define TWL4030_KEYPAD_KEYP_ISR2 0x13
  275. #define TWL4030_KEYPAD_KEYP_IMR2 0x14
  276. #define TWL4030_KEYPAD_KEYP_SIR 0x15 /* test register */
  277. #define TWL4030_KEYPAD_KEYP_EDR 0x16
  278. #define TWL4030_KEYPAD_KEYP_SIH_CTRL 0x17
  279. /*----------------------------------------------------------------------*/
  280. /*
  281. * Multichannel ADC register offsets (use TWL4030_MODULE_MADC)
  282. * ... SIH/interrupt only
  283. */
  284. #define TWL4030_MADC_ISR1 0x61
  285. #define TWL4030_MADC_IMR1 0x62
  286. #define TWL4030_MADC_ISR2 0x63
  287. #define TWL4030_MADC_IMR2 0x64
  288. #define TWL4030_MADC_SIR 0x65 /* test register */
  289. #define TWL4030_MADC_EDR 0x66
  290. #define TWL4030_MADC_SIH_CTRL 0x67
  291. /*----------------------------------------------------------------------*/
  292. /*
  293. * Battery charger register offsets (use TWL4030_MODULE_INTERRUPTS)
  294. */
  295. #define TWL4030_INTERRUPTS_BCIISR1A 0x0
  296. #define TWL4030_INTERRUPTS_BCIISR2A 0x1
  297. #define TWL4030_INTERRUPTS_BCIIMR1A 0x2
  298. #define TWL4030_INTERRUPTS_BCIIMR2A 0x3
  299. #define TWL4030_INTERRUPTS_BCIISR1B 0x4
  300. #define TWL4030_INTERRUPTS_BCIISR2B 0x5
  301. #define TWL4030_INTERRUPTS_BCIIMR1B 0x6
  302. #define TWL4030_INTERRUPTS_BCIIMR2B 0x7
  303. #define TWL4030_INTERRUPTS_BCISIR1 0x8 /* test register */
  304. #define TWL4030_INTERRUPTS_BCISIR2 0x9 /* test register */
  305. #define TWL4030_INTERRUPTS_BCIEDR1 0xa
  306. #define TWL4030_INTERRUPTS_BCIEDR2 0xb
  307. #define TWL4030_INTERRUPTS_BCIEDR3 0xc
  308. #define TWL4030_INTERRUPTS_BCISIHCTRL 0xd
  309. /*----------------------------------------------------------------------*/
  310. /*
  311. * Power Interrupt block register offsets (use TWL4030_MODULE_INT)
  312. */
  313. #define TWL4030_INT_PWR_ISR1 0x0
  314. #define TWL4030_INT_PWR_IMR1 0x1
  315. #define TWL4030_INT_PWR_ISR2 0x2
  316. #define TWL4030_INT_PWR_IMR2 0x3
  317. #define TWL4030_INT_PWR_SIR 0x4 /* test register */
  318. #define TWL4030_INT_PWR_EDR1 0x5
  319. #define TWL4030_INT_PWR_EDR2 0x6
  320. #define TWL4030_INT_PWR_SIH_CTRL 0x7
  321. /*----------------------------------------------------------------------*/
  322. /*
  323. * Accessory Interrupts
  324. */
  325. #define TWL5031_ACIIMR_LSB 0x05
  326. #define TWL5031_ACIIMR_MSB 0x06
  327. #define TWL5031_ACIIDR_LSB 0x07
  328. #define TWL5031_ACIIDR_MSB 0x08
  329. #define TWL5031_ACCISR1 0x0F
  330. #define TWL5031_ACCIMR1 0x10
  331. #define TWL5031_ACCISR2 0x11
  332. #define TWL5031_ACCIMR2 0x12
  333. #define TWL5031_ACCSIR 0x13
  334. #define TWL5031_ACCEDR1 0x14
  335. #define TWL5031_ACCSIHCTRL 0x15
  336. /*----------------------------------------------------------------------*/
  337. /*
  338. * Battery Charger Controller
  339. */
  340. #define TWL5031_INTERRUPTS_BCIISR1 0x0
  341. #define TWL5031_INTERRUPTS_BCIIMR1 0x1
  342. #define TWL5031_INTERRUPTS_BCIISR2 0x2
  343. #define TWL5031_INTERRUPTS_BCIIMR2 0x3
  344. #define TWL5031_INTERRUPTS_BCISIR 0x4
  345. #define TWL5031_INTERRUPTS_BCIEDR1 0x5
  346. #define TWL5031_INTERRUPTS_BCIEDR2 0x6
  347. #define TWL5031_INTERRUPTS_BCISIHCTRL 0x7
  348. /*----------------------------------------------------------------------*/
  349. /*
  350. * PM Master module register offsets (use TWL4030_MODULE_PM_MASTER)
  351. */
  352. #define TWL4030_PM_MASTER_CFG_P1_TRANSITION 0x00
  353. #define TWL4030_PM_MASTER_CFG_P2_TRANSITION 0x01
  354. #define TWL4030_PM_MASTER_CFG_P3_TRANSITION 0x02
  355. #define TWL4030_PM_MASTER_CFG_P123_TRANSITION 0x03
  356. #define TWL4030_PM_MASTER_STS_BOOT 0x04
  357. #define TWL4030_PM_MASTER_CFG_BOOT 0x05
  358. #define TWL4030_PM_MASTER_SHUNDAN 0x06
  359. #define TWL4030_PM_MASTER_BOOT_BCI 0x07
  360. #define TWL4030_PM_MASTER_CFG_PWRANA1 0x08
  361. #define TWL4030_PM_MASTER_CFG_PWRANA2 0x09
  362. #define TWL4030_PM_MASTER_BACKUP_MISC_STS 0x0b
  363. #define TWL4030_PM_MASTER_BACKUP_MISC_CFG 0x0c
  364. #define TWL4030_PM_MASTER_BACKUP_MISC_TST 0x0d
  365. #define TWL4030_PM_MASTER_PROTECT_KEY 0x0e
  366. #define TWL4030_PM_MASTER_STS_HW_CONDITIONS 0x0f
  367. #define TWL4030_PM_MASTER_P1_SW_EVENTS 0x10
  368. #define TWL4030_PM_MASTER_P2_SW_EVENTS 0x11
  369. #define TWL4030_PM_MASTER_P3_SW_EVENTS 0x12
  370. #define TWL4030_PM_MASTER_STS_P123_STATE 0x13
  371. #define TWL4030_PM_MASTER_PB_CFG 0x14
  372. #define TWL4030_PM_MASTER_PB_WORD_MSB 0x15
  373. #define TWL4030_PM_MASTER_PB_WORD_LSB 0x16
  374. #define TWL4030_PM_MASTER_SEQ_ADD_W2P 0x1c
  375. #define TWL4030_PM_MASTER_SEQ_ADD_P2A 0x1d
  376. #define TWL4030_PM_MASTER_SEQ_ADD_A2W 0x1e
  377. #define TWL4030_PM_MASTER_SEQ_ADD_A2S 0x1f
  378. #define TWL4030_PM_MASTER_SEQ_ADD_S2A12 0x20
  379. #define TWL4030_PM_MASTER_SEQ_ADD_S2A3 0x21
  380. #define TWL4030_PM_MASTER_SEQ_ADD_WARM 0x22
  381. #define TWL4030_PM_MASTER_MEMORY_ADDRESS 0x23
  382. #define TWL4030_PM_MASTER_MEMORY_DATA 0x24
  383. #define TWL4030_PM_MASTER_KEY_CFG1 0xc0
  384. #define TWL4030_PM_MASTER_KEY_CFG2 0x0c
  385. #define TWL4030_PM_MASTER_KEY_TST1 0xe0
  386. #define TWL4030_PM_MASTER_KEY_TST2 0x0e
  387. #define TWL4030_PM_MASTER_GLOBAL_TST 0xb6
  388. /*----------------------------------------------------------------------*/
  389. /* Power bus message definitions */
  390. /* The TWL4030/5030 splits its power-management resources (the various
  391. * regulators, clock and reset lines) into 3 processor groups - P1, P2 and
  392. * P3. These groups can then be configured to transition between sleep, wait-on
  393. * and active states by sending messages to the power bus. See Section 5.4.2
  394. * Power Resources of TWL4030 TRM
  395. */
  396. /* Processor groups */
  397. #define DEV_GRP_NULL 0x0
  398. #define DEV_GRP_P1 0x1 /* P1: all OMAP devices */
  399. #define DEV_GRP_P2 0x2 /* P2: all Modem devices */
  400. #define DEV_GRP_P3 0x4 /* P3: all peripheral devices */
  401. /* Resource groups */
  402. #define RES_GRP_RES 0x0 /* Reserved */
  403. #define RES_GRP_PP 0x1 /* Power providers */
  404. #define RES_GRP_RC 0x2 /* Reset and control */
  405. #define RES_GRP_PP_RC 0x3
  406. #define RES_GRP_PR 0x4 /* Power references */
  407. #define RES_GRP_PP_PR 0x5
  408. #define RES_GRP_RC_PR 0x6
  409. #define RES_GRP_ALL 0x7 /* All resource groups */
  410. #define RES_TYPE2_R0 0x0
  411. #define RES_TYPE_ALL 0x7
  412. /* Resource states */
  413. #define RES_STATE_WRST 0xF
  414. #define RES_STATE_ACTIVE 0xE
  415. #define RES_STATE_SLEEP 0x8
  416. #define RES_STATE_OFF 0x0
  417. /* Power resources */
  418. /* Power providers */
  419. #define RES_VAUX1 1
  420. #define RES_VAUX2 2
  421. #define RES_VAUX3 3
  422. #define RES_VAUX4 4
  423. #define RES_VMMC1 5
  424. #define RES_VMMC2 6
  425. #define RES_VPLL1 7
  426. #define RES_VPLL2 8
  427. #define RES_VSIM 9
  428. #define RES_VDAC 10
  429. #define RES_VINTANA1 11
  430. #define RES_VINTANA2 12
  431. #define RES_VINTDIG 13
  432. #define RES_VIO 14
  433. #define RES_VDD1 15
  434. #define RES_VDD2 16
  435. #define RES_VUSB_1V5 17
  436. #define RES_VUSB_1V8 18
  437. #define RES_VUSB_3V1 19
  438. #define RES_VUSBCP 20
  439. #define RES_REGEN 21
  440. /* Reset and control */
  441. #define RES_NRES_PWRON 22
  442. #define RES_CLKEN 23
  443. #define RES_SYSEN 24
  444. #define RES_HFCLKOUT 25
  445. #define RES_32KCLKOUT 26
  446. #define RES_RESET 27
  447. /* Power Reference */
  448. #define RES_MAIN_REF 28
  449. #define TOTAL_RESOURCES 28
  450. /*
  451. * Power Bus Message Format ... these can be sent individually by Linux,
  452. * but are usually part of downloaded scripts that are run when various
  453. * power events are triggered.
  454. *
  455. * Broadcast Message (16 Bits):
  456. * DEV_GRP[15:13] MT[12] RES_GRP[11:9] RES_TYPE2[8:7] RES_TYPE[6:4]
  457. * RES_STATE[3:0]
  458. *
  459. * Singular Message (16 Bits):
  460. * DEV_GRP[15:13] MT[12] RES_ID[11:4] RES_STATE[3:0]
  461. */
  462. #define MSG_BROADCAST(devgrp, grp, type, type2, state) \
  463. ( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
  464. | (type) << 4 | (state))
  465. #define MSG_SINGULAR(devgrp, id, state) \
  466. ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
  467. #define MSG_BROADCAST_ALL(devgrp, state) \
  468. ((devgrp) << 5 | (state))
  469. #define MSG_BROADCAST_REF MSG_BROADCAST_ALL
  470. #define MSG_BROADCAST_PROV MSG_BROADCAST_ALL
  471. #define MSG_BROADCAST__CLK_RST MSG_BROADCAST_ALL
  472. /*----------------------------------------------------------------------*/
  473. struct twl4030_clock_init_data {
  474. bool ck32k_lowpwr_enable;
  475. };
  476. struct twl4030_bci_platform_data {
  477. int *battery_tmp_tbl;
  478. unsigned int tblsize;
  479. int bb_uvolt; /* voltage to charge backup battery */
  480. int bb_uamp; /* current for backup battery charging */
  481. };
  482. /* TWL4030_GPIO_MAX (18) GPIOs, with interrupts */
  483. struct twl4030_gpio_platform_data {
  484. /* package the two LED signals as output-only GPIOs? */
  485. bool use_leds;
  486. /* gpio-n should control VMMC(n+1) if BIT(n) in mmc_cd is set */
  487. u8 mmc_cd;
  488. /* if BIT(N) is set, or VMMC(n+1) is linked, debounce GPIO-N */
  489. u32 debounce;
  490. /* For gpio-N, bit (1 << N) in "pullups" is set if that pullup
  491. * should be enabled. Else, if that bit is set in "pulldowns",
  492. * that pulldown is enabled. Don't waste power by letting any
  493. * digital inputs float...
  494. */
  495. u32 pullups;
  496. u32 pulldowns;
  497. int (*setup)(struct device *dev,
  498. unsigned gpio, unsigned ngpio);
  499. int (*teardown)(struct device *dev,
  500. unsigned gpio, unsigned ngpio);
  501. };
  502. struct twl4030_madc_platform_data {
  503. int irq_line;
  504. };
  505. /* Boards have unique mappings of {row, col} --> keycode.
  506. * Column and row are 8 bits each, but range only from 0..7.
  507. * a PERSISTENT_KEY is "always on" and never reported.
  508. */
  509. #define PERSISTENT_KEY(r, c) KEY((r), (c), KEY_RESERVED)
  510. struct twl4030_keypad_data {
  511. const struct matrix_keymap_data *keymap_data;
  512. unsigned rows;
  513. unsigned cols;
  514. bool rep;
  515. };
  516. enum twl4030_usb_mode {
  517. T2_USB_MODE_ULPI = 1,
  518. T2_USB_MODE_CEA2011_3PIN = 2,
  519. };
  520. struct twl4030_usb_data {
  521. enum twl4030_usb_mode usb_mode;
  522. unsigned long features;
  523. int (*phy_init)(struct device *dev);
  524. int (*phy_exit)(struct device *dev);
  525. /* Power on/off the PHY */
  526. int (*phy_power)(struct device *dev, int iD, int on);
  527. /* enable/disable phy clocks */
  528. int (*phy_set_clock)(struct device *dev, int on);
  529. /* suspend/resume of phy */
  530. int (*phy_suspend)(struct device *dev, int suspend);
  531. };
  532. struct twl4030_ins {
  533. u16 pmb_message;
  534. u8 delay;
  535. };
  536. struct twl4030_script {
  537. struct twl4030_ins *script;
  538. unsigned size;
  539. u8 flags;
  540. #define TWL4030_WRST_SCRIPT (1<<0)
  541. #define TWL4030_WAKEUP12_SCRIPT (1<<1)
  542. #define TWL4030_WAKEUP3_SCRIPT (1<<2)
  543. #define TWL4030_SLEEP_SCRIPT (1<<3)
  544. };
  545. struct twl4030_resconfig {
  546. u8 resource;
  547. u8 devgroup; /* Processor group that Power resource belongs to */
  548. u8 type; /* Power resource addressed, 6 / broadcast message */
  549. u8 type2; /* Power resource addressed, 3 / broadcast message */
  550. u8 remap_off; /* off state remapping */
  551. u8 remap_sleep; /* sleep state remapping */
  552. };
  553. struct twl4030_power_data {
  554. struct twl4030_script **scripts;
  555. unsigned num;
  556. struct twl4030_resconfig *resource_config;
  557. #define TWL4030_RESCONFIG_UNDEF ((u8)-1)
  558. bool use_poweroff; /* Board is wired for TWL poweroff */
  559. };
  560. extern int twl4030_remove_script(u8 flags);
  561. extern void twl4030_power_off(void);
  562. struct twl4030_codec_data {
  563. unsigned int digimic_delay; /* in ms */
  564. unsigned int ramp_delay_value;
  565. unsigned int offset_cncl_path;
  566. unsigned int check_defaults:1;
  567. unsigned int reset_registers:1;
  568. unsigned int hs_extmute:1;
  569. int hs_extmute_gpio;
  570. };
  571. struct twl4030_vibra_data {
  572. unsigned int coexist;
  573. };
  574. struct twl4030_audio_data {
  575. unsigned int audio_mclk;
  576. struct twl4030_codec_data *codec;
  577. struct twl4030_vibra_data *vibra;
  578. /* twl6040 */
  579. int audpwron_gpio; /* audio power-on gpio */
  580. int naudint_irq; /* audio interrupt */
  581. unsigned int irq_base;
  582. };
  583. struct twl4030_platform_data {
  584. struct twl4030_clock_init_data *clock;
  585. struct twl4030_bci_platform_data *bci;
  586. struct twl4030_gpio_platform_data *gpio;
  587. struct twl4030_madc_platform_data *madc;
  588. struct twl4030_keypad_data *keypad;
  589. struct twl4030_usb_data *usb;
  590. struct twl4030_power_data *power;
  591. struct twl4030_audio_data *audio;
  592. /* Common LDO regulators for TWL4030/TWL6030 */
  593. struct regulator_init_data *vdac;
  594. struct regulator_init_data *vaux1;
  595. struct regulator_init_data *vaux2;
  596. struct regulator_init_data *vaux3;
  597. struct regulator_init_data *vdd1;
  598. struct regulator_init_data *vdd2;
  599. struct regulator_init_data *vdd3;
  600. /* TWL4030 LDO regulators */
  601. struct regulator_init_data *vpll1;
  602. struct regulator_init_data *vpll2;
  603. struct regulator_init_data *vmmc1;
  604. struct regulator_init_data *vmmc2;
  605. struct regulator_init_data *vsim;
  606. struct regulator_init_data *vaux4;
  607. struct regulator_init_data *vio;
  608. struct regulator_init_data *vintana1;
  609. struct regulator_init_data *vintana2;
  610. struct regulator_init_data *vintdig;
  611. /* TWL6030 LDO regulators */
  612. struct regulator_init_data *vmmc;
  613. struct regulator_init_data *vpp;
  614. struct regulator_init_data *vusim;
  615. struct regulator_init_data *vana;
  616. struct regulator_init_data *vcxio;
  617. struct regulator_init_data *vusb;
  618. struct regulator_init_data *clk32kg;
  619. struct regulator_init_data *v1v8;
  620. struct regulator_init_data *v2v1;
  621. /* TWL6032 LDO regulators */
  622. struct regulator_init_data *ldo1;
  623. struct regulator_init_data *ldo2;
  624. struct regulator_init_data *ldo3;
  625. struct regulator_init_data *ldo4;
  626. struct regulator_init_data *ldo5;
  627. struct regulator_init_data *ldo6;
  628. struct regulator_init_data *ldo7;
  629. struct regulator_init_data *ldoln;
  630. struct regulator_init_data *ldousb;
  631. /* TWL6032 DCDC regulators */
  632. struct regulator_init_data *smps3;
  633. struct regulator_init_data *smps4;
  634. struct regulator_init_data *vio6025;
  635. };
  636. struct twl_regulator_driver_data {
  637. int (*set_voltage)(void *data, int target_uV);
  638. int (*get_voltage)(void *data);
  639. void *data;
  640. unsigned long features;
  641. };
  642. /* chip-specific feature flags, for twl_regulator_driver_data.features */
  643. #define TWL4030_VAUX2 BIT(0) /* pre-5030 voltage ranges */
  644. #define TPS_SUBSET BIT(1) /* tps659[23]0 have fewer LDOs */
  645. #define TWL5031 BIT(2) /* twl5031 has different registers */
  646. #define TWL6030_CLASS BIT(3) /* TWL6030 class */
  647. #define TWL6032_SUBCLASS BIT(4) /* TWL6032 has changed registers */
  648. #define TWL4030_ALLOW_UNSUPPORTED BIT(5) /* Some voltages are possible
  649. * but not officially supported.
  650. * This flag is necessary to
  651. * enable them.
  652. */
  653. /*----------------------------------------------------------------------*/
  654. int twl4030_sih_setup(struct device *dev, int module, int irq_base);
  655. /* Offsets to Power Registers */
  656. #define TWL4030_VDAC_DEV_GRP 0x3B
  657. #define TWL4030_VDAC_DEDICATED 0x3E
  658. #define TWL4030_VAUX1_DEV_GRP 0x17
  659. #define TWL4030_VAUX1_DEDICATED 0x1A
  660. #define TWL4030_VAUX2_DEV_GRP 0x1B
  661. #define TWL4030_VAUX2_DEDICATED 0x1E
  662. #define TWL4030_VAUX3_DEV_GRP 0x1F
  663. #define TWL4030_VAUX3_DEDICATED 0x22
  664. static inline int twl4030charger_usb_en(int enable) { return 0; }
  665. /*----------------------------------------------------------------------*/
  666. /* Linux-specific regulator identifiers ... for now, we only support
  667. * the LDOs, and leave the three buck converters alone. VDD1 and VDD2
  668. * need to tie into hardware based voltage scaling (cpufreq etc), while
  669. * VIO is generally fixed.
  670. */
  671. /* TWL4030 SMPS/LDO's */
  672. /* EXTERNAL dc-to-dc buck converters */
  673. #define TWL4030_REG_VDD1 0
  674. #define TWL4030_REG_VDD2 1
  675. #define TWL4030_REG_VIO 2
  676. /* EXTERNAL LDOs */
  677. #define TWL4030_REG_VDAC 3
  678. #define TWL4030_REG_VPLL1 4
  679. #define TWL4030_REG_VPLL2 5 /* not on all chips */
  680. #define TWL4030_REG_VMMC1 6
  681. #define TWL4030_REG_VMMC2 7 /* not on all chips */
  682. #define TWL4030_REG_VSIM 8 /* not on all chips */
  683. #define TWL4030_REG_VAUX1 9 /* not on all chips */
  684. #define TWL4030_REG_VAUX2_4030 10 /* (twl4030-specific) */
  685. #define TWL4030_REG_VAUX2 11 /* (twl5030 and newer) */
  686. #define TWL4030_REG_VAUX3 12 /* not on all chips */
  687. #define TWL4030_REG_VAUX4 13 /* not on all chips */
  688. /* INTERNAL LDOs */
  689. #define TWL4030_REG_VINTANA1 14
  690. #define TWL4030_REG_VINTANA2 15
  691. #define TWL4030_REG_VINTDIG 16
  692. #define TWL4030_REG_VUSB1V5 17
  693. #define TWL4030_REG_VUSB1V8 18
  694. #define TWL4030_REG_VUSB3V1 19
  695. /* TWL6030 SMPS/LDO's */
  696. /* EXTERNAL dc-to-dc buck convertor controllable via SR */
  697. #define TWL6030_REG_VDD1 30
  698. #define TWL6030_REG_VDD2 31
  699. #define TWL6030_REG_VDD3 32
  700. /* Non SR compliant dc-to-dc buck convertors */
  701. #define TWL6030_REG_VMEM 33
  702. #define TWL6030_REG_V2V1 34
  703. #define TWL6030_REG_V1V29 35
  704. #define TWL6030_REG_V1V8 36
  705. /* EXTERNAL LDOs */
  706. #define TWL6030_REG_VAUX1_6030 37
  707. #define TWL6030_REG_VAUX2_6030 38
  708. #define TWL6030_REG_VAUX3_6030 39
  709. #define TWL6030_REG_VMMC 40
  710. #define TWL6030_REG_VPP 41
  711. #define TWL6030_REG_VUSIM 42
  712. #define TWL6030_REG_VANA 43
  713. #define TWL6030_REG_VCXIO 44
  714. #define TWL6030_REG_VDAC 45
  715. #define TWL6030_REG_VUSB 46
  716. /* INTERNAL LDOs */
  717. #define TWL6030_REG_VRTC 47
  718. #define TWL6030_REG_CLK32KG 48
  719. /* LDOs on 6025 have different names */
  720. #define TWL6032_REG_LDO2 49
  721. #define TWL6032_REG_LDO4 50
  722. #define TWL6032_REG_LDO3 51
  723. #define TWL6032_REG_LDO5 52
  724. #define TWL6032_REG_LDO1 53
  725. #define TWL6032_REG_LDO7 54
  726. #define TWL6032_REG_LDO6 55
  727. #define TWL6032_REG_LDOLN 56
  728. #define TWL6032_REG_LDOUSB 57
  729. /* 6025 DCDC supplies */
  730. #define TWL6032_REG_SMPS3 58
  731. #define TWL6032_REG_SMPS4 59
  732. #define TWL6032_REG_VIO 60
  733. #endif /* End of __TWL4030_H */