bfin_serial_5xx.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * file: include/asm-blackfin/mach-bf537/bfin_serial_5xx.h
  3. * based on:
  4. * author:
  5. *
  6. * created:
  7. * description:
  8. * blackfin serial driver header files
  9. * rev:
  10. *
  11. * modified:
  12. *
  13. *
  14. * bugs: enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * this program is free software; you can redistribute it and/or modify
  17. * it under the terms of the gnu general public license as published by
  18. * the free software foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * this program is distributed in the hope that it will be useful,
  22. * but without any warranty; without even the implied warranty of
  23. * merchantability or fitness for a particular purpose. see the
  24. * gnu general public license for more details.
  25. *
  26. * you should have received a copy of the gnu general public license
  27. * along with this program; see the file copying.
  28. * if not, write to the free software foundation,
  29. * 59 temple place - suite 330, boston, ma 02111-1307, usa.
  30. */
  31. #include <linux/serial.h>
  32. #include <asm/dma.h>
  33. #include <asm/portmux.h>
  34. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  35. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  36. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
  37. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  38. #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
  39. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  40. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  41. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  42. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  43. #define UART_PUT_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER),v)
  44. #define UART_SET_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) | (v))
  45. #define UART_CLEAR_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) & ~(v))
  46. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  47. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  48. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  49. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  50. # define CONFIG_SERIAL_BFIN_CTSRTS
  51. # ifndef CONFIG_UART0_CTS_PIN
  52. # define CONFIG_UART0_CTS_PIN -1
  53. # endif
  54. # ifndef CONFIG_UART0_RTS_PIN
  55. # define CONFIG_UART0_RTS_PIN -1
  56. # endif
  57. # ifndef CONFIG_UART1_CTS_PIN
  58. # define CONFIG_UART1_CTS_PIN -1
  59. # endif
  60. # ifndef CONFIG_UART1_RTS_PIN
  61. # define CONFIG_UART1_RTS_PIN -1
  62. # endif
  63. #endif
  64. /*
  65. * The pin configuration is different from schematic
  66. */
  67. struct bfin_serial_port {
  68. struct uart_port port;
  69. unsigned int old_status;
  70. unsigned int lsr;
  71. #ifdef CONFIG_SERIAL_BFIN_DMA
  72. int tx_done;
  73. int tx_count;
  74. struct circ_buf rx_dma_buf;
  75. struct timer_list rx_dma_timer;
  76. int rx_dma_nrows;
  77. unsigned int tx_dma_channel;
  78. unsigned int rx_dma_channel;
  79. struct work_struct tx_dma_workqueue;
  80. #endif
  81. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  82. struct work_struct cts_workqueue;
  83. int cts_pin;
  84. int rts_pin;
  85. #endif
  86. };
  87. /* The hardware clears the LSR bits upon read, so we need to cache
  88. * some of the more fun bits in software so they don't get lost
  89. * when checking the LSR in other code paths (TX).
  90. */
  91. static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
  92. {
  93. unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
  94. uart->lsr |= (lsr & (BI|FE|PE|OE));
  95. return lsr | uart->lsr;
  96. }
  97. static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
  98. {
  99. uart->lsr = 0;
  100. bfin_write16(uart->port.membase + OFFSET_LSR, -1);
  101. }
  102. struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
  103. struct bfin_serial_res {
  104. unsigned long uart_base_addr;
  105. int uart_irq;
  106. #ifdef CONFIG_SERIAL_BFIN_DMA
  107. unsigned int uart_tx_dma_channel;
  108. unsigned int uart_rx_dma_channel;
  109. #endif
  110. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  111. int uart_cts_pin;
  112. int uart_rts_pin;
  113. #endif
  114. };
  115. struct bfin_serial_res bfin_serial_resource[] = {
  116. #ifdef CONFIG_SERIAL_BFIN_UART0
  117. {
  118. 0xFFC00400,
  119. IRQ_UART0_RX,
  120. #ifdef CONFIG_SERIAL_BFIN_DMA
  121. CH_UART0_TX,
  122. CH_UART0_RX,
  123. #endif
  124. #ifdef CONFIG_BFIN_UART0_CTSRTS
  125. CONFIG_UART0_CTS_PIN,
  126. CONFIG_UART0_RTS_PIN,
  127. #endif
  128. },
  129. #endif
  130. #ifdef CONFIG_SERIAL_BFIN_UART1
  131. {
  132. 0xFFC02000,
  133. IRQ_UART1_RX,
  134. #ifdef CONFIG_SERIAL_BFIN_DMA
  135. CH_UART1_TX,
  136. CH_UART1_RX,
  137. #endif
  138. #ifdef CONFIG_BFIN_UART1_CTSRTS
  139. CONFIG_UART1_CTS_PIN,
  140. CONFIG_UART1_RTS_PIN,
  141. #endif
  142. },
  143. #endif
  144. };
  145. int nr_ports = ARRAY_SIZE(bfin_serial_resource);
  146. #define DRIVER_NAME "bfin-uart"
  147. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  148. {
  149. #ifdef CONFIG_SERIAL_BFIN_UART0
  150. peripheral_request(P_UART0_TX, DRIVER_NAME);
  151. peripheral_request(P_UART0_RX, DRIVER_NAME);
  152. #endif
  153. #ifdef CONFIG_SERIAL_BFIN_UART1
  154. peripheral_request(P_UART1_TX, DRIVER_NAME);
  155. peripheral_request(P_UART1_RX, DRIVER_NAME);
  156. #endif
  157. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  158. if (uart->cts_pin >= 0) {
  159. gpio_request(uart->cts_pin, DRIVER_NAME);
  160. gpio_direction_input(uart->cts_pin);
  161. }
  162. if (uart->rts_pin >= 0) {
  163. gpio_request(uart->rts_pin, DRIVER_NAME);
  164. gpio_direction_output(uart->rts_pin, 0);
  165. }
  166. #endif
  167. }