tg3.c 372 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.101"
  63. #define DRV_MODULE_RELDATE "August 28, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define TG3_DMA_BYTE_ENAB 64
  112. #define TG3_RX_STD_DMA_SZ 1536
  113. #define TG3_RX_JMB_DMA_SZ 9046
  114. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  115. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  116. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  119. #define TG3_RAW_IP_ALIGN 2
  120. /* number of ETHTOOL_GSTATS u64's */
  121. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  122. #define TG3_NUM_TEST 6
  123. #define FIRMWARE_TG3 "tigon/tg3.bin"
  124. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  125. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  126. static char version[] __devinitdata =
  127. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  128. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  129. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  130. MODULE_LICENSE("GPL");
  131. MODULE_VERSION(DRV_MODULE_VERSION);
  132. MODULE_FIRMWARE(FIRMWARE_TG3);
  133. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  134. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  135. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  136. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  137. module_param(tg3_debug, int, 0);
  138. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  139. static struct pci_device_id tg3_pci_tbl[] = {
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  213. {}
  214. };
  215. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  216. static const struct {
  217. const char string[ETH_GSTRING_LEN];
  218. } ethtool_stats_keys[TG3_NUM_STATS] = {
  219. { "rx_octets" },
  220. { "rx_fragments" },
  221. { "rx_ucast_packets" },
  222. { "rx_mcast_packets" },
  223. { "rx_bcast_packets" },
  224. { "rx_fcs_errors" },
  225. { "rx_align_errors" },
  226. { "rx_xon_pause_rcvd" },
  227. { "rx_xoff_pause_rcvd" },
  228. { "rx_mac_ctrl_rcvd" },
  229. { "rx_xoff_entered" },
  230. { "rx_frame_too_long_errors" },
  231. { "rx_jabbers" },
  232. { "rx_undersize_packets" },
  233. { "rx_in_length_errors" },
  234. { "rx_out_length_errors" },
  235. { "rx_64_or_less_octet_packets" },
  236. { "rx_65_to_127_octet_packets" },
  237. { "rx_128_to_255_octet_packets" },
  238. { "rx_256_to_511_octet_packets" },
  239. { "rx_512_to_1023_octet_packets" },
  240. { "rx_1024_to_1522_octet_packets" },
  241. { "rx_1523_to_2047_octet_packets" },
  242. { "rx_2048_to_4095_octet_packets" },
  243. { "rx_4096_to_8191_octet_packets" },
  244. { "rx_8192_to_9022_octet_packets" },
  245. { "tx_octets" },
  246. { "tx_collisions" },
  247. { "tx_xon_sent" },
  248. { "tx_xoff_sent" },
  249. { "tx_flow_control" },
  250. { "tx_mac_errors" },
  251. { "tx_single_collisions" },
  252. { "tx_mult_collisions" },
  253. { "tx_deferred" },
  254. { "tx_excessive_collisions" },
  255. { "tx_late_collisions" },
  256. { "tx_collide_2times" },
  257. { "tx_collide_3times" },
  258. { "tx_collide_4times" },
  259. { "tx_collide_5times" },
  260. { "tx_collide_6times" },
  261. { "tx_collide_7times" },
  262. { "tx_collide_8times" },
  263. { "tx_collide_9times" },
  264. { "tx_collide_10times" },
  265. { "tx_collide_11times" },
  266. { "tx_collide_12times" },
  267. { "tx_collide_13times" },
  268. { "tx_collide_14times" },
  269. { "tx_collide_15times" },
  270. { "tx_ucast_packets" },
  271. { "tx_mcast_packets" },
  272. { "tx_bcast_packets" },
  273. { "tx_carrier_sense_errors" },
  274. { "tx_discards" },
  275. { "tx_errors" },
  276. { "dma_writeq_full" },
  277. { "dma_write_prioq_full" },
  278. { "rxbds_empty" },
  279. { "rx_discards" },
  280. { "rx_errors" },
  281. { "rx_threshold_hit" },
  282. { "dma_readq_full" },
  283. { "dma_read_prioq_full" },
  284. { "tx_comp_queue_full" },
  285. { "ring_set_send_prod_index" },
  286. { "ring_status_update" },
  287. { "nic_irqs" },
  288. { "nic_avoided_irqs" },
  289. { "nic_tx_threshold_hit" }
  290. };
  291. static const struct {
  292. const char string[ETH_GSTRING_LEN];
  293. } ethtool_test_keys[TG3_NUM_TEST] = {
  294. { "nvram test (online) " },
  295. { "link test (online) " },
  296. { "register test (offline)" },
  297. { "memory test (offline)" },
  298. { "loopback test (offline)" },
  299. { "interrupt test (offline)" },
  300. };
  301. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. writel(val, tp->regs + off);
  304. }
  305. static u32 tg3_read32(struct tg3 *tp, u32 off)
  306. {
  307. return (readl(tp->regs + off));
  308. }
  309. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  310. {
  311. writel(val, tp->aperegs + off);
  312. }
  313. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  314. {
  315. return (readl(tp->aperegs + off));
  316. }
  317. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  318. {
  319. unsigned long flags;
  320. spin_lock_irqsave(&tp->indirect_lock, flags);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  322. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  323. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  324. }
  325. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  326. {
  327. writel(val, tp->regs + off);
  328. readl(tp->regs + off);
  329. }
  330. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  331. {
  332. unsigned long flags;
  333. u32 val;
  334. spin_lock_irqsave(&tp->indirect_lock, flags);
  335. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  336. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  337. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  338. return val;
  339. }
  340. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. unsigned long flags;
  343. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  344. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  345. TG3_64BIT_REG_LOW, val);
  346. return;
  347. }
  348. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  349. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  350. TG3_64BIT_REG_LOW, val);
  351. return;
  352. }
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  356. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  357. /* In indirect mode when disabling interrupts, we also need
  358. * to clear the interrupt bit in the GRC local ctrl register.
  359. */
  360. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  361. (val == 0x1)) {
  362. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  363. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  364. }
  365. }
  366. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  367. {
  368. unsigned long flags;
  369. u32 val;
  370. spin_lock_irqsave(&tp->indirect_lock, flags);
  371. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  372. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  373. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  374. return val;
  375. }
  376. /* usec_wait specifies the wait time in usec when writing to certain registers
  377. * where it is unsafe to read back the register without some delay.
  378. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  379. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  380. */
  381. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  382. {
  383. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  384. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  385. /* Non-posted methods */
  386. tp->write32(tp, off, val);
  387. else {
  388. /* Posted method */
  389. tg3_write32(tp, off, val);
  390. if (usec_wait)
  391. udelay(usec_wait);
  392. tp->read32(tp, off);
  393. }
  394. /* Wait again after the read for the posted method to guarantee that
  395. * the wait time is met.
  396. */
  397. if (usec_wait)
  398. udelay(usec_wait);
  399. }
  400. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  401. {
  402. tp->write32_mbox(tp, off, val);
  403. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  404. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  405. tp->read32_mbox(tp, off);
  406. }
  407. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. void __iomem *mbox = tp->regs + off;
  410. writel(val, mbox);
  411. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  414. readl(mbox);
  415. }
  416. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  417. {
  418. return (readl(tp->regs + off + GRCMBOX_BASE));
  419. }
  420. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  421. {
  422. writel(val, tp->regs + off + GRCMBOX_BASE);
  423. }
  424. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  425. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  426. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  427. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  428. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  429. #define tw32(reg,val) tp->write32(tp, reg, val)
  430. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  431. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  432. #define tr32(reg) tp->read32(tp, reg)
  433. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  434. {
  435. unsigned long flags;
  436. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  437. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  438. return;
  439. spin_lock_irqsave(&tp->indirect_lock, flags);
  440. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  443. /* Always leave this as zero. */
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  445. } else {
  446. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  447. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  448. /* Always leave this as zero. */
  449. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  450. }
  451. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  452. }
  453. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  454. {
  455. unsigned long flags;
  456. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  457. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  458. *val = 0;
  459. return;
  460. }
  461. spin_lock_irqsave(&tp->indirect_lock, flags);
  462. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  463. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  464. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  465. /* Always leave this as zero. */
  466. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  467. } else {
  468. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  469. *val = tr32(TG3PCI_MEM_WIN_DATA);
  470. /* Always leave this as zero. */
  471. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  472. }
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. }
  475. static void tg3_ape_lock_init(struct tg3 *tp)
  476. {
  477. int i;
  478. /* Make sure the driver hasn't any stale locks. */
  479. for (i = 0; i < 8; i++)
  480. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  481. APE_LOCK_GRANT_DRIVER);
  482. }
  483. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  484. {
  485. int i, off;
  486. int ret = 0;
  487. u32 status;
  488. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  489. return 0;
  490. switch (locknum) {
  491. case TG3_APE_LOCK_GRC:
  492. case TG3_APE_LOCK_MEM:
  493. break;
  494. default:
  495. return -EINVAL;
  496. }
  497. off = 4 * locknum;
  498. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  499. /* Wait for up to 1 millisecond to acquire lock. */
  500. for (i = 0; i < 100; i++) {
  501. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  502. if (status == APE_LOCK_GRANT_DRIVER)
  503. break;
  504. udelay(10);
  505. }
  506. if (status != APE_LOCK_GRANT_DRIVER) {
  507. /* Revoke the lock request. */
  508. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  509. APE_LOCK_GRANT_DRIVER);
  510. ret = -EBUSY;
  511. }
  512. return ret;
  513. }
  514. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  515. {
  516. int off;
  517. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  518. return;
  519. switch (locknum) {
  520. case TG3_APE_LOCK_GRC:
  521. case TG3_APE_LOCK_MEM:
  522. break;
  523. default:
  524. return;
  525. }
  526. off = 4 * locknum;
  527. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  528. }
  529. static void tg3_disable_ints(struct tg3 *tp)
  530. {
  531. int i;
  532. tw32(TG3PCI_MISC_HOST_CTRL,
  533. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  534. for (i = 0; i < tp->irq_max; i++)
  535. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  536. }
  537. static void tg3_enable_ints(struct tg3 *tp)
  538. {
  539. int i;
  540. u32 coal_now = 0;
  541. tp->irq_sync = 0;
  542. wmb();
  543. tw32(TG3PCI_MISC_HOST_CTRL,
  544. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  545. for (i = 0; i < tp->irq_cnt; i++) {
  546. struct tg3_napi *tnapi = &tp->napi[i];
  547. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  548. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. coal_now |= tnapi->coal_now;
  551. }
  552. /* Force an initial interrupt */
  553. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  554. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  555. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  556. else
  557. tw32(HOSTCC_MODE, tp->coalesce_mode |
  558. HOSTCC_MODE_ENABLE | coal_now);
  559. }
  560. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  561. {
  562. struct tg3 *tp = tnapi->tp;
  563. struct tg3_hw_status *sblk = tnapi->hw_status;
  564. unsigned int work_exists = 0;
  565. /* check for phy events */
  566. if (!(tp->tg3_flags &
  567. (TG3_FLAG_USE_LINKCHG_REG |
  568. TG3_FLAG_POLL_SERDES))) {
  569. if (sblk->status & SD_STATUS_LINK_CHG)
  570. work_exists = 1;
  571. }
  572. /* check for RX/TX work to do */
  573. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  574. sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr)
  575. work_exists = 1;
  576. return work_exists;
  577. }
  578. /* tg3_int_reenable
  579. * similar to tg3_enable_ints, but it accurately determines whether there
  580. * is new work pending and can return without flushing the PIO write
  581. * which reenables interrupts
  582. */
  583. static void tg3_int_reenable(struct tg3_napi *tnapi)
  584. {
  585. struct tg3 *tp = tnapi->tp;
  586. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  587. mmiowb();
  588. /* When doing tagged status, this work check is unnecessary.
  589. * The last_tag we write above tells the chip which piece of
  590. * work we've completed.
  591. */
  592. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  593. tg3_has_work(tnapi))
  594. tw32(HOSTCC_MODE, tp->coalesce_mode |
  595. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  596. }
  597. static inline void tg3_netif_stop(struct tg3 *tp)
  598. {
  599. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  600. napi_disable(&tp->napi[0].napi);
  601. netif_tx_disable(tp->dev);
  602. }
  603. static inline void tg3_netif_start(struct tg3 *tp)
  604. {
  605. struct tg3_napi *tnapi = &tp->napi[0];
  606. netif_wake_queue(tp->dev);
  607. /* NOTE: unconditional netif_wake_queue is only appropriate
  608. * so long as all callers are assured to have free tx slots
  609. * (such as after tg3_init_hw)
  610. */
  611. napi_enable(&tnapi->napi);
  612. tnapi->hw_status->status |= SD_STATUS_UPDATED;
  613. tg3_enable_ints(tp);
  614. }
  615. static void tg3_switch_clocks(struct tg3 *tp)
  616. {
  617. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  618. u32 orig_clock_ctrl;
  619. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  620. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  621. return;
  622. orig_clock_ctrl = clock_ctrl;
  623. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  624. CLOCK_CTRL_CLKRUN_OENABLE |
  625. 0x1f);
  626. tp->pci_clock_ctrl = clock_ctrl;
  627. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  628. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  629. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  630. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  631. }
  632. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  633. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  634. clock_ctrl |
  635. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  636. 40);
  637. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  638. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  639. 40);
  640. }
  641. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  642. }
  643. #define PHY_BUSY_LOOPS 5000
  644. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  645. {
  646. u32 frame_val;
  647. unsigned int loops;
  648. int ret;
  649. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  650. tw32_f(MAC_MI_MODE,
  651. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  652. udelay(80);
  653. }
  654. *val = 0x0;
  655. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  656. MI_COM_PHY_ADDR_MASK);
  657. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  658. MI_COM_REG_ADDR_MASK);
  659. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  660. tw32_f(MAC_MI_COM, frame_val);
  661. loops = PHY_BUSY_LOOPS;
  662. while (loops != 0) {
  663. udelay(10);
  664. frame_val = tr32(MAC_MI_COM);
  665. if ((frame_val & MI_COM_BUSY) == 0) {
  666. udelay(5);
  667. frame_val = tr32(MAC_MI_COM);
  668. break;
  669. }
  670. loops -= 1;
  671. }
  672. ret = -EBUSY;
  673. if (loops != 0) {
  674. *val = frame_val & MI_COM_DATA_MASK;
  675. ret = 0;
  676. }
  677. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  678. tw32_f(MAC_MI_MODE, tp->mi_mode);
  679. udelay(80);
  680. }
  681. return ret;
  682. }
  683. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  684. {
  685. u32 frame_val;
  686. unsigned int loops;
  687. int ret;
  688. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  689. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  690. return 0;
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE,
  693. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  694. udelay(80);
  695. }
  696. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  697. MI_COM_PHY_ADDR_MASK);
  698. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  699. MI_COM_REG_ADDR_MASK);
  700. frame_val |= (val & MI_COM_DATA_MASK);
  701. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  702. tw32_f(MAC_MI_COM, frame_val);
  703. loops = PHY_BUSY_LOOPS;
  704. while (loops != 0) {
  705. udelay(10);
  706. frame_val = tr32(MAC_MI_COM);
  707. if ((frame_val & MI_COM_BUSY) == 0) {
  708. udelay(5);
  709. frame_val = tr32(MAC_MI_COM);
  710. break;
  711. }
  712. loops -= 1;
  713. }
  714. ret = -EBUSY;
  715. if (loops != 0)
  716. ret = 0;
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE, tp->mi_mode);
  719. udelay(80);
  720. }
  721. return ret;
  722. }
  723. static int tg3_bmcr_reset(struct tg3 *tp)
  724. {
  725. u32 phy_control;
  726. int limit, err;
  727. /* OK, reset it, and poll the BMCR_RESET bit until it
  728. * clears or we time out.
  729. */
  730. phy_control = BMCR_RESET;
  731. err = tg3_writephy(tp, MII_BMCR, phy_control);
  732. if (err != 0)
  733. return -EBUSY;
  734. limit = 5000;
  735. while (limit--) {
  736. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  737. if (err != 0)
  738. return -EBUSY;
  739. if ((phy_control & BMCR_RESET) == 0) {
  740. udelay(40);
  741. break;
  742. }
  743. udelay(10);
  744. }
  745. if (limit < 0)
  746. return -EBUSY;
  747. return 0;
  748. }
  749. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  750. {
  751. struct tg3 *tp = bp->priv;
  752. u32 val;
  753. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  754. return -EAGAIN;
  755. if (tg3_readphy(tp, reg, &val))
  756. return -EIO;
  757. return val;
  758. }
  759. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  760. {
  761. struct tg3 *tp = bp->priv;
  762. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  763. return -EAGAIN;
  764. if (tg3_writephy(tp, reg, val))
  765. return -EIO;
  766. return 0;
  767. }
  768. static int tg3_mdio_reset(struct mii_bus *bp)
  769. {
  770. return 0;
  771. }
  772. static void tg3_mdio_config_5785(struct tg3 *tp)
  773. {
  774. u32 val;
  775. struct phy_device *phydev;
  776. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  777. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  778. case TG3_PHY_ID_BCM50610:
  779. val = MAC_PHYCFG2_50610_LED_MODES;
  780. break;
  781. case TG3_PHY_ID_BCMAC131:
  782. val = MAC_PHYCFG2_AC131_LED_MODES;
  783. break;
  784. case TG3_PHY_ID_RTL8211C:
  785. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  786. break;
  787. case TG3_PHY_ID_RTL8201E:
  788. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  789. break;
  790. default:
  791. return;
  792. }
  793. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  794. tw32(MAC_PHYCFG2, val);
  795. val = tr32(MAC_PHYCFG1);
  796. val &= ~(MAC_PHYCFG1_RGMII_INT |
  797. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  798. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  799. tw32(MAC_PHYCFG1, val);
  800. return;
  801. }
  802. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  803. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  804. MAC_PHYCFG2_FMODE_MASK_MASK |
  805. MAC_PHYCFG2_GMODE_MASK_MASK |
  806. MAC_PHYCFG2_ACT_MASK_MASK |
  807. MAC_PHYCFG2_QUAL_MASK_MASK |
  808. MAC_PHYCFG2_INBAND_ENABLE;
  809. tw32(MAC_PHYCFG2, val);
  810. val = tr32(MAC_PHYCFG1);
  811. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  812. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  813. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  814. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  815. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  816. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  817. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  818. }
  819. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  820. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  821. tw32(MAC_PHYCFG1, val);
  822. val = tr32(MAC_EXT_RGMII_MODE);
  823. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  824. MAC_RGMII_MODE_RX_QUALITY |
  825. MAC_RGMII_MODE_RX_ACTIVITY |
  826. MAC_RGMII_MODE_RX_ENG_DET |
  827. MAC_RGMII_MODE_TX_ENABLE |
  828. MAC_RGMII_MODE_TX_LOWPWR |
  829. MAC_RGMII_MODE_TX_RESET);
  830. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  831. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  832. val |= MAC_RGMII_MODE_RX_INT_B |
  833. MAC_RGMII_MODE_RX_QUALITY |
  834. MAC_RGMII_MODE_RX_ACTIVITY |
  835. MAC_RGMII_MODE_RX_ENG_DET;
  836. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  837. val |= MAC_RGMII_MODE_TX_ENABLE |
  838. MAC_RGMII_MODE_TX_LOWPWR |
  839. MAC_RGMII_MODE_TX_RESET;
  840. }
  841. tw32(MAC_EXT_RGMII_MODE, val);
  842. }
  843. static void tg3_mdio_start(struct tg3 *tp)
  844. {
  845. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  846. mutex_lock(&tp->mdio_bus->mdio_lock);
  847. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  848. mutex_unlock(&tp->mdio_bus->mdio_lock);
  849. }
  850. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  851. tw32_f(MAC_MI_MODE, tp->mi_mode);
  852. udelay(80);
  853. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  855. tg3_mdio_config_5785(tp);
  856. }
  857. static void tg3_mdio_stop(struct tg3 *tp)
  858. {
  859. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  860. mutex_lock(&tp->mdio_bus->mdio_lock);
  861. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  862. mutex_unlock(&tp->mdio_bus->mdio_lock);
  863. }
  864. }
  865. static int tg3_mdio_init(struct tg3 *tp)
  866. {
  867. int i;
  868. u32 reg;
  869. struct phy_device *phydev;
  870. tg3_mdio_start(tp);
  871. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  872. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  873. return 0;
  874. tp->mdio_bus = mdiobus_alloc();
  875. if (tp->mdio_bus == NULL)
  876. return -ENOMEM;
  877. tp->mdio_bus->name = "tg3 mdio bus";
  878. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  879. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  880. tp->mdio_bus->priv = tp;
  881. tp->mdio_bus->parent = &tp->pdev->dev;
  882. tp->mdio_bus->read = &tg3_mdio_read;
  883. tp->mdio_bus->write = &tg3_mdio_write;
  884. tp->mdio_bus->reset = &tg3_mdio_reset;
  885. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  886. tp->mdio_bus->irq = &tp->mdio_irq[0];
  887. for (i = 0; i < PHY_MAX_ADDR; i++)
  888. tp->mdio_bus->irq[i] = PHY_POLL;
  889. /* The bus registration will look for all the PHYs on the mdio bus.
  890. * Unfortunately, it does not ensure the PHY is powered up before
  891. * accessing the PHY ID registers. A chip reset is the
  892. * quickest way to bring the device back to an operational state..
  893. */
  894. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  895. tg3_bmcr_reset(tp);
  896. i = mdiobus_register(tp->mdio_bus);
  897. if (i) {
  898. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  899. tp->dev->name, i);
  900. mdiobus_free(tp->mdio_bus);
  901. return i;
  902. }
  903. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  904. if (!phydev || !phydev->drv) {
  905. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  906. mdiobus_unregister(tp->mdio_bus);
  907. mdiobus_free(tp->mdio_bus);
  908. return -ENODEV;
  909. }
  910. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  911. case TG3_PHY_ID_BCM57780:
  912. phydev->interface = PHY_INTERFACE_MODE_GMII;
  913. break;
  914. case TG3_PHY_ID_BCM50610:
  915. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  916. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  917. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  918. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  919. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  920. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  921. /* fallthru */
  922. case TG3_PHY_ID_RTL8211C:
  923. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  924. break;
  925. case TG3_PHY_ID_RTL8201E:
  926. case TG3_PHY_ID_BCMAC131:
  927. phydev->interface = PHY_INTERFACE_MODE_MII;
  928. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  929. break;
  930. }
  931. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  933. tg3_mdio_config_5785(tp);
  934. return 0;
  935. }
  936. static void tg3_mdio_fini(struct tg3 *tp)
  937. {
  938. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  939. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  940. mdiobus_unregister(tp->mdio_bus);
  941. mdiobus_free(tp->mdio_bus);
  942. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  943. }
  944. }
  945. /* tp->lock is held. */
  946. static inline void tg3_generate_fw_event(struct tg3 *tp)
  947. {
  948. u32 val;
  949. val = tr32(GRC_RX_CPU_EVENT);
  950. val |= GRC_RX_CPU_DRIVER_EVENT;
  951. tw32_f(GRC_RX_CPU_EVENT, val);
  952. tp->last_event_jiffies = jiffies;
  953. }
  954. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  955. /* tp->lock is held. */
  956. static void tg3_wait_for_event_ack(struct tg3 *tp)
  957. {
  958. int i;
  959. unsigned int delay_cnt;
  960. long time_remain;
  961. /* If enough time has passed, no wait is necessary. */
  962. time_remain = (long)(tp->last_event_jiffies + 1 +
  963. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  964. (long)jiffies;
  965. if (time_remain < 0)
  966. return;
  967. /* Check if we can shorten the wait time. */
  968. delay_cnt = jiffies_to_usecs(time_remain);
  969. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  970. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  971. delay_cnt = (delay_cnt >> 3) + 1;
  972. for (i = 0; i < delay_cnt; i++) {
  973. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  974. break;
  975. udelay(8);
  976. }
  977. }
  978. /* tp->lock is held. */
  979. static void tg3_ump_link_report(struct tg3 *tp)
  980. {
  981. u32 reg;
  982. u32 val;
  983. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  984. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  985. return;
  986. tg3_wait_for_event_ack(tp);
  987. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  988. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  989. val = 0;
  990. if (!tg3_readphy(tp, MII_BMCR, &reg))
  991. val = reg << 16;
  992. if (!tg3_readphy(tp, MII_BMSR, &reg))
  993. val |= (reg & 0xffff);
  994. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  995. val = 0;
  996. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  997. val = reg << 16;
  998. if (!tg3_readphy(tp, MII_LPA, &reg))
  999. val |= (reg & 0xffff);
  1000. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1001. val = 0;
  1002. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1003. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1004. val = reg << 16;
  1005. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1006. val |= (reg & 0xffff);
  1007. }
  1008. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1009. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1010. val = reg << 16;
  1011. else
  1012. val = 0;
  1013. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1014. tg3_generate_fw_event(tp);
  1015. }
  1016. static void tg3_link_report(struct tg3 *tp)
  1017. {
  1018. if (!netif_carrier_ok(tp->dev)) {
  1019. if (netif_msg_link(tp))
  1020. printk(KERN_INFO PFX "%s: Link is down.\n",
  1021. tp->dev->name);
  1022. tg3_ump_link_report(tp);
  1023. } else if (netif_msg_link(tp)) {
  1024. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1025. tp->dev->name,
  1026. (tp->link_config.active_speed == SPEED_1000 ?
  1027. 1000 :
  1028. (tp->link_config.active_speed == SPEED_100 ?
  1029. 100 : 10)),
  1030. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1031. "full" : "half"));
  1032. printk(KERN_INFO PFX
  1033. "%s: Flow control is %s for TX and %s for RX.\n",
  1034. tp->dev->name,
  1035. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1036. "on" : "off",
  1037. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1038. "on" : "off");
  1039. tg3_ump_link_report(tp);
  1040. }
  1041. }
  1042. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1043. {
  1044. u16 miireg;
  1045. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1046. miireg = ADVERTISE_PAUSE_CAP;
  1047. else if (flow_ctrl & FLOW_CTRL_TX)
  1048. miireg = ADVERTISE_PAUSE_ASYM;
  1049. else if (flow_ctrl & FLOW_CTRL_RX)
  1050. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1051. else
  1052. miireg = 0;
  1053. return miireg;
  1054. }
  1055. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1056. {
  1057. u16 miireg;
  1058. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1059. miireg = ADVERTISE_1000XPAUSE;
  1060. else if (flow_ctrl & FLOW_CTRL_TX)
  1061. miireg = ADVERTISE_1000XPSE_ASYM;
  1062. else if (flow_ctrl & FLOW_CTRL_RX)
  1063. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1064. else
  1065. miireg = 0;
  1066. return miireg;
  1067. }
  1068. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1069. {
  1070. u8 cap = 0;
  1071. if (lcladv & ADVERTISE_1000XPAUSE) {
  1072. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1073. if (rmtadv & LPA_1000XPAUSE)
  1074. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1075. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1076. cap = FLOW_CTRL_RX;
  1077. } else {
  1078. if (rmtadv & LPA_1000XPAUSE)
  1079. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1080. }
  1081. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1082. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1083. cap = FLOW_CTRL_TX;
  1084. }
  1085. return cap;
  1086. }
  1087. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1088. {
  1089. u8 autoneg;
  1090. u8 flowctrl = 0;
  1091. u32 old_rx_mode = tp->rx_mode;
  1092. u32 old_tx_mode = tp->tx_mode;
  1093. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1094. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1095. else
  1096. autoneg = tp->link_config.autoneg;
  1097. if (autoneg == AUTONEG_ENABLE &&
  1098. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1099. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1100. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1101. else
  1102. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1103. } else
  1104. flowctrl = tp->link_config.flowctrl;
  1105. tp->link_config.active_flowctrl = flowctrl;
  1106. if (flowctrl & FLOW_CTRL_RX)
  1107. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1108. else
  1109. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1110. if (old_rx_mode != tp->rx_mode)
  1111. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1112. if (flowctrl & FLOW_CTRL_TX)
  1113. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1114. else
  1115. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1116. if (old_tx_mode != tp->tx_mode)
  1117. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1118. }
  1119. static void tg3_adjust_link(struct net_device *dev)
  1120. {
  1121. u8 oldflowctrl, linkmesg = 0;
  1122. u32 mac_mode, lcl_adv, rmt_adv;
  1123. struct tg3 *tp = netdev_priv(dev);
  1124. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1125. spin_lock(&tp->lock);
  1126. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1127. MAC_MODE_HALF_DUPLEX);
  1128. oldflowctrl = tp->link_config.active_flowctrl;
  1129. if (phydev->link) {
  1130. lcl_adv = 0;
  1131. rmt_adv = 0;
  1132. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1133. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1134. else
  1135. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1136. if (phydev->duplex == DUPLEX_HALF)
  1137. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1138. else {
  1139. lcl_adv = tg3_advert_flowctrl_1000T(
  1140. tp->link_config.flowctrl);
  1141. if (phydev->pause)
  1142. rmt_adv = LPA_PAUSE_CAP;
  1143. if (phydev->asym_pause)
  1144. rmt_adv |= LPA_PAUSE_ASYM;
  1145. }
  1146. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1147. } else
  1148. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1149. if (mac_mode != tp->mac_mode) {
  1150. tp->mac_mode = mac_mode;
  1151. tw32_f(MAC_MODE, tp->mac_mode);
  1152. udelay(40);
  1153. }
  1154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1155. if (phydev->speed == SPEED_10)
  1156. tw32(MAC_MI_STAT,
  1157. MAC_MI_STAT_10MBPS_MODE |
  1158. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1159. else
  1160. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1161. }
  1162. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1163. tw32(MAC_TX_LENGTHS,
  1164. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1165. (6 << TX_LENGTHS_IPG_SHIFT) |
  1166. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1167. else
  1168. tw32(MAC_TX_LENGTHS,
  1169. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1170. (6 << TX_LENGTHS_IPG_SHIFT) |
  1171. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1172. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1173. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1174. phydev->speed != tp->link_config.active_speed ||
  1175. phydev->duplex != tp->link_config.active_duplex ||
  1176. oldflowctrl != tp->link_config.active_flowctrl)
  1177. linkmesg = 1;
  1178. tp->link_config.active_speed = phydev->speed;
  1179. tp->link_config.active_duplex = phydev->duplex;
  1180. spin_unlock(&tp->lock);
  1181. if (linkmesg)
  1182. tg3_link_report(tp);
  1183. }
  1184. static int tg3_phy_init(struct tg3 *tp)
  1185. {
  1186. struct phy_device *phydev;
  1187. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1188. return 0;
  1189. /* Bring the PHY back to a known state. */
  1190. tg3_bmcr_reset(tp);
  1191. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1192. /* Attach the MAC to the PHY. */
  1193. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1194. phydev->dev_flags, phydev->interface);
  1195. if (IS_ERR(phydev)) {
  1196. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1197. return PTR_ERR(phydev);
  1198. }
  1199. /* Mask with MAC supported features. */
  1200. switch (phydev->interface) {
  1201. case PHY_INTERFACE_MODE_GMII:
  1202. case PHY_INTERFACE_MODE_RGMII:
  1203. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1204. phydev->supported &= (PHY_GBIT_FEATURES |
  1205. SUPPORTED_Pause |
  1206. SUPPORTED_Asym_Pause);
  1207. break;
  1208. }
  1209. /* fallthru */
  1210. case PHY_INTERFACE_MODE_MII:
  1211. phydev->supported &= (PHY_BASIC_FEATURES |
  1212. SUPPORTED_Pause |
  1213. SUPPORTED_Asym_Pause);
  1214. break;
  1215. default:
  1216. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1217. return -EINVAL;
  1218. }
  1219. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1220. phydev->advertising = phydev->supported;
  1221. return 0;
  1222. }
  1223. static void tg3_phy_start(struct tg3 *tp)
  1224. {
  1225. struct phy_device *phydev;
  1226. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1227. return;
  1228. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1229. if (tp->link_config.phy_is_low_power) {
  1230. tp->link_config.phy_is_low_power = 0;
  1231. phydev->speed = tp->link_config.orig_speed;
  1232. phydev->duplex = tp->link_config.orig_duplex;
  1233. phydev->autoneg = tp->link_config.orig_autoneg;
  1234. phydev->advertising = tp->link_config.orig_advertising;
  1235. }
  1236. phy_start(phydev);
  1237. phy_start_aneg(phydev);
  1238. }
  1239. static void tg3_phy_stop(struct tg3 *tp)
  1240. {
  1241. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1242. return;
  1243. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1244. }
  1245. static void tg3_phy_fini(struct tg3 *tp)
  1246. {
  1247. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1248. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1249. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1250. }
  1251. }
  1252. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1253. {
  1254. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1255. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1256. }
  1257. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1258. {
  1259. u32 phytest;
  1260. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1261. u32 phy;
  1262. tg3_writephy(tp, MII_TG3_FET_TEST,
  1263. phytest | MII_TG3_FET_SHADOW_EN);
  1264. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1265. if (enable)
  1266. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1267. else
  1268. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1269. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1270. }
  1271. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1272. }
  1273. }
  1274. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1275. {
  1276. u32 reg;
  1277. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1278. return;
  1279. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1280. tg3_phy_fet_toggle_apd(tp, enable);
  1281. return;
  1282. }
  1283. reg = MII_TG3_MISC_SHDW_WREN |
  1284. MII_TG3_MISC_SHDW_SCR5_SEL |
  1285. MII_TG3_MISC_SHDW_SCR5_LPED |
  1286. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1287. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1288. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1289. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1290. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1291. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1292. reg = MII_TG3_MISC_SHDW_WREN |
  1293. MII_TG3_MISC_SHDW_APD_SEL |
  1294. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1295. if (enable)
  1296. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1297. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1298. }
  1299. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1300. {
  1301. u32 phy;
  1302. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1303. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1304. return;
  1305. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1306. u32 ephy;
  1307. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1308. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1309. tg3_writephy(tp, MII_TG3_FET_TEST,
  1310. ephy | MII_TG3_FET_SHADOW_EN);
  1311. if (!tg3_readphy(tp, reg, &phy)) {
  1312. if (enable)
  1313. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1314. else
  1315. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1316. tg3_writephy(tp, reg, phy);
  1317. }
  1318. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1319. }
  1320. } else {
  1321. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1322. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1323. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1324. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1325. if (enable)
  1326. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1327. else
  1328. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1329. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1330. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1331. }
  1332. }
  1333. }
  1334. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1335. {
  1336. u32 val;
  1337. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1338. return;
  1339. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1340. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1341. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1342. (val | (1 << 15) | (1 << 4)));
  1343. }
  1344. static void tg3_phy_apply_otp(struct tg3 *tp)
  1345. {
  1346. u32 otp, phy;
  1347. if (!tp->phy_otp)
  1348. return;
  1349. otp = tp->phy_otp;
  1350. /* Enable SM_DSP clock and tx 6dB coding. */
  1351. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1352. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1353. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1354. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1355. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1356. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1357. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1358. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1359. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1360. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1361. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1362. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1363. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1364. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1365. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1366. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1367. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1368. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1369. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1370. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1371. /* Turn off SM_DSP clock. */
  1372. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1373. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1374. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1375. }
  1376. static int tg3_wait_macro_done(struct tg3 *tp)
  1377. {
  1378. int limit = 100;
  1379. while (limit--) {
  1380. u32 tmp32;
  1381. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1382. if ((tmp32 & 0x1000) == 0)
  1383. break;
  1384. }
  1385. }
  1386. if (limit < 0)
  1387. return -EBUSY;
  1388. return 0;
  1389. }
  1390. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1391. {
  1392. static const u32 test_pat[4][6] = {
  1393. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1394. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1395. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1396. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1397. };
  1398. int chan;
  1399. for (chan = 0; chan < 4; chan++) {
  1400. int i;
  1401. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1402. (chan * 0x2000) | 0x0200);
  1403. tg3_writephy(tp, 0x16, 0x0002);
  1404. for (i = 0; i < 6; i++)
  1405. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1406. test_pat[chan][i]);
  1407. tg3_writephy(tp, 0x16, 0x0202);
  1408. if (tg3_wait_macro_done(tp)) {
  1409. *resetp = 1;
  1410. return -EBUSY;
  1411. }
  1412. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1413. (chan * 0x2000) | 0x0200);
  1414. tg3_writephy(tp, 0x16, 0x0082);
  1415. if (tg3_wait_macro_done(tp)) {
  1416. *resetp = 1;
  1417. return -EBUSY;
  1418. }
  1419. tg3_writephy(tp, 0x16, 0x0802);
  1420. if (tg3_wait_macro_done(tp)) {
  1421. *resetp = 1;
  1422. return -EBUSY;
  1423. }
  1424. for (i = 0; i < 6; i += 2) {
  1425. u32 low, high;
  1426. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1427. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1428. tg3_wait_macro_done(tp)) {
  1429. *resetp = 1;
  1430. return -EBUSY;
  1431. }
  1432. low &= 0x7fff;
  1433. high &= 0x000f;
  1434. if (low != test_pat[chan][i] ||
  1435. high != test_pat[chan][i+1]) {
  1436. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1437. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1438. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1439. return -EBUSY;
  1440. }
  1441. }
  1442. }
  1443. return 0;
  1444. }
  1445. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1446. {
  1447. int chan;
  1448. for (chan = 0; chan < 4; chan++) {
  1449. int i;
  1450. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1451. (chan * 0x2000) | 0x0200);
  1452. tg3_writephy(tp, 0x16, 0x0002);
  1453. for (i = 0; i < 6; i++)
  1454. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1455. tg3_writephy(tp, 0x16, 0x0202);
  1456. if (tg3_wait_macro_done(tp))
  1457. return -EBUSY;
  1458. }
  1459. return 0;
  1460. }
  1461. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1462. {
  1463. u32 reg32, phy9_orig;
  1464. int retries, do_phy_reset, err;
  1465. retries = 10;
  1466. do_phy_reset = 1;
  1467. do {
  1468. if (do_phy_reset) {
  1469. err = tg3_bmcr_reset(tp);
  1470. if (err)
  1471. return err;
  1472. do_phy_reset = 0;
  1473. }
  1474. /* Disable transmitter and interrupt. */
  1475. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1476. continue;
  1477. reg32 |= 0x3000;
  1478. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1479. /* Set full-duplex, 1000 mbps. */
  1480. tg3_writephy(tp, MII_BMCR,
  1481. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1482. /* Set to master mode. */
  1483. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1484. continue;
  1485. tg3_writephy(tp, MII_TG3_CTRL,
  1486. (MII_TG3_CTRL_AS_MASTER |
  1487. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1488. /* Enable SM_DSP_CLOCK and 6dB. */
  1489. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1490. /* Block the PHY control access. */
  1491. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1492. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1493. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1494. if (!err)
  1495. break;
  1496. } while (--retries);
  1497. err = tg3_phy_reset_chanpat(tp);
  1498. if (err)
  1499. return err;
  1500. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1501. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1502. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1503. tg3_writephy(tp, 0x16, 0x0000);
  1504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1506. /* Set Extended packet length bit for jumbo frames */
  1507. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1508. }
  1509. else {
  1510. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1511. }
  1512. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1513. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1514. reg32 &= ~0x3000;
  1515. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1516. } else if (!err)
  1517. err = -EBUSY;
  1518. return err;
  1519. }
  1520. /* This will reset the tigon3 PHY if there is no valid
  1521. * link unless the FORCE argument is non-zero.
  1522. */
  1523. static int tg3_phy_reset(struct tg3 *tp)
  1524. {
  1525. u32 cpmuctrl;
  1526. u32 phy_status;
  1527. int err;
  1528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1529. u32 val;
  1530. val = tr32(GRC_MISC_CFG);
  1531. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1532. udelay(40);
  1533. }
  1534. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1535. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1536. if (err != 0)
  1537. return -EBUSY;
  1538. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1539. netif_carrier_off(tp->dev);
  1540. tg3_link_report(tp);
  1541. }
  1542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1545. err = tg3_phy_reset_5703_4_5(tp);
  1546. if (err)
  1547. return err;
  1548. goto out;
  1549. }
  1550. cpmuctrl = 0;
  1551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1552. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1553. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1554. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1555. tw32(TG3_CPMU_CTRL,
  1556. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1557. }
  1558. err = tg3_bmcr_reset(tp);
  1559. if (err)
  1560. return err;
  1561. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1562. u32 phy;
  1563. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1564. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1565. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1566. }
  1567. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1568. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1569. u32 val;
  1570. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1571. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1572. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1573. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1574. udelay(40);
  1575. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1576. }
  1577. }
  1578. tg3_phy_apply_otp(tp);
  1579. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1580. tg3_phy_toggle_apd(tp, true);
  1581. else
  1582. tg3_phy_toggle_apd(tp, false);
  1583. out:
  1584. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1585. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1586. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1587. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1588. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1589. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1590. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1591. }
  1592. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1593. tg3_writephy(tp, 0x1c, 0x8d68);
  1594. tg3_writephy(tp, 0x1c, 0x8d68);
  1595. }
  1596. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1597. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1598. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1599. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1600. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1601. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1602. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1603. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1604. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1605. }
  1606. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1607. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1608. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1609. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1610. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1611. tg3_writephy(tp, MII_TG3_TEST1,
  1612. MII_TG3_TEST1_TRIM_EN | 0x4);
  1613. } else
  1614. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1615. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1616. }
  1617. /* Set Extended packet length bit (bit 14) on all chips that */
  1618. /* support jumbo frames */
  1619. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1620. /* Cannot do read-modify-write on 5401 */
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1622. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1623. u32 phy_reg;
  1624. /* Set bit 14 with read-modify-write to preserve other bits */
  1625. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1626. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1627. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1628. }
  1629. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1630. * jumbo frames transmission.
  1631. */
  1632. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1633. u32 phy_reg;
  1634. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1635. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1636. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1637. }
  1638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1639. /* adjust output voltage */
  1640. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1641. }
  1642. tg3_phy_toggle_automdix(tp, 1);
  1643. tg3_phy_set_wirespeed(tp);
  1644. return 0;
  1645. }
  1646. static void tg3_frob_aux_power(struct tg3 *tp)
  1647. {
  1648. struct tg3 *tp_peer = tp;
  1649. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1650. return;
  1651. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1652. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1653. struct net_device *dev_peer;
  1654. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1655. /* remove_one() may have been run on the peer. */
  1656. if (!dev_peer)
  1657. tp_peer = tp;
  1658. else
  1659. tp_peer = netdev_priv(dev_peer);
  1660. }
  1661. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1662. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1663. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1664. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1667. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1668. (GRC_LCLCTRL_GPIO_OE0 |
  1669. GRC_LCLCTRL_GPIO_OE1 |
  1670. GRC_LCLCTRL_GPIO_OE2 |
  1671. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1672. GRC_LCLCTRL_GPIO_OUTPUT1),
  1673. 100);
  1674. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1675. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1676. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1677. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1678. GRC_LCLCTRL_GPIO_OE1 |
  1679. GRC_LCLCTRL_GPIO_OE2 |
  1680. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1681. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1682. tp->grc_local_ctrl;
  1683. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1684. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1685. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1686. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1687. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1688. } else {
  1689. u32 no_gpio2;
  1690. u32 grc_local_ctrl = 0;
  1691. if (tp_peer != tp &&
  1692. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1693. return;
  1694. /* Workaround to prevent overdrawing Amps. */
  1695. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1696. ASIC_REV_5714) {
  1697. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1698. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1699. grc_local_ctrl, 100);
  1700. }
  1701. /* On 5753 and variants, GPIO2 cannot be used. */
  1702. no_gpio2 = tp->nic_sram_data_cfg &
  1703. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1704. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1705. GRC_LCLCTRL_GPIO_OE1 |
  1706. GRC_LCLCTRL_GPIO_OE2 |
  1707. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1708. GRC_LCLCTRL_GPIO_OUTPUT2;
  1709. if (no_gpio2) {
  1710. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1711. GRC_LCLCTRL_GPIO_OUTPUT2);
  1712. }
  1713. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1714. grc_local_ctrl, 100);
  1715. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1716. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1717. grc_local_ctrl, 100);
  1718. if (!no_gpio2) {
  1719. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1720. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1721. grc_local_ctrl, 100);
  1722. }
  1723. }
  1724. } else {
  1725. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1726. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1727. if (tp_peer != tp &&
  1728. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1729. return;
  1730. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1731. (GRC_LCLCTRL_GPIO_OE1 |
  1732. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1733. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1734. GRC_LCLCTRL_GPIO_OE1, 100);
  1735. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1736. (GRC_LCLCTRL_GPIO_OE1 |
  1737. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1738. }
  1739. }
  1740. }
  1741. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1742. {
  1743. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1744. return 1;
  1745. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1746. if (speed != SPEED_10)
  1747. return 1;
  1748. } else if (speed == SPEED_10)
  1749. return 1;
  1750. return 0;
  1751. }
  1752. static int tg3_setup_phy(struct tg3 *, int);
  1753. #define RESET_KIND_SHUTDOWN 0
  1754. #define RESET_KIND_INIT 1
  1755. #define RESET_KIND_SUSPEND 2
  1756. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1757. static int tg3_halt_cpu(struct tg3 *, u32);
  1758. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1759. {
  1760. u32 val;
  1761. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1763. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1764. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1765. sg_dig_ctrl |=
  1766. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1767. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1768. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1769. }
  1770. return;
  1771. }
  1772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1773. tg3_bmcr_reset(tp);
  1774. val = tr32(GRC_MISC_CFG);
  1775. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1776. udelay(40);
  1777. return;
  1778. } else if (do_low_power) {
  1779. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1780. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1781. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1782. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1783. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1784. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1785. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1786. }
  1787. /* The PHY should not be powered down on some chips because
  1788. * of bugs.
  1789. */
  1790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1792. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1793. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1794. return;
  1795. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1796. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1797. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1798. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1799. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1800. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1801. }
  1802. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1803. }
  1804. /* tp->lock is held. */
  1805. static int tg3_nvram_lock(struct tg3 *tp)
  1806. {
  1807. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1808. int i;
  1809. if (tp->nvram_lock_cnt == 0) {
  1810. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1811. for (i = 0; i < 8000; i++) {
  1812. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1813. break;
  1814. udelay(20);
  1815. }
  1816. if (i == 8000) {
  1817. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1818. return -ENODEV;
  1819. }
  1820. }
  1821. tp->nvram_lock_cnt++;
  1822. }
  1823. return 0;
  1824. }
  1825. /* tp->lock is held. */
  1826. static void tg3_nvram_unlock(struct tg3 *tp)
  1827. {
  1828. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1829. if (tp->nvram_lock_cnt > 0)
  1830. tp->nvram_lock_cnt--;
  1831. if (tp->nvram_lock_cnt == 0)
  1832. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1833. }
  1834. }
  1835. /* tp->lock is held. */
  1836. static void tg3_enable_nvram_access(struct tg3 *tp)
  1837. {
  1838. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1839. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1840. u32 nvaccess = tr32(NVRAM_ACCESS);
  1841. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1842. }
  1843. }
  1844. /* tp->lock is held. */
  1845. static void tg3_disable_nvram_access(struct tg3 *tp)
  1846. {
  1847. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1848. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1849. u32 nvaccess = tr32(NVRAM_ACCESS);
  1850. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1851. }
  1852. }
  1853. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1854. u32 offset, u32 *val)
  1855. {
  1856. u32 tmp;
  1857. int i;
  1858. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1859. return -EINVAL;
  1860. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1861. EEPROM_ADDR_DEVID_MASK |
  1862. EEPROM_ADDR_READ);
  1863. tw32(GRC_EEPROM_ADDR,
  1864. tmp |
  1865. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1866. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1867. EEPROM_ADDR_ADDR_MASK) |
  1868. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1869. for (i = 0; i < 1000; i++) {
  1870. tmp = tr32(GRC_EEPROM_ADDR);
  1871. if (tmp & EEPROM_ADDR_COMPLETE)
  1872. break;
  1873. msleep(1);
  1874. }
  1875. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1876. return -EBUSY;
  1877. tmp = tr32(GRC_EEPROM_DATA);
  1878. /*
  1879. * The data will always be opposite the native endian
  1880. * format. Perform a blind byteswap to compensate.
  1881. */
  1882. *val = swab32(tmp);
  1883. return 0;
  1884. }
  1885. #define NVRAM_CMD_TIMEOUT 10000
  1886. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1887. {
  1888. int i;
  1889. tw32(NVRAM_CMD, nvram_cmd);
  1890. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1891. udelay(10);
  1892. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1893. udelay(10);
  1894. break;
  1895. }
  1896. }
  1897. if (i == NVRAM_CMD_TIMEOUT)
  1898. return -EBUSY;
  1899. return 0;
  1900. }
  1901. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1902. {
  1903. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1904. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1905. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1906. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1907. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1908. addr = ((addr / tp->nvram_pagesize) <<
  1909. ATMEL_AT45DB0X1B_PAGE_POS) +
  1910. (addr % tp->nvram_pagesize);
  1911. return addr;
  1912. }
  1913. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1914. {
  1915. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1916. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1917. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1918. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1919. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1920. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1921. tp->nvram_pagesize) +
  1922. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1923. return addr;
  1924. }
  1925. /* NOTE: Data read in from NVRAM is byteswapped according to
  1926. * the byteswapping settings for all other register accesses.
  1927. * tg3 devices are BE devices, so on a BE machine, the data
  1928. * returned will be exactly as it is seen in NVRAM. On a LE
  1929. * machine, the 32-bit value will be byteswapped.
  1930. */
  1931. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1932. {
  1933. int ret;
  1934. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1935. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1936. offset = tg3_nvram_phys_addr(tp, offset);
  1937. if (offset > NVRAM_ADDR_MSK)
  1938. return -EINVAL;
  1939. ret = tg3_nvram_lock(tp);
  1940. if (ret)
  1941. return ret;
  1942. tg3_enable_nvram_access(tp);
  1943. tw32(NVRAM_ADDR, offset);
  1944. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1945. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1946. if (ret == 0)
  1947. *val = tr32(NVRAM_RDDATA);
  1948. tg3_disable_nvram_access(tp);
  1949. tg3_nvram_unlock(tp);
  1950. return ret;
  1951. }
  1952. /* Ensures NVRAM data is in bytestream format. */
  1953. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1954. {
  1955. u32 v;
  1956. int res = tg3_nvram_read(tp, offset, &v);
  1957. if (!res)
  1958. *val = cpu_to_be32(v);
  1959. return res;
  1960. }
  1961. /* tp->lock is held. */
  1962. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1963. {
  1964. u32 addr_high, addr_low;
  1965. int i;
  1966. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1967. tp->dev->dev_addr[1]);
  1968. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1969. (tp->dev->dev_addr[3] << 16) |
  1970. (tp->dev->dev_addr[4] << 8) |
  1971. (tp->dev->dev_addr[5] << 0));
  1972. for (i = 0; i < 4; i++) {
  1973. if (i == 1 && skip_mac_1)
  1974. continue;
  1975. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1976. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1977. }
  1978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1980. for (i = 0; i < 12; i++) {
  1981. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1982. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1983. }
  1984. }
  1985. addr_high = (tp->dev->dev_addr[0] +
  1986. tp->dev->dev_addr[1] +
  1987. tp->dev->dev_addr[2] +
  1988. tp->dev->dev_addr[3] +
  1989. tp->dev->dev_addr[4] +
  1990. tp->dev->dev_addr[5]) &
  1991. TX_BACKOFF_SEED_MASK;
  1992. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1993. }
  1994. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1995. {
  1996. u32 misc_host_ctrl;
  1997. bool device_should_wake, do_low_power;
  1998. /* Make sure register accesses (indirect or otherwise)
  1999. * will function correctly.
  2000. */
  2001. pci_write_config_dword(tp->pdev,
  2002. TG3PCI_MISC_HOST_CTRL,
  2003. tp->misc_host_ctrl);
  2004. switch (state) {
  2005. case PCI_D0:
  2006. pci_enable_wake(tp->pdev, state, false);
  2007. pci_set_power_state(tp->pdev, PCI_D0);
  2008. /* Switch out of Vaux if it is a NIC */
  2009. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2010. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2011. return 0;
  2012. case PCI_D1:
  2013. case PCI_D2:
  2014. case PCI_D3hot:
  2015. break;
  2016. default:
  2017. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2018. tp->dev->name, state);
  2019. return -EINVAL;
  2020. }
  2021. /* Restore the CLKREQ setting. */
  2022. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2023. u16 lnkctl;
  2024. pci_read_config_word(tp->pdev,
  2025. tp->pcie_cap + PCI_EXP_LNKCTL,
  2026. &lnkctl);
  2027. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2028. pci_write_config_word(tp->pdev,
  2029. tp->pcie_cap + PCI_EXP_LNKCTL,
  2030. lnkctl);
  2031. }
  2032. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2033. tw32(TG3PCI_MISC_HOST_CTRL,
  2034. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2035. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2036. device_may_wakeup(&tp->pdev->dev) &&
  2037. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2038. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2039. do_low_power = false;
  2040. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2041. !tp->link_config.phy_is_low_power) {
  2042. struct phy_device *phydev;
  2043. u32 phyid, advertising;
  2044. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2045. tp->link_config.phy_is_low_power = 1;
  2046. tp->link_config.orig_speed = phydev->speed;
  2047. tp->link_config.orig_duplex = phydev->duplex;
  2048. tp->link_config.orig_autoneg = phydev->autoneg;
  2049. tp->link_config.orig_advertising = phydev->advertising;
  2050. advertising = ADVERTISED_TP |
  2051. ADVERTISED_Pause |
  2052. ADVERTISED_Autoneg |
  2053. ADVERTISED_10baseT_Half;
  2054. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2055. device_should_wake) {
  2056. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2057. advertising |=
  2058. ADVERTISED_100baseT_Half |
  2059. ADVERTISED_100baseT_Full |
  2060. ADVERTISED_10baseT_Full;
  2061. else
  2062. advertising |= ADVERTISED_10baseT_Full;
  2063. }
  2064. phydev->advertising = advertising;
  2065. phy_start_aneg(phydev);
  2066. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2067. if (phyid != TG3_PHY_ID_BCMAC131) {
  2068. phyid &= TG3_PHY_OUI_MASK;
  2069. if (phyid == TG3_PHY_OUI_1 ||
  2070. phyid == TG3_PHY_OUI_2 ||
  2071. phyid == TG3_PHY_OUI_3)
  2072. do_low_power = true;
  2073. }
  2074. }
  2075. } else {
  2076. do_low_power = true;
  2077. if (tp->link_config.phy_is_low_power == 0) {
  2078. tp->link_config.phy_is_low_power = 1;
  2079. tp->link_config.orig_speed = tp->link_config.speed;
  2080. tp->link_config.orig_duplex = tp->link_config.duplex;
  2081. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2082. }
  2083. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2084. tp->link_config.speed = SPEED_10;
  2085. tp->link_config.duplex = DUPLEX_HALF;
  2086. tp->link_config.autoneg = AUTONEG_ENABLE;
  2087. tg3_setup_phy(tp, 0);
  2088. }
  2089. }
  2090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2091. u32 val;
  2092. val = tr32(GRC_VCPU_EXT_CTRL);
  2093. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2094. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2095. int i;
  2096. u32 val;
  2097. for (i = 0; i < 200; i++) {
  2098. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2099. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2100. break;
  2101. msleep(1);
  2102. }
  2103. }
  2104. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2105. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2106. WOL_DRV_STATE_SHUTDOWN |
  2107. WOL_DRV_WOL |
  2108. WOL_SET_MAGIC_PKT);
  2109. if (device_should_wake) {
  2110. u32 mac_mode;
  2111. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2112. if (do_low_power) {
  2113. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2114. udelay(40);
  2115. }
  2116. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2117. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2118. else
  2119. mac_mode = MAC_MODE_PORT_MODE_MII;
  2120. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2121. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2122. ASIC_REV_5700) {
  2123. u32 speed = (tp->tg3_flags &
  2124. TG3_FLAG_WOL_SPEED_100MB) ?
  2125. SPEED_100 : SPEED_10;
  2126. if (tg3_5700_link_polarity(tp, speed))
  2127. mac_mode |= MAC_MODE_LINK_POLARITY;
  2128. else
  2129. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2130. }
  2131. } else {
  2132. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2133. }
  2134. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2135. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2136. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2137. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2138. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2139. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2140. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2141. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2142. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2143. mac_mode |= tp->mac_mode &
  2144. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2145. if (mac_mode & MAC_MODE_APE_TX_EN)
  2146. mac_mode |= MAC_MODE_TDE_ENABLE;
  2147. }
  2148. tw32_f(MAC_MODE, mac_mode);
  2149. udelay(100);
  2150. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2151. udelay(10);
  2152. }
  2153. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2154. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2156. u32 base_val;
  2157. base_val = tp->pci_clock_ctrl;
  2158. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2159. CLOCK_CTRL_TXCLK_DISABLE);
  2160. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2161. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2162. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2163. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2164. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2165. /* do nothing */
  2166. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2167. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2168. u32 newbits1, newbits2;
  2169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2171. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2172. CLOCK_CTRL_TXCLK_DISABLE |
  2173. CLOCK_CTRL_ALTCLK);
  2174. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2175. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2176. newbits1 = CLOCK_CTRL_625_CORE;
  2177. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2178. } else {
  2179. newbits1 = CLOCK_CTRL_ALTCLK;
  2180. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2181. }
  2182. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2183. 40);
  2184. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2185. 40);
  2186. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2187. u32 newbits3;
  2188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2190. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2191. CLOCK_CTRL_TXCLK_DISABLE |
  2192. CLOCK_CTRL_44MHZ_CORE);
  2193. } else {
  2194. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2195. }
  2196. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2197. tp->pci_clock_ctrl | newbits3, 40);
  2198. }
  2199. }
  2200. if (!(device_should_wake) &&
  2201. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2202. tg3_power_down_phy(tp, do_low_power);
  2203. tg3_frob_aux_power(tp);
  2204. /* Workaround for unstable PLL clock */
  2205. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2206. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2207. u32 val = tr32(0x7d00);
  2208. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2209. tw32(0x7d00, val);
  2210. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2211. int err;
  2212. err = tg3_nvram_lock(tp);
  2213. tg3_halt_cpu(tp, RX_CPU_BASE);
  2214. if (!err)
  2215. tg3_nvram_unlock(tp);
  2216. }
  2217. }
  2218. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2219. if (device_should_wake)
  2220. pci_enable_wake(tp->pdev, state, true);
  2221. /* Finally, set the new power state. */
  2222. pci_set_power_state(tp->pdev, state);
  2223. return 0;
  2224. }
  2225. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2226. {
  2227. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2228. case MII_TG3_AUX_STAT_10HALF:
  2229. *speed = SPEED_10;
  2230. *duplex = DUPLEX_HALF;
  2231. break;
  2232. case MII_TG3_AUX_STAT_10FULL:
  2233. *speed = SPEED_10;
  2234. *duplex = DUPLEX_FULL;
  2235. break;
  2236. case MII_TG3_AUX_STAT_100HALF:
  2237. *speed = SPEED_100;
  2238. *duplex = DUPLEX_HALF;
  2239. break;
  2240. case MII_TG3_AUX_STAT_100FULL:
  2241. *speed = SPEED_100;
  2242. *duplex = DUPLEX_FULL;
  2243. break;
  2244. case MII_TG3_AUX_STAT_1000HALF:
  2245. *speed = SPEED_1000;
  2246. *duplex = DUPLEX_HALF;
  2247. break;
  2248. case MII_TG3_AUX_STAT_1000FULL:
  2249. *speed = SPEED_1000;
  2250. *duplex = DUPLEX_FULL;
  2251. break;
  2252. default:
  2253. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2254. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2255. SPEED_10;
  2256. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2257. DUPLEX_HALF;
  2258. break;
  2259. }
  2260. *speed = SPEED_INVALID;
  2261. *duplex = DUPLEX_INVALID;
  2262. break;
  2263. }
  2264. }
  2265. static void tg3_phy_copper_begin(struct tg3 *tp)
  2266. {
  2267. u32 new_adv;
  2268. int i;
  2269. if (tp->link_config.phy_is_low_power) {
  2270. /* Entering low power mode. Disable gigabit and
  2271. * 100baseT advertisements.
  2272. */
  2273. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2274. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2275. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2276. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2277. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2278. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2279. } else if (tp->link_config.speed == SPEED_INVALID) {
  2280. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2281. tp->link_config.advertising &=
  2282. ~(ADVERTISED_1000baseT_Half |
  2283. ADVERTISED_1000baseT_Full);
  2284. new_adv = ADVERTISE_CSMA;
  2285. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2286. new_adv |= ADVERTISE_10HALF;
  2287. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2288. new_adv |= ADVERTISE_10FULL;
  2289. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2290. new_adv |= ADVERTISE_100HALF;
  2291. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2292. new_adv |= ADVERTISE_100FULL;
  2293. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2294. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2295. if (tp->link_config.advertising &
  2296. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2297. new_adv = 0;
  2298. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2299. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2300. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2301. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2302. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2303. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2304. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2305. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2306. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2307. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2308. } else {
  2309. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2310. }
  2311. } else {
  2312. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2313. new_adv |= ADVERTISE_CSMA;
  2314. /* Asking for a specific link mode. */
  2315. if (tp->link_config.speed == SPEED_1000) {
  2316. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2317. if (tp->link_config.duplex == DUPLEX_FULL)
  2318. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2319. else
  2320. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2321. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2322. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2323. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2324. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2325. } else {
  2326. if (tp->link_config.speed == SPEED_100) {
  2327. if (tp->link_config.duplex == DUPLEX_FULL)
  2328. new_adv |= ADVERTISE_100FULL;
  2329. else
  2330. new_adv |= ADVERTISE_100HALF;
  2331. } else {
  2332. if (tp->link_config.duplex == DUPLEX_FULL)
  2333. new_adv |= ADVERTISE_10FULL;
  2334. else
  2335. new_adv |= ADVERTISE_10HALF;
  2336. }
  2337. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2338. new_adv = 0;
  2339. }
  2340. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2341. }
  2342. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2343. tp->link_config.speed != SPEED_INVALID) {
  2344. u32 bmcr, orig_bmcr;
  2345. tp->link_config.active_speed = tp->link_config.speed;
  2346. tp->link_config.active_duplex = tp->link_config.duplex;
  2347. bmcr = 0;
  2348. switch (tp->link_config.speed) {
  2349. default:
  2350. case SPEED_10:
  2351. break;
  2352. case SPEED_100:
  2353. bmcr |= BMCR_SPEED100;
  2354. break;
  2355. case SPEED_1000:
  2356. bmcr |= TG3_BMCR_SPEED1000;
  2357. break;
  2358. }
  2359. if (tp->link_config.duplex == DUPLEX_FULL)
  2360. bmcr |= BMCR_FULLDPLX;
  2361. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2362. (bmcr != orig_bmcr)) {
  2363. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2364. for (i = 0; i < 1500; i++) {
  2365. u32 tmp;
  2366. udelay(10);
  2367. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2368. tg3_readphy(tp, MII_BMSR, &tmp))
  2369. continue;
  2370. if (!(tmp & BMSR_LSTATUS)) {
  2371. udelay(40);
  2372. break;
  2373. }
  2374. }
  2375. tg3_writephy(tp, MII_BMCR, bmcr);
  2376. udelay(40);
  2377. }
  2378. } else {
  2379. tg3_writephy(tp, MII_BMCR,
  2380. BMCR_ANENABLE | BMCR_ANRESTART);
  2381. }
  2382. }
  2383. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2384. {
  2385. int err;
  2386. /* Turn off tap power management. */
  2387. /* Set Extended packet length bit */
  2388. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2389. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2390. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2391. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2392. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2393. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2394. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2395. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2396. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2397. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2398. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2399. udelay(40);
  2400. return err;
  2401. }
  2402. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2403. {
  2404. u32 adv_reg, all_mask = 0;
  2405. if (mask & ADVERTISED_10baseT_Half)
  2406. all_mask |= ADVERTISE_10HALF;
  2407. if (mask & ADVERTISED_10baseT_Full)
  2408. all_mask |= ADVERTISE_10FULL;
  2409. if (mask & ADVERTISED_100baseT_Half)
  2410. all_mask |= ADVERTISE_100HALF;
  2411. if (mask & ADVERTISED_100baseT_Full)
  2412. all_mask |= ADVERTISE_100FULL;
  2413. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2414. return 0;
  2415. if ((adv_reg & all_mask) != all_mask)
  2416. return 0;
  2417. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2418. u32 tg3_ctrl;
  2419. all_mask = 0;
  2420. if (mask & ADVERTISED_1000baseT_Half)
  2421. all_mask |= ADVERTISE_1000HALF;
  2422. if (mask & ADVERTISED_1000baseT_Full)
  2423. all_mask |= ADVERTISE_1000FULL;
  2424. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2425. return 0;
  2426. if ((tg3_ctrl & all_mask) != all_mask)
  2427. return 0;
  2428. }
  2429. return 1;
  2430. }
  2431. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2432. {
  2433. u32 curadv, reqadv;
  2434. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2435. return 1;
  2436. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2437. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2438. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2439. if (curadv != reqadv)
  2440. return 0;
  2441. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2442. tg3_readphy(tp, MII_LPA, rmtadv);
  2443. } else {
  2444. /* Reprogram the advertisement register, even if it
  2445. * does not affect the current link. If the link
  2446. * gets renegotiated in the future, we can save an
  2447. * additional renegotiation cycle by advertising
  2448. * it correctly in the first place.
  2449. */
  2450. if (curadv != reqadv) {
  2451. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2452. ADVERTISE_PAUSE_ASYM);
  2453. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2454. }
  2455. }
  2456. return 1;
  2457. }
  2458. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2459. {
  2460. int current_link_up;
  2461. u32 bmsr, dummy;
  2462. u32 lcl_adv, rmt_adv;
  2463. u16 current_speed;
  2464. u8 current_duplex;
  2465. int i, err;
  2466. tw32(MAC_EVENT, 0);
  2467. tw32_f(MAC_STATUS,
  2468. (MAC_STATUS_SYNC_CHANGED |
  2469. MAC_STATUS_CFG_CHANGED |
  2470. MAC_STATUS_MI_COMPLETION |
  2471. MAC_STATUS_LNKSTATE_CHANGED));
  2472. udelay(40);
  2473. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2474. tw32_f(MAC_MI_MODE,
  2475. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2476. udelay(80);
  2477. }
  2478. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2479. /* Some third-party PHYs need to be reset on link going
  2480. * down.
  2481. */
  2482. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2483. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2485. netif_carrier_ok(tp->dev)) {
  2486. tg3_readphy(tp, MII_BMSR, &bmsr);
  2487. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2488. !(bmsr & BMSR_LSTATUS))
  2489. force_reset = 1;
  2490. }
  2491. if (force_reset)
  2492. tg3_phy_reset(tp);
  2493. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2494. tg3_readphy(tp, MII_BMSR, &bmsr);
  2495. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2496. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2497. bmsr = 0;
  2498. if (!(bmsr & BMSR_LSTATUS)) {
  2499. err = tg3_init_5401phy_dsp(tp);
  2500. if (err)
  2501. return err;
  2502. tg3_readphy(tp, MII_BMSR, &bmsr);
  2503. for (i = 0; i < 1000; i++) {
  2504. udelay(10);
  2505. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2506. (bmsr & BMSR_LSTATUS)) {
  2507. udelay(40);
  2508. break;
  2509. }
  2510. }
  2511. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2512. !(bmsr & BMSR_LSTATUS) &&
  2513. tp->link_config.active_speed == SPEED_1000) {
  2514. err = tg3_phy_reset(tp);
  2515. if (!err)
  2516. err = tg3_init_5401phy_dsp(tp);
  2517. if (err)
  2518. return err;
  2519. }
  2520. }
  2521. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2522. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2523. /* 5701 {A0,B0} CRC bug workaround */
  2524. tg3_writephy(tp, 0x15, 0x0a75);
  2525. tg3_writephy(tp, 0x1c, 0x8c68);
  2526. tg3_writephy(tp, 0x1c, 0x8d68);
  2527. tg3_writephy(tp, 0x1c, 0x8c68);
  2528. }
  2529. /* Clear pending interrupts... */
  2530. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2531. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2532. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2533. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2534. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2535. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2538. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2539. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2540. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2541. else
  2542. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2543. }
  2544. current_link_up = 0;
  2545. current_speed = SPEED_INVALID;
  2546. current_duplex = DUPLEX_INVALID;
  2547. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2548. u32 val;
  2549. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2550. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2551. if (!(val & (1 << 10))) {
  2552. val |= (1 << 10);
  2553. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2554. goto relink;
  2555. }
  2556. }
  2557. bmsr = 0;
  2558. for (i = 0; i < 100; i++) {
  2559. tg3_readphy(tp, MII_BMSR, &bmsr);
  2560. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2561. (bmsr & BMSR_LSTATUS))
  2562. break;
  2563. udelay(40);
  2564. }
  2565. if (bmsr & BMSR_LSTATUS) {
  2566. u32 aux_stat, bmcr;
  2567. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2568. for (i = 0; i < 2000; i++) {
  2569. udelay(10);
  2570. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2571. aux_stat)
  2572. break;
  2573. }
  2574. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2575. &current_speed,
  2576. &current_duplex);
  2577. bmcr = 0;
  2578. for (i = 0; i < 200; i++) {
  2579. tg3_readphy(tp, MII_BMCR, &bmcr);
  2580. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2581. continue;
  2582. if (bmcr && bmcr != 0x7fff)
  2583. break;
  2584. udelay(10);
  2585. }
  2586. lcl_adv = 0;
  2587. rmt_adv = 0;
  2588. tp->link_config.active_speed = current_speed;
  2589. tp->link_config.active_duplex = current_duplex;
  2590. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2591. if ((bmcr & BMCR_ANENABLE) &&
  2592. tg3_copper_is_advertising_all(tp,
  2593. tp->link_config.advertising)) {
  2594. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2595. &rmt_adv))
  2596. current_link_up = 1;
  2597. }
  2598. } else {
  2599. if (!(bmcr & BMCR_ANENABLE) &&
  2600. tp->link_config.speed == current_speed &&
  2601. tp->link_config.duplex == current_duplex &&
  2602. tp->link_config.flowctrl ==
  2603. tp->link_config.active_flowctrl) {
  2604. current_link_up = 1;
  2605. }
  2606. }
  2607. if (current_link_up == 1 &&
  2608. tp->link_config.active_duplex == DUPLEX_FULL)
  2609. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2610. }
  2611. relink:
  2612. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2613. u32 tmp;
  2614. tg3_phy_copper_begin(tp);
  2615. tg3_readphy(tp, MII_BMSR, &tmp);
  2616. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2617. (tmp & BMSR_LSTATUS))
  2618. current_link_up = 1;
  2619. }
  2620. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2621. if (current_link_up == 1) {
  2622. if (tp->link_config.active_speed == SPEED_100 ||
  2623. tp->link_config.active_speed == SPEED_10)
  2624. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2625. else
  2626. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2627. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2628. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2629. else
  2630. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2631. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2632. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2633. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2635. if (current_link_up == 1 &&
  2636. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2637. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2638. else
  2639. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2640. }
  2641. /* ??? Without this setting Netgear GA302T PHY does not
  2642. * ??? send/receive packets...
  2643. */
  2644. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2645. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2646. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2647. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2648. udelay(80);
  2649. }
  2650. tw32_f(MAC_MODE, tp->mac_mode);
  2651. udelay(40);
  2652. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2653. /* Polled via timer. */
  2654. tw32_f(MAC_EVENT, 0);
  2655. } else {
  2656. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2657. }
  2658. udelay(40);
  2659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2660. current_link_up == 1 &&
  2661. tp->link_config.active_speed == SPEED_1000 &&
  2662. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2663. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2664. udelay(120);
  2665. tw32_f(MAC_STATUS,
  2666. (MAC_STATUS_SYNC_CHANGED |
  2667. MAC_STATUS_CFG_CHANGED));
  2668. udelay(40);
  2669. tg3_write_mem(tp,
  2670. NIC_SRAM_FIRMWARE_MBOX,
  2671. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2672. }
  2673. /* Prevent send BD corruption. */
  2674. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2675. u16 oldlnkctl, newlnkctl;
  2676. pci_read_config_word(tp->pdev,
  2677. tp->pcie_cap + PCI_EXP_LNKCTL,
  2678. &oldlnkctl);
  2679. if (tp->link_config.active_speed == SPEED_100 ||
  2680. tp->link_config.active_speed == SPEED_10)
  2681. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2682. else
  2683. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2684. if (newlnkctl != oldlnkctl)
  2685. pci_write_config_word(tp->pdev,
  2686. tp->pcie_cap + PCI_EXP_LNKCTL,
  2687. newlnkctl);
  2688. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2689. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2690. if (tp->link_config.active_speed == SPEED_100 ||
  2691. tp->link_config.active_speed == SPEED_10)
  2692. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2693. else
  2694. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2695. if (newreg != oldreg)
  2696. tw32(TG3_PCIE_LNKCTL, newreg);
  2697. }
  2698. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2699. if (current_link_up)
  2700. netif_carrier_on(tp->dev);
  2701. else
  2702. netif_carrier_off(tp->dev);
  2703. tg3_link_report(tp);
  2704. }
  2705. return 0;
  2706. }
  2707. struct tg3_fiber_aneginfo {
  2708. int state;
  2709. #define ANEG_STATE_UNKNOWN 0
  2710. #define ANEG_STATE_AN_ENABLE 1
  2711. #define ANEG_STATE_RESTART_INIT 2
  2712. #define ANEG_STATE_RESTART 3
  2713. #define ANEG_STATE_DISABLE_LINK_OK 4
  2714. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2715. #define ANEG_STATE_ABILITY_DETECT 6
  2716. #define ANEG_STATE_ACK_DETECT_INIT 7
  2717. #define ANEG_STATE_ACK_DETECT 8
  2718. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2719. #define ANEG_STATE_COMPLETE_ACK 10
  2720. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2721. #define ANEG_STATE_IDLE_DETECT 12
  2722. #define ANEG_STATE_LINK_OK 13
  2723. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2724. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2725. u32 flags;
  2726. #define MR_AN_ENABLE 0x00000001
  2727. #define MR_RESTART_AN 0x00000002
  2728. #define MR_AN_COMPLETE 0x00000004
  2729. #define MR_PAGE_RX 0x00000008
  2730. #define MR_NP_LOADED 0x00000010
  2731. #define MR_TOGGLE_TX 0x00000020
  2732. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2733. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2734. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2735. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2736. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2737. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2738. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2739. #define MR_TOGGLE_RX 0x00002000
  2740. #define MR_NP_RX 0x00004000
  2741. #define MR_LINK_OK 0x80000000
  2742. unsigned long link_time, cur_time;
  2743. u32 ability_match_cfg;
  2744. int ability_match_count;
  2745. char ability_match, idle_match, ack_match;
  2746. u32 txconfig, rxconfig;
  2747. #define ANEG_CFG_NP 0x00000080
  2748. #define ANEG_CFG_ACK 0x00000040
  2749. #define ANEG_CFG_RF2 0x00000020
  2750. #define ANEG_CFG_RF1 0x00000010
  2751. #define ANEG_CFG_PS2 0x00000001
  2752. #define ANEG_CFG_PS1 0x00008000
  2753. #define ANEG_CFG_HD 0x00004000
  2754. #define ANEG_CFG_FD 0x00002000
  2755. #define ANEG_CFG_INVAL 0x00001f06
  2756. };
  2757. #define ANEG_OK 0
  2758. #define ANEG_DONE 1
  2759. #define ANEG_TIMER_ENAB 2
  2760. #define ANEG_FAILED -1
  2761. #define ANEG_STATE_SETTLE_TIME 10000
  2762. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2763. struct tg3_fiber_aneginfo *ap)
  2764. {
  2765. u16 flowctrl;
  2766. unsigned long delta;
  2767. u32 rx_cfg_reg;
  2768. int ret;
  2769. if (ap->state == ANEG_STATE_UNKNOWN) {
  2770. ap->rxconfig = 0;
  2771. ap->link_time = 0;
  2772. ap->cur_time = 0;
  2773. ap->ability_match_cfg = 0;
  2774. ap->ability_match_count = 0;
  2775. ap->ability_match = 0;
  2776. ap->idle_match = 0;
  2777. ap->ack_match = 0;
  2778. }
  2779. ap->cur_time++;
  2780. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2781. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2782. if (rx_cfg_reg != ap->ability_match_cfg) {
  2783. ap->ability_match_cfg = rx_cfg_reg;
  2784. ap->ability_match = 0;
  2785. ap->ability_match_count = 0;
  2786. } else {
  2787. if (++ap->ability_match_count > 1) {
  2788. ap->ability_match = 1;
  2789. ap->ability_match_cfg = rx_cfg_reg;
  2790. }
  2791. }
  2792. if (rx_cfg_reg & ANEG_CFG_ACK)
  2793. ap->ack_match = 1;
  2794. else
  2795. ap->ack_match = 0;
  2796. ap->idle_match = 0;
  2797. } else {
  2798. ap->idle_match = 1;
  2799. ap->ability_match_cfg = 0;
  2800. ap->ability_match_count = 0;
  2801. ap->ability_match = 0;
  2802. ap->ack_match = 0;
  2803. rx_cfg_reg = 0;
  2804. }
  2805. ap->rxconfig = rx_cfg_reg;
  2806. ret = ANEG_OK;
  2807. switch(ap->state) {
  2808. case ANEG_STATE_UNKNOWN:
  2809. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2810. ap->state = ANEG_STATE_AN_ENABLE;
  2811. /* fallthru */
  2812. case ANEG_STATE_AN_ENABLE:
  2813. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2814. if (ap->flags & MR_AN_ENABLE) {
  2815. ap->link_time = 0;
  2816. ap->cur_time = 0;
  2817. ap->ability_match_cfg = 0;
  2818. ap->ability_match_count = 0;
  2819. ap->ability_match = 0;
  2820. ap->idle_match = 0;
  2821. ap->ack_match = 0;
  2822. ap->state = ANEG_STATE_RESTART_INIT;
  2823. } else {
  2824. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2825. }
  2826. break;
  2827. case ANEG_STATE_RESTART_INIT:
  2828. ap->link_time = ap->cur_time;
  2829. ap->flags &= ~(MR_NP_LOADED);
  2830. ap->txconfig = 0;
  2831. tw32(MAC_TX_AUTO_NEG, 0);
  2832. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2833. tw32_f(MAC_MODE, tp->mac_mode);
  2834. udelay(40);
  2835. ret = ANEG_TIMER_ENAB;
  2836. ap->state = ANEG_STATE_RESTART;
  2837. /* fallthru */
  2838. case ANEG_STATE_RESTART:
  2839. delta = ap->cur_time - ap->link_time;
  2840. if (delta > ANEG_STATE_SETTLE_TIME) {
  2841. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2842. } else {
  2843. ret = ANEG_TIMER_ENAB;
  2844. }
  2845. break;
  2846. case ANEG_STATE_DISABLE_LINK_OK:
  2847. ret = ANEG_DONE;
  2848. break;
  2849. case ANEG_STATE_ABILITY_DETECT_INIT:
  2850. ap->flags &= ~(MR_TOGGLE_TX);
  2851. ap->txconfig = ANEG_CFG_FD;
  2852. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2853. if (flowctrl & ADVERTISE_1000XPAUSE)
  2854. ap->txconfig |= ANEG_CFG_PS1;
  2855. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2856. ap->txconfig |= ANEG_CFG_PS2;
  2857. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2858. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2859. tw32_f(MAC_MODE, tp->mac_mode);
  2860. udelay(40);
  2861. ap->state = ANEG_STATE_ABILITY_DETECT;
  2862. break;
  2863. case ANEG_STATE_ABILITY_DETECT:
  2864. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2865. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2866. }
  2867. break;
  2868. case ANEG_STATE_ACK_DETECT_INIT:
  2869. ap->txconfig |= ANEG_CFG_ACK;
  2870. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2871. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2872. tw32_f(MAC_MODE, tp->mac_mode);
  2873. udelay(40);
  2874. ap->state = ANEG_STATE_ACK_DETECT;
  2875. /* fallthru */
  2876. case ANEG_STATE_ACK_DETECT:
  2877. if (ap->ack_match != 0) {
  2878. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2879. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2880. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2881. } else {
  2882. ap->state = ANEG_STATE_AN_ENABLE;
  2883. }
  2884. } else if (ap->ability_match != 0 &&
  2885. ap->rxconfig == 0) {
  2886. ap->state = ANEG_STATE_AN_ENABLE;
  2887. }
  2888. break;
  2889. case ANEG_STATE_COMPLETE_ACK_INIT:
  2890. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2891. ret = ANEG_FAILED;
  2892. break;
  2893. }
  2894. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2895. MR_LP_ADV_HALF_DUPLEX |
  2896. MR_LP_ADV_SYM_PAUSE |
  2897. MR_LP_ADV_ASYM_PAUSE |
  2898. MR_LP_ADV_REMOTE_FAULT1 |
  2899. MR_LP_ADV_REMOTE_FAULT2 |
  2900. MR_LP_ADV_NEXT_PAGE |
  2901. MR_TOGGLE_RX |
  2902. MR_NP_RX);
  2903. if (ap->rxconfig & ANEG_CFG_FD)
  2904. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2905. if (ap->rxconfig & ANEG_CFG_HD)
  2906. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2907. if (ap->rxconfig & ANEG_CFG_PS1)
  2908. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2909. if (ap->rxconfig & ANEG_CFG_PS2)
  2910. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2911. if (ap->rxconfig & ANEG_CFG_RF1)
  2912. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2913. if (ap->rxconfig & ANEG_CFG_RF2)
  2914. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2915. if (ap->rxconfig & ANEG_CFG_NP)
  2916. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2917. ap->link_time = ap->cur_time;
  2918. ap->flags ^= (MR_TOGGLE_TX);
  2919. if (ap->rxconfig & 0x0008)
  2920. ap->flags |= MR_TOGGLE_RX;
  2921. if (ap->rxconfig & ANEG_CFG_NP)
  2922. ap->flags |= MR_NP_RX;
  2923. ap->flags |= MR_PAGE_RX;
  2924. ap->state = ANEG_STATE_COMPLETE_ACK;
  2925. ret = ANEG_TIMER_ENAB;
  2926. break;
  2927. case ANEG_STATE_COMPLETE_ACK:
  2928. if (ap->ability_match != 0 &&
  2929. ap->rxconfig == 0) {
  2930. ap->state = ANEG_STATE_AN_ENABLE;
  2931. break;
  2932. }
  2933. delta = ap->cur_time - ap->link_time;
  2934. if (delta > ANEG_STATE_SETTLE_TIME) {
  2935. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2936. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2937. } else {
  2938. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2939. !(ap->flags & MR_NP_RX)) {
  2940. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2941. } else {
  2942. ret = ANEG_FAILED;
  2943. }
  2944. }
  2945. }
  2946. break;
  2947. case ANEG_STATE_IDLE_DETECT_INIT:
  2948. ap->link_time = ap->cur_time;
  2949. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2950. tw32_f(MAC_MODE, tp->mac_mode);
  2951. udelay(40);
  2952. ap->state = ANEG_STATE_IDLE_DETECT;
  2953. ret = ANEG_TIMER_ENAB;
  2954. break;
  2955. case ANEG_STATE_IDLE_DETECT:
  2956. if (ap->ability_match != 0 &&
  2957. ap->rxconfig == 0) {
  2958. ap->state = ANEG_STATE_AN_ENABLE;
  2959. break;
  2960. }
  2961. delta = ap->cur_time - ap->link_time;
  2962. if (delta > ANEG_STATE_SETTLE_TIME) {
  2963. /* XXX another gem from the Broadcom driver :( */
  2964. ap->state = ANEG_STATE_LINK_OK;
  2965. }
  2966. break;
  2967. case ANEG_STATE_LINK_OK:
  2968. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2969. ret = ANEG_DONE;
  2970. break;
  2971. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2972. /* ??? unimplemented */
  2973. break;
  2974. case ANEG_STATE_NEXT_PAGE_WAIT:
  2975. /* ??? unimplemented */
  2976. break;
  2977. default:
  2978. ret = ANEG_FAILED;
  2979. break;
  2980. }
  2981. return ret;
  2982. }
  2983. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2984. {
  2985. int res = 0;
  2986. struct tg3_fiber_aneginfo aninfo;
  2987. int status = ANEG_FAILED;
  2988. unsigned int tick;
  2989. u32 tmp;
  2990. tw32_f(MAC_TX_AUTO_NEG, 0);
  2991. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2992. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2993. udelay(40);
  2994. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2995. udelay(40);
  2996. memset(&aninfo, 0, sizeof(aninfo));
  2997. aninfo.flags |= MR_AN_ENABLE;
  2998. aninfo.state = ANEG_STATE_UNKNOWN;
  2999. aninfo.cur_time = 0;
  3000. tick = 0;
  3001. while (++tick < 195000) {
  3002. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3003. if (status == ANEG_DONE || status == ANEG_FAILED)
  3004. break;
  3005. udelay(1);
  3006. }
  3007. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3008. tw32_f(MAC_MODE, tp->mac_mode);
  3009. udelay(40);
  3010. *txflags = aninfo.txconfig;
  3011. *rxflags = aninfo.flags;
  3012. if (status == ANEG_DONE &&
  3013. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3014. MR_LP_ADV_FULL_DUPLEX)))
  3015. res = 1;
  3016. return res;
  3017. }
  3018. static void tg3_init_bcm8002(struct tg3 *tp)
  3019. {
  3020. u32 mac_status = tr32(MAC_STATUS);
  3021. int i;
  3022. /* Reset when initting first time or we have a link. */
  3023. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3024. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3025. return;
  3026. /* Set PLL lock range. */
  3027. tg3_writephy(tp, 0x16, 0x8007);
  3028. /* SW reset */
  3029. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3030. /* Wait for reset to complete. */
  3031. /* XXX schedule_timeout() ... */
  3032. for (i = 0; i < 500; i++)
  3033. udelay(10);
  3034. /* Config mode; select PMA/Ch 1 regs. */
  3035. tg3_writephy(tp, 0x10, 0x8411);
  3036. /* Enable auto-lock and comdet, select txclk for tx. */
  3037. tg3_writephy(tp, 0x11, 0x0a10);
  3038. tg3_writephy(tp, 0x18, 0x00a0);
  3039. tg3_writephy(tp, 0x16, 0x41ff);
  3040. /* Assert and deassert POR. */
  3041. tg3_writephy(tp, 0x13, 0x0400);
  3042. udelay(40);
  3043. tg3_writephy(tp, 0x13, 0x0000);
  3044. tg3_writephy(tp, 0x11, 0x0a50);
  3045. udelay(40);
  3046. tg3_writephy(tp, 0x11, 0x0a10);
  3047. /* Wait for signal to stabilize */
  3048. /* XXX schedule_timeout() ... */
  3049. for (i = 0; i < 15000; i++)
  3050. udelay(10);
  3051. /* Deselect the channel register so we can read the PHYID
  3052. * later.
  3053. */
  3054. tg3_writephy(tp, 0x10, 0x8011);
  3055. }
  3056. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3057. {
  3058. u16 flowctrl;
  3059. u32 sg_dig_ctrl, sg_dig_status;
  3060. u32 serdes_cfg, expected_sg_dig_ctrl;
  3061. int workaround, port_a;
  3062. int current_link_up;
  3063. serdes_cfg = 0;
  3064. expected_sg_dig_ctrl = 0;
  3065. workaround = 0;
  3066. port_a = 1;
  3067. current_link_up = 0;
  3068. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3069. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3070. workaround = 1;
  3071. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3072. port_a = 0;
  3073. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3074. /* preserve bits 20-23 for voltage regulator */
  3075. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3076. }
  3077. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3078. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3079. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3080. if (workaround) {
  3081. u32 val = serdes_cfg;
  3082. if (port_a)
  3083. val |= 0xc010000;
  3084. else
  3085. val |= 0x4010000;
  3086. tw32_f(MAC_SERDES_CFG, val);
  3087. }
  3088. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3089. }
  3090. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3091. tg3_setup_flow_control(tp, 0, 0);
  3092. current_link_up = 1;
  3093. }
  3094. goto out;
  3095. }
  3096. /* Want auto-negotiation. */
  3097. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3098. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3099. if (flowctrl & ADVERTISE_1000XPAUSE)
  3100. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3101. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3102. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3103. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3104. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3105. tp->serdes_counter &&
  3106. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3107. MAC_STATUS_RCVD_CFG)) ==
  3108. MAC_STATUS_PCS_SYNCED)) {
  3109. tp->serdes_counter--;
  3110. current_link_up = 1;
  3111. goto out;
  3112. }
  3113. restart_autoneg:
  3114. if (workaround)
  3115. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3116. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3117. udelay(5);
  3118. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3119. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3120. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3121. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3122. MAC_STATUS_SIGNAL_DET)) {
  3123. sg_dig_status = tr32(SG_DIG_STATUS);
  3124. mac_status = tr32(MAC_STATUS);
  3125. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3126. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3127. u32 local_adv = 0, remote_adv = 0;
  3128. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3129. local_adv |= ADVERTISE_1000XPAUSE;
  3130. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3131. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3132. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3133. remote_adv |= LPA_1000XPAUSE;
  3134. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3135. remote_adv |= LPA_1000XPAUSE_ASYM;
  3136. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3137. current_link_up = 1;
  3138. tp->serdes_counter = 0;
  3139. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3140. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3141. if (tp->serdes_counter)
  3142. tp->serdes_counter--;
  3143. else {
  3144. if (workaround) {
  3145. u32 val = serdes_cfg;
  3146. if (port_a)
  3147. val |= 0xc010000;
  3148. else
  3149. val |= 0x4010000;
  3150. tw32_f(MAC_SERDES_CFG, val);
  3151. }
  3152. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3153. udelay(40);
  3154. /* Link parallel detection - link is up */
  3155. /* only if we have PCS_SYNC and not */
  3156. /* receiving config code words */
  3157. mac_status = tr32(MAC_STATUS);
  3158. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3159. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3160. tg3_setup_flow_control(tp, 0, 0);
  3161. current_link_up = 1;
  3162. tp->tg3_flags2 |=
  3163. TG3_FLG2_PARALLEL_DETECT;
  3164. tp->serdes_counter =
  3165. SERDES_PARALLEL_DET_TIMEOUT;
  3166. } else
  3167. goto restart_autoneg;
  3168. }
  3169. }
  3170. } else {
  3171. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3172. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3173. }
  3174. out:
  3175. return current_link_up;
  3176. }
  3177. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3178. {
  3179. int current_link_up = 0;
  3180. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3181. goto out;
  3182. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3183. u32 txflags, rxflags;
  3184. int i;
  3185. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3186. u32 local_adv = 0, remote_adv = 0;
  3187. if (txflags & ANEG_CFG_PS1)
  3188. local_adv |= ADVERTISE_1000XPAUSE;
  3189. if (txflags & ANEG_CFG_PS2)
  3190. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3191. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3192. remote_adv |= LPA_1000XPAUSE;
  3193. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3194. remote_adv |= LPA_1000XPAUSE_ASYM;
  3195. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3196. current_link_up = 1;
  3197. }
  3198. for (i = 0; i < 30; i++) {
  3199. udelay(20);
  3200. tw32_f(MAC_STATUS,
  3201. (MAC_STATUS_SYNC_CHANGED |
  3202. MAC_STATUS_CFG_CHANGED));
  3203. udelay(40);
  3204. if ((tr32(MAC_STATUS) &
  3205. (MAC_STATUS_SYNC_CHANGED |
  3206. MAC_STATUS_CFG_CHANGED)) == 0)
  3207. break;
  3208. }
  3209. mac_status = tr32(MAC_STATUS);
  3210. if (current_link_up == 0 &&
  3211. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3212. !(mac_status & MAC_STATUS_RCVD_CFG))
  3213. current_link_up = 1;
  3214. } else {
  3215. tg3_setup_flow_control(tp, 0, 0);
  3216. /* Forcing 1000FD link up. */
  3217. current_link_up = 1;
  3218. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3219. udelay(40);
  3220. tw32_f(MAC_MODE, tp->mac_mode);
  3221. udelay(40);
  3222. }
  3223. out:
  3224. return current_link_up;
  3225. }
  3226. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3227. {
  3228. u32 orig_pause_cfg;
  3229. u16 orig_active_speed;
  3230. u8 orig_active_duplex;
  3231. u32 mac_status;
  3232. int current_link_up;
  3233. int i;
  3234. orig_pause_cfg = tp->link_config.active_flowctrl;
  3235. orig_active_speed = tp->link_config.active_speed;
  3236. orig_active_duplex = tp->link_config.active_duplex;
  3237. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3238. netif_carrier_ok(tp->dev) &&
  3239. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3240. mac_status = tr32(MAC_STATUS);
  3241. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3242. MAC_STATUS_SIGNAL_DET |
  3243. MAC_STATUS_CFG_CHANGED |
  3244. MAC_STATUS_RCVD_CFG);
  3245. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3246. MAC_STATUS_SIGNAL_DET)) {
  3247. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3248. MAC_STATUS_CFG_CHANGED));
  3249. return 0;
  3250. }
  3251. }
  3252. tw32_f(MAC_TX_AUTO_NEG, 0);
  3253. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3254. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3255. tw32_f(MAC_MODE, tp->mac_mode);
  3256. udelay(40);
  3257. if (tp->phy_id == PHY_ID_BCM8002)
  3258. tg3_init_bcm8002(tp);
  3259. /* Enable link change event even when serdes polling. */
  3260. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3261. udelay(40);
  3262. current_link_up = 0;
  3263. mac_status = tr32(MAC_STATUS);
  3264. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3265. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3266. else
  3267. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3268. tp->napi[0].hw_status->status =
  3269. (SD_STATUS_UPDATED |
  3270. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3271. for (i = 0; i < 100; i++) {
  3272. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3273. MAC_STATUS_CFG_CHANGED));
  3274. udelay(5);
  3275. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3276. MAC_STATUS_CFG_CHANGED |
  3277. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3278. break;
  3279. }
  3280. mac_status = tr32(MAC_STATUS);
  3281. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3282. current_link_up = 0;
  3283. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3284. tp->serdes_counter == 0) {
  3285. tw32_f(MAC_MODE, (tp->mac_mode |
  3286. MAC_MODE_SEND_CONFIGS));
  3287. udelay(1);
  3288. tw32_f(MAC_MODE, tp->mac_mode);
  3289. }
  3290. }
  3291. if (current_link_up == 1) {
  3292. tp->link_config.active_speed = SPEED_1000;
  3293. tp->link_config.active_duplex = DUPLEX_FULL;
  3294. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3295. LED_CTRL_LNKLED_OVERRIDE |
  3296. LED_CTRL_1000MBPS_ON));
  3297. } else {
  3298. tp->link_config.active_speed = SPEED_INVALID;
  3299. tp->link_config.active_duplex = DUPLEX_INVALID;
  3300. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3301. LED_CTRL_LNKLED_OVERRIDE |
  3302. LED_CTRL_TRAFFIC_OVERRIDE));
  3303. }
  3304. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3305. if (current_link_up)
  3306. netif_carrier_on(tp->dev);
  3307. else
  3308. netif_carrier_off(tp->dev);
  3309. tg3_link_report(tp);
  3310. } else {
  3311. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3312. if (orig_pause_cfg != now_pause_cfg ||
  3313. orig_active_speed != tp->link_config.active_speed ||
  3314. orig_active_duplex != tp->link_config.active_duplex)
  3315. tg3_link_report(tp);
  3316. }
  3317. return 0;
  3318. }
  3319. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3320. {
  3321. int current_link_up, err = 0;
  3322. u32 bmsr, bmcr;
  3323. u16 current_speed;
  3324. u8 current_duplex;
  3325. u32 local_adv, remote_adv;
  3326. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3327. tw32_f(MAC_MODE, tp->mac_mode);
  3328. udelay(40);
  3329. tw32(MAC_EVENT, 0);
  3330. tw32_f(MAC_STATUS,
  3331. (MAC_STATUS_SYNC_CHANGED |
  3332. MAC_STATUS_CFG_CHANGED |
  3333. MAC_STATUS_MI_COMPLETION |
  3334. MAC_STATUS_LNKSTATE_CHANGED));
  3335. udelay(40);
  3336. if (force_reset)
  3337. tg3_phy_reset(tp);
  3338. current_link_up = 0;
  3339. current_speed = SPEED_INVALID;
  3340. current_duplex = DUPLEX_INVALID;
  3341. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3342. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3344. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3345. bmsr |= BMSR_LSTATUS;
  3346. else
  3347. bmsr &= ~BMSR_LSTATUS;
  3348. }
  3349. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3350. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3351. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3352. /* do nothing, just check for link up at the end */
  3353. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3354. u32 adv, new_adv;
  3355. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3356. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3357. ADVERTISE_1000XPAUSE |
  3358. ADVERTISE_1000XPSE_ASYM |
  3359. ADVERTISE_SLCT);
  3360. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3361. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3362. new_adv |= ADVERTISE_1000XHALF;
  3363. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3364. new_adv |= ADVERTISE_1000XFULL;
  3365. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3366. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3367. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3368. tg3_writephy(tp, MII_BMCR, bmcr);
  3369. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3370. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3371. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3372. return err;
  3373. }
  3374. } else {
  3375. u32 new_bmcr;
  3376. bmcr &= ~BMCR_SPEED1000;
  3377. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3378. if (tp->link_config.duplex == DUPLEX_FULL)
  3379. new_bmcr |= BMCR_FULLDPLX;
  3380. if (new_bmcr != bmcr) {
  3381. /* BMCR_SPEED1000 is a reserved bit that needs
  3382. * to be set on write.
  3383. */
  3384. new_bmcr |= BMCR_SPEED1000;
  3385. /* Force a linkdown */
  3386. if (netif_carrier_ok(tp->dev)) {
  3387. u32 adv;
  3388. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3389. adv &= ~(ADVERTISE_1000XFULL |
  3390. ADVERTISE_1000XHALF |
  3391. ADVERTISE_SLCT);
  3392. tg3_writephy(tp, MII_ADVERTISE, adv);
  3393. tg3_writephy(tp, MII_BMCR, bmcr |
  3394. BMCR_ANRESTART |
  3395. BMCR_ANENABLE);
  3396. udelay(10);
  3397. netif_carrier_off(tp->dev);
  3398. }
  3399. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3400. bmcr = new_bmcr;
  3401. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3402. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3403. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3404. ASIC_REV_5714) {
  3405. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3406. bmsr |= BMSR_LSTATUS;
  3407. else
  3408. bmsr &= ~BMSR_LSTATUS;
  3409. }
  3410. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3411. }
  3412. }
  3413. if (bmsr & BMSR_LSTATUS) {
  3414. current_speed = SPEED_1000;
  3415. current_link_up = 1;
  3416. if (bmcr & BMCR_FULLDPLX)
  3417. current_duplex = DUPLEX_FULL;
  3418. else
  3419. current_duplex = DUPLEX_HALF;
  3420. local_adv = 0;
  3421. remote_adv = 0;
  3422. if (bmcr & BMCR_ANENABLE) {
  3423. u32 common;
  3424. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3425. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3426. common = local_adv & remote_adv;
  3427. if (common & (ADVERTISE_1000XHALF |
  3428. ADVERTISE_1000XFULL)) {
  3429. if (common & ADVERTISE_1000XFULL)
  3430. current_duplex = DUPLEX_FULL;
  3431. else
  3432. current_duplex = DUPLEX_HALF;
  3433. }
  3434. else
  3435. current_link_up = 0;
  3436. }
  3437. }
  3438. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3439. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3440. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3441. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3442. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3443. tw32_f(MAC_MODE, tp->mac_mode);
  3444. udelay(40);
  3445. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3446. tp->link_config.active_speed = current_speed;
  3447. tp->link_config.active_duplex = current_duplex;
  3448. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3449. if (current_link_up)
  3450. netif_carrier_on(tp->dev);
  3451. else {
  3452. netif_carrier_off(tp->dev);
  3453. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3454. }
  3455. tg3_link_report(tp);
  3456. }
  3457. return err;
  3458. }
  3459. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3460. {
  3461. if (tp->serdes_counter) {
  3462. /* Give autoneg time to complete. */
  3463. tp->serdes_counter--;
  3464. return;
  3465. }
  3466. if (!netif_carrier_ok(tp->dev) &&
  3467. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3468. u32 bmcr;
  3469. tg3_readphy(tp, MII_BMCR, &bmcr);
  3470. if (bmcr & BMCR_ANENABLE) {
  3471. u32 phy1, phy2;
  3472. /* Select shadow register 0x1f */
  3473. tg3_writephy(tp, 0x1c, 0x7c00);
  3474. tg3_readphy(tp, 0x1c, &phy1);
  3475. /* Select expansion interrupt status register */
  3476. tg3_writephy(tp, 0x17, 0x0f01);
  3477. tg3_readphy(tp, 0x15, &phy2);
  3478. tg3_readphy(tp, 0x15, &phy2);
  3479. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3480. /* We have signal detect and not receiving
  3481. * config code words, link is up by parallel
  3482. * detection.
  3483. */
  3484. bmcr &= ~BMCR_ANENABLE;
  3485. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3486. tg3_writephy(tp, MII_BMCR, bmcr);
  3487. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3488. }
  3489. }
  3490. }
  3491. else if (netif_carrier_ok(tp->dev) &&
  3492. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3493. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3494. u32 phy2;
  3495. /* Select expansion interrupt status register */
  3496. tg3_writephy(tp, 0x17, 0x0f01);
  3497. tg3_readphy(tp, 0x15, &phy2);
  3498. if (phy2 & 0x20) {
  3499. u32 bmcr;
  3500. /* Config code words received, turn on autoneg. */
  3501. tg3_readphy(tp, MII_BMCR, &bmcr);
  3502. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3503. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3504. }
  3505. }
  3506. }
  3507. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3508. {
  3509. int err;
  3510. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3511. err = tg3_setup_fiber_phy(tp, force_reset);
  3512. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3513. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3514. } else {
  3515. err = tg3_setup_copper_phy(tp, force_reset);
  3516. }
  3517. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3518. u32 val, scale;
  3519. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3520. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3521. scale = 65;
  3522. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3523. scale = 6;
  3524. else
  3525. scale = 12;
  3526. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3527. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3528. tw32(GRC_MISC_CFG, val);
  3529. }
  3530. if (tp->link_config.active_speed == SPEED_1000 &&
  3531. tp->link_config.active_duplex == DUPLEX_HALF)
  3532. tw32(MAC_TX_LENGTHS,
  3533. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3534. (6 << TX_LENGTHS_IPG_SHIFT) |
  3535. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3536. else
  3537. tw32(MAC_TX_LENGTHS,
  3538. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3539. (6 << TX_LENGTHS_IPG_SHIFT) |
  3540. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3541. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3542. if (netif_carrier_ok(tp->dev)) {
  3543. tw32(HOSTCC_STAT_COAL_TICKS,
  3544. tp->coal.stats_block_coalesce_usecs);
  3545. } else {
  3546. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3547. }
  3548. }
  3549. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3550. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3551. if (!netif_carrier_ok(tp->dev))
  3552. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3553. tp->pwrmgmt_thresh;
  3554. else
  3555. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3556. tw32(PCIE_PWR_MGMT_THRESH, val);
  3557. }
  3558. return err;
  3559. }
  3560. /* This is called whenever we suspect that the system chipset is re-
  3561. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3562. * is bogus tx completions. We try to recover by setting the
  3563. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3564. * in the workqueue.
  3565. */
  3566. static void tg3_tx_recover(struct tg3 *tp)
  3567. {
  3568. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3569. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3570. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3571. "mapped I/O cycles to the network device, attempting to "
  3572. "recover. Please report the problem to the driver maintainer "
  3573. "and include system chipset information.\n", tp->dev->name);
  3574. spin_lock(&tp->lock);
  3575. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3576. spin_unlock(&tp->lock);
  3577. }
  3578. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3579. {
  3580. smp_mb();
  3581. return tnapi->tx_pending -
  3582. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3583. }
  3584. /* Tigon3 never reports partial packet sends. So we do not
  3585. * need special logic to handle SKBs that have not had all
  3586. * of their frags sent yet, like SunGEM does.
  3587. */
  3588. static void tg3_tx(struct tg3_napi *tnapi)
  3589. {
  3590. struct tg3 *tp = tnapi->tp;
  3591. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3592. u32 sw_idx = tnapi->tx_cons;
  3593. while (sw_idx != hw_idx) {
  3594. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3595. struct sk_buff *skb = ri->skb;
  3596. int i, tx_bug = 0;
  3597. if (unlikely(skb == NULL)) {
  3598. tg3_tx_recover(tp);
  3599. return;
  3600. }
  3601. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3602. ri->skb = NULL;
  3603. sw_idx = NEXT_TX(sw_idx);
  3604. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3605. ri = &tnapi->tx_buffers[sw_idx];
  3606. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3607. tx_bug = 1;
  3608. sw_idx = NEXT_TX(sw_idx);
  3609. }
  3610. dev_kfree_skb(skb);
  3611. if (unlikely(tx_bug)) {
  3612. tg3_tx_recover(tp);
  3613. return;
  3614. }
  3615. }
  3616. tnapi->tx_cons = sw_idx;
  3617. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3618. * before checking for netif_queue_stopped(). Without the
  3619. * memory barrier, there is a small possibility that tg3_start_xmit()
  3620. * will miss it and cause the queue to be stopped forever.
  3621. */
  3622. smp_mb();
  3623. if (unlikely(netif_queue_stopped(tp->dev) &&
  3624. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3625. netif_tx_lock(tp->dev);
  3626. if (netif_queue_stopped(tp->dev) &&
  3627. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3628. netif_wake_queue(tp->dev);
  3629. netif_tx_unlock(tp->dev);
  3630. }
  3631. }
  3632. /* Returns size of skb allocated or < 0 on error.
  3633. *
  3634. * We only need to fill in the address because the other members
  3635. * of the RX descriptor are invariant, see tg3_init_rings.
  3636. *
  3637. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3638. * posting buffers we only dirty the first cache line of the RX
  3639. * descriptor (containing the address). Whereas for the RX status
  3640. * buffers the cpu only reads the last cacheline of the RX descriptor
  3641. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3642. */
  3643. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3644. int src_idx, u32 dest_idx_unmasked)
  3645. {
  3646. struct tg3 *tp = tnapi->tp;
  3647. struct tg3_rx_buffer_desc *desc;
  3648. struct ring_info *map, *src_map;
  3649. struct sk_buff *skb;
  3650. dma_addr_t mapping;
  3651. int skb_size, dest_idx;
  3652. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3653. src_map = NULL;
  3654. switch (opaque_key) {
  3655. case RXD_OPAQUE_RING_STD:
  3656. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3657. desc = &tpr->rx_std[dest_idx];
  3658. map = &tpr->rx_std_buffers[dest_idx];
  3659. if (src_idx >= 0)
  3660. src_map = &tpr->rx_std_buffers[src_idx];
  3661. skb_size = tp->rx_pkt_map_sz;
  3662. break;
  3663. case RXD_OPAQUE_RING_JUMBO:
  3664. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3665. desc = &tpr->rx_jmb[dest_idx].std;
  3666. map = &tpr->rx_jmb_buffers[dest_idx];
  3667. if (src_idx >= 0)
  3668. src_map = &tpr->rx_jmb_buffers[src_idx];
  3669. skb_size = TG3_RX_JMB_MAP_SZ;
  3670. break;
  3671. default:
  3672. return -EINVAL;
  3673. }
  3674. /* Do not overwrite any of the map or rp information
  3675. * until we are sure we can commit to a new buffer.
  3676. *
  3677. * Callers depend upon this behavior and assume that
  3678. * we leave everything unchanged if we fail.
  3679. */
  3680. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3681. if (skb == NULL)
  3682. return -ENOMEM;
  3683. skb_reserve(skb, tp->rx_offset);
  3684. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3685. PCI_DMA_FROMDEVICE);
  3686. map->skb = skb;
  3687. pci_unmap_addr_set(map, mapping, mapping);
  3688. if (src_map != NULL)
  3689. src_map->skb = NULL;
  3690. desc->addr_hi = ((u64)mapping >> 32);
  3691. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3692. return skb_size;
  3693. }
  3694. /* We only need to move over in the address because the other
  3695. * members of the RX descriptor are invariant. See notes above
  3696. * tg3_alloc_rx_skb for full details.
  3697. */
  3698. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3699. int src_idx, u32 dest_idx_unmasked)
  3700. {
  3701. struct tg3 *tp = tnapi->tp;
  3702. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3703. struct ring_info *src_map, *dest_map;
  3704. int dest_idx;
  3705. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3706. switch (opaque_key) {
  3707. case RXD_OPAQUE_RING_STD:
  3708. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3709. dest_desc = &tpr->rx_std[dest_idx];
  3710. dest_map = &tpr->rx_std_buffers[dest_idx];
  3711. src_desc = &tpr->rx_std[src_idx];
  3712. src_map = &tpr->rx_std_buffers[src_idx];
  3713. break;
  3714. case RXD_OPAQUE_RING_JUMBO:
  3715. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3716. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3717. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3718. src_desc = &tpr->rx_jmb[src_idx].std;
  3719. src_map = &tpr->rx_jmb_buffers[src_idx];
  3720. break;
  3721. default:
  3722. return;
  3723. }
  3724. dest_map->skb = src_map->skb;
  3725. pci_unmap_addr_set(dest_map, mapping,
  3726. pci_unmap_addr(src_map, mapping));
  3727. dest_desc->addr_hi = src_desc->addr_hi;
  3728. dest_desc->addr_lo = src_desc->addr_lo;
  3729. src_map->skb = NULL;
  3730. }
  3731. /* The RX ring scheme is composed of multiple rings which post fresh
  3732. * buffers to the chip, and one special ring the chip uses to report
  3733. * status back to the host.
  3734. *
  3735. * The special ring reports the status of received packets to the
  3736. * host. The chip does not write into the original descriptor the
  3737. * RX buffer was obtained from. The chip simply takes the original
  3738. * descriptor as provided by the host, updates the status and length
  3739. * field, then writes this into the next status ring entry.
  3740. *
  3741. * Each ring the host uses to post buffers to the chip is described
  3742. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3743. * it is first placed into the on-chip ram. When the packet's length
  3744. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3745. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3746. * which is within the range of the new packet's length is chosen.
  3747. *
  3748. * The "separate ring for rx status" scheme may sound queer, but it makes
  3749. * sense from a cache coherency perspective. If only the host writes
  3750. * to the buffer post rings, and only the chip writes to the rx status
  3751. * rings, then cache lines never move beyond shared-modified state.
  3752. * If both the host and chip were to write into the same ring, cache line
  3753. * eviction could occur since both entities want it in an exclusive state.
  3754. */
  3755. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3756. {
  3757. struct tg3 *tp = tnapi->tp;
  3758. u32 work_mask, rx_std_posted = 0;
  3759. u32 sw_idx = tnapi->rx_rcb_ptr;
  3760. u16 hw_idx;
  3761. int received;
  3762. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3763. hw_idx = tnapi->hw_status->idx[0].rx_producer;
  3764. /*
  3765. * We need to order the read of hw_idx and the read of
  3766. * the opaque cookie.
  3767. */
  3768. rmb();
  3769. work_mask = 0;
  3770. received = 0;
  3771. while (sw_idx != hw_idx && budget > 0) {
  3772. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3773. unsigned int len;
  3774. struct sk_buff *skb;
  3775. dma_addr_t dma_addr;
  3776. u32 opaque_key, desc_idx, *post_ptr;
  3777. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3778. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3779. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3780. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3781. dma_addr = pci_unmap_addr(ri, mapping);
  3782. skb = ri->skb;
  3783. post_ptr = &tpr->rx_std_ptr;
  3784. rx_std_posted++;
  3785. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3786. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3787. dma_addr = pci_unmap_addr(ri, mapping);
  3788. skb = ri->skb;
  3789. post_ptr = &tpr->rx_jmb_ptr;
  3790. } else
  3791. goto next_pkt_nopost;
  3792. work_mask |= opaque_key;
  3793. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3794. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3795. drop_it:
  3796. tg3_recycle_rx(tnapi, opaque_key,
  3797. desc_idx, *post_ptr);
  3798. drop_it_no_recycle:
  3799. /* Other statistics kept track of by card. */
  3800. tp->net_stats.rx_dropped++;
  3801. goto next_pkt;
  3802. }
  3803. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3804. ETH_FCS_LEN;
  3805. if (len > RX_COPY_THRESHOLD
  3806. && tp->rx_offset == NET_IP_ALIGN
  3807. /* rx_offset will likely not equal NET_IP_ALIGN
  3808. * if this is a 5701 card running in PCI-X mode
  3809. * [see tg3_get_invariants()]
  3810. */
  3811. ) {
  3812. int skb_size;
  3813. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3814. desc_idx, *post_ptr);
  3815. if (skb_size < 0)
  3816. goto drop_it;
  3817. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3818. PCI_DMA_FROMDEVICE);
  3819. skb_put(skb, len);
  3820. } else {
  3821. struct sk_buff *copy_skb;
  3822. tg3_recycle_rx(tnapi, opaque_key,
  3823. desc_idx, *post_ptr);
  3824. copy_skb = netdev_alloc_skb(tp->dev,
  3825. len + TG3_RAW_IP_ALIGN);
  3826. if (copy_skb == NULL)
  3827. goto drop_it_no_recycle;
  3828. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3829. skb_put(copy_skb, len);
  3830. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3831. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3832. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3833. /* We'll reuse the original ring buffer. */
  3834. skb = copy_skb;
  3835. }
  3836. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3837. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3838. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3839. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3840. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3841. else
  3842. skb->ip_summed = CHECKSUM_NONE;
  3843. skb->protocol = eth_type_trans(skb, tp->dev);
  3844. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3845. skb->protocol != htons(ETH_P_8021Q)) {
  3846. dev_kfree_skb(skb);
  3847. goto next_pkt;
  3848. }
  3849. #if TG3_VLAN_TAG_USED
  3850. if (tp->vlgrp != NULL &&
  3851. desc->type_flags & RXD_FLAG_VLAN) {
  3852. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3853. desc->err_vlan & RXD_VLAN_MASK, skb);
  3854. } else
  3855. #endif
  3856. napi_gro_receive(&tnapi->napi, skb);
  3857. received++;
  3858. budget--;
  3859. next_pkt:
  3860. (*post_ptr)++;
  3861. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3862. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3863. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3864. TG3_64BIT_REG_LOW, idx);
  3865. work_mask &= ~RXD_OPAQUE_RING_STD;
  3866. rx_std_posted = 0;
  3867. }
  3868. next_pkt_nopost:
  3869. sw_idx++;
  3870. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3871. /* Refresh hw_idx to see if there is new work */
  3872. if (sw_idx == hw_idx) {
  3873. hw_idx = tnapi->hw_status->idx[0].rx_producer;
  3874. rmb();
  3875. }
  3876. }
  3877. /* ACK the status ring. */
  3878. tnapi->rx_rcb_ptr = sw_idx;
  3879. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3880. /* Refill RX ring(s). */
  3881. if (work_mask & RXD_OPAQUE_RING_STD) {
  3882. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3883. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3884. sw_idx);
  3885. }
  3886. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3887. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3888. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3889. sw_idx);
  3890. }
  3891. mmiowb();
  3892. return received;
  3893. }
  3894. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3895. {
  3896. struct tg3 *tp = tnapi->tp;
  3897. struct tg3_hw_status *sblk = tnapi->hw_status;
  3898. /* handle link change and other phy events */
  3899. if (!(tp->tg3_flags &
  3900. (TG3_FLAG_USE_LINKCHG_REG |
  3901. TG3_FLAG_POLL_SERDES))) {
  3902. if (sblk->status & SD_STATUS_LINK_CHG) {
  3903. sblk->status = SD_STATUS_UPDATED |
  3904. (sblk->status & ~SD_STATUS_LINK_CHG);
  3905. spin_lock(&tp->lock);
  3906. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3907. tw32_f(MAC_STATUS,
  3908. (MAC_STATUS_SYNC_CHANGED |
  3909. MAC_STATUS_CFG_CHANGED |
  3910. MAC_STATUS_MI_COMPLETION |
  3911. MAC_STATUS_LNKSTATE_CHANGED));
  3912. udelay(40);
  3913. } else
  3914. tg3_setup_phy(tp, 0);
  3915. spin_unlock(&tp->lock);
  3916. }
  3917. }
  3918. /* run TX completion thread */
  3919. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3920. tg3_tx(tnapi);
  3921. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3922. return work_done;
  3923. }
  3924. /* run RX thread, within the bounds set by NAPI.
  3925. * All RX "locking" is done by ensuring outside
  3926. * code synchronizes with tg3->napi.poll()
  3927. */
  3928. if (sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr)
  3929. work_done += tg3_rx(tnapi, budget - work_done);
  3930. return work_done;
  3931. }
  3932. static int tg3_poll(struct napi_struct *napi, int budget)
  3933. {
  3934. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3935. struct tg3 *tp = tnapi->tp;
  3936. int work_done = 0;
  3937. struct tg3_hw_status *sblk = tnapi->hw_status;
  3938. while (1) {
  3939. work_done = tg3_poll_work(tnapi, work_done, budget);
  3940. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3941. goto tx_recovery;
  3942. if (unlikely(work_done >= budget))
  3943. break;
  3944. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3945. /* tp->last_tag is used in tg3_int_reenable() below
  3946. * to tell the hw how much work has been processed,
  3947. * so we must read it before checking for more work.
  3948. */
  3949. tnapi->last_tag = sblk->status_tag;
  3950. tnapi->last_irq_tag = tnapi->last_tag;
  3951. rmb();
  3952. } else
  3953. sblk->status &= ~SD_STATUS_UPDATED;
  3954. if (likely(!tg3_has_work(tnapi))) {
  3955. napi_complete(napi);
  3956. tg3_int_reenable(tnapi);
  3957. break;
  3958. }
  3959. }
  3960. return work_done;
  3961. tx_recovery:
  3962. /* work_done is guaranteed to be less than budget. */
  3963. napi_complete(napi);
  3964. schedule_work(&tp->reset_task);
  3965. return work_done;
  3966. }
  3967. static void tg3_irq_quiesce(struct tg3 *tp)
  3968. {
  3969. int i;
  3970. BUG_ON(tp->irq_sync);
  3971. tp->irq_sync = 1;
  3972. smp_mb();
  3973. for (i = 0; i < tp->irq_cnt; i++)
  3974. synchronize_irq(tp->napi[i].irq_vec);
  3975. }
  3976. static inline int tg3_irq_sync(struct tg3 *tp)
  3977. {
  3978. return tp->irq_sync;
  3979. }
  3980. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3981. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3982. * with as well. Most of the time, this is not necessary except when
  3983. * shutting down the device.
  3984. */
  3985. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3986. {
  3987. spin_lock_bh(&tp->lock);
  3988. if (irq_sync)
  3989. tg3_irq_quiesce(tp);
  3990. }
  3991. static inline void tg3_full_unlock(struct tg3 *tp)
  3992. {
  3993. spin_unlock_bh(&tp->lock);
  3994. }
  3995. /* One-shot MSI handler - Chip automatically disables interrupt
  3996. * after sending MSI so driver doesn't have to do it.
  3997. */
  3998. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3999. {
  4000. struct tg3_napi *tnapi = dev_id;
  4001. struct tg3 *tp = tnapi->tp;
  4002. prefetch(tnapi->hw_status);
  4003. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4004. if (likely(!tg3_irq_sync(tp)))
  4005. napi_schedule(&tnapi->napi);
  4006. return IRQ_HANDLED;
  4007. }
  4008. /* MSI ISR - No need to check for interrupt sharing and no need to
  4009. * flush status block and interrupt mailbox. PCI ordering rules
  4010. * guarantee that MSI will arrive after the status block.
  4011. */
  4012. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4013. {
  4014. struct tg3_napi *tnapi = dev_id;
  4015. struct tg3 *tp = tnapi->tp;
  4016. prefetch(tnapi->hw_status);
  4017. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4018. /*
  4019. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4020. * chip-internal interrupt pending events.
  4021. * Writing non-zero to intr-mbox-0 additional tells the
  4022. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4023. * event coalescing.
  4024. */
  4025. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4026. if (likely(!tg3_irq_sync(tp)))
  4027. napi_schedule(&tnapi->napi);
  4028. return IRQ_RETVAL(1);
  4029. }
  4030. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4031. {
  4032. struct tg3_napi *tnapi = dev_id;
  4033. struct tg3 *tp = tnapi->tp;
  4034. struct tg3_hw_status *sblk = tnapi->hw_status;
  4035. unsigned int handled = 1;
  4036. /* In INTx mode, it is possible for the interrupt to arrive at
  4037. * the CPU before the status block posted prior to the interrupt.
  4038. * Reading the PCI State register will confirm whether the
  4039. * interrupt is ours and will flush the status block.
  4040. */
  4041. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4042. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4043. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4044. handled = 0;
  4045. goto out;
  4046. }
  4047. }
  4048. /*
  4049. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4050. * chip-internal interrupt pending events.
  4051. * Writing non-zero to intr-mbox-0 additional tells the
  4052. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4053. * event coalescing.
  4054. *
  4055. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4056. * spurious interrupts. The flush impacts performance but
  4057. * excessive spurious interrupts can be worse in some cases.
  4058. */
  4059. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4060. if (tg3_irq_sync(tp))
  4061. goto out;
  4062. sblk->status &= ~SD_STATUS_UPDATED;
  4063. if (likely(tg3_has_work(tnapi))) {
  4064. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4065. napi_schedule(&tnapi->napi);
  4066. } else {
  4067. /* No work, shared interrupt perhaps? re-enable
  4068. * interrupts, and flush that PCI write
  4069. */
  4070. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4071. 0x00000000);
  4072. }
  4073. out:
  4074. return IRQ_RETVAL(handled);
  4075. }
  4076. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4077. {
  4078. struct tg3_napi *tnapi = dev_id;
  4079. struct tg3 *tp = tnapi->tp;
  4080. struct tg3_hw_status *sblk = tnapi->hw_status;
  4081. unsigned int handled = 1;
  4082. /* In INTx mode, it is possible for the interrupt to arrive at
  4083. * the CPU before the status block posted prior to the interrupt.
  4084. * Reading the PCI State register will confirm whether the
  4085. * interrupt is ours and will flush the status block.
  4086. */
  4087. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4088. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4089. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4090. handled = 0;
  4091. goto out;
  4092. }
  4093. }
  4094. /*
  4095. * writing any value to intr-mbox-0 clears PCI INTA# and
  4096. * chip-internal interrupt pending events.
  4097. * writing non-zero to intr-mbox-0 additional tells the
  4098. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4099. * event coalescing.
  4100. *
  4101. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4102. * spurious interrupts. The flush impacts performance but
  4103. * excessive spurious interrupts can be worse in some cases.
  4104. */
  4105. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4106. /*
  4107. * In a shared interrupt configuration, sometimes other devices'
  4108. * interrupts will scream. We record the current status tag here
  4109. * so that the above check can report that the screaming interrupts
  4110. * are unhandled. Eventually they will be silenced.
  4111. */
  4112. tnapi->last_irq_tag = sblk->status_tag;
  4113. if (tg3_irq_sync(tp))
  4114. goto out;
  4115. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4116. napi_schedule(&tnapi->napi);
  4117. out:
  4118. return IRQ_RETVAL(handled);
  4119. }
  4120. /* ISR for interrupt test */
  4121. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4122. {
  4123. struct tg3_napi *tnapi = dev_id;
  4124. struct tg3 *tp = tnapi->tp;
  4125. struct tg3_hw_status *sblk = tnapi->hw_status;
  4126. if ((sblk->status & SD_STATUS_UPDATED) ||
  4127. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4128. tg3_disable_ints(tp);
  4129. return IRQ_RETVAL(1);
  4130. }
  4131. return IRQ_RETVAL(0);
  4132. }
  4133. static int tg3_init_hw(struct tg3 *, int);
  4134. static int tg3_halt(struct tg3 *, int, int);
  4135. /* Restart hardware after configuration changes, self-test, etc.
  4136. * Invoked with tp->lock held.
  4137. */
  4138. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4139. __releases(tp->lock)
  4140. __acquires(tp->lock)
  4141. {
  4142. int err;
  4143. err = tg3_init_hw(tp, reset_phy);
  4144. if (err) {
  4145. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4146. "aborting.\n", tp->dev->name);
  4147. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4148. tg3_full_unlock(tp);
  4149. del_timer_sync(&tp->timer);
  4150. tp->irq_sync = 0;
  4151. napi_enable(&tp->napi[0].napi);
  4152. dev_close(tp->dev);
  4153. tg3_full_lock(tp, 0);
  4154. }
  4155. return err;
  4156. }
  4157. #ifdef CONFIG_NET_POLL_CONTROLLER
  4158. static void tg3_poll_controller(struct net_device *dev)
  4159. {
  4160. int i;
  4161. struct tg3 *tp = netdev_priv(dev);
  4162. for (i = 0; i < tp->irq_cnt; i++)
  4163. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4164. }
  4165. #endif
  4166. static void tg3_reset_task(struct work_struct *work)
  4167. {
  4168. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4169. int err;
  4170. unsigned int restart_timer;
  4171. tg3_full_lock(tp, 0);
  4172. if (!netif_running(tp->dev)) {
  4173. tg3_full_unlock(tp);
  4174. return;
  4175. }
  4176. tg3_full_unlock(tp);
  4177. tg3_phy_stop(tp);
  4178. tg3_netif_stop(tp);
  4179. tg3_full_lock(tp, 1);
  4180. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4181. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4182. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4183. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4184. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4185. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4186. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4187. }
  4188. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4189. err = tg3_init_hw(tp, 1);
  4190. if (err)
  4191. goto out;
  4192. tg3_netif_start(tp);
  4193. if (restart_timer)
  4194. mod_timer(&tp->timer, jiffies + 1);
  4195. out:
  4196. tg3_full_unlock(tp);
  4197. if (!err)
  4198. tg3_phy_start(tp);
  4199. }
  4200. static void tg3_dump_short_state(struct tg3 *tp)
  4201. {
  4202. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4203. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4204. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4205. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4206. }
  4207. static void tg3_tx_timeout(struct net_device *dev)
  4208. {
  4209. struct tg3 *tp = netdev_priv(dev);
  4210. if (netif_msg_tx_err(tp)) {
  4211. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4212. dev->name);
  4213. tg3_dump_short_state(tp);
  4214. }
  4215. schedule_work(&tp->reset_task);
  4216. }
  4217. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4218. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4219. {
  4220. u32 base = (u32) mapping & 0xffffffff;
  4221. return ((base > 0xffffdcc0) &&
  4222. (base + len + 8 < base));
  4223. }
  4224. /* Test for DMA addresses > 40-bit */
  4225. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4226. int len)
  4227. {
  4228. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4229. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4230. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4231. return 0;
  4232. #else
  4233. return 0;
  4234. #endif
  4235. }
  4236. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4237. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4238. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4239. u32 last_plus_one, u32 *start,
  4240. u32 base_flags, u32 mss)
  4241. {
  4242. struct tg3_napi *tnapi = &tp->napi[0];
  4243. struct sk_buff *new_skb;
  4244. dma_addr_t new_addr = 0;
  4245. u32 entry = *start;
  4246. int i, ret = 0;
  4247. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4248. new_skb = skb_copy(skb, GFP_ATOMIC);
  4249. else {
  4250. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4251. new_skb = skb_copy_expand(skb,
  4252. skb_headroom(skb) + more_headroom,
  4253. skb_tailroom(skb), GFP_ATOMIC);
  4254. }
  4255. if (!new_skb) {
  4256. ret = -1;
  4257. } else {
  4258. /* New SKB is guaranteed to be linear. */
  4259. entry = *start;
  4260. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4261. new_addr = skb_shinfo(new_skb)->dma_head;
  4262. /* Make sure new skb does not cross any 4G boundaries.
  4263. * Drop the packet if it does.
  4264. */
  4265. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4266. if (!ret)
  4267. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4268. DMA_TO_DEVICE);
  4269. ret = -1;
  4270. dev_kfree_skb(new_skb);
  4271. new_skb = NULL;
  4272. } else {
  4273. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4274. base_flags, 1 | (mss << 1));
  4275. *start = NEXT_TX(entry);
  4276. }
  4277. }
  4278. /* Now clean up the sw ring entries. */
  4279. i = 0;
  4280. while (entry != last_plus_one) {
  4281. if (i == 0)
  4282. tnapi->tx_buffers[entry].skb = new_skb;
  4283. else
  4284. tnapi->tx_buffers[entry].skb = NULL;
  4285. entry = NEXT_TX(entry);
  4286. i++;
  4287. }
  4288. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4289. dev_kfree_skb(skb);
  4290. return ret;
  4291. }
  4292. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4293. dma_addr_t mapping, int len, u32 flags,
  4294. u32 mss_and_is_end)
  4295. {
  4296. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4297. int is_end = (mss_and_is_end & 0x1);
  4298. u32 mss = (mss_and_is_end >> 1);
  4299. u32 vlan_tag = 0;
  4300. if (is_end)
  4301. flags |= TXD_FLAG_END;
  4302. if (flags & TXD_FLAG_VLAN) {
  4303. vlan_tag = flags >> 16;
  4304. flags &= 0xffff;
  4305. }
  4306. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4307. txd->addr_hi = ((u64) mapping >> 32);
  4308. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4309. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4310. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4311. }
  4312. /* hard_start_xmit for devices that don't have any bugs and
  4313. * support TG3_FLG2_HW_TSO_2 only.
  4314. */
  4315. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4316. struct net_device *dev)
  4317. {
  4318. struct tg3 *tp = netdev_priv(dev);
  4319. u32 len, entry, base_flags, mss;
  4320. struct skb_shared_info *sp;
  4321. dma_addr_t mapping;
  4322. struct tg3_napi *tnapi = &tp->napi[0];
  4323. len = skb_headlen(skb);
  4324. /* We are running in BH disabled context with netif_tx_lock
  4325. * and TX reclaim runs via tp->napi.poll inside of a software
  4326. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4327. * no IRQ context deadlocks to worry about either. Rejoice!
  4328. */
  4329. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4330. if (!netif_queue_stopped(dev)) {
  4331. netif_stop_queue(dev);
  4332. /* This is a hard error, log it. */
  4333. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4334. "queue awake!\n", dev->name);
  4335. }
  4336. return NETDEV_TX_BUSY;
  4337. }
  4338. entry = tnapi->tx_prod;
  4339. base_flags = 0;
  4340. mss = 0;
  4341. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4342. int tcp_opt_len, ip_tcp_len;
  4343. if (skb_header_cloned(skb) &&
  4344. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4345. dev_kfree_skb(skb);
  4346. goto out_unlock;
  4347. }
  4348. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4349. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4350. else {
  4351. struct iphdr *iph = ip_hdr(skb);
  4352. tcp_opt_len = tcp_optlen(skb);
  4353. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4354. iph->check = 0;
  4355. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4356. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4357. }
  4358. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4359. TXD_FLAG_CPU_POST_DMA);
  4360. tcp_hdr(skb)->check = 0;
  4361. }
  4362. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4363. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4364. #if TG3_VLAN_TAG_USED
  4365. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4366. base_flags |= (TXD_FLAG_VLAN |
  4367. (vlan_tx_tag_get(skb) << 16));
  4368. #endif
  4369. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4370. dev_kfree_skb(skb);
  4371. goto out_unlock;
  4372. }
  4373. sp = skb_shinfo(skb);
  4374. mapping = sp->dma_head;
  4375. tnapi->tx_buffers[entry].skb = skb;
  4376. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4377. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4378. entry = NEXT_TX(entry);
  4379. /* Now loop through additional data fragments, and queue them. */
  4380. if (skb_shinfo(skb)->nr_frags > 0) {
  4381. unsigned int i, last;
  4382. last = skb_shinfo(skb)->nr_frags - 1;
  4383. for (i = 0; i <= last; i++) {
  4384. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4385. len = frag->size;
  4386. mapping = sp->dma_maps[i];
  4387. tnapi->tx_buffers[entry].skb = NULL;
  4388. tg3_set_txd(tnapi, entry, mapping, len,
  4389. base_flags, (i == last) | (mss << 1));
  4390. entry = NEXT_TX(entry);
  4391. }
  4392. }
  4393. /* Packets are ready, update Tx producer idx local and on card. */
  4394. tw32_tx_mbox(tnapi->prodmbox, entry);
  4395. tnapi->tx_prod = entry;
  4396. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4397. netif_stop_queue(dev);
  4398. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4399. netif_wake_queue(tp->dev);
  4400. }
  4401. out_unlock:
  4402. mmiowb();
  4403. return NETDEV_TX_OK;
  4404. }
  4405. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4406. struct net_device *);
  4407. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4408. * TSO header is greater than 80 bytes.
  4409. */
  4410. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4411. {
  4412. struct sk_buff *segs, *nskb;
  4413. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4414. /* Estimate the number of fragments in the worst case */
  4415. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4416. netif_stop_queue(tp->dev);
  4417. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4418. return NETDEV_TX_BUSY;
  4419. netif_wake_queue(tp->dev);
  4420. }
  4421. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4422. if (IS_ERR(segs))
  4423. goto tg3_tso_bug_end;
  4424. do {
  4425. nskb = segs;
  4426. segs = segs->next;
  4427. nskb->next = NULL;
  4428. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4429. } while (segs);
  4430. tg3_tso_bug_end:
  4431. dev_kfree_skb(skb);
  4432. return NETDEV_TX_OK;
  4433. }
  4434. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4435. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4436. */
  4437. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4438. struct net_device *dev)
  4439. {
  4440. struct tg3 *tp = netdev_priv(dev);
  4441. u32 len, entry, base_flags, mss;
  4442. struct skb_shared_info *sp;
  4443. int would_hit_hwbug;
  4444. dma_addr_t mapping;
  4445. struct tg3_napi *tnapi = &tp->napi[0];
  4446. len = skb_headlen(skb);
  4447. /* We are running in BH disabled context with netif_tx_lock
  4448. * and TX reclaim runs via tp->napi.poll inside of a software
  4449. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4450. * no IRQ context deadlocks to worry about either. Rejoice!
  4451. */
  4452. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4453. if (!netif_queue_stopped(dev)) {
  4454. netif_stop_queue(dev);
  4455. /* This is a hard error, log it. */
  4456. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4457. "queue awake!\n", dev->name);
  4458. }
  4459. return NETDEV_TX_BUSY;
  4460. }
  4461. entry = tnapi->tx_prod;
  4462. base_flags = 0;
  4463. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4464. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4465. mss = 0;
  4466. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4467. struct iphdr *iph;
  4468. int tcp_opt_len, ip_tcp_len, hdr_len;
  4469. if (skb_header_cloned(skb) &&
  4470. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4471. dev_kfree_skb(skb);
  4472. goto out_unlock;
  4473. }
  4474. tcp_opt_len = tcp_optlen(skb);
  4475. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4476. hdr_len = ip_tcp_len + tcp_opt_len;
  4477. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4478. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4479. return (tg3_tso_bug(tp, skb));
  4480. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4481. TXD_FLAG_CPU_POST_DMA);
  4482. iph = ip_hdr(skb);
  4483. iph->check = 0;
  4484. iph->tot_len = htons(mss + hdr_len);
  4485. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4486. tcp_hdr(skb)->check = 0;
  4487. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4488. } else
  4489. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4490. iph->daddr, 0,
  4491. IPPROTO_TCP,
  4492. 0);
  4493. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4494. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4495. if (tcp_opt_len || iph->ihl > 5) {
  4496. int tsflags;
  4497. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4498. mss |= (tsflags << 11);
  4499. }
  4500. } else {
  4501. if (tcp_opt_len || iph->ihl > 5) {
  4502. int tsflags;
  4503. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4504. base_flags |= tsflags << 12;
  4505. }
  4506. }
  4507. }
  4508. #if TG3_VLAN_TAG_USED
  4509. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4510. base_flags |= (TXD_FLAG_VLAN |
  4511. (vlan_tx_tag_get(skb) << 16));
  4512. #endif
  4513. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4514. dev_kfree_skb(skb);
  4515. goto out_unlock;
  4516. }
  4517. sp = skb_shinfo(skb);
  4518. mapping = sp->dma_head;
  4519. tnapi->tx_buffers[entry].skb = skb;
  4520. would_hit_hwbug = 0;
  4521. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4522. would_hit_hwbug = 1;
  4523. else if (tg3_4g_overflow_test(mapping, len))
  4524. would_hit_hwbug = 1;
  4525. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4526. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4527. entry = NEXT_TX(entry);
  4528. /* Now loop through additional data fragments, and queue them. */
  4529. if (skb_shinfo(skb)->nr_frags > 0) {
  4530. unsigned int i, last;
  4531. last = skb_shinfo(skb)->nr_frags - 1;
  4532. for (i = 0; i <= last; i++) {
  4533. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4534. len = frag->size;
  4535. mapping = sp->dma_maps[i];
  4536. tnapi->tx_buffers[entry].skb = NULL;
  4537. if (tg3_4g_overflow_test(mapping, len))
  4538. would_hit_hwbug = 1;
  4539. if (tg3_40bit_overflow_test(tp, mapping, len))
  4540. would_hit_hwbug = 1;
  4541. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4542. tg3_set_txd(tnapi, entry, mapping, len,
  4543. base_flags, (i == last)|(mss << 1));
  4544. else
  4545. tg3_set_txd(tnapi, entry, mapping, len,
  4546. base_flags, (i == last));
  4547. entry = NEXT_TX(entry);
  4548. }
  4549. }
  4550. if (would_hit_hwbug) {
  4551. u32 last_plus_one = entry;
  4552. u32 start;
  4553. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4554. start &= (TG3_TX_RING_SIZE - 1);
  4555. /* If the workaround fails due to memory/mapping
  4556. * failure, silently drop this packet.
  4557. */
  4558. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4559. &start, base_flags, mss))
  4560. goto out_unlock;
  4561. entry = start;
  4562. }
  4563. /* Packets are ready, update Tx producer idx local and on card. */
  4564. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4565. tnapi->tx_prod = entry;
  4566. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4567. netif_stop_queue(dev);
  4568. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4569. netif_wake_queue(tp->dev);
  4570. }
  4571. out_unlock:
  4572. mmiowb();
  4573. return NETDEV_TX_OK;
  4574. }
  4575. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4576. int new_mtu)
  4577. {
  4578. dev->mtu = new_mtu;
  4579. if (new_mtu > ETH_DATA_LEN) {
  4580. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4581. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4582. ethtool_op_set_tso(dev, 0);
  4583. }
  4584. else
  4585. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4586. } else {
  4587. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4588. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4589. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4590. }
  4591. }
  4592. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4593. {
  4594. struct tg3 *tp = netdev_priv(dev);
  4595. int err;
  4596. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4597. return -EINVAL;
  4598. if (!netif_running(dev)) {
  4599. /* We'll just catch it later when the
  4600. * device is up'd.
  4601. */
  4602. tg3_set_mtu(dev, tp, new_mtu);
  4603. return 0;
  4604. }
  4605. tg3_phy_stop(tp);
  4606. tg3_netif_stop(tp);
  4607. tg3_full_lock(tp, 1);
  4608. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4609. tg3_set_mtu(dev, tp, new_mtu);
  4610. err = tg3_restart_hw(tp, 0);
  4611. if (!err)
  4612. tg3_netif_start(tp);
  4613. tg3_full_unlock(tp);
  4614. if (!err)
  4615. tg3_phy_start(tp);
  4616. return err;
  4617. }
  4618. static void tg3_rx_prodring_free(struct tg3 *tp,
  4619. struct tg3_rx_prodring_set *tpr)
  4620. {
  4621. int i;
  4622. struct ring_info *rxp;
  4623. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4624. rxp = &tpr->rx_std_buffers[i];
  4625. if (rxp->skb == NULL)
  4626. continue;
  4627. pci_unmap_single(tp->pdev,
  4628. pci_unmap_addr(rxp, mapping),
  4629. tp->rx_pkt_map_sz,
  4630. PCI_DMA_FROMDEVICE);
  4631. dev_kfree_skb_any(rxp->skb);
  4632. rxp->skb = NULL;
  4633. }
  4634. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4635. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4636. rxp = &tpr->rx_jmb_buffers[i];
  4637. if (rxp->skb == NULL)
  4638. continue;
  4639. pci_unmap_single(tp->pdev,
  4640. pci_unmap_addr(rxp, mapping),
  4641. TG3_RX_JMB_MAP_SZ,
  4642. PCI_DMA_FROMDEVICE);
  4643. dev_kfree_skb_any(rxp->skb);
  4644. rxp->skb = NULL;
  4645. }
  4646. }
  4647. }
  4648. /* Initialize tx/rx rings for packet processing.
  4649. *
  4650. * The chip has been shut down and the driver detached from
  4651. * the networking, so no interrupts or new tx packets will
  4652. * end up in the driver. tp->{tx,}lock are held and thus
  4653. * we may not sleep.
  4654. */
  4655. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4656. struct tg3_rx_prodring_set *tpr)
  4657. {
  4658. u32 i, rx_pkt_dma_sz;
  4659. struct tg3_napi *tnapi = &tp->napi[0];
  4660. /* Zero out all descriptors. */
  4661. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4662. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4663. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4664. tp->dev->mtu > ETH_DATA_LEN)
  4665. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4666. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4667. /* Initialize invariants of the rings, we only set this
  4668. * stuff once. This works because the card does not
  4669. * write into the rx buffer posting rings.
  4670. */
  4671. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4672. struct tg3_rx_buffer_desc *rxd;
  4673. rxd = &tpr->rx_std[i];
  4674. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4675. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4676. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4677. (i << RXD_OPAQUE_INDEX_SHIFT));
  4678. }
  4679. /* Now allocate fresh SKBs for each rx ring. */
  4680. for (i = 0; i < tp->rx_pending; i++) {
  4681. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4682. printk(KERN_WARNING PFX
  4683. "%s: Using a smaller RX standard ring, "
  4684. "only %d out of %d buffers were allocated "
  4685. "successfully.\n",
  4686. tp->dev->name, i, tp->rx_pending);
  4687. if (i == 0)
  4688. goto initfail;
  4689. tp->rx_pending = i;
  4690. break;
  4691. }
  4692. }
  4693. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4694. goto done;
  4695. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4696. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4697. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4698. struct tg3_rx_buffer_desc *rxd;
  4699. rxd = &tpr->rx_jmb[i].std;
  4700. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4701. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4702. RXD_FLAG_JUMBO;
  4703. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4704. (i << RXD_OPAQUE_INDEX_SHIFT));
  4705. }
  4706. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4707. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4708. -1, i) < 0) {
  4709. printk(KERN_WARNING PFX
  4710. "%s: Using a smaller RX jumbo ring, "
  4711. "only %d out of %d buffers were "
  4712. "allocated successfully.\n",
  4713. tp->dev->name, i, tp->rx_jumbo_pending);
  4714. if (i == 0)
  4715. goto initfail;
  4716. tp->rx_jumbo_pending = i;
  4717. break;
  4718. }
  4719. }
  4720. }
  4721. done:
  4722. return 0;
  4723. initfail:
  4724. tg3_rx_prodring_free(tp, tpr);
  4725. return -ENOMEM;
  4726. }
  4727. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4728. struct tg3_rx_prodring_set *tpr)
  4729. {
  4730. kfree(tpr->rx_std_buffers);
  4731. tpr->rx_std_buffers = NULL;
  4732. kfree(tpr->rx_jmb_buffers);
  4733. tpr->rx_jmb_buffers = NULL;
  4734. if (tpr->rx_std) {
  4735. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4736. tpr->rx_std, tpr->rx_std_mapping);
  4737. tpr->rx_std = NULL;
  4738. }
  4739. if (tpr->rx_jmb) {
  4740. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4741. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4742. tpr->rx_jmb = NULL;
  4743. }
  4744. }
  4745. static int tg3_rx_prodring_init(struct tg3 *tp,
  4746. struct tg3_rx_prodring_set *tpr)
  4747. {
  4748. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4749. TG3_RX_RING_SIZE, GFP_KERNEL);
  4750. if (!tpr->rx_std_buffers)
  4751. return -ENOMEM;
  4752. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4753. &tpr->rx_std_mapping);
  4754. if (!tpr->rx_std)
  4755. goto err_out;
  4756. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4757. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4758. TG3_RX_JUMBO_RING_SIZE,
  4759. GFP_KERNEL);
  4760. if (!tpr->rx_jmb_buffers)
  4761. goto err_out;
  4762. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4763. TG3_RX_JUMBO_RING_BYTES,
  4764. &tpr->rx_jmb_mapping);
  4765. if (!tpr->rx_jmb)
  4766. goto err_out;
  4767. }
  4768. return 0;
  4769. err_out:
  4770. tg3_rx_prodring_fini(tp, tpr);
  4771. return -ENOMEM;
  4772. }
  4773. /* Free up pending packets in all rx/tx rings.
  4774. *
  4775. * The chip has been shut down and the driver detached from
  4776. * the networking, so no interrupts or new tx packets will
  4777. * end up in the driver. tp->{tx,}lock is not held and we are not
  4778. * in an interrupt context and thus may sleep.
  4779. */
  4780. static void tg3_free_rings(struct tg3 *tp)
  4781. {
  4782. int i, j;
  4783. for (j = 0; j < tp->irq_cnt; j++) {
  4784. struct tg3_napi *tnapi = &tp->napi[j];
  4785. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4786. struct tx_ring_info *txp;
  4787. struct sk_buff *skb;
  4788. txp = &tnapi->tx_buffers[i];
  4789. skb = txp->skb;
  4790. if (skb == NULL) {
  4791. i++;
  4792. continue;
  4793. }
  4794. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4795. txp->skb = NULL;
  4796. i += skb_shinfo(skb)->nr_frags + 1;
  4797. dev_kfree_skb_any(skb);
  4798. }
  4799. }
  4800. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4801. }
  4802. /* Initialize tx/rx rings for packet processing.
  4803. *
  4804. * The chip has been shut down and the driver detached from
  4805. * the networking, so no interrupts or new tx packets will
  4806. * end up in the driver. tp->{tx,}lock are held and thus
  4807. * we may not sleep.
  4808. */
  4809. static int tg3_init_rings(struct tg3 *tp)
  4810. {
  4811. int i;
  4812. /* Free up all the SKBs. */
  4813. tg3_free_rings(tp);
  4814. for (i = 0; i < tp->irq_cnt; i++) {
  4815. struct tg3_napi *tnapi = &tp->napi[i];
  4816. tnapi->last_tag = 0;
  4817. tnapi->last_irq_tag = 0;
  4818. tnapi->hw_status->status = 0;
  4819. tnapi->hw_status->status_tag = 0;
  4820. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4821. tnapi->tx_prod = 0;
  4822. tnapi->tx_cons = 0;
  4823. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4824. tnapi->rx_rcb_ptr = 0;
  4825. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4826. }
  4827. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4828. }
  4829. /*
  4830. * Must not be invoked with interrupt sources disabled and
  4831. * the hardware shutdown down.
  4832. */
  4833. static void tg3_free_consistent(struct tg3 *tp)
  4834. {
  4835. int i;
  4836. for (i = 0; i < tp->irq_cnt; i++) {
  4837. struct tg3_napi *tnapi = &tp->napi[i];
  4838. if (tnapi->tx_ring) {
  4839. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4840. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4841. tnapi->tx_ring = NULL;
  4842. }
  4843. kfree(tnapi->tx_buffers);
  4844. tnapi->tx_buffers = NULL;
  4845. if (tnapi->rx_rcb) {
  4846. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4847. tnapi->rx_rcb,
  4848. tnapi->rx_rcb_mapping);
  4849. tnapi->rx_rcb = NULL;
  4850. }
  4851. if (tnapi->hw_status) {
  4852. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4853. tnapi->hw_status,
  4854. tnapi->status_mapping);
  4855. tnapi->hw_status = NULL;
  4856. }
  4857. }
  4858. if (tp->hw_stats) {
  4859. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4860. tp->hw_stats, tp->stats_mapping);
  4861. tp->hw_stats = NULL;
  4862. }
  4863. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4864. }
  4865. /*
  4866. * Must not be invoked with interrupt sources disabled and
  4867. * the hardware shutdown down. Can sleep.
  4868. */
  4869. static int tg3_alloc_consistent(struct tg3 *tp)
  4870. {
  4871. int i;
  4872. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4873. return -ENOMEM;
  4874. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4875. sizeof(struct tg3_hw_stats),
  4876. &tp->stats_mapping);
  4877. if (!tp->hw_stats)
  4878. goto err_out;
  4879. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4880. for (i = 0; i < tp->irq_cnt; i++) {
  4881. struct tg3_napi *tnapi = &tp->napi[i];
  4882. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4883. TG3_HW_STATUS_SIZE,
  4884. &tnapi->status_mapping);
  4885. if (!tnapi->hw_status)
  4886. goto err_out;
  4887. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4888. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4889. TG3_RX_RCB_RING_BYTES(tp),
  4890. &tnapi->rx_rcb_mapping);
  4891. if (!tnapi->rx_rcb)
  4892. goto err_out;
  4893. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4894. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4895. TG3_TX_RING_SIZE, GFP_KERNEL);
  4896. if (!tnapi->tx_buffers)
  4897. goto err_out;
  4898. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  4899. TG3_TX_RING_BYTES,
  4900. &tnapi->tx_desc_mapping);
  4901. if (!tnapi->tx_ring)
  4902. goto err_out;
  4903. }
  4904. return 0;
  4905. err_out:
  4906. tg3_free_consistent(tp);
  4907. return -ENOMEM;
  4908. }
  4909. #define MAX_WAIT_CNT 1000
  4910. /* To stop a block, clear the enable bit and poll till it
  4911. * clears. tp->lock is held.
  4912. */
  4913. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4914. {
  4915. unsigned int i;
  4916. u32 val;
  4917. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4918. switch (ofs) {
  4919. case RCVLSC_MODE:
  4920. case DMAC_MODE:
  4921. case MBFREE_MODE:
  4922. case BUFMGR_MODE:
  4923. case MEMARB_MODE:
  4924. /* We can't enable/disable these bits of the
  4925. * 5705/5750, just say success.
  4926. */
  4927. return 0;
  4928. default:
  4929. break;
  4930. }
  4931. }
  4932. val = tr32(ofs);
  4933. val &= ~enable_bit;
  4934. tw32_f(ofs, val);
  4935. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4936. udelay(100);
  4937. val = tr32(ofs);
  4938. if ((val & enable_bit) == 0)
  4939. break;
  4940. }
  4941. if (i == MAX_WAIT_CNT && !silent) {
  4942. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4943. "ofs=%lx enable_bit=%x\n",
  4944. ofs, enable_bit);
  4945. return -ENODEV;
  4946. }
  4947. return 0;
  4948. }
  4949. /* tp->lock is held. */
  4950. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4951. {
  4952. int i, err;
  4953. tg3_disable_ints(tp);
  4954. tp->rx_mode &= ~RX_MODE_ENABLE;
  4955. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4956. udelay(10);
  4957. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4958. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4959. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4960. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4961. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4962. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4963. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4964. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4965. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4966. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4967. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4968. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4969. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4970. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4971. tw32_f(MAC_MODE, tp->mac_mode);
  4972. udelay(40);
  4973. tp->tx_mode &= ~TX_MODE_ENABLE;
  4974. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4975. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4976. udelay(100);
  4977. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4978. break;
  4979. }
  4980. if (i >= MAX_WAIT_CNT) {
  4981. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4982. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4983. tp->dev->name, tr32(MAC_TX_MODE));
  4984. err |= -ENODEV;
  4985. }
  4986. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4987. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4988. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4989. tw32(FTQ_RESET, 0xffffffff);
  4990. tw32(FTQ_RESET, 0x00000000);
  4991. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4992. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4993. for (i = 0; i < tp->irq_cnt; i++) {
  4994. struct tg3_napi *tnapi = &tp->napi[i];
  4995. if (tnapi->hw_status)
  4996. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4997. }
  4998. if (tp->hw_stats)
  4999. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5000. return err;
  5001. }
  5002. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5003. {
  5004. int i;
  5005. u32 apedata;
  5006. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5007. if (apedata != APE_SEG_SIG_MAGIC)
  5008. return;
  5009. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5010. if (!(apedata & APE_FW_STATUS_READY))
  5011. return;
  5012. /* Wait for up to 1 millisecond for APE to service previous event. */
  5013. for (i = 0; i < 10; i++) {
  5014. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5015. return;
  5016. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5017. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5018. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5019. event | APE_EVENT_STATUS_EVENT_PENDING);
  5020. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5021. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5022. break;
  5023. udelay(100);
  5024. }
  5025. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5026. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5027. }
  5028. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5029. {
  5030. u32 event;
  5031. u32 apedata;
  5032. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5033. return;
  5034. switch (kind) {
  5035. case RESET_KIND_INIT:
  5036. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5037. APE_HOST_SEG_SIG_MAGIC);
  5038. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5039. APE_HOST_SEG_LEN_MAGIC);
  5040. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5041. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5042. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5043. APE_HOST_DRIVER_ID_MAGIC);
  5044. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5045. APE_HOST_BEHAV_NO_PHYLOCK);
  5046. event = APE_EVENT_STATUS_STATE_START;
  5047. break;
  5048. case RESET_KIND_SHUTDOWN:
  5049. /* With the interface we are currently using,
  5050. * APE does not track driver state. Wiping
  5051. * out the HOST SEGMENT SIGNATURE forces
  5052. * the APE to assume OS absent status.
  5053. */
  5054. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5055. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5056. break;
  5057. case RESET_KIND_SUSPEND:
  5058. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5059. break;
  5060. default:
  5061. return;
  5062. }
  5063. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5064. tg3_ape_send_event(tp, event);
  5065. }
  5066. /* tp->lock is held. */
  5067. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5068. {
  5069. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5070. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5071. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5072. switch (kind) {
  5073. case RESET_KIND_INIT:
  5074. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5075. DRV_STATE_START);
  5076. break;
  5077. case RESET_KIND_SHUTDOWN:
  5078. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5079. DRV_STATE_UNLOAD);
  5080. break;
  5081. case RESET_KIND_SUSPEND:
  5082. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5083. DRV_STATE_SUSPEND);
  5084. break;
  5085. default:
  5086. break;
  5087. }
  5088. }
  5089. if (kind == RESET_KIND_INIT ||
  5090. kind == RESET_KIND_SUSPEND)
  5091. tg3_ape_driver_state_change(tp, kind);
  5092. }
  5093. /* tp->lock is held. */
  5094. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5095. {
  5096. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5097. switch (kind) {
  5098. case RESET_KIND_INIT:
  5099. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5100. DRV_STATE_START_DONE);
  5101. break;
  5102. case RESET_KIND_SHUTDOWN:
  5103. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5104. DRV_STATE_UNLOAD_DONE);
  5105. break;
  5106. default:
  5107. break;
  5108. }
  5109. }
  5110. if (kind == RESET_KIND_SHUTDOWN)
  5111. tg3_ape_driver_state_change(tp, kind);
  5112. }
  5113. /* tp->lock is held. */
  5114. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5115. {
  5116. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5117. switch (kind) {
  5118. case RESET_KIND_INIT:
  5119. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5120. DRV_STATE_START);
  5121. break;
  5122. case RESET_KIND_SHUTDOWN:
  5123. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5124. DRV_STATE_UNLOAD);
  5125. break;
  5126. case RESET_KIND_SUSPEND:
  5127. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5128. DRV_STATE_SUSPEND);
  5129. break;
  5130. default:
  5131. break;
  5132. }
  5133. }
  5134. }
  5135. static int tg3_poll_fw(struct tg3 *tp)
  5136. {
  5137. int i;
  5138. u32 val;
  5139. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5140. /* Wait up to 20ms for init done. */
  5141. for (i = 0; i < 200; i++) {
  5142. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5143. return 0;
  5144. udelay(100);
  5145. }
  5146. return -ENODEV;
  5147. }
  5148. /* Wait for firmware initialization to complete. */
  5149. for (i = 0; i < 100000; i++) {
  5150. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5151. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5152. break;
  5153. udelay(10);
  5154. }
  5155. /* Chip might not be fitted with firmware. Some Sun onboard
  5156. * parts are configured like that. So don't signal the timeout
  5157. * of the above loop as an error, but do report the lack of
  5158. * running firmware once.
  5159. */
  5160. if (i >= 100000 &&
  5161. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5162. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5163. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5164. tp->dev->name);
  5165. }
  5166. return 0;
  5167. }
  5168. /* Save PCI command register before chip reset */
  5169. static void tg3_save_pci_state(struct tg3 *tp)
  5170. {
  5171. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5172. }
  5173. /* Restore PCI state after chip reset */
  5174. static void tg3_restore_pci_state(struct tg3 *tp)
  5175. {
  5176. u32 val;
  5177. /* Re-enable indirect register accesses. */
  5178. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5179. tp->misc_host_ctrl);
  5180. /* Set MAX PCI retry to zero. */
  5181. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5182. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5183. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5184. val |= PCISTATE_RETRY_SAME_DMA;
  5185. /* Allow reads and writes to the APE register and memory space. */
  5186. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5187. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5188. PCISTATE_ALLOW_APE_SHMEM_WR;
  5189. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5190. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5191. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5192. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5193. pcie_set_readrq(tp->pdev, 4096);
  5194. else {
  5195. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5196. tp->pci_cacheline_sz);
  5197. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5198. tp->pci_lat_timer);
  5199. }
  5200. }
  5201. /* Make sure PCI-X relaxed ordering bit is clear. */
  5202. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5203. u16 pcix_cmd;
  5204. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5205. &pcix_cmd);
  5206. pcix_cmd &= ~PCI_X_CMD_ERO;
  5207. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5208. pcix_cmd);
  5209. }
  5210. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5211. /* Chip reset on 5780 will reset MSI enable bit,
  5212. * so need to restore it.
  5213. */
  5214. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5215. u16 ctrl;
  5216. pci_read_config_word(tp->pdev,
  5217. tp->msi_cap + PCI_MSI_FLAGS,
  5218. &ctrl);
  5219. pci_write_config_word(tp->pdev,
  5220. tp->msi_cap + PCI_MSI_FLAGS,
  5221. ctrl | PCI_MSI_FLAGS_ENABLE);
  5222. val = tr32(MSGINT_MODE);
  5223. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5224. }
  5225. }
  5226. }
  5227. static void tg3_stop_fw(struct tg3 *);
  5228. /* tp->lock is held. */
  5229. static int tg3_chip_reset(struct tg3 *tp)
  5230. {
  5231. u32 val;
  5232. void (*write_op)(struct tg3 *, u32, u32);
  5233. int i, err;
  5234. tg3_nvram_lock(tp);
  5235. tg3_mdio_stop(tp);
  5236. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5237. /* No matching tg3_nvram_unlock() after this because
  5238. * chip reset below will undo the nvram lock.
  5239. */
  5240. tp->nvram_lock_cnt = 0;
  5241. /* GRC_MISC_CFG core clock reset will clear the memory
  5242. * enable bit in PCI register 4 and the MSI enable bit
  5243. * on some chips, so we save relevant registers here.
  5244. */
  5245. tg3_save_pci_state(tp);
  5246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5247. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5248. tw32(GRC_FASTBOOT_PC, 0);
  5249. /*
  5250. * We must avoid the readl() that normally takes place.
  5251. * It locks machines, causes machine checks, and other
  5252. * fun things. So, temporarily disable the 5701
  5253. * hardware workaround, while we do the reset.
  5254. */
  5255. write_op = tp->write32;
  5256. if (write_op == tg3_write_flush_reg32)
  5257. tp->write32 = tg3_write32;
  5258. /* Prevent the irq handler from reading or writing PCI registers
  5259. * during chip reset when the memory enable bit in the PCI command
  5260. * register may be cleared. The chip does not generate interrupt
  5261. * at this time, but the irq handler may still be called due to irq
  5262. * sharing or irqpoll.
  5263. */
  5264. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5265. for (i = 0; i < tp->irq_cnt; i++) {
  5266. struct tg3_napi *tnapi = &tp->napi[i];
  5267. if (tnapi->hw_status) {
  5268. tnapi->hw_status->status = 0;
  5269. tnapi->hw_status->status_tag = 0;
  5270. }
  5271. tnapi->last_tag = 0;
  5272. tnapi->last_irq_tag = 0;
  5273. }
  5274. smp_mb();
  5275. for (i = 0; i < tp->irq_cnt; i++)
  5276. synchronize_irq(tp->napi[i].irq_vec);
  5277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5278. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5279. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5280. }
  5281. /* do the reset */
  5282. val = GRC_MISC_CFG_CORECLK_RESET;
  5283. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5284. if (tr32(0x7e2c) == 0x60) {
  5285. tw32(0x7e2c, 0x20);
  5286. }
  5287. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5288. tw32(GRC_MISC_CFG, (1 << 29));
  5289. val |= (1 << 29);
  5290. }
  5291. }
  5292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5293. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5294. tw32(GRC_VCPU_EXT_CTRL,
  5295. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5296. }
  5297. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5298. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5299. tw32(GRC_MISC_CFG, val);
  5300. /* restore 5701 hardware bug workaround write method */
  5301. tp->write32 = write_op;
  5302. /* Unfortunately, we have to delay before the PCI read back.
  5303. * Some 575X chips even will not respond to a PCI cfg access
  5304. * when the reset command is given to the chip.
  5305. *
  5306. * How do these hardware designers expect things to work
  5307. * properly if the PCI write is posted for a long period
  5308. * of time? It is always necessary to have some method by
  5309. * which a register read back can occur to push the write
  5310. * out which does the reset.
  5311. *
  5312. * For most tg3 variants the trick below was working.
  5313. * Ho hum...
  5314. */
  5315. udelay(120);
  5316. /* Flush PCI posted writes. The normal MMIO registers
  5317. * are inaccessible at this time so this is the only
  5318. * way to make this reliably (actually, this is no longer
  5319. * the case, see above). I tried to use indirect
  5320. * register read/write but this upset some 5701 variants.
  5321. */
  5322. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5323. udelay(120);
  5324. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5325. u16 val16;
  5326. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5327. int i;
  5328. u32 cfg_val;
  5329. /* Wait for link training to complete. */
  5330. for (i = 0; i < 5000; i++)
  5331. udelay(100);
  5332. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5333. pci_write_config_dword(tp->pdev, 0xc4,
  5334. cfg_val | (1 << 15));
  5335. }
  5336. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5337. pci_read_config_word(tp->pdev,
  5338. tp->pcie_cap + PCI_EXP_DEVCTL,
  5339. &val16);
  5340. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5341. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5342. /*
  5343. * Older PCIe devices only support the 128 byte
  5344. * MPS setting. Enforce the restriction.
  5345. */
  5346. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5347. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5348. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5349. pci_write_config_word(tp->pdev,
  5350. tp->pcie_cap + PCI_EXP_DEVCTL,
  5351. val16);
  5352. pcie_set_readrq(tp->pdev, 4096);
  5353. /* Clear error status */
  5354. pci_write_config_word(tp->pdev,
  5355. tp->pcie_cap + PCI_EXP_DEVSTA,
  5356. PCI_EXP_DEVSTA_CED |
  5357. PCI_EXP_DEVSTA_NFED |
  5358. PCI_EXP_DEVSTA_FED |
  5359. PCI_EXP_DEVSTA_URD);
  5360. }
  5361. tg3_restore_pci_state(tp);
  5362. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5363. val = 0;
  5364. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5365. val = tr32(MEMARB_MODE);
  5366. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5367. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5368. tg3_stop_fw(tp);
  5369. tw32(0x5000, 0x400);
  5370. }
  5371. tw32(GRC_MODE, tp->grc_mode);
  5372. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5373. val = tr32(0xc4);
  5374. tw32(0xc4, val | (1 << 15));
  5375. }
  5376. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5378. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5379. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5380. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5381. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5382. }
  5383. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5384. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5385. tw32_f(MAC_MODE, tp->mac_mode);
  5386. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5387. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5388. tw32_f(MAC_MODE, tp->mac_mode);
  5389. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5390. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5391. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5392. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5393. tw32_f(MAC_MODE, tp->mac_mode);
  5394. } else
  5395. tw32_f(MAC_MODE, 0);
  5396. udelay(40);
  5397. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5398. err = tg3_poll_fw(tp);
  5399. if (err)
  5400. return err;
  5401. tg3_mdio_start(tp);
  5402. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5403. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5404. val = tr32(0x7c00);
  5405. tw32(0x7c00, val | (1 << 25));
  5406. }
  5407. /* Reprobe ASF enable state. */
  5408. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5409. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5410. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5411. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5412. u32 nic_cfg;
  5413. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5414. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5415. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5416. tp->last_event_jiffies = jiffies;
  5417. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5418. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5419. }
  5420. }
  5421. return 0;
  5422. }
  5423. /* tp->lock is held. */
  5424. static void tg3_stop_fw(struct tg3 *tp)
  5425. {
  5426. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5427. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5428. /* Wait for RX cpu to ACK the previous event. */
  5429. tg3_wait_for_event_ack(tp);
  5430. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5431. tg3_generate_fw_event(tp);
  5432. /* Wait for RX cpu to ACK this event. */
  5433. tg3_wait_for_event_ack(tp);
  5434. }
  5435. }
  5436. /* tp->lock is held. */
  5437. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5438. {
  5439. int err;
  5440. tg3_stop_fw(tp);
  5441. tg3_write_sig_pre_reset(tp, kind);
  5442. tg3_abort_hw(tp, silent);
  5443. err = tg3_chip_reset(tp);
  5444. __tg3_set_mac_addr(tp, 0);
  5445. tg3_write_sig_legacy(tp, kind);
  5446. tg3_write_sig_post_reset(tp, kind);
  5447. if (err)
  5448. return err;
  5449. return 0;
  5450. }
  5451. #define RX_CPU_SCRATCH_BASE 0x30000
  5452. #define RX_CPU_SCRATCH_SIZE 0x04000
  5453. #define TX_CPU_SCRATCH_BASE 0x34000
  5454. #define TX_CPU_SCRATCH_SIZE 0x04000
  5455. /* tp->lock is held. */
  5456. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5457. {
  5458. int i;
  5459. BUG_ON(offset == TX_CPU_BASE &&
  5460. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5461. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5462. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5463. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5464. return 0;
  5465. }
  5466. if (offset == RX_CPU_BASE) {
  5467. for (i = 0; i < 10000; i++) {
  5468. tw32(offset + CPU_STATE, 0xffffffff);
  5469. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5470. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5471. break;
  5472. }
  5473. tw32(offset + CPU_STATE, 0xffffffff);
  5474. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5475. udelay(10);
  5476. } else {
  5477. for (i = 0; i < 10000; i++) {
  5478. tw32(offset + CPU_STATE, 0xffffffff);
  5479. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5480. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5481. break;
  5482. }
  5483. }
  5484. if (i >= 10000) {
  5485. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5486. "and %s CPU\n",
  5487. tp->dev->name,
  5488. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5489. return -ENODEV;
  5490. }
  5491. /* Clear firmware's nvram arbitration. */
  5492. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5493. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5494. return 0;
  5495. }
  5496. struct fw_info {
  5497. unsigned int fw_base;
  5498. unsigned int fw_len;
  5499. const __be32 *fw_data;
  5500. };
  5501. /* tp->lock is held. */
  5502. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5503. int cpu_scratch_size, struct fw_info *info)
  5504. {
  5505. int err, lock_err, i;
  5506. void (*write_op)(struct tg3 *, u32, u32);
  5507. if (cpu_base == TX_CPU_BASE &&
  5508. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5509. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5510. "TX cpu firmware on %s which is 5705.\n",
  5511. tp->dev->name);
  5512. return -EINVAL;
  5513. }
  5514. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5515. write_op = tg3_write_mem;
  5516. else
  5517. write_op = tg3_write_indirect_reg32;
  5518. /* It is possible that bootcode is still loading at this point.
  5519. * Get the nvram lock first before halting the cpu.
  5520. */
  5521. lock_err = tg3_nvram_lock(tp);
  5522. err = tg3_halt_cpu(tp, cpu_base);
  5523. if (!lock_err)
  5524. tg3_nvram_unlock(tp);
  5525. if (err)
  5526. goto out;
  5527. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5528. write_op(tp, cpu_scratch_base + i, 0);
  5529. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5530. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5531. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5532. write_op(tp, (cpu_scratch_base +
  5533. (info->fw_base & 0xffff) +
  5534. (i * sizeof(u32))),
  5535. be32_to_cpu(info->fw_data[i]));
  5536. err = 0;
  5537. out:
  5538. return err;
  5539. }
  5540. /* tp->lock is held. */
  5541. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5542. {
  5543. struct fw_info info;
  5544. const __be32 *fw_data;
  5545. int err, i;
  5546. fw_data = (void *)tp->fw->data;
  5547. /* Firmware blob starts with version numbers, followed by
  5548. start address and length. We are setting complete length.
  5549. length = end_address_of_bss - start_address_of_text.
  5550. Remainder is the blob to be loaded contiguously
  5551. from start address. */
  5552. info.fw_base = be32_to_cpu(fw_data[1]);
  5553. info.fw_len = tp->fw->size - 12;
  5554. info.fw_data = &fw_data[3];
  5555. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5556. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5557. &info);
  5558. if (err)
  5559. return err;
  5560. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5561. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5562. &info);
  5563. if (err)
  5564. return err;
  5565. /* Now startup only the RX cpu. */
  5566. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5567. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5568. for (i = 0; i < 5; i++) {
  5569. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5570. break;
  5571. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5572. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5573. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5574. udelay(1000);
  5575. }
  5576. if (i >= 5) {
  5577. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5578. "to set RX CPU PC, is %08x should be %08x\n",
  5579. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5580. info.fw_base);
  5581. return -ENODEV;
  5582. }
  5583. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5584. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5585. return 0;
  5586. }
  5587. /* 5705 needs a special version of the TSO firmware. */
  5588. /* tp->lock is held. */
  5589. static int tg3_load_tso_firmware(struct tg3 *tp)
  5590. {
  5591. struct fw_info info;
  5592. const __be32 *fw_data;
  5593. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5594. int err, i;
  5595. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5596. return 0;
  5597. fw_data = (void *)tp->fw->data;
  5598. /* Firmware blob starts with version numbers, followed by
  5599. start address and length. We are setting complete length.
  5600. length = end_address_of_bss - start_address_of_text.
  5601. Remainder is the blob to be loaded contiguously
  5602. from start address. */
  5603. info.fw_base = be32_to_cpu(fw_data[1]);
  5604. cpu_scratch_size = tp->fw_len;
  5605. info.fw_len = tp->fw->size - 12;
  5606. info.fw_data = &fw_data[3];
  5607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5608. cpu_base = RX_CPU_BASE;
  5609. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5610. } else {
  5611. cpu_base = TX_CPU_BASE;
  5612. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5613. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5614. }
  5615. err = tg3_load_firmware_cpu(tp, cpu_base,
  5616. cpu_scratch_base, cpu_scratch_size,
  5617. &info);
  5618. if (err)
  5619. return err;
  5620. /* Now startup the cpu. */
  5621. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5622. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5623. for (i = 0; i < 5; i++) {
  5624. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5625. break;
  5626. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5627. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5628. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5629. udelay(1000);
  5630. }
  5631. if (i >= 5) {
  5632. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5633. "to set CPU PC, is %08x should be %08x\n",
  5634. tp->dev->name, tr32(cpu_base + CPU_PC),
  5635. info.fw_base);
  5636. return -ENODEV;
  5637. }
  5638. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5639. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5640. return 0;
  5641. }
  5642. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5643. {
  5644. struct tg3 *tp = netdev_priv(dev);
  5645. struct sockaddr *addr = p;
  5646. int err = 0, skip_mac_1 = 0;
  5647. if (!is_valid_ether_addr(addr->sa_data))
  5648. return -EINVAL;
  5649. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5650. if (!netif_running(dev))
  5651. return 0;
  5652. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5653. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5654. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5655. addr0_low = tr32(MAC_ADDR_0_LOW);
  5656. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5657. addr1_low = tr32(MAC_ADDR_1_LOW);
  5658. /* Skip MAC addr 1 if ASF is using it. */
  5659. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5660. !(addr1_high == 0 && addr1_low == 0))
  5661. skip_mac_1 = 1;
  5662. }
  5663. spin_lock_bh(&tp->lock);
  5664. __tg3_set_mac_addr(tp, skip_mac_1);
  5665. spin_unlock_bh(&tp->lock);
  5666. return err;
  5667. }
  5668. /* tp->lock is held. */
  5669. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5670. dma_addr_t mapping, u32 maxlen_flags,
  5671. u32 nic_addr)
  5672. {
  5673. tg3_write_mem(tp,
  5674. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5675. ((u64) mapping >> 32));
  5676. tg3_write_mem(tp,
  5677. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5678. ((u64) mapping & 0xffffffff));
  5679. tg3_write_mem(tp,
  5680. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5681. maxlen_flags);
  5682. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5683. tg3_write_mem(tp,
  5684. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5685. nic_addr);
  5686. }
  5687. static void __tg3_set_rx_mode(struct net_device *);
  5688. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5689. {
  5690. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5691. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5692. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5693. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5694. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5695. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5696. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5697. }
  5698. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5699. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5700. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5701. u32 val = ec->stats_block_coalesce_usecs;
  5702. if (!netif_carrier_ok(tp->dev))
  5703. val = 0;
  5704. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5705. }
  5706. }
  5707. /* tp->lock is held. */
  5708. static void tg3_rings_reset(struct tg3 *tp)
  5709. {
  5710. int i;
  5711. u32 stblk, txrcb, rxrcb, limit;
  5712. struct tg3_napi *tnapi = &tp->napi[0];
  5713. /* Disable all transmit rings but the first. */
  5714. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5715. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5716. else
  5717. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5718. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5719. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5720. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5721. BDINFO_FLAGS_DISABLED);
  5722. /* Disable all receive return rings but the first. */
  5723. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5724. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5725. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5726. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5727. else
  5728. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5729. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5730. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5731. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5732. BDINFO_FLAGS_DISABLED);
  5733. /* Disable interrupts */
  5734. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5735. /* Zero mailbox registers. */
  5736. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5737. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5738. tp->napi[i].tx_prod = 0;
  5739. tp->napi[i].tx_cons = 0;
  5740. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5741. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5742. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5743. }
  5744. } else {
  5745. tp->napi[0].tx_prod = 0;
  5746. tp->napi[0].tx_cons = 0;
  5747. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5748. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5749. }
  5750. /* Make sure the NIC-based send BD rings are disabled. */
  5751. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5752. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5753. for (i = 0; i < 16; i++)
  5754. tw32_tx_mbox(mbox + i * 8, 0);
  5755. }
  5756. txrcb = NIC_SRAM_SEND_RCB;
  5757. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5758. /* Clear status block in ram. */
  5759. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5760. /* Set status block DMA address */
  5761. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5762. ((u64) tnapi->status_mapping >> 32));
  5763. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5764. ((u64) tnapi->status_mapping & 0xffffffff));
  5765. if (tnapi->tx_ring) {
  5766. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5767. (TG3_TX_RING_SIZE <<
  5768. BDINFO_FLAGS_MAXLEN_SHIFT),
  5769. NIC_SRAM_TX_BUFFER_DESC);
  5770. txrcb += TG3_BDINFO_SIZE;
  5771. }
  5772. if (tnapi->rx_rcb) {
  5773. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5774. (TG3_RX_RCB_RING_SIZE(tp) <<
  5775. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5776. rxrcb += TG3_BDINFO_SIZE;
  5777. }
  5778. stblk = HOSTCC_STATBLCK_RING1;
  5779. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5780. u64 mapping = (u64)tnapi->status_mapping;
  5781. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5782. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5783. /* Clear status block in ram. */
  5784. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5785. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5786. (TG3_TX_RING_SIZE <<
  5787. BDINFO_FLAGS_MAXLEN_SHIFT),
  5788. NIC_SRAM_TX_BUFFER_DESC);
  5789. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5790. (TG3_RX_RCB_RING_SIZE(tp) <<
  5791. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5792. stblk += 8;
  5793. txrcb += TG3_BDINFO_SIZE;
  5794. rxrcb += TG3_BDINFO_SIZE;
  5795. }
  5796. }
  5797. /* tp->lock is held. */
  5798. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5799. {
  5800. u32 val, rdmac_mode;
  5801. int i, err, limit;
  5802. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5803. tg3_disable_ints(tp);
  5804. tg3_stop_fw(tp);
  5805. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5806. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5807. tg3_abort_hw(tp, 1);
  5808. }
  5809. if (reset_phy &&
  5810. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5811. tg3_phy_reset(tp);
  5812. err = tg3_chip_reset(tp);
  5813. if (err)
  5814. return err;
  5815. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5816. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5817. val = tr32(TG3_CPMU_CTRL);
  5818. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5819. tw32(TG3_CPMU_CTRL, val);
  5820. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5821. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5822. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5823. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5824. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5825. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5826. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5827. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5828. val = tr32(TG3_CPMU_HST_ACC);
  5829. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5830. val |= CPMU_HST_ACC_MACCLK_6_25;
  5831. tw32(TG3_CPMU_HST_ACC, val);
  5832. }
  5833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5834. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5835. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5836. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5837. tw32(PCIE_PWR_MGMT_THRESH, val);
  5838. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5839. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5840. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5841. }
  5842. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5843. val = tr32(TG3_PCIE_LNKCTL);
  5844. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5845. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5846. else
  5847. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5848. tw32(TG3_PCIE_LNKCTL, val);
  5849. }
  5850. /* This works around an issue with Athlon chipsets on
  5851. * B3 tigon3 silicon. This bit has no effect on any
  5852. * other revision. But do not set this on PCI Express
  5853. * chips and don't even touch the clocks if the CPMU is present.
  5854. */
  5855. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5856. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5857. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5858. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5859. }
  5860. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5861. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5862. val = tr32(TG3PCI_PCISTATE);
  5863. val |= PCISTATE_RETRY_SAME_DMA;
  5864. tw32(TG3PCI_PCISTATE, val);
  5865. }
  5866. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5867. /* Allow reads and writes to the
  5868. * APE register and memory space.
  5869. */
  5870. val = tr32(TG3PCI_PCISTATE);
  5871. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5872. PCISTATE_ALLOW_APE_SHMEM_WR;
  5873. tw32(TG3PCI_PCISTATE, val);
  5874. }
  5875. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5876. /* Enable some hw fixes. */
  5877. val = tr32(TG3PCI_MSI_DATA);
  5878. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5879. tw32(TG3PCI_MSI_DATA, val);
  5880. }
  5881. /* Descriptor ring init may make accesses to the
  5882. * NIC SRAM area to setup the TX descriptors, so we
  5883. * can only do this after the hardware has been
  5884. * successfully reset.
  5885. */
  5886. err = tg3_init_rings(tp);
  5887. if (err)
  5888. return err;
  5889. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5890. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5891. /* This value is determined during the probe time DMA
  5892. * engine test, tg3_test_dma.
  5893. */
  5894. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5895. }
  5896. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5897. GRC_MODE_4X_NIC_SEND_RINGS |
  5898. GRC_MODE_NO_TX_PHDR_CSUM |
  5899. GRC_MODE_NO_RX_PHDR_CSUM);
  5900. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5901. /* Pseudo-header checksum is done by hardware logic and not
  5902. * the offload processers, so make the chip do the pseudo-
  5903. * header checksums on receive. For transmit it is more
  5904. * convenient to do the pseudo-header checksum in software
  5905. * as Linux does that on transmit for us in all cases.
  5906. */
  5907. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5908. tw32(GRC_MODE,
  5909. tp->grc_mode |
  5910. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5911. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5912. val = tr32(GRC_MISC_CFG);
  5913. val &= ~0xff;
  5914. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5915. tw32(GRC_MISC_CFG, val);
  5916. /* Initialize MBUF/DESC pool. */
  5917. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5918. /* Do nothing. */
  5919. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5920. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5922. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5923. else
  5924. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5925. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5926. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5927. }
  5928. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5929. int fw_len;
  5930. fw_len = tp->fw_len;
  5931. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5932. tw32(BUFMGR_MB_POOL_ADDR,
  5933. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5934. tw32(BUFMGR_MB_POOL_SIZE,
  5935. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5936. }
  5937. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5938. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5939. tp->bufmgr_config.mbuf_read_dma_low_water);
  5940. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5941. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5942. tw32(BUFMGR_MB_HIGH_WATER,
  5943. tp->bufmgr_config.mbuf_high_water);
  5944. } else {
  5945. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5946. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5947. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5948. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5949. tw32(BUFMGR_MB_HIGH_WATER,
  5950. tp->bufmgr_config.mbuf_high_water_jumbo);
  5951. }
  5952. tw32(BUFMGR_DMA_LOW_WATER,
  5953. tp->bufmgr_config.dma_low_water);
  5954. tw32(BUFMGR_DMA_HIGH_WATER,
  5955. tp->bufmgr_config.dma_high_water);
  5956. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5957. for (i = 0; i < 2000; i++) {
  5958. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5959. break;
  5960. udelay(10);
  5961. }
  5962. if (i >= 2000) {
  5963. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5964. tp->dev->name);
  5965. return -ENODEV;
  5966. }
  5967. /* Setup replenish threshold. */
  5968. val = tp->rx_pending / 8;
  5969. if (val == 0)
  5970. val = 1;
  5971. else if (val > tp->rx_std_max_post)
  5972. val = tp->rx_std_max_post;
  5973. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5974. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5975. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5976. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5977. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5978. }
  5979. tw32(RCVBDI_STD_THRESH, val);
  5980. /* Initialize TG3_BDINFO's at:
  5981. * RCVDBDI_STD_BD: standard eth size rx ring
  5982. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5983. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5984. *
  5985. * like so:
  5986. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5987. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5988. * ring attribute flags
  5989. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5990. *
  5991. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5992. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5993. *
  5994. * The size of each ring is fixed in the firmware, but the location is
  5995. * configurable.
  5996. */
  5997. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5998. ((u64) tpr->rx_std_mapping >> 32));
  5999. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6000. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6001. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6002. NIC_SRAM_RX_BUFFER_DESC);
  6003. /* Disable the mini ring */
  6004. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6005. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6006. BDINFO_FLAGS_DISABLED);
  6007. /* Program the jumbo buffer descriptor ring control
  6008. * blocks on those devices that have them.
  6009. */
  6010. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6011. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6012. /* Setup replenish threshold. */
  6013. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6014. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6015. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6016. ((u64) tpr->rx_jmb_mapping >> 32));
  6017. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6018. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6019. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6020. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6021. BDINFO_FLAGS_USE_EXT_RECV);
  6022. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6023. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6024. } else {
  6025. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6026. BDINFO_FLAGS_DISABLED);
  6027. }
  6028. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6029. } else
  6030. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6031. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6032. tpr->rx_std_ptr = tp->rx_pending;
  6033. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6034. tpr->rx_std_ptr);
  6035. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6036. tp->rx_jumbo_pending : 0;
  6037. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6038. tpr->rx_jmb_ptr);
  6039. tg3_rings_reset(tp);
  6040. /* Initialize MAC address and backoff seed. */
  6041. __tg3_set_mac_addr(tp, 0);
  6042. /* MTU + ethernet header + FCS + optional VLAN tag */
  6043. tw32(MAC_RX_MTU_SIZE,
  6044. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6045. /* The slot time is changed by tg3_setup_phy if we
  6046. * run at gigabit with half duplex.
  6047. */
  6048. tw32(MAC_TX_LENGTHS,
  6049. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6050. (6 << TX_LENGTHS_IPG_SHIFT) |
  6051. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6052. /* Receive rules. */
  6053. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6054. tw32(RCVLPC_CONFIG, 0x0181);
  6055. /* Calculate RDMAC_MODE setting early, we need it to determine
  6056. * the RCVLPC_STATE_ENABLE mask.
  6057. */
  6058. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6059. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6060. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6061. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6062. RDMAC_MODE_LNGREAD_ENAB);
  6063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6064. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6066. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6067. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6068. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6069. /* If statement applies to 5705 and 5750 PCI devices only */
  6070. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6071. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6072. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6073. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6075. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6076. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6077. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6078. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6079. }
  6080. }
  6081. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6082. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6083. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6084. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6086. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6087. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6088. /* Receive/send statistics. */
  6089. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6090. val = tr32(RCVLPC_STATS_ENABLE);
  6091. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6092. tw32(RCVLPC_STATS_ENABLE, val);
  6093. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6094. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6095. val = tr32(RCVLPC_STATS_ENABLE);
  6096. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6097. tw32(RCVLPC_STATS_ENABLE, val);
  6098. } else {
  6099. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6100. }
  6101. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6102. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6103. tw32(SNDDATAI_STATSCTRL,
  6104. (SNDDATAI_SCTRL_ENABLE |
  6105. SNDDATAI_SCTRL_FASTUPD));
  6106. /* Setup host coalescing engine. */
  6107. tw32(HOSTCC_MODE, 0);
  6108. for (i = 0; i < 2000; i++) {
  6109. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6110. break;
  6111. udelay(10);
  6112. }
  6113. __tg3_set_coalesce(tp, &tp->coal);
  6114. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6115. /* Status/statistics block address. See tg3_timer,
  6116. * the tg3_periodic_fetch_stats call there, and
  6117. * tg3_get_stats to see how this works for 5705/5750 chips.
  6118. */
  6119. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6120. ((u64) tp->stats_mapping >> 32));
  6121. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6122. ((u64) tp->stats_mapping & 0xffffffff));
  6123. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6124. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6125. /* Clear statistics and status block memory areas */
  6126. for (i = NIC_SRAM_STATS_BLK;
  6127. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6128. i += sizeof(u32)) {
  6129. tg3_write_mem(tp, i, 0);
  6130. udelay(40);
  6131. }
  6132. }
  6133. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6134. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6135. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6136. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6137. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6138. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6139. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6140. /* reset to prevent losing 1st rx packet intermittently */
  6141. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6142. udelay(10);
  6143. }
  6144. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6145. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6146. else
  6147. tp->mac_mode = 0;
  6148. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6149. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6150. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6151. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6152. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6153. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6154. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6155. udelay(40);
  6156. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6157. * If TG3_FLG2_IS_NIC is zero, we should read the
  6158. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6159. * whether used as inputs or outputs, are set by boot code after
  6160. * reset.
  6161. */
  6162. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6163. u32 gpio_mask;
  6164. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6165. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6166. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6168. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6169. GRC_LCLCTRL_GPIO_OUTPUT3;
  6170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6171. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6172. tp->grc_local_ctrl &= ~gpio_mask;
  6173. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6174. /* GPIO1 must be driven high for eeprom write protect */
  6175. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6176. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6177. GRC_LCLCTRL_GPIO_OUTPUT1);
  6178. }
  6179. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6180. udelay(100);
  6181. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6182. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6183. udelay(40);
  6184. }
  6185. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6186. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6187. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6188. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6189. WDMAC_MODE_LNGREAD_ENAB);
  6190. /* If statement applies to 5705 and 5750 PCI devices only */
  6191. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6192. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6193. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6194. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6195. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6196. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6197. /* nothing */
  6198. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6199. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6200. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6201. val |= WDMAC_MODE_RX_ACCEL;
  6202. }
  6203. }
  6204. /* Enable host coalescing bug fix */
  6205. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6206. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6207. tw32_f(WDMAC_MODE, val);
  6208. udelay(40);
  6209. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6210. u16 pcix_cmd;
  6211. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6212. &pcix_cmd);
  6213. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6214. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6215. pcix_cmd |= PCI_X_CMD_READ_2K;
  6216. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6217. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6218. pcix_cmd |= PCI_X_CMD_READ_2K;
  6219. }
  6220. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6221. pcix_cmd);
  6222. }
  6223. tw32_f(RDMAC_MODE, rdmac_mode);
  6224. udelay(40);
  6225. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6226. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6227. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6228. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6229. tw32(SNDDATAC_MODE,
  6230. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6231. else
  6232. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6233. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6234. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6235. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6236. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6237. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6238. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6239. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6240. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6241. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6242. err = tg3_load_5701_a0_firmware_fix(tp);
  6243. if (err)
  6244. return err;
  6245. }
  6246. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6247. err = tg3_load_tso_firmware(tp);
  6248. if (err)
  6249. return err;
  6250. }
  6251. tp->tx_mode = TX_MODE_ENABLE;
  6252. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6253. udelay(100);
  6254. tp->rx_mode = RX_MODE_ENABLE;
  6255. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6256. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6257. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6258. udelay(10);
  6259. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6260. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6261. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6262. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6263. udelay(10);
  6264. }
  6265. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6266. udelay(10);
  6267. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6268. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6269. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6270. /* Set drive transmission level to 1.2V */
  6271. /* only if the signal pre-emphasis bit is not set */
  6272. val = tr32(MAC_SERDES_CFG);
  6273. val &= 0xfffff000;
  6274. val |= 0x880;
  6275. tw32(MAC_SERDES_CFG, val);
  6276. }
  6277. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6278. tw32(MAC_SERDES_CFG, 0x616000);
  6279. }
  6280. /* Prevent chip from dropping frames when flow control
  6281. * is enabled.
  6282. */
  6283. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6285. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6286. /* Use hardware link auto-negotiation */
  6287. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6288. }
  6289. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6290. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6291. u32 tmp;
  6292. tmp = tr32(SERDES_RX_CTRL);
  6293. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6294. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6295. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6296. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6297. }
  6298. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6299. if (tp->link_config.phy_is_low_power) {
  6300. tp->link_config.phy_is_low_power = 0;
  6301. tp->link_config.speed = tp->link_config.orig_speed;
  6302. tp->link_config.duplex = tp->link_config.orig_duplex;
  6303. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6304. }
  6305. err = tg3_setup_phy(tp, 0);
  6306. if (err)
  6307. return err;
  6308. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6309. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6310. u32 tmp;
  6311. /* Clear CRC stats. */
  6312. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6313. tg3_writephy(tp, MII_TG3_TEST1,
  6314. tmp | MII_TG3_TEST1_CRC_EN);
  6315. tg3_readphy(tp, 0x14, &tmp);
  6316. }
  6317. }
  6318. }
  6319. __tg3_set_rx_mode(tp->dev);
  6320. /* Initialize receive rules. */
  6321. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6322. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6323. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6324. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6325. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6326. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6327. limit = 8;
  6328. else
  6329. limit = 16;
  6330. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6331. limit -= 4;
  6332. switch (limit) {
  6333. case 16:
  6334. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6335. case 15:
  6336. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6337. case 14:
  6338. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6339. case 13:
  6340. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6341. case 12:
  6342. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6343. case 11:
  6344. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6345. case 10:
  6346. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6347. case 9:
  6348. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6349. case 8:
  6350. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6351. case 7:
  6352. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6353. case 6:
  6354. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6355. case 5:
  6356. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6357. case 4:
  6358. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6359. case 3:
  6360. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6361. case 2:
  6362. case 1:
  6363. default:
  6364. break;
  6365. }
  6366. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6367. /* Write our heartbeat update interval to APE. */
  6368. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6369. APE_HOST_HEARTBEAT_INT_DISABLE);
  6370. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6371. return 0;
  6372. }
  6373. /* Called at device open time to get the chip ready for
  6374. * packet processing. Invoked with tp->lock held.
  6375. */
  6376. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6377. {
  6378. tg3_switch_clocks(tp);
  6379. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6380. return tg3_reset_hw(tp, reset_phy);
  6381. }
  6382. #define TG3_STAT_ADD32(PSTAT, REG) \
  6383. do { u32 __val = tr32(REG); \
  6384. (PSTAT)->low += __val; \
  6385. if ((PSTAT)->low < __val) \
  6386. (PSTAT)->high += 1; \
  6387. } while (0)
  6388. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6389. {
  6390. struct tg3_hw_stats *sp = tp->hw_stats;
  6391. if (!netif_carrier_ok(tp->dev))
  6392. return;
  6393. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6394. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6395. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6396. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6397. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6398. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6399. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6400. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6401. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6402. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6403. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6404. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6405. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6406. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6407. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6408. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6409. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6410. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6411. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6412. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6413. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6414. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6415. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6416. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6417. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6418. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6419. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6420. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6421. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6422. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6423. }
  6424. static void tg3_timer(unsigned long __opaque)
  6425. {
  6426. struct tg3 *tp = (struct tg3 *) __opaque;
  6427. if (tp->irq_sync)
  6428. goto restart_timer;
  6429. spin_lock(&tp->lock);
  6430. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6431. /* All of this garbage is because when using non-tagged
  6432. * IRQ status the mailbox/status_block protocol the chip
  6433. * uses with the cpu is race prone.
  6434. */
  6435. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6436. tw32(GRC_LOCAL_CTRL,
  6437. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6438. } else {
  6439. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6440. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6441. }
  6442. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6443. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6444. spin_unlock(&tp->lock);
  6445. schedule_work(&tp->reset_task);
  6446. return;
  6447. }
  6448. }
  6449. /* This part only runs once per second. */
  6450. if (!--tp->timer_counter) {
  6451. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6452. tg3_periodic_fetch_stats(tp);
  6453. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6454. u32 mac_stat;
  6455. int phy_event;
  6456. mac_stat = tr32(MAC_STATUS);
  6457. phy_event = 0;
  6458. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6459. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6460. phy_event = 1;
  6461. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6462. phy_event = 1;
  6463. if (phy_event)
  6464. tg3_setup_phy(tp, 0);
  6465. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6466. u32 mac_stat = tr32(MAC_STATUS);
  6467. int need_setup = 0;
  6468. if (netif_carrier_ok(tp->dev) &&
  6469. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6470. need_setup = 1;
  6471. }
  6472. if (! netif_carrier_ok(tp->dev) &&
  6473. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6474. MAC_STATUS_SIGNAL_DET))) {
  6475. need_setup = 1;
  6476. }
  6477. if (need_setup) {
  6478. if (!tp->serdes_counter) {
  6479. tw32_f(MAC_MODE,
  6480. (tp->mac_mode &
  6481. ~MAC_MODE_PORT_MODE_MASK));
  6482. udelay(40);
  6483. tw32_f(MAC_MODE, tp->mac_mode);
  6484. udelay(40);
  6485. }
  6486. tg3_setup_phy(tp, 0);
  6487. }
  6488. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6489. tg3_serdes_parallel_detect(tp);
  6490. tp->timer_counter = tp->timer_multiplier;
  6491. }
  6492. /* Heartbeat is only sent once every 2 seconds.
  6493. *
  6494. * The heartbeat is to tell the ASF firmware that the host
  6495. * driver is still alive. In the event that the OS crashes,
  6496. * ASF needs to reset the hardware to free up the FIFO space
  6497. * that may be filled with rx packets destined for the host.
  6498. * If the FIFO is full, ASF will no longer function properly.
  6499. *
  6500. * Unintended resets have been reported on real time kernels
  6501. * where the timer doesn't run on time. Netpoll will also have
  6502. * same problem.
  6503. *
  6504. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6505. * to check the ring condition when the heartbeat is expiring
  6506. * before doing the reset. This will prevent most unintended
  6507. * resets.
  6508. */
  6509. if (!--tp->asf_counter) {
  6510. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6511. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6512. tg3_wait_for_event_ack(tp);
  6513. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6514. FWCMD_NICDRV_ALIVE3);
  6515. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6516. /* 5 seconds timeout */
  6517. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6518. tg3_generate_fw_event(tp);
  6519. }
  6520. tp->asf_counter = tp->asf_multiplier;
  6521. }
  6522. spin_unlock(&tp->lock);
  6523. restart_timer:
  6524. tp->timer.expires = jiffies + tp->timer_offset;
  6525. add_timer(&tp->timer);
  6526. }
  6527. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6528. {
  6529. irq_handler_t fn;
  6530. unsigned long flags;
  6531. char *name;
  6532. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6533. if (tp->irq_cnt == 1)
  6534. name = tp->dev->name;
  6535. else {
  6536. name = &tnapi->irq_lbl[0];
  6537. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6538. name[IFNAMSIZ-1] = 0;
  6539. }
  6540. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6541. fn = tg3_msi;
  6542. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6543. fn = tg3_msi_1shot;
  6544. flags = IRQF_SAMPLE_RANDOM;
  6545. } else {
  6546. fn = tg3_interrupt;
  6547. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6548. fn = tg3_interrupt_tagged;
  6549. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6550. }
  6551. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6552. }
  6553. static int tg3_test_interrupt(struct tg3 *tp)
  6554. {
  6555. struct tg3_napi *tnapi = &tp->napi[0];
  6556. struct net_device *dev = tp->dev;
  6557. int err, i, intr_ok = 0;
  6558. if (!netif_running(dev))
  6559. return -ENODEV;
  6560. tg3_disable_ints(tp);
  6561. free_irq(tnapi->irq_vec, tnapi);
  6562. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6563. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6564. if (err)
  6565. return err;
  6566. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6567. tg3_enable_ints(tp);
  6568. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6569. tnapi->coal_now);
  6570. for (i = 0; i < 5; i++) {
  6571. u32 int_mbox, misc_host_ctrl;
  6572. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6573. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6574. if ((int_mbox != 0) ||
  6575. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6576. intr_ok = 1;
  6577. break;
  6578. }
  6579. msleep(10);
  6580. }
  6581. tg3_disable_ints(tp);
  6582. free_irq(tnapi->irq_vec, tnapi);
  6583. err = tg3_request_irq(tp, 0);
  6584. if (err)
  6585. return err;
  6586. if (intr_ok)
  6587. return 0;
  6588. return -EIO;
  6589. }
  6590. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6591. * successfully restored
  6592. */
  6593. static int tg3_test_msi(struct tg3 *tp)
  6594. {
  6595. int err;
  6596. u16 pci_cmd;
  6597. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6598. return 0;
  6599. /* Turn off SERR reporting in case MSI terminates with Master
  6600. * Abort.
  6601. */
  6602. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6603. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6604. pci_cmd & ~PCI_COMMAND_SERR);
  6605. err = tg3_test_interrupt(tp);
  6606. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6607. if (!err)
  6608. return 0;
  6609. /* other failures */
  6610. if (err != -EIO)
  6611. return err;
  6612. /* MSI test failed, go back to INTx mode */
  6613. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6614. "switching to INTx mode. Please report this failure to "
  6615. "the PCI maintainer and include system chipset information.\n",
  6616. tp->dev->name);
  6617. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6618. pci_disable_msi(tp->pdev);
  6619. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6620. err = tg3_request_irq(tp, 0);
  6621. if (err)
  6622. return err;
  6623. /* Need to reset the chip because the MSI cycle may have terminated
  6624. * with Master Abort.
  6625. */
  6626. tg3_full_lock(tp, 1);
  6627. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6628. err = tg3_init_hw(tp, 1);
  6629. tg3_full_unlock(tp);
  6630. if (err)
  6631. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6632. return err;
  6633. }
  6634. static int tg3_request_firmware(struct tg3 *tp)
  6635. {
  6636. const __be32 *fw_data;
  6637. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6638. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6639. tp->dev->name, tp->fw_needed);
  6640. return -ENOENT;
  6641. }
  6642. fw_data = (void *)tp->fw->data;
  6643. /* Firmware blob starts with version numbers, followed by
  6644. * start address and _full_ length including BSS sections
  6645. * (which must be longer than the actual data, of course
  6646. */
  6647. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6648. if (tp->fw_len < (tp->fw->size - 12)) {
  6649. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6650. tp->dev->name, tp->fw_len, tp->fw_needed);
  6651. release_firmware(tp->fw);
  6652. tp->fw = NULL;
  6653. return -EINVAL;
  6654. }
  6655. /* We no longer need firmware; we have it. */
  6656. tp->fw_needed = NULL;
  6657. return 0;
  6658. }
  6659. static bool tg3_enable_msix(struct tg3 *tp)
  6660. {
  6661. int i, rc, cpus = num_online_cpus();
  6662. struct msix_entry msix_ent[tp->irq_max];
  6663. if (cpus == 1)
  6664. /* Just fallback to the simpler MSI mode. */
  6665. return false;
  6666. /*
  6667. * We want as many rx rings enabled as there are cpus.
  6668. * The first MSIX vector only deals with link interrupts, etc,
  6669. * so we add one to the number of vectors we are requesting.
  6670. */
  6671. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6672. for (i = 0; i < tp->irq_max; i++) {
  6673. msix_ent[i].entry = i;
  6674. msix_ent[i].vector = 0;
  6675. }
  6676. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6677. if (rc != 0) {
  6678. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6679. return false;
  6680. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6681. return false;
  6682. printk(KERN_NOTICE
  6683. "%s: Requested %d MSI-X vectors, received %d\n",
  6684. tp->dev->name, tp->irq_cnt, rc);
  6685. tp->irq_cnt = rc;
  6686. }
  6687. for (i = 0; i < tp->irq_max; i++)
  6688. tp->napi[i].irq_vec = msix_ent[i].vector;
  6689. return true;
  6690. }
  6691. static void tg3_ints_init(struct tg3 *tp)
  6692. {
  6693. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6694. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6695. /* All MSI supporting chips should support tagged
  6696. * status. Assert that this is the case.
  6697. */
  6698. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6699. "Not using MSI.\n", tp->dev->name);
  6700. goto defcfg;
  6701. }
  6702. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6703. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6704. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6705. pci_enable_msi(tp->pdev) == 0)
  6706. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6707. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6708. u32 msi_mode = tr32(MSGINT_MODE);
  6709. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6710. }
  6711. defcfg:
  6712. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6713. tp->irq_cnt = 1;
  6714. tp->napi[0].irq_vec = tp->pdev->irq;
  6715. }
  6716. }
  6717. static void tg3_ints_fini(struct tg3 *tp)
  6718. {
  6719. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6720. pci_disable_msix(tp->pdev);
  6721. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6722. pci_disable_msi(tp->pdev);
  6723. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6724. }
  6725. static int tg3_open(struct net_device *dev)
  6726. {
  6727. struct tg3 *tp = netdev_priv(dev);
  6728. int i, err;
  6729. if (tp->fw_needed) {
  6730. err = tg3_request_firmware(tp);
  6731. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6732. if (err)
  6733. return err;
  6734. } else if (err) {
  6735. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6736. tp->dev->name);
  6737. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6738. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6739. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6740. tp->dev->name);
  6741. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6742. }
  6743. }
  6744. netif_carrier_off(tp->dev);
  6745. err = tg3_set_power_state(tp, PCI_D0);
  6746. if (err)
  6747. return err;
  6748. tg3_full_lock(tp, 0);
  6749. tg3_disable_ints(tp);
  6750. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6751. tg3_full_unlock(tp);
  6752. /*
  6753. * Setup interrupts first so we know how
  6754. * many NAPI resources to allocate
  6755. */
  6756. tg3_ints_init(tp);
  6757. /* The placement of this call is tied
  6758. * to the setup and use of Host TX descriptors.
  6759. */
  6760. err = tg3_alloc_consistent(tp);
  6761. if (err)
  6762. goto err_out1;
  6763. napi_enable(&tp->napi[0].napi);
  6764. for (i = 0; i < tp->irq_cnt; i++) {
  6765. struct tg3_napi *tnapi = &tp->napi[i];
  6766. err = tg3_request_irq(tp, i);
  6767. if (err) {
  6768. for (i--; i >= 0; i--)
  6769. free_irq(tnapi->irq_vec, tnapi);
  6770. break;
  6771. }
  6772. }
  6773. if (err)
  6774. goto err_out2;
  6775. tg3_full_lock(tp, 0);
  6776. err = tg3_init_hw(tp, 1);
  6777. if (err) {
  6778. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6779. tg3_free_rings(tp);
  6780. } else {
  6781. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6782. tp->timer_offset = HZ;
  6783. else
  6784. tp->timer_offset = HZ / 10;
  6785. BUG_ON(tp->timer_offset > HZ);
  6786. tp->timer_counter = tp->timer_multiplier =
  6787. (HZ / tp->timer_offset);
  6788. tp->asf_counter = tp->asf_multiplier =
  6789. ((HZ / tp->timer_offset) * 2);
  6790. init_timer(&tp->timer);
  6791. tp->timer.expires = jiffies + tp->timer_offset;
  6792. tp->timer.data = (unsigned long) tp;
  6793. tp->timer.function = tg3_timer;
  6794. }
  6795. tg3_full_unlock(tp);
  6796. if (err)
  6797. goto err_out3;
  6798. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6799. err = tg3_test_msi(tp);
  6800. if (err) {
  6801. tg3_full_lock(tp, 0);
  6802. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6803. tg3_free_rings(tp);
  6804. tg3_full_unlock(tp);
  6805. goto err_out2;
  6806. }
  6807. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6808. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6809. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6810. tw32(PCIE_TRANSACTION_CFG,
  6811. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6812. }
  6813. }
  6814. }
  6815. tg3_phy_start(tp);
  6816. tg3_full_lock(tp, 0);
  6817. add_timer(&tp->timer);
  6818. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6819. tg3_enable_ints(tp);
  6820. tg3_full_unlock(tp);
  6821. netif_start_queue(dev);
  6822. return 0;
  6823. err_out3:
  6824. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  6825. struct tg3_napi *tnapi = &tp->napi[i];
  6826. free_irq(tnapi->irq_vec, tnapi);
  6827. }
  6828. err_out2:
  6829. napi_disable(&tp->napi[0].napi);
  6830. tg3_free_consistent(tp);
  6831. err_out1:
  6832. tg3_ints_fini(tp);
  6833. return err;
  6834. }
  6835. #if 0
  6836. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6837. {
  6838. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6839. u16 val16;
  6840. int i;
  6841. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  6842. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6843. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6844. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6845. val16, val32);
  6846. /* MAC block */
  6847. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6848. tr32(MAC_MODE), tr32(MAC_STATUS));
  6849. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6850. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6851. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6852. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6853. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6854. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6855. /* Send data initiator control block */
  6856. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6857. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6858. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6859. tr32(SNDDATAI_STATSCTRL));
  6860. /* Send data completion control block */
  6861. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6862. /* Send BD ring selector block */
  6863. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6864. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6865. /* Send BD initiator control block */
  6866. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6867. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6868. /* Send BD completion control block */
  6869. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6870. /* Receive list placement control block */
  6871. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6872. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6873. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6874. tr32(RCVLPC_STATSCTRL));
  6875. /* Receive data and receive BD initiator control block */
  6876. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6877. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6878. /* Receive data completion control block */
  6879. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6880. tr32(RCVDCC_MODE));
  6881. /* Receive BD initiator control block */
  6882. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6883. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6884. /* Receive BD completion control block */
  6885. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6886. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6887. /* Receive list selector control block */
  6888. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6889. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6890. /* Mbuf cluster free block */
  6891. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6892. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6893. /* Host coalescing control block */
  6894. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6895. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6896. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6897. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6898. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6899. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6900. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6901. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6902. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6903. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6904. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6905. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6906. /* Memory arbiter control block */
  6907. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6908. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6909. /* Buffer manager control block */
  6910. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6911. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6912. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6913. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6914. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6915. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6916. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6917. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6918. /* Read DMA control block */
  6919. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6920. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6921. /* Write DMA control block */
  6922. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6923. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6924. /* DMA completion block */
  6925. printk("DEBUG: DMAC_MODE[%08x]\n",
  6926. tr32(DMAC_MODE));
  6927. /* GRC block */
  6928. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6929. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6930. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6931. tr32(GRC_LOCAL_CTRL));
  6932. /* TG3_BDINFOs */
  6933. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6934. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6935. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6936. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6937. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6938. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6939. tr32(RCVDBDI_STD_BD + 0x0),
  6940. tr32(RCVDBDI_STD_BD + 0x4),
  6941. tr32(RCVDBDI_STD_BD + 0x8),
  6942. tr32(RCVDBDI_STD_BD + 0xc));
  6943. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6944. tr32(RCVDBDI_MINI_BD + 0x0),
  6945. tr32(RCVDBDI_MINI_BD + 0x4),
  6946. tr32(RCVDBDI_MINI_BD + 0x8),
  6947. tr32(RCVDBDI_MINI_BD + 0xc));
  6948. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6949. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6950. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6951. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6952. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6953. val32, val32_2, val32_3, val32_4);
  6954. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6955. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6956. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6957. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6958. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6959. val32, val32_2, val32_3, val32_4);
  6960. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6961. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6962. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6963. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6964. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6965. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6966. val32, val32_2, val32_3, val32_4, val32_5);
  6967. /* SW status block */
  6968. printk(KERN_DEBUG
  6969. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6970. sblk->status,
  6971. sblk->status_tag,
  6972. sblk->rx_jumbo_consumer,
  6973. sblk->rx_consumer,
  6974. sblk->rx_mini_consumer,
  6975. sblk->idx[0].rx_producer,
  6976. sblk->idx[0].tx_consumer);
  6977. /* SW statistics block */
  6978. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6979. ((u32 *)tp->hw_stats)[0],
  6980. ((u32 *)tp->hw_stats)[1],
  6981. ((u32 *)tp->hw_stats)[2],
  6982. ((u32 *)tp->hw_stats)[3]);
  6983. /* Mailboxes */
  6984. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6985. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6986. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6987. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6988. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6989. /* NIC side send descriptors. */
  6990. for (i = 0; i < 6; i++) {
  6991. unsigned long txd;
  6992. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6993. + (i * sizeof(struct tg3_tx_buffer_desc));
  6994. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6995. i,
  6996. readl(txd + 0x0), readl(txd + 0x4),
  6997. readl(txd + 0x8), readl(txd + 0xc));
  6998. }
  6999. /* NIC side RX descriptors. */
  7000. for (i = 0; i < 6; i++) {
  7001. unsigned long rxd;
  7002. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7003. + (i * sizeof(struct tg3_rx_buffer_desc));
  7004. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7005. i,
  7006. readl(rxd + 0x0), readl(rxd + 0x4),
  7007. readl(rxd + 0x8), readl(rxd + 0xc));
  7008. rxd += (4 * sizeof(u32));
  7009. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7010. i,
  7011. readl(rxd + 0x0), readl(rxd + 0x4),
  7012. readl(rxd + 0x8), readl(rxd + 0xc));
  7013. }
  7014. for (i = 0; i < 6; i++) {
  7015. unsigned long rxd;
  7016. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7017. + (i * sizeof(struct tg3_rx_buffer_desc));
  7018. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7019. i,
  7020. readl(rxd + 0x0), readl(rxd + 0x4),
  7021. readl(rxd + 0x8), readl(rxd + 0xc));
  7022. rxd += (4 * sizeof(u32));
  7023. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7024. i,
  7025. readl(rxd + 0x0), readl(rxd + 0x4),
  7026. readl(rxd + 0x8), readl(rxd + 0xc));
  7027. }
  7028. }
  7029. #endif
  7030. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7031. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7032. static int tg3_close(struct net_device *dev)
  7033. {
  7034. int i;
  7035. struct tg3 *tp = netdev_priv(dev);
  7036. napi_disable(&tp->napi[0].napi);
  7037. cancel_work_sync(&tp->reset_task);
  7038. netif_stop_queue(dev);
  7039. del_timer_sync(&tp->timer);
  7040. tg3_full_lock(tp, 1);
  7041. #if 0
  7042. tg3_dump_state(tp);
  7043. #endif
  7044. tg3_disable_ints(tp);
  7045. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7046. tg3_free_rings(tp);
  7047. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7048. tg3_full_unlock(tp);
  7049. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7050. struct tg3_napi *tnapi = &tp->napi[i];
  7051. free_irq(tnapi->irq_vec, tnapi);
  7052. }
  7053. tg3_ints_fini(tp);
  7054. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7055. sizeof(tp->net_stats_prev));
  7056. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7057. sizeof(tp->estats_prev));
  7058. tg3_free_consistent(tp);
  7059. tg3_set_power_state(tp, PCI_D3hot);
  7060. netif_carrier_off(tp->dev);
  7061. return 0;
  7062. }
  7063. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7064. {
  7065. unsigned long ret;
  7066. #if (BITS_PER_LONG == 32)
  7067. ret = val->low;
  7068. #else
  7069. ret = ((u64)val->high << 32) | ((u64)val->low);
  7070. #endif
  7071. return ret;
  7072. }
  7073. static inline u64 get_estat64(tg3_stat64_t *val)
  7074. {
  7075. return ((u64)val->high << 32) | ((u64)val->low);
  7076. }
  7077. static unsigned long calc_crc_errors(struct tg3 *tp)
  7078. {
  7079. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7080. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7081. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7083. u32 val;
  7084. spin_lock_bh(&tp->lock);
  7085. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7086. tg3_writephy(tp, MII_TG3_TEST1,
  7087. val | MII_TG3_TEST1_CRC_EN);
  7088. tg3_readphy(tp, 0x14, &val);
  7089. } else
  7090. val = 0;
  7091. spin_unlock_bh(&tp->lock);
  7092. tp->phy_crc_errors += val;
  7093. return tp->phy_crc_errors;
  7094. }
  7095. return get_stat64(&hw_stats->rx_fcs_errors);
  7096. }
  7097. #define ESTAT_ADD(member) \
  7098. estats->member = old_estats->member + \
  7099. get_estat64(&hw_stats->member)
  7100. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7101. {
  7102. struct tg3_ethtool_stats *estats = &tp->estats;
  7103. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7104. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7105. if (!hw_stats)
  7106. return old_estats;
  7107. ESTAT_ADD(rx_octets);
  7108. ESTAT_ADD(rx_fragments);
  7109. ESTAT_ADD(rx_ucast_packets);
  7110. ESTAT_ADD(rx_mcast_packets);
  7111. ESTAT_ADD(rx_bcast_packets);
  7112. ESTAT_ADD(rx_fcs_errors);
  7113. ESTAT_ADD(rx_align_errors);
  7114. ESTAT_ADD(rx_xon_pause_rcvd);
  7115. ESTAT_ADD(rx_xoff_pause_rcvd);
  7116. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7117. ESTAT_ADD(rx_xoff_entered);
  7118. ESTAT_ADD(rx_frame_too_long_errors);
  7119. ESTAT_ADD(rx_jabbers);
  7120. ESTAT_ADD(rx_undersize_packets);
  7121. ESTAT_ADD(rx_in_length_errors);
  7122. ESTAT_ADD(rx_out_length_errors);
  7123. ESTAT_ADD(rx_64_or_less_octet_packets);
  7124. ESTAT_ADD(rx_65_to_127_octet_packets);
  7125. ESTAT_ADD(rx_128_to_255_octet_packets);
  7126. ESTAT_ADD(rx_256_to_511_octet_packets);
  7127. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7128. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7129. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7130. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7131. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7132. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7133. ESTAT_ADD(tx_octets);
  7134. ESTAT_ADD(tx_collisions);
  7135. ESTAT_ADD(tx_xon_sent);
  7136. ESTAT_ADD(tx_xoff_sent);
  7137. ESTAT_ADD(tx_flow_control);
  7138. ESTAT_ADD(tx_mac_errors);
  7139. ESTAT_ADD(tx_single_collisions);
  7140. ESTAT_ADD(tx_mult_collisions);
  7141. ESTAT_ADD(tx_deferred);
  7142. ESTAT_ADD(tx_excessive_collisions);
  7143. ESTAT_ADD(tx_late_collisions);
  7144. ESTAT_ADD(tx_collide_2times);
  7145. ESTAT_ADD(tx_collide_3times);
  7146. ESTAT_ADD(tx_collide_4times);
  7147. ESTAT_ADD(tx_collide_5times);
  7148. ESTAT_ADD(tx_collide_6times);
  7149. ESTAT_ADD(tx_collide_7times);
  7150. ESTAT_ADD(tx_collide_8times);
  7151. ESTAT_ADD(tx_collide_9times);
  7152. ESTAT_ADD(tx_collide_10times);
  7153. ESTAT_ADD(tx_collide_11times);
  7154. ESTAT_ADD(tx_collide_12times);
  7155. ESTAT_ADD(tx_collide_13times);
  7156. ESTAT_ADD(tx_collide_14times);
  7157. ESTAT_ADD(tx_collide_15times);
  7158. ESTAT_ADD(tx_ucast_packets);
  7159. ESTAT_ADD(tx_mcast_packets);
  7160. ESTAT_ADD(tx_bcast_packets);
  7161. ESTAT_ADD(tx_carrier_sense_errors);
  7162. ESTAT_ADD(tx_discards);
  7163. ESTAT_ADD(tx_errors);
  7164. ESTAT_ADD(dma_writeq_full);
  7165. ESTAT_ADD(dma_write_prioq_full);
  7166. ESTAT_ADD(rxbds_empty);
  7167. ESTAT_ADD(rx_discards);
  7168. ESTAT_ADD(rx_errors);
  7169. ESTAT_ADD(rx_threshold_hit);
  7170. ESTAT_ADD(dma_readq_full);
  7171. ESTAT_ADD(dma_read_prioq_full);
  7172. ESTAT_ADD(tx_comp_queue_full);
  7173. ESTAT_ADD(ring_set_send_prod_index);
  7174. ESTAT_ADD(ring_status_update);
  7175. ESTAT_ADD(nic_irqs);
  7176. ESTAT_ADD(nic_avoided_irqs);
  7177. ESTAT_ADD(nic_tx_threshold_hit);
  7178. return estats;
  7179. }
  7180. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7181. {
  7182. struct tg3 *tp = netdev_priv(dev);
  7183. struct net_device_stats *stats = &tp->net_stats;
  7184. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7185. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7186. if (!hw_stats)
  7187. return old_stats;
  7188. stats->rx_packets = old_stats->rx_packets +
  7189. get_stat64(&hw_stats->rx_ucast_packets) +
  7190. get_stat64(&hw_stats->rx_mcast_packets) +
  7191. get_stat64(&hw_stats->rx_bcast_packets);
  7192. stats->tx_packets = old_stats->tx_packets +
  7193. get_stat64(&hw_stats->tx_ucast_packets) +
  7194. get_stat64(&hw_stats->tx_mcast_packets) +
  7195. get_stat64(&hw_stats->tx_bcast_packets);
  7196. stats->rx_bytes = old_stats->rx_bytes +
  7197. get_stat64(&hw_stats->rx_octets);
  7198. stats->tx_bytes = old_stats->tx_bytes +
  7199. get_stat64(&hw_stats->tx_octets);
  7200. stats->rx_errors = old_stats->rx_errors +
  7201. get_stat64(&hw_stats->rx_errors);
  7202. stats->tx_errors = old_stats->tx_errors +
  7203. get_stat64(&hw_stats->tx_errors) +
  7204. get_stat64(&hw_stats->tx_mac_errors) +
  7205. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7206. get_stat64(&hw_stats->tx_discards);
  7207. stats->multicast = old_stats->multicast +
  7208. get_stat64(&hw_stats->rx_mcast_packets);
  7209. stats->collisions = old_stats->collisions +
  7210. get_stat64(&hw_stats->tx_collisions);
  7211. stats->rx_length_errors = old_stats->rx_length_errors +
  7212. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7213. get_stat64(&hw_stats->rx_undersize_packets);
  7214. stats->rx_over_errors = old_stats->rx_over_errors +
  7215. get_stat64(&hw_stats->rxbds_empty);
  7216. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7217. get_stat64(&hw_stats->rx_align_errors);
  7218. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7219. get_stat64(&hw_stats->tx_discards);
  7220. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7221. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7222. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7223. calc_crc_errors(tp);
  7224. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7225. get_stat64(&hw_stats->rx_discards);
  7226. return stats;
  7227. }
  7228. static inline u32 calc_crc(unsigned char *buf, int len)
  7229. {
  7230. u32 reg;
  7231. u32 tmp;
  7232. int j, k;
  7233. reg = 0xffffffff;
  7234. for (j = 0; j < len; j++) {
  7235. reg ^= buf[j];
  7236. for (k = 0; k < 8; k++) {
  7237. tmp = reg & 0x01;
  7238. reg >>= 1;
  7239. if (tmp) {
  7240. reg ^= 0xedb88320;
  7241. }
  7242. }
  7243. }
  7244. return ~reg;
  7245. }
  7246. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7247. {
  7248. /* accept or reject all multicast frames */
  7249. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7250. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7251. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7252. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7253. }
  7254. static void __tg3_set_rx_mode(struct net_device *dev)
  7255. {
  7256. struct tg3 *tp = netdev_priv(dev);
  7257. u32 rx_mode;
  7258. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7259. RX_MODE_KEEP_VLAN_TAG);
  7260. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7261. * flag clear.
  7262. */
  7263. #if TG3_VLAN_TAG_USED
  7264. if (!tp->vlgrp &&
  7265. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7266. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7267. #else
  7268. /* By definition, VLAN is disabled always in this
  7269. * case.
  7270. */
  7271. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7272. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7273. #endif
  7274. if (dev->flags & IFF_PROMISC) {
  7275. /* Promiscuous mode. */
  7276. rx_mode |= RX_MODE_PROMISC;
  7277. } else if (dev->flags & IFF_ALLMULTI) {
  7278. /* Accept all multicast. */
  7279. tg3_set_multi (tp, 1);
  7280. } else if (dev->mc_count < 1) {
  7281. /* Reject all multicast. */
  7282. tg3_set_multi (tp, 0);
  7283. } else {
  7284. /* Accept one or more multicast(s). */
  7285. struct dev_mc_list *mclist;
  7286. unsigned int i;
  7287. u32 mc_filter[4] = { 0, };
  7288. u32 regidx;
  7289. u32 bit;
  7290. u32 crc;
  7291. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7292. i++, mclist = mclist->next) {
  7293. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7294. bit = ~crc & 0x7f;
  7295. regidx = (bit & 0x60) >> 5;
  7296. bit &= 0x1f;
  7297. mc_filter[regidx] |= (1 << bit);
  7298. }
  7299. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7300. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7301. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7302. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7303. }
  7304. if (rx_mode != tp->rx_mode) {
  7305. tp->rx_mode = rx_mode;
  7306. tw32_f(MAC_RX_MODE, rx_mode);
  7307. udelay(10);
  7308. }
  7309. }
  7310. static void tg3_set_rx_mode(struct net_device *dev)
  7311. {
  7312. struct tg3 *tp = netdev_priv(dev);
  7313. if (!netif_running(dev))
  7314. return;
  7315. tg3_full_lock(tp, 0);
  7316. __tg3_set_rx_mode(dev);
  7317. tg3_full_unlock(tp);
  7318. }
  7319. #define TG3_REGDUMP_LEN (32 * 1024)
  7320. static int tg3_get_regs_len(struct net_device *dev)
  7321. {
  7322. return TG3_REGDUMP_LEN;
  7323. }
  7324. static void tg3_get_regs(struct net_device *dev,
  7325. struct ethtool_regs *regs, void *_p)
  7326. {
  7327. u32 *p = _p;
  7328. struct tg3 *tp = netdev_priv(dev);
  7329. u8 *orig_p = _p;
  7330. int i;
  7331. regs->version = 0;
  7332. memset(p, 0, TG3_REGDUMP_LEN);
  7333. if (tp->link_config.phy_is_low_power)
  7334. return;
  7335. tg3_full_lock(tp, 0);
  7336. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7337. #define GET_REG32_LOOP(base,len) \
  7338. do { p = (u32 *)(orig_p + (base)); \
  7339. for (i = 0; i < len; i += 4) \
  7340. __GET_REG32((base) + i); \
  7341. } while (0)
  7342. #define GET_REG32_1(reg) \
  7343. do { p = (u32 *)(orig_p + (reg)); \
  7344. __GET_REG32((reg)); \
  7345. } while (0)
  7346. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7347. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7348. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7349. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7350. GET_REG32_1(SNDDATAC_MODE);
  7351. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7352. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7353. GET_REG32_1(SNDBDC_MODE);
  7354. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7355. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7356. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7357. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7358. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7359. GET_REG32_1(RCVDCC_MODE);
  7360. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7361. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7362. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7363. GET_REG32_1(MBFREE_MODE);
  7364. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7365. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7366. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7367. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7368. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7369. GET_REG32_1(RX_CPU_MODE);
  7370. GET_REG32_1(RX_CPU_STATE);
  7371. GET_REG32_1(RX_CPU_PGMCTR);
  7372. GET_REG32_1(RX_CPU_HWBKPT);
  7373. GET_REG32_1(TX_CPU_MODE);
  7374. GET_REG32_1(TX_CPU_STATE);
  7375. GET_REG32_1(TX_CPU_PGMCTR);
  7376. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7377. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7378. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7379. GET_REG32_1(DMAC_MODE);
  7380. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7381. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7382. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7383. #undef __GET_REG32
  7384. #undef GET_REG32_LOOP
  7385. #undef GET_REG32_1
  7386. tg3_full_unlock(tp);
  7387. }
  7388. static int tg3_get_eeprom_len(struct net_device *dev)
  7389. {
  7390. struct tg3 *tp = netdev_priv(dev);
  7391. return tp->nvram_size;
  7392. }
  7393. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7394. {
  7395. struct tg3 *tp = netdev_priv(dev);
  7396. int ret;
  7397. u8 *pd;
  7398. u32 i, offset, len, b_offset, b_count;
  7399. __be32 val;
  7400. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7401. return -EINVAL;
  7402. if (tp->link_config.phy_is_low_power)
  7403. return -EAGAIN;
  7404. offset = eeprom->offset;
  7405. len = eeprom->len;
  7406. eeprom->len = 0;
  7407. eeprom->magic = TG3_EEPROM_MAGIC;
  7408. if (offset & 3) {
  7409. /* adjustments to start on required 4 byte boundary */
  7410. b_offset = offset & 3;
  7411. b_count = 4 - b_offset;
  7412. if (b_count > len) {
  7413. /* i.e. offset=1 len=2 */
  7414. b_count = len;
  7415. }
  7416. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7417. if (ret)
  7418. return ret;
  7419. memcpy(data, ((char*)&val) + b_offset, b_count);
  7420. len -= b_count;
  7421. offset += b_count;
  7422. eeprom->len += b_count;
  7423. }
  7424. /* read bytes upto the last 4 byte boundary */
  7425. pd = &data[eeprom->len];
  7426. for (i = 0; i < (len - (len & 3)); i += 4) {
  7427. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7428. if (ret) {
  7429. eeprom->len += i;
  7430. return ret;
  7431. }
  7432. memcpy(pd + i, &val, 4);
  7433. }
  7434. eeprom->len += i;
  7435. if (len & 3) {
  7436. /* read last bytes not ending on 4 byte boundary */
  7437. pd = &data[eeprom->len];
  7438. b_count = len & 3;
  7439. b_offset = offset + len - b_count;
  7440. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7441. if (ret)
  7442. return ret;
  7443. memcpy(pd, &val, b_count);
  7444. eeprom->len += b_count;
  7445. }
  7446. return 0;
  7447. }
  7448. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7449. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7450. {
  7451. struct tg3 *tp = netdev_priv(dev);
  7452. int ret;
  7453. u32 offset, len, b_offset, odd_len;
  7454. u8 *buf;
  7455. __be32 start, end;
  7456. if (tp->link_config.phy_is_low_power)
  7457. return -EAGAIN;
  7458. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7459. eeprom->magic != TG3_EEPROM_MAGIC)
  7460. return -EINVAL;
  7461. offset = eeprom->offset;
  7462. len = eeprom->len;
  7463. if ((b_offset = (offset & 3))) {
  7464. /* adjustments to start on required 4 byte boundary */
  7465. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7466. if (ret)
  7467. return ret;
  7468. len += b_offset;
  7469. offset &= ~3;
  7470. if (len < 4)
  7471. len = 4;
  7472. }
  7473. odd_len = 0;
  7474. if (len & 3) {
  7475. /* adjustments to end on required 4 byte boundary */
  7476. odd_len = 1;
  7477. len = (len + 3) & ~3;
  7478. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7479. if (ret)
  7480. return ret;
  7481. }
  7482. buf = data;
  7483. if (b_offset || odd_len) {
  7484. buf = kmalloc(len, GFP_KERNEL);
  7485. if (!buf)
  7486. return -ENOMEM;
  7487. if (b_offset)
  7488. memcpy(buf, &start, 4);
  7489. if (odd_len)
  7490. memcpy(buf+len-4, &end, 4);
  7491. memcpy(buf + b_offset, data, eeprom->len);
  7492. }
  7493. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7494. if (buf != data)
  7495. kfree(buf);
  7496. return ret;
  7497. }
  7498. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7499. {
  7500. struct tg3 *tp = netdev_priv(dev);
  7501. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7502. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7503. return -EAGAIN;
  7504. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7505. }
  7506. cmd->supported = (SUPPORTED_Autoneg);
  7507. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7508. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7509. SUPPORTED_1000baseT_Full);
  7510. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7511. cmd->supported |= (SUPPORTED_100baseT_Half |
  7512. SUPPORTED_100baseT_Full |
  7513. SUPPORTED_10baseT_Half |
  7514. SUPPORTED_10baseT_Full |
  7515. SUPPORTED_TP);
  7516. cmd->port = PORT_TP;
  7517. } else {
  7518. cmd->supported |= SUPPORTED_FIBRE;
  7519. cmd->port = PORT_FIBRE;
  7520. }
  7521. cmd->advertising = tp->link_config.advertising;
  7522. if (netif_running(dev)) {
  7523. cmd->speed = tp->link_config.active_speed;
  7524. cmd->duplex = tp->link_config.active_duplex;
  7525. }
  7526. cmd->phy_address = PHY_ADDR;
  7527. cmd->transceiver = XCVR_INTERNAL;
  7528. cmd->autoneg = tp->link_config.autoneg;
  7529. cmd->maxtxpkt = 0;
  7530. cmd->maxrxpkt = 0;
  7531. return 0;
  7532. }
  7533. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7534. {
  7535. struct tg3 *tp = netdev_priv(dev);
  7536. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7537. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7538. return -EAGAIN;
  7539. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7540. }
  7541. if (cmd->autoneg != AUTONEG_ENABLE &&
  7542. cmd->autoneg != AUTONEG_DISABLE)
  7543. return -EINVAL;
  7544. if (cmd->autoneg == AUTONEG_DISABLE &&
  7545. cmd->duplex != DUPLEX_FULL &&
  7546. cmd->duplex != DUPLEX_HALF)
  7547. return -EINVAL;
  7548. if (cmd->autoneg == AUTONEG_ENABLE) {
  7549. u32 mask = ADVERTISED_Autoneg |
  7550. ADVERTISED_Pause |
  7551. ADVERTISED_Asym_Pause;
  7552. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7553. mask |= ADVERTISED_1000baseT_Half |
  7554. ADVERTISED_1000baseT_Full;
  7555. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7556. mask |= ADVERTISED_100baseT_Half |
  7557. ADVERTISED_100baseT_Full |
  7558. ADVERTISED_10baseT_Half |
  7559. ADVERTISED_10baseT_Full |
  7560. ADVERTISED_TP;
  7561. else
  7562. mask |= ADVERTISED_FIBRE;
  7563. if (cmd->advertising & ~mask)
  7564. return -EINVAL;
  7565. mask &= (ADVERTISED_1000baseT_Half |
  7566. ADVERTISED_1000baseT_Full |
  7567. ADVERTISED_100baseT_Half |
  7568. ADVERTISED_100baseT_Full |
  7569. ADVERTISED_10baseT_Half |
  7570. ADVERTISED_10baseT_Full);
  7571. cmd->advertising &= mask;
  7572. } else {
  7573. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7574. if (cmd->speed != SPEED_1000)
  7575. return -EINVAL;
  7576. if (cmd->duplex != DUPLEX_FULL)
  7577. return -EINVAL;
  7578. } else {
  7579. if (cmd->speed != SPEED_100 &&
  7580. cmd->speed != SPEED_10)
  7581. return -EINVAL;
  7582. }
  7583. }
  7584. tg3_full_lock(tp, 0);
  7585. tp->link_config.autoneg = cmd->autoneg;
  7586. if (cmd->autoneg == AUTONEG_ENABLE) {
  7587. tp->link_config.advertising = (cmd->advertising |
  7588. ADVERTISED_Autoneg);
  7589. tp->link_config.speed = SPEED_INVALID;
  7590. tp->link_config.duplex = DUPLEX_INVALID;
  7591. } else {
  7592. tp->link_config.advertising = 0;
  7593. tp->link_config.speed = cmd->speed;
  7594. tp->link_config.duplex = cmd->duplex;
  7595. }
  7596. tp->link_config.orig_speed = tp->link_config.speed;
  7597. tp->link_config.orig_duplex = tp->link_config.duplex;
  7598. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7599. if (netif_running(dev))
  7600. tg3_setup_phy(tp, 1);
  7601. tg3_full_unlock(tp);
  7602. return 0;
  7603. }
  7604. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7605. {
  7606. struct tg3 *tp = netdev_priv(dev);
  7607. strcpy(info->driver, DRV_MODULE_NAME);
  7608. strcpy(info->version, DRV_MODULE_VERSION);
  7609. strcpy(info->fw_version, tp->fw_ver);
  7610. strcpy(info->bus_info, pci_name(tp->pdev));
  7611. }
  7612. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7613. {
  7614. struct tg3 *tp = netdev_priv(dev);
  7615. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7616. device_can_wakeup(&tp->pdev->dev))
  7617. wol->supported = WAKE_MAGIC;
  7618. else
  7619. wol->supported = 0;
  7620. wol->wolopts = 0;
  7621. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7622. device_can_wakeup(&tp->pdev->dev))
  7623. wol->wolopts = WAKE_MAGIC;
  7624. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7625. }
  7626. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7627. {
  7628. struct tg3 *tp = netdev_priv(dev);
  7629. struct device *dp = &tp->pdev->dev;
  7630. if (wol->wolopts & ~WAKE_MAGIC)
  7631. return -EINVAL;
  7632. if ((wol->wolopts & WAKE_MAGIC) &&
  7633. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7634. return -EINVAL;
  7635. spin_lock_bh(&tp->lock);
  7636. if (wol->wolopts & WAKE_MAGIC) {
  7637. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7638. device_set_wakeup_enable(dp, true);
  7639. } else {
  7640. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7641. device_set_wakeup_enable(dp, false);
  7642. }
  7643. spin_unlock_bh(&tp->lock);
  7644. return 0;
  7645. }
  7646. static u32 tg3_get_msglevel(struct net_device *dev)
  7647. {
  7648. struct tg3 *tp = netdev_priv(dev);
  7649. return tp->msg_enable;
  7650. }
  7651. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7652. {
  7653. struct tg3 *tp = netdev_priv(dev);
  7654. tp->msg_enable = value;
  7655. }
  7656. static int tg3_set_tso(struct net_device *dev, u32 value)
  7657. {
  7658. struct tg3 *tp = netdev_priv(dev);
  7659. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7660. if (value)
  7661. return -EINVAL;
  7662. return 0;
  7663. }
  7664. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7665. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7666. if (value) {
  7667. dev->features |= NETIF_F_TSO6;
  7668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7669. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7670. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7671. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7672. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7673. dev->features |= NETIF_F_TSO_ECN;
  7674. } else
  7675. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7676. }
  7677. return ethtool_op_set_tso(dev, value);
  7678. }
  7679. static int tg3_nway_reset(struct net_device *dev)
  7680. {
  7681. struct tg3 *tp = netdev_priv(dev);
  7682. int r;
  7683. if (!netif_running(dev))
  7684. return -EAGAIN;
  7685. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7686. return -EINVAL;
  7687. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7688. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7689. return -EAGAIN;
  7690. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7691. } else {
  7692. u32 bmcr;
  7693. spin_lock_bh(&tp->lock);
  7694. r = -EINVAL;
  7695. tg3_readphy(tp, MII_BMCR, &bmcr);
  7696. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7697. ((bmcr & BMCR_ANENABLE) ||
  7698. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7699. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7700. BMCR_ANENABLE);
  7701. r = 0;
  7702. }
  7703. spin_unlock_bh(&tp->lock);
  7704. }
  7705. return r;
  7706. }
  7707. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7708. {
  7709. struct tg3 *tp = netdev_priv(dev);
  7710. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7711. ering->rx_mini_max_pending = 0;
  7712. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7713. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7714. else
  7715. ering->rx_jumbo_max_pending = 0;
  7716. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7717. ering->rx_pending = tp->rx_pending;
  7718. ering->rx_mini_pending = 0;
  7719. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7720. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7721. else
  7722. ering->rx_jumbo_pending = 0;
  7723. ering->tx_pending = tp->napi[0].tx_pending;
  7724. }
  7725. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7726. {
  7727. struct tg3 *tp = netdev_priv(dev);
  7728. int i, irq_sync = 0, err = 0;
  7729. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7730. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7731. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7732. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7733. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7734. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7735. return -EINVAL;
  7736. if (netif_running(dev)) {
  7737. tg3_phy_stop(tp);
  7738. tg3_netif_stop(tp);
  7739. irq_sync = 1;
  7740. }
  7741. tg3_full_lock(tp, irq_sync);
  7742. tp->rx_pending = ering->rx_pending;
  7743. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7744. tp->rx_pending > 63)
  7745. tp->rx_pending = 63;
  7746. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7747. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7748. tp->napi[i].tx_pending = ering->tx_pending;
  7749. if (netif_running(dev)) {
  7750. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7751. err = tg3_restart_hw(tp, 1);
  7752. if (!err)
  7753. tg3_netif_start(tp);
  7754. }
  7755. tg3_full_unlock(tp);
  7756. if (irq_sync && !err)
  7757. tg3_phy_start(tp);
  7758. return err;
  7759. }
  7760. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7761. {
  7762. struct tg3 *tp = netdev_priv(dev);
  7763. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7764. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7765. epause->rx_pause = 1;
  7766. else
  7767. epause->rx_pause = 0;
  7768. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7769. epause->tx_pause = 1;
  7770. else
  7771. epause->tx_pause = 0;
  7772. }
  7773. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7774. {
  7775. struct tg3 *tp = netdev_priv(dev);
  7776. int err = 0;
  7777. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7778. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7779. return -EAGAIN;
  7780. if (epause->autoneg) {
  7781. u32 newadv;
  7782. struct phy_device *phydev;
  7783. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7784. if (epause->rx_pause) {
  7785. if (epause->tx_pause)
  7786. newadv = ADVERTISED_Pause;
  7787. else
  7788. newadv = ADVERTISED_Pause |
  7789. ADVERTISED_Asym_Pause;
  7790. } else if (epause->tx_pause) {
  7791. newadv = ADVERTISED_Asym_Pause;
  7792. } else
  7793. newadv = 0;
  7794. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7795. u32 oldadv = phydev->advertising &
  7796. (ADVERTISED_Pause |
  7797. ADVERTISED_Asym_Pause);
  7798. if (oldadv != newadv) {
  7799. phydev->advertising &=
  7800. ~(ADVERTISED_Pause |
  7801. ADVERTISED_Asym_Pause);
  7802. phydev->advertising |= newadv;
  7803. err = phy_start_aneg(phydev);
  7804. }
  7805. } else {
  7806. tp->link_config.advertising &=
  7807. ~(ADVERTISED_Pause |
  7808. ADVERTISED_Asym_Pause);
  7809. tp->link_config.advertising |= newadv;
  7810. }
  7811. } else {
  7812. if (epause->rx_pause)
  7813. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7814. else
  7815. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7816. if (epause->tx_pause)
  7817. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7818. else
  7819. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7820. if (netif_running(dev))
  7821. tg3_setup_flow_control(tp, 0, 0);
  7822. }
  7823. } else {
  7824. int irq_sync = 0;
  7825. if (netif_running(dev)) {
  7826. tg3_netif_stop(tp);
  7827. irq_sync = 1;
  7828. }
  7829. tg3_full_lock(tp, irq_sync);
  7830. if (epause->autoneg)
  7831. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7832. else
  7833. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7834. if (epause->rx_pause)
  7835. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7836. else
  7837. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7838. if (epause->tx_pause)
  7839. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7840. else
  7841. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7842. if (netif_running(dev)) {
  7843. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7844. err = tg3_restart_hw(tp, 1);
  7845. if (!err)
  7846. tg3_netif_start(tp);
  7847. }
  7848. tg3_full_unlock(tp);
  7849. }
  7850. return err;
  7851. }
  7852. static u32 tg3_get_rx_csum(struct net_device *dev)
  7853. {
  7854. struct tg3 *tp = netdev_priv(dev);
  7855. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7856. }
  7857. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7858. {
  7859. struct tg3 *tp = netdev_priv(dev);
  7860. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7861. if (data != 0)
  7862. return -EINVAL;
  7863. return 0;
  7864. }
  7865. spin_lock_bh(&tp->lock);
  7866. if (data)
  7867. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7868. else
  7869. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7870. spin_unlock_bh(&tp->lock);
  7871. return 0;
  7872. }
  7873. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7874. {
  7875. struct tg3 *tp = netdev_priv(dev);
  7876. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7877. if (data != 0)
  7878. return -EINVAL;
  7879. return 0;
  7880. }
  7881. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7882. ethtool_op_set_tx_ipv6_csum(dev, data);
  7883. else
  7884. ethtool_op_set_tx_csum(dev, data);
  7885. return 0;
  7886. }
  7887. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7888. {
  7889. switch (sset) {
  7890. case ETH_SS_TEST:
  7891. return TG3_NUM_TEST;
  7892. case ETH_SS_STATS:
  7893. return TG3_NUM_STATS;
  7894. default:
  7895. return -EOPNOTSUPP;
  7896. }
  7897. }
  7898. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7899. {
  7900. switch (stringset) {
  7901. case ETH_SS_STATS:
  7902. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7903. break;
  7904. case ETH_SS_TEST:
  7905. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7906. break;
  7907. default:
  7908. WARN_ON(1); /* we need a WARN() */
  7909. break;
  7910. }
  7911. }
  7912. static int tg3_phys_id(struct net_device *dev, u32 data)
  7913. {
  7914. struct tg3 *tp = netdev_priv(dev);
  7915. int i;
  7916. if (!netif_running(tp->dev))
  7917. return -EAGAIN;
  7918. if (data == 0)
  7919. data = UINT_MAX / 2;
  7920. for (i = 0; i < (data * 2); i++) {
  7921. if ((i % 2) == 0)
  7922. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7923. LED_CTRL_1000MBPS_ON |
  7924. LED_CTRL_100MBPS_ON |
  7925. LED_CTRL_10MBPS_ON |
  7926. LED_CTRL_TRAFFIC_OVERRIDE |
  7927. LED_CTRL_TRAFFIC_BLINK |
  7928. LED_CTRL_TRAFFIC_LED);
  7929. else
  7930. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7931. LED_CTRL_TRAFFIC_OVERRIDE);
  7932. if (msleep_interruptible(500))
  7933. break;
  7934. }
  7935. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7936. return 0;
  7937. }
  7938. static void tg3_get_ethtool_stats (struct net_device *dev,
  7939. struct ethtool_stats *estats, u64 *tmp_stats)
  7940. {
  7941. struct tg3 *tp = netdev_priv(dev);
  7942. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7943. }
  7944. #define NVRAM_TEST_SIZE 0x100
  7945. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7946. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7947. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7948. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7949. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7950. static int tg3_test_nvram(struct tg3 *tp)
  7951. {
  7952. u32 csum, magic;
  7953. __be32 *buf;
  7954. int i, j, k, err = 0, size;
  7955. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7956. return 0;
  7957. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7958. return -EIO;
  7959. if (magic == TG3_EEPROM_MAGIC)
  7960. size = NVRAM_TEST_SIZE;
  7961. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7962. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7963. TG3_EEPROM_SB_FORMAT_1) {
  7964. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7965. case TG3_EEPROM_SB_REVISION_0:
  7966. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7967. break;
  7968. case TG3_EEPROM_SB_REVISION_2:
  7969. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7970. break;
  7971. case TG3_EEPROM_SB_REVISION_3:
  7972. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7973. break;
  7974. default:
  7975. return 0;
  7976. }
  7977. } else
  7978. return 0;
  7979. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7980. size = NVRAM_SELFBOOT_HW_SIZE;
  7981. else
  7982. return -EIO;
  7983. buf = kmalloc(size, GFP_KERNEL);
  7984. if (buf == NULL)
  7985. return -ENOMEM;
  7986. err = -EIO;
  7987. for (i = 0, j = 0; i < size; i += 4, j++) {
  7988. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7989. if (err)
  7990. break;
  7991. }
  7992. if (i < size)
  7993. goto out;
  7994. /* Selfboot format */
  7995. magic = be32_to_cpu(buf[0]);
  7996. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7997. TG3_EEPROM_MAGIC_FW) {
  7998. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7999. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8000. TG3_EEPROM_SB_REVISION_2) {
  8001. /* For rev 2, the csum doesn't include the MBA. */
  8002. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8003. csum8 += buf8[i];
  8004. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8005. csum8 += buf8[i];
  8006. } else {
  8007. for (i = 0; i < size; i++)
  8008. csum8 += buf8[i];
  8009. }
  8010. if (csum8 == 0) {
  8011. err = 0;
  8012. goto out;
  8013. }
  8014. err = -EIO;
  8015. goto out;
  8016. }
  8017. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8018. TG3_EEPROM_MAGIC_HW) {
  8019. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8020. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8021. u8 *buf8 = (u8 *) buf;
  8022. /* Separate the parity bits and the data bytes. */
  8023. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8024. if ((i == 0) || (i == 8)) {
  8025. int l;
  8026. u8 msk;
  8027. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8028. parity[k++] = buf8[i] & msk;
  8029. i++;
  8030. }
  8031. else if (i == 16) {
  8032. int l;
  8033. u8 msk;
  8034. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8035. parity[k++] = buf8[i] & msk;
  8036. i++;
  8037. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8038. parity[k++] = buf8[i] & msk;
  8039. i++;
  8040. }
  8041. data[j++] = buf8[i];
  8042. }
  8043. err = -EIO;
  8044. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8045. u8 hw8 = hweight8(data[i]);
  8046. if ((hw8 & 0x1) && parity[i])
  8047. goto out;
  8048. else if (!(hw8 & 0x1) && !parity[i])
  8049. goto out;
  8050. }
  8051. err = 0;
  8052. goto out;
  8053. }
  8054. /* Bootstrap checksum at offset 0x10 */
  8055. csum = calc_crc((unsigned char *) buf, 0x10);
  8056. if (csum != be32_to_cpu(buf[0x10/4]))
  8057. goto out;
  8058. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8059. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8060. if (csum != be32_to_cpu(buf[0xfc/4]))
  8061. goto out;
  8062. err = 0;
  8063. out:
  8064. kfree(buf);
  8065. return err;
  8066. }
  8067. #define TG3_SERDES_TIMEOUT_SEC 2
  8068. #define TG3_COPPER_TIMEOUT_SEC 6
  8069. static int tg3_test_link(struct tg3 *tp)
  8070. {
  8071. int i, max;
  8072. if (!netif_running(tp->dev))
  8073. return -ENODEV;
  8074. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8075. max = TG3_SERDES_TIMEOUT_SEC;
  8076. else
  8077. max = TG3_COPPER_TIMEOUT_SEC;
  8078. for (i = 0; i < max; i++) {
  8079. if (netif_carrier_ok(tp->dev))
  8080. return 0;
  8081. if (msleep_interruptible(1000))
  8082. break;
  8083. }
  8084. return -EIO;
  8085. }
  8086. /* Only test the commonly used registers */
  8087. static int tg3_test_registers(struct tg3 *tp)
  8088. {
  8089. int i, is_5705, is_5750;
  8090. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8091. static struct {
  8092. u16 offset;
  8093. u16 flags;
  8094. #define TG3_FL_5705 0x1
  8095. #define TG3_FL_NOT_5705 0x2
  8096. #define TG3_FL_NOT_5788 0x4
  8097. #define TG3_FL_NOT_5750 0x8
  8098. u32 read_mask;
  8099. u32 write_mask;
  8100. } reg_tbl[] = {
  8101. /* MAC Control Registers */
  8102. { MAC_MODE, TG3_FL_NOT_5705,
  8103. 0x00000000, 0x00ef6f8c },
  8104. { MAC_MODE, TG3_FL_5705,
  8105. 0x00000000, 0x01ef6b8c },
  8106. { MAC_STATUS, TG3_FL_NOT_5705,
  8107. 0x03800107, 0x00000000 },
  8108. { MAC_STATUS, TG3_FL_5705,
  8109. 0x03800100, 0x00000000 },
  8110. { MAC_ADDR_0_HIGH, 0x0000,
  8111. 0x00000000, 0x0000ffff },
  8112. { MAC_ADDR_0_LOW, 0x0000,
  8113. 0x00000000, 0xffffffff },
  8114. { MAC_RX_MTU_SIZE, 0x0000,
  8115. 0x00000000, 0x0000ffff },
  8116. { MAC_TX_MODE, 0x0000,
  8117. 0x00000000, 0x00000070 },
  8118. { MAC_TX_LENGTHS, 0x0000,
  8119. 0x00000000, 0x00003fff },
  8120. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8121. 0x00000000, 0x000007fc },
  8122. { MAC_RX_MODE, TG3_FL_5705,
  8123. 0x00000000, 0x000007dc },
  8124. { MAC_HASH_REG_0, 0x0000,
  8125. 0x00000000, 0xffffffff },
  8126. { MAC_HASH_REG_1, 0x0000,
  8127. 0x00000000, 0xffffffff },
  8128. { MAC_HASH_REG_2, 0x0000,
  8129. 0x00000000, 0xffffffff },
  8130. { MAC_HASH_REG_3, 0x0000,
  8131. 0x00000000, 0xffffffff },
  8132. /* Receive Data and Receive BD Initiator Control Registers. */
  8133. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8134. 0x00000000, 0xffffffff },
  8135. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8136. 0x00000000, 0xffffffff },
  8137. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8138. 0x00000000, 0x00000003 },
  8139. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8140. 0x00000000, 0xffffffff },
  8141. { RCVDBDI_STD_BD+0, 0x0000,
  8142. 0x00000000, 0xffffffff },
  8143. { RCVDBDI_STD_BD+4, 0x0000,
  8144. 0x00000000, 0xffffffff },
  8145. { RCVDBDI_STD_BD+8, 0x0000,
  8146. 0x00000000, 0xffff0002 },
  8147. { RCVDBDI_STD_BD+0xc, 0x0000,
  8148. 0x00000000, 0xffffffff },
  8149. /* Receive BD Initiator Control Registers. */
  8150. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8151. 0x00000000, 0xffffffff },
  8152. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8153. 0x00000000, 0x000003ff },
  8154. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8155. 0x00000000, 0xffffffff },
  8156. /* Host Coalescing Control Registers. */
  8157. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8158. 0x00000000, 0x00000004 },
  8159. { HOSTCC_MODE, TG3_FL_5705,
  8160. 0x00000000, 0x000000f6 },
  8161. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8162. 0x00000000, 0xffffffff },
  8163. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8164. 0x00000000, 0x000003ff },
  8165. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8166. 0x00000000, 0xffffffff },
  8167. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8168. 0x00000000, 0x000003ff },
  8169. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8170. 0x00000000, 0xffffffff },
  8171. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8172. 0x00000000, 0x000000ff },
  8173. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8174. 0x00000000, 0xffffffff },
  8175. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8176. 0x00000000, 0x000000ff },
  8177. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8178. 0x00000000, 0xffffffff },
  8179. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8180. 0x00000000, 0xffffffff },
  8181. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8182. 0x00000000, 0xffffffff },
  8183. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8184. 0x00000000, 0x000000ff },
  8185. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8186. 0x00000000, 0xffffffff },
  8187. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8188. 0x00000000, 0x000000ff },
  8189. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8190. 0x00000000, 0xffffffff },
  8191. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8192. 0x00000000, 0xffffffff },
  8193. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8194. 0x00000000, 0xffffffff },
  8195. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8196. 0x00000000, 0xffffffff },
  8197. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8198. 0x00000000, 0xffffffff },
  8199. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8200. 0xffffffff, 0x00000000 },
  8201. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8202. 0xffffffff, 0x00000000 },
  8203. /* Buffer Manager Control Registers. */
  8204. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8205. 0x00000000, 0x007fff80 },
  8206. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8207. 0x00000000, 0x007fffff },
  8208. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8209. 0x00000000, 0x0000003f },
  8210. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8211. 0x00000000, 0x000001ff },
  8212. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8213. 0x00000000, 0x000001ff },
  8214. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8215. 0xffffffff, 0x00000000 },
  8216. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8217. 0xffffffff, 0x00000000 },
  8218. /* Mailbox Registers */
  8219. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8220. 0x00000000, 0x000001ff },
  8221. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8222. 0x00000000, 0x000001ff },
  8223. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8224. 0x00000000, 0x000007ff },
  8225. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8226. 0x00000000, 0x000001ff },
  8227. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8228. };
  8229. is_5705 = is_5750 = 0;
  8230. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8231. is_5705 = 1;
  8232. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8233. is_5750 = 1;
  8234. }
  8235. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8236. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8237. continue;
  8238. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8239. continue;
  8240. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8241. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8242. continue;
  8243. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8244. continue;
  8245. offset = (u32) reg_tbl[i].offset;
  8246. read_mask = reg_tbl[i].read_mask;
  8247. write_mask = reg_tbl[i].write_mask;
  8248. /* Save the original register content */
  8249. save_val = tr32(offset);
  8250. /* Determine the read-only value. */
  8251. read_val = save_val & read_mask;
  8252. /* Write zero to the register, then make sure the read-only bits
  8253. * are not changed and the read/write bits are all zeros.
  8254. */
  8255. tw32(offset, 0);
  8256. val = tr32(offset);
  8257. /* Test the read-only and read/write bits. */
  8258. if (((val & read_mask) != read_val) || (val & write_mask))
  8259. goto out;
  8260. /* Write ones to all the bits defined by RdMask and WrMask, then
  8261. * make sure the read-only bits are not changed and the
  8262. * read/write bits are all ones.
  8263. */
  8264. tw32(offset, read_mask | write_mask);
  8265. val = tr32(offset);
  8266. /* Test the read-only bits. */
  8267. if ((val & read_mask) != read_val)
  8268. goto out;
  8269. /* Test the read/write bits. */
  8270. if ((val & write_mask) != write_mask)
  8271. goto out;
  8272. tw32(offset, save_val);
  8273. }
  8274. return 0;
  8275. out:
  8276. if (netif_msg_hw(tp))
  8277. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8278. offset);
  8279. tw32(offset, save_val);
  8280. return -EIO;
  8281. }
  8282. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8283. {
  8284. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8285. int i;
  8286. u32 j;
  8287. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8288. for (j = 0; j < len; j += 4) {
  8289. u32 val;
  8290. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8291. tg3_read_mem(tp, offset + j, &val);
  8292. if (val != test_pattern[i])
  8293. return -EIO;
  8294. }
  8295. }
  8296. return 0;
  8297. }
  8298. static int tg3_test_memory(struct tg3 *tp)
  8299. {
  8300. static struct mem_entry {
  8301. u32 offset;
  8302. u32 len;
  8303. } mem_tbl_570x[] = {
  8304. { 0x00000000, 0x00b50},
  8305. { 0x00002000, 0x1c000},
  8306. { 0xffffffff, 0x00000}
  8307. }, mem_tbl_5705[] = {
  8308. { 0x00000100, 0x0000c},
  8309. { 0x00000200, 0x00008},
  8310. { 0x00004000, 0x00800},
  8311. { 0x00006000, 0x01000},
  8312. { 0x00008000, 0x02000},
  8313. { 0x00010000, 0x0e000},
  8314. { 0xffffffff, 0x00000}
  8315. }, mem_tbl_5755[] = {
  8316. { 0x00000200, 0x00008},
  8317. { 0x00004000, 0x00800},
  8318. { 0x00006000, 0x00800},
  8319. { 0x00008000, 0x02000},
  8320. { 0x00010000, 0x0c000},
  8321. { 0xffffffff, 0x00000}
  8322. }, mem_tbl_5906[] = {
  8323. { 0x00000200, 0x00008},
  8324. { 0x00004000, 0x00400},
  8325. { 0x00006000, 0x00400},
  8326. { 0x00008000, 0x01000},
  8327. { 0x00010000, 0x01000},
  8328. { 0xffffffff, 0x00000}
  8329. };
  8330. struct mem_entry *mem_tbl;
  8331. int err = 0;
  8332. int i;
  8333. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8334. mem_tbl = mem_tbl_5755;
  8335. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8336. mem_tbl = mem_tbl_5906;
  8337. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8338. mem_tbl = mem_tbl_5705;
  8339. else
  8340. mem_tbl = mem_tbl_570x;
  8341. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8342. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8343. mem_tbl[i].len)) != 0)
  8344. break;
  8345. }
  8346. return err;
  8347. }
  8348. #define TG3_MAC_LOOPBACK 0
  8349. #define TG3_PHY_LOOPBACK 1
  8350. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8351. {
  8352. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8353. u32 desc_idx, coal_now;
  8354. struct sk_buff *skb, *rx_skb;
  8355. u8 *tx_data;
  8356. dma_addr_t map;
  8357. int num_pkts, tx_len, rx_len, i, err;
  8358. struct tg3_rx_buffer_desc *desc;
  8359. struct tg3_napi *tnapi, *rnapi;
  8360. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8361. tnapi = &tp->napi[0];
  8362. rnapi = &tp->napi[0];
  8363. coal_now = tnapi->coal_now | rnapi->coal_now;
  8364. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8365. /* HW errata - mac loopback fails in some cases on 5780.
  8366. * Normal traffic and PHY loopback are not affected by
  8367. * errata.
  8368. */
  8369. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8370. return 0;
  8371. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8372. MAC_MODE_PORT_INT_LPBACK;
  8373. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8374. mac_mode |= MAC_MODE_LINK_POLARITY;
  8375. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8376. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8377. else
  8378. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8379. tw32(MAC_MODE, mac_mode);
  8380. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8381. u32 val;
  8382. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8383. tg3_phy_fet_toggle_apd(tp, false);
  8384. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8385. } else
  8386. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8387. tg3_phy_toggle_automdix(tp, 0);
  8388. tg3_writephy(tp, MII_BMCR, val);
  8389. udelay(40);
  8390. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8391. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8393. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8394. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8395. } else
  8396. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8397. /* reset to prevent losing 1st rx packet intermittently */
  8398. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8399. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8400. udelay(10);
  8401. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8402. }
  8403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8404. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8405. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8406. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8407. mac_mode |= MAC_MODE_LINK_POLARITY;
  8408. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8409. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8410. }
  8411. tw32(MAC_MODE, mac_mode);
  8412. }
  8413. else
  8414. return -EINVAL;
  8415. err = -EIO;
  8416. tx_len = 1514;
  8417. skb = netdev_alloc_skb(tp->dev, tx_len);
  8418. if (!skb)
  8419. return -ENOMEM;
  8420. tx_data = skb_put(skb, tx_len);
  8421. memcpy(tx_data, tp->dev->dev_addr, 6);
  8422. memset(tx_data + 6, 0x0, 8);
  8423. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8424. for (i = 14; i < tx_len; i++)
  8425. tx_data[i] = (u8) (i & 0xff);
  8426. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8427. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8428. rnapi->coal_now);
  8429. udelay(10);
  8430. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8431. num_pkts = 0;
  8432. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8433. tnapi->tx_prod++;
  8434. num_pkts++;
  8435. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8436. tr32_mailbox(tnapi->prodmbox);
  8437. udelay(10);
  8438. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8439. for (i = 0; i < 25; i++) {
  8440. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8441. coal_now);
  8442. udelay(10);
  8443. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8444. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8445. if ((tx_idx == tnapi->tx_prod) &&
  8446. (rx_idx == (rx_start_idx + num_pkts)))
  8447. break;
  8448. }
  8449. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8450. dev_kfree_skb(skb);
  8451. if (tx_idx != tnapi->tx_prod)
  8452. goto out;
  8453. if (rx_idx != rx_start_idx + num_pkts)
  8454. goto out;
  8455. desc = &rnapi->rx_rcb[rx_start_idx];
  8456. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8457. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8458. if (opaque_key != RXD_OPAQUE_RING_STD)
  8459. goto out;
  8460. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8461. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8462. goto out;
  8463. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8464. if (rx_len != tx_len)
  8465. goto out;
  8466. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8467. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8468. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8469. for (i = 14; i < tx_len; i++) {
  8470. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8471. goto out;
  8472. }
  8473. err = 0;
  8474. /* tg3_free_rings will unmap and free the rx_skb */
  8475. out:
  8476. return err;
  8477. }
  8478. #define TG3_MAC_LOOPBACK_FAILED 1
  8479. #define TG3_PHY_LOOPBACK_FAILED 2
  8480. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8481. TG3_PHY_LOOPBACK_FAILED)
  8482. static int tg3_test_loopback(struct tg3 *tp)
  8483. {
  8484. int err = 0;
  8485. u32 cpmuctrl = 0;
  8486. if (!netif_running(tp->dev))
  8487. return TG3_LOOPBACK_FAILED;
  8488. err = tg3_reset_hw(tp, 1);
  8489. if (err)
  8490. return TG3_LOOPBACK_FAILED;
  8491. /* Turn off gphy autopowerdown. */
  8492. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8493. tg3_phy_toggle_apd(tp, false);
  8494. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8495. int i;
  8496. u32 status;
  8497. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8498. /* Wait for up to 40 microseconds to acquire lock. */
  8499. for (i = 0; i < 4; i++) {
  8500. status = tr32(TG3_CPMU_MUTEX_GNT);
  8501. if (status == CPMU_MUTEX_GNT_DRIVER)
  8502. break;
  8503. udelay(10);
  8504. }
  8505. if (status != CPMU_MUTEX_GNT_DRIVER)
  8506. return TG3_LOOPBACK_FAILED;
  8507. /* Turn off link-based power management. */
  8508. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8509. tw32(TG3_CPMU_CTRL,
  8510. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8511. CPMU_CTRL_LINK_AWARE_MODE));
  8512. }
  8513. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8514. err |= TG3_MAC_LOOPBACK_FAILED;
  8515. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8516. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8517. /* Release the mutex */
  8518. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8519. }
  8520. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8521. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8522. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8523. err |= TG3_PHY_LOOPBACK_FAILED;
  8524. }
  8525. /* Re-enable gphy autopowerdown. */
  8526. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8527. tg3_phy_toggle_apd(tp, true);
  8528. return err;
  8529. }
  8530. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8531. u64 *data)
  8532. {
  8533. struct tg3 *tp = netdev_priv(dev);
  8534. if (tp->link_config.phy_is_low_power)
  8535. tg3_set_power_state(tp, PCI_D0);
  8536. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8537. if (tg3_test_nvram(tp) != 0) {
  8538. etest->flags |= ETH_TEST_FL_FAILED;
  8539. data[0] = 1;
  8540. }
  8541. if (tg3_test_link(tp) != 0) {
  8542. etest->flags |= ETH_TEST_FL_FAILED;
  8543. data[1] = 1;
  8544. }
  8545. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8546. int err, err2 = 0, irq_sync = 0;
  8547. if (netif_running(dev)) {
  8548. tg3_phy_stop(tp);
  8549. tg3_netif_stop(tp);
  8550. irq_sync = 1;
  8551. }
  8552. tg3_full_lock(tp, irq_sync);
  8553. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8554. err = tg3_nvram_lock(tp);
  8555. tg3_halt_cpu(tp, RX_CPU_BASE);
  8556. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8557. tg3_halt_cpu(tp, TX_CPU_BASE);
  8558. if (!err)
  8559. tg3_nvram_unlock(tp);
  8560. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8561. tg3_phy_reset(tp);
  8562. if (tg3_test_registers(tp) != 0) {
  8563. etest->flags |= ETH_TEST_FL_FAILED;
  8564. data[2] = 1;
  8565. }
  8566. if (tg3_test_memory(tp) != 0) {
  8567. etest->flags |= ETH_TEST_FL_FAILED;
  8568. data[3] = 1;
  8569. }
  8570. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8571. etest->flags |= ETH_TEST_FL_FAILED;
  8572. tg3_full_unlock(tp);
  8573. if (tg3_test_interrupt(tp) != 0) {
  8574. etest->flags |= ETH_TEST_FL_FAILED;
  8575. data[5] = 1;
  8576. }
  8577. tg3_full_lock(tp, 0);
  8578. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8579. if (netif_running(dev)) {
  8580. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8581. err2 = tg3_restart_hw(tp, 1);
  8582. if (!err2)
  8583. tg3_netif_start(tp);
  8584. }
  8585. tg3_full_unlock(tp);
  8586. if (irq_sync && !err2)
  8587. tg3_phy_start(tp);
  8588. }
  8589. if (tp->link_config.phy_is_low_power)
  8590. tg3_set_power_state(tp, PCI_D3hot);
  8591. }
  8592. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8593. {
  8594. struct mii_ioctl_data *data = if_mii(ifr);
  8595. struct tg3 *tp = netdev_priv(dev);
  8596. int err;
  8597. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8598. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8599. return -EAGAIN;
  8600. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8601. }
  8602. switch(cmd) {
  8603. case SIOCGMIIPHY:
  8604. data->phy_id = PHY_ADDR;
  8605. /* fallthru */
  8606. case SIOCGMIIREG: {
  8607. u32 mii_regval;
  8608. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8609. break; /* We have no PHY */
  8610. if (tp->link_config.phy_is_low_power)
  8611. return -EAGAIN;
  8612. spin_lock_bh(&tp->lock);
  8613. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8614. spin_unlock_bh(&tp->lock);
  8615. data->val_out = mii_regval;
  8616. return err;
  8617. }
  8618. case SIOCSMIIREG:
  8619. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8620. break; /* We have no PHY */
  8621. if (!capable(CAP_NET_ADMIN))
  8622. return -EPERM;
  8623. if (tp->link_config.phy_is_low_power)
  8624. return -EAGAIN;
  8625. spin_lock_bh(&tp->lock);
  8626. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8627. spin_unlock_bh(&tp->lock);
  8628. return err;
  8629. default:
  8630. /* do nothing */
  8631. break;
  8632. }
  8633. return -EOPNOTSUPP;
  8634. }
  8635. #if TG3_VLAN_TAG_USED
  8636. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8637. {
  8638. struct tg3 *tp = netdev_priv(dev);
  8639. if (!netif_running(dev)) {
  8640. tp->vlgrp = grp;
  8641. return;
  8642. }
  8643. tg3_netif_stop(tp);
  8644. tg3_full_lock(tp, 0);
  8645. tp->vlgrp = grp;
  8646. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8647. __tg3_set_rx_mode(dev);
  8648. tg3_netif_start(tp);
  8649. tg3_full_unlock(tp);
  8650. }
  8651. #endif
  8652. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8653. {
  8654. struct tg3 *tp = netdev_priv(dev);
  8655. memcpy(ec, &tp->coal, sizeof(*ec));
  8656. return 0;
  8657. }
  8658. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8659. {
  8660. struct tg3 *tp = netdev_priv(dev);
  8661. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8662. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8663. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8664. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8665. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8666. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8667. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8668. }
  8669. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8670. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8671. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8672. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8673. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8674. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8675. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8676. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8677. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8678. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8679. return -EINVAL;
  8680. /* No rx interrupts will be generated if both are zero */
  8681. if ((ec->rx_coalesce_usecs == 0) &&
  8682. (ec->rx_max_coalesced_frames == 0))
  8683. return -EINVAL;
  8684. /* No tx interrupts will be generated if both are zero */
  8685. if ((ec->tx_coalesce_usecs == 0) &&
  8686. (ec->tx_max_coalesced_frames == 0))
  8687. return -EINVAL;
  8688. /* Only copy relevant parameters, ignore all others. */
  8689. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8690. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8691. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8692. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8693. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8694. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8695. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8696. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8697. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8698. if (netif_running(dev)) {
  8699. tg3_full_lock(tp, 0);
  8700. __tg3_set_coalesce(tp, &tp->coal);
  8701. tg3_full_unlock(tp);
  8702. }
  8703. return 0;
  8704. }
  8705. static const struct ethtool_ops tg3_ethtool_ops = {
  8706. .get_settings = tg3_get_settings,
  8707. .set_settings = tg3_set_settings,
  8708. .get_drvinfo = tg3_get_drvinfo,
  8709. .get_regs_len = tg3_get_regs_len,
  8710. .get_regs = tg3_get_regs,
  8711. .get_wol = tg3_get_wol,
  8712. .set_wol = tg3_set_wol,
  8713. .get_msglevel = tg3_get_msglevel,
  8714. .set_msglevel = tg3_set_msglevel,
  8715. .nway_reset = tg3_nway_reset,
  8716. .get_link = ethtool_op_get_link,
  8717. .get_eeprom_len = tg3_get_eeprom_len,
  8718. .get_eeprom = tg3_get_eeprom,
  8719. .set_eeprom = tg3_set_eeprom,
  8720. .get_ringparam = tg3_get_ringparam,
  8721. .set_ringparam = tg3_set_ringparam,
  8722. .get_pauseparam = tg3_get_pauseparam,
  8723. .set_pauseparam = tg3_set_pauseparam,
  8724. .get_rx_csum = tg3_get_rx_csum,
  8725. .set_rx_csum = tg3_set_rx_csum,
  8726. .set_tx_csum = tg3_set_tx_csum,
  8727. .set_sg = ethtool_op_set_sg,
  8728. .set_tso = tg3_set_tso,
  8729. .self_test = tg3_self_test,
  8730. .get_strings = tg3_get_strings,
  8731. .phys_id = tg3_phys_id,
  8732. .get_ethtool_stats = tg3_get_ethtool_stats,
  8733. .get_coalesce = tg3_get_coalesce,
  8734. .set_coalesce = tg3_set_coalesce,
  8735. .get_sset_count = tg3_get_sset_count,
  8736. };
  8737. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8738. {
  8739. u32 cursize, val, magic;
  8740. tp->nvram_size = EEPROM_CHIP_SIZE;
  8741. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8742. return;
  8743. if ((magic != TG3_EEPROM_MAGIC) &&
  8744. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8745. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8746. return;
  8747. /*
  8748. * Size the chip by reading offsets at increasing powers of two.
  8749. * When we encounter our validation signature, we know the addressing
  8750. * has wrapped around, and thus have our chip size.
  8751. */
  8752. cursize = 0x10;
  8753. while (cursize < tp->nvram_size) {
  8754. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8755. return;
  8756. if (val == magic)
  8757. break;
  8758. cursize <<= 1;
  8759. }
  8760. tp->nvram_size = cursize;
  8761. }
  8762. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8763. {
  8764. u32 val;
  8765. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8766. tg3_nvram_read(tp, 0, &val) != 0)
  8767. return;
  8768. /* Selfboot format */
  8769. if (val != TG3_EEPROM_MAGIC) {
  8770. tg3_get_eeprom_size(tp);
  8771. return;
  8772. }
  8773. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8774. if (val != 0) {
  8775. /* This is confusing. We want to operate on the
  8776. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8777. * call will read from NVRAM and byteswap the data
  8778. * according to the byteswapping settings for all
  8779. * other register accesses. This ensures the data we
  8780. * want will always reside in the lower 16-bits.
  8781. * However, the data in NVRAM is in LE format, which
  8782. * means the data from the NVRAM read will always be
  8783. * opposite the endianness of the CPU. The 16-bit
  8784. * byteswap then brings the data to CPU endianness.
  8785. */
  8786. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8787. return;
  8788. }
  8789. }
  8790. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8791. }
  8792. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8793. {
  8794. u32 nvcfg1;
  8795. nvcfg1 = tr32(NVRAM_CFG1);
  8796. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8797. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8798. } else {
  8799. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8800. tw32(NVRAM_CFG1, nvcfg1);
  8801. }
  8802. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8803. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8804. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8805. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8806. tp->nvram_jedecnum = JEDEC_ATMEL;
  8807. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8808. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8809. break;
  8810. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8811. tp->nvram_jedecnum = JEDEC_ATMEL;
  8812. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8813. break;
  8814. case FLASH_VENDOR_ATMEL_EEPROM:
  8815. tp->nvram_jedecnum = JEDEC_ATMEL;
  8816. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8817. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8818. break;
  8819. case FLASH_VENDOR_ST:
  8820. tp->nvram_jedecnum = JEDEC_ST;
  8821. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8822. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8823. break;
  8824. case FLASH_VENDOR_SAIFUN:
  8825. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8826. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8827. break;
  8828. case FLASH_VENDOR_SST_SMALL:
  8829. case FLASH_VENDOR_SST_LARGE:
  8830. tp->nvram_jedecnum = JEDEC_SST;
  8831. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8832. break;
  8833. }
  8834. } else {
  8835. tp->nvram_jedecnum = JEDEC_ATMEL;
  8836. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8837. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8838. }
  8839. }
  8840. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8841. {
  8842. u32 nvcfg1;
  8843. nvcfg1 = tr32(NVRAM_CFG1);
  8844. /* NVRAM protection for TPM */
  8845. if (nvcfg1 & (1 << 27))
  8846. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8847. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8848. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8849. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8850. tp->nvram_jedecnum = JEDEC_ATMEL;
  8851. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8852. break;
  8853. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8854. tp->nvram_jedecnum = JEDEC_ATMEL;
  8855. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8856. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8857. break;
  8858. case FLASH_5752VENDOR_ST_M45PE10:
  8859. case FLASH_5752VENDOR_ST_M45PE20:
  8860. case FLASH_5752VENDOR_ST_M45PE40:
  8861. tp->nvram_jedecnum = JEDEC_ST;
  8862. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8863. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8864. break;
  8865. }
  8866. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8867. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8868. case FLASH_5752PAGE_SIZE_256:
  8869. tp->nvram_pagesize = 256;
  8870. break;
  8871. case FLASH_5752PAGE_SIZE_512:
  8872. tp->nvram_pagesize = 512;
  8873. break;
  8874. case FLASH_5752PAGE_SIZE_1K:
  8875. tp->nvram_pagesize = 1024;
  8876. break;
  8877. case FLASH_5752PAGE_SIZE_2K:
  8878. tp->nvram_pagesize = 2048;
  8879. break;
  8880. case FLASH_5752PAGE_SIZE_4K:
  8881. tp->nvram_pagesize = 4096;
  8882. break;
  8883. case FLASH_5752PAGE_SIZE_264:
  8884. tp->nvram_pagesize = 264;
  8885. break;
  8886. }
  8887. } else {
  8888. /* For eeprom, set pagesize to maximum eeprom size */
  8889. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8890. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8891. tw32(NVRAM_CFG1, nvcfg1);
  8892. }
  8893. }
  8894. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8895. {
  8896. u32 nvcfg1, protect = 0;
  8897. nvcfg1 = tr32(NVRAM_CFG1);
  8898. /* NVRAM protection for TPM */
  8899. if (nvcfg1 & (1 << 27)) {
  8900. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8901. protect = 1;
  8902. }
  8903. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8904. switch (nvcfg1) {
  8905. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8906. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8907. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8908. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8909. tp->nvram_jedecnum = JEDEC_ATMEL;
  8910. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8911. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8912. tp->nvram_pagesize = 264;
  8913. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8914. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8915. tp->nvram_size = (protect ? 0x3e200 :
  8916. TG3_NVRAM_SIZE_512KB);
  8917. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8918. tp->nvram_size = (protect ? 0x1f200 :
  8919. TG3_NVRAM_SIZE_256KB);
  8920. else
  8921. tp->nvram_size = (protect ? 0x1f200 :
  8922. TG3_NVRAM_SIZE_128KB);
  8923. break;
  8924. case FLASH_5752VENDOR_ST_M45PE10:
  8925. case FLASH_5752VENDOR_ST_M45PE20:
  8926. case FLASH_5752VENDOR_ST_M45PE40:
  8927. tp->nvram_jedecnum = JEDEC_ST;
  8928. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8929. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8930. tp->nvram_pagesize = 256;
  8931. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8932. tp->nvram_size = (protect ?
  8933. TG3_NVRAM_SIZE_64KB :
  8934. TG3_NVRAM_SIZE_128KB);
  8935. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8936. tp->nvram_size = (protect ?
  8937. TG3_NVRAM_SIZE_64KB :
  8938. TG3_NVRAM_SIZE_256KB);
  8939. else
  8940. tp->nvram_size = (protect ?
  8941. TG3_NVRAM_SIZE_128KB :
  8942. TG3_NVRAM_SIZE_512KB);
  8943. break;
  8944. }
  8945. }
  8946. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8947. {
  8948. u32 nvcfg1;
  8949. nvcfg1 = tr32(NVRAM_CFG1);
  8950. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8951. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8952. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8953. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8954. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8955. tp->nvram_jedecnum = JEDEC_ATMEL;
  8956. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8957. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8958. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8959. tw32(NVRAM_CFG1, nvcfg1);
  8960. break;
  8961. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8962. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8963. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8964. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8965. tp->nvram_jedecnum = JEDEC_ATMEL;
  8966. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8967. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8968. tp->nvram_pagesize = 264;
  8969. break;
  8970. case FLASH_5752VENDOR_ST_M45PE10:
  8971. case FLASH_5752VENDOR_ST_M45PE20:
  8972. case FLASH_5752VENDOR_ST_M45PE40:
  8973. tp->nvram_jedecnum = JEDEC_ST;
  8974. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8975. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8976. tp->nvram_pagesize = 256;
  8977. break;
  8978. }
  8979. }
  8980. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8981. {
  8982. u32 nvcfg1, protect = 0;
  8983. nvcfg1 = tr32(NVRAM_CFG1);
  8984. /* NVRAM protection for TPM */
  8985. if (nvcfg1 & (1 << 27)) {
  8986. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8987. protect = 1;
  8988. }
  8989. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8990. switch (nvcfg1) {
  8991. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8992. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8993. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8994. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8995. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8996. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8997. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8998. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8999. tp->nvram_jedecnum = JEDEC_ATMEL;
  9000. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9001. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9002. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9003. tp->nvram_pagesize = 256;
  9004. break;
  9005. case FLASH_5761VENDOR_ST_A_M45PE20:
  9006. case FLASH_5761VENDOR_ST_A_M45PE40:
  9007. case FLASH_5761VENDOR_ST_A_M45PE80:
  9008. case FLASH_5761VENDOR_ST_A_M45PE16:
  9009. case FLASH_5761VENDOR_ST_M_M45PE20:
  9010. case FLASH_5761VENDOR_ST_M_M45PE40:
  9011. case FLASH_5761VENDOR_ST_M_M45PE80:
  9012. case FLASH_5761VENDOR_ST_M_M45PE16:
  9013. tp->nvram_jedecnum = JEDEC_ST;
  9014. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9015. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9016. tp->nvram_pagesize = 256;
  9017. break;
  9018. }
  9019. if (protect) {
  9020. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9021. } else {
  9022. switch (nvcfg1) {
  9023. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9024. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9025. case FLASH_5761VENDOR_ST_A_M45PE16:
  9026. case FLASH_5761VENDOR_ST_M_M45PE16:
  9027. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9028. break;
  9029. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9030. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9031. case FLASH_5761VENDOR_ST_A_M45PE80:
  9032. case FLASH_5761VENDOR_ST_M_M45PE80:
  9033. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9034. break;
  9035. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9036. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9037. case FLASH_5761VENDOR_ST_A_M45PE40:
  9038. case FLASH_5761VENDOR_ST_M_M45PE40:
  9039. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9040. break;
  9041. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9042. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9043. case FLASH_5761VENDOR_ST_A_M45PE20:
  9044. case FLASH_5761VENDOR_ST_M_M45PE20:
  9045. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9046. break;
  9047. }
  9048. }
  9049. }
  9050. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9051. {
  9052. tp->nvram_jedecnum = JEDEC_ATMEL;
  9053. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9054. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9055. }
  9056. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9057. {
  9058. u32 nvcfg1;
  9059. nvcfg1 = tr32(NVRAM_CFG1);
  9060. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9061. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9062. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9063. tp->nvram_jedecnum = JEDEC_ATMEL;
  9064. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9065. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9066. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9067. tw32(NVRAM_CFG1, nvcfg1);
  9068. return;
  9069. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9070. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9071. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9072. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9073. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9074. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9075. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9076. tp->nvram_jedecnum = JEDEC_ATMEL;
  9077. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9078. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9079. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9080. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9081. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9082. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9083. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9084. break;
  9085. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9086. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9087. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9088. break;
  9089. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9090. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9091. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9092. break;
  9093. }
  9094. break;
  9095. case FLASH_5752VENDOR_ST_M45PE10:
  9096. case FLASH_5752VENDOR_ST_M45PE20:
  9097. case FLASH_5752VENDOR_ST_M45PE40:
  9098. tp->nvram_jedecnum = JEDEC_ST;
  9099. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9100. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9101. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9102. case FLASH_5752VENDOR_ST_M45PE10:
  9103. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9104. break;
  9105. case FLASH_5752VENDOR_ST_M45PE20:
  9106. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9107. break;
  9108. case FLASH_5752VENDOR_ST_M45PE40:
  9109. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9110. break;
  9111. }
  9112. break;
  9113. default:
  9114. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9115. return;
  9116. }
  9117. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9118. case FLASH_5752PAGE_SIZE_256:
  9119. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9120. tp->nvram_pagesize = 256;
  9121. break;
  9122. case FLASH_5752PAGE_SIZE_512:
  9123. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9124. tp->nvram_pagesize = 512;
  9125. break;
  9126. case FLASH_5752PAGE_SIZE_1K:
  9127. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9128. tp->nvram_pagesize = 1024;
  9129. break;
  9130. case FLASH_5752PAGE_SIZE_2K:
  9131. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9132. tp->nvram_pagesize = 2048;
  9133. break;
  9134. case FLASH_5752PAGE_SIZE_4K:
  9135. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9136. tp->nvram_pagesize = 4096;
  9137. break;
  9138. case FLASH_5752PAGE_SIZE_264:
  9139. tp->nvram_pagesize = 264;
  9140. break;
  9141. case FLASH_5752PAGE_SIZE_528:
  9142. tp->nvram_pagesize = 528;
  9143. break;
  9144. }
  9145. }
  9146. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9147. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9148. {
  9149. tw32_f(GRC_EEPROM_ADDR,
  9150. (EEPROM_ADDR_FSM_RESET |
  9151. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9152. EEPROM_ADDR_CLKPERD_SHIFT)));
  9153. msleep(1);
  9154. /* Enable seeprom accesses. */
  9155. tw32_f(GRC_LOCAL_CTRL,
  9156. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9157. udelay(100);
  9158. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9159. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9160. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9161. if (tg3_nvram_lock(tp)) {
  9162. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9163. "tg3_nvram_init failed.\n", tp->dev->name);
  9164. return;
  9165. }
  9166. tg3_enable_nvram_access(tp);
  9167. tp->nvram_size = 0;
  9168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9169. tg3_get_5752_nvram_info(tp);
  9170. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9171. tg3_get_5755_nvram_info(tp);
  9172. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9175. tg3_get_5787_nvram_info(tp);
  9176. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9177. tg3_get_5761_nvram_info(tp);
  9178. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9179. tg3_get_5906_nvram_info(tp);
  9180. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9181. tg3_get_57780_nvram_info(tp);
  9182. else
  9183. tg3_get_nvram_info(tp);
  9184. if (tp->nvram_size == 0)
  9185. tg3_get_nvram_size(tp);
  9186. tg3_disable_nvram_access(tp);
  9187. tg3_nvram_unlock(tp);
  9188. } else {
  9189. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9190. tg3_get_eeprom_size(tp);
  9191. }
  9192. }
  9193. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9194. u32 offset, u32 len, u8 *buf)
  9195. {
  9196. int i, j, rc = 0;
  9197. u32 val;
  9198. for (i = 0; i < len; i += 4) {
  9199. u32 addr;
  9200. __be32 data;
  9201. addr = offset + i;
  9202. memcpy(&data, buf + i, 4);
  9203. /*
  9204. * The SEEPROM interface expects the data to always be opposite
  9205. * the native endian format. We accomplish this by reversing
  9206. * all the operations that would have been performed on the
  9207. * data from a call to tg3_nvram_read_be32().
  9208. */
  9209. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9210. val = tr32(GRC_EEPROM_ADDR);
  9211. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9212. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9213. EEPROM_ADDR_READ);
  9214. tw32(GRC_EEPROM_ADDR, val |
  9215. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9216. (addr & EEPROM_ADDR_ADDR_MASK) |
  9217. EEPROM_ADDR_START |
  9218. EEPROM_ADDR_WRITE);
  9219. for (j = 0; j < 1000; j++) {
  9220. val = tr32(GRC_EEPROM_ADDR);
  9221. if (val & EEPROM_ADDR_COMPLETE)
  9222. break;
  9223. msleep(1);
  9224. }
  9225. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9226. rc = -EBUSY;
  9227. break;
  9228. }
  9229. }
  9230. return rc;
  9231. }
  9232. /* offset and length are dword aligned */
  9233. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9234. u8 *buf)
  9235. {
  9236. int ret = 0;
  9237. u32 pagesize = tp->nvram_pagesize;
  9238. u32 pagemask = pagesize - 1;
  9239. u32 nvram_cmd;
  9240. u8 *tmp;
  9241. tmp = kmalloc(pagesize, GFP_KERNEL);
  9242. if (tmp == NULL)
  9243. return -ENOMEM;
  9244. while (len) {
  9245. int j;
  9246. u32 phy_addr, page_off, size;
  9247. phy_addr = offset & ~pagemask;
  9248. for (j = 0; j < pagesize; j += 4) {
  9249. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9250. (__be32 *) (tmp + j));
  9251. if (ret)
  9252. break;
  9253. }
  9254. if (ret)
  9255. break;
  9256. page_off = offset & pagemask;
  9257. size = pagesize;
  9258. if (len < size)
  9259. size = len;
  9260. len -= size;
  9261. memcpy(tmp + page_off, buf, size);
  9262. offset = offset + (pagesize - page_off);
  9263. tg3_enable_nvram_access(tp);
  9264. /*
  9265. * Before we can erase the flash page, we need
  9266. * to issue a special "write enable" command.
  9267. */
  9268. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9269. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9270. break;
  9271. /* Erase the target page */
  9272. tw32(NVRAM_ADDR, phy_addr);
  9273. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9274. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9275. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9276. break;
  9277. /* Issue another write enable to start the write. */
  9278. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9279. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9280. break;
  9281. for (j = 0; j < pagesize; j += 4) {
  9282. __be32 data;
  9283. data = *((__be32 *) (tmp + j));
  9284. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9285. tw32(NVRAM_ADDR, phy_addr + j);
  9286. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9287. NVRAM_CMD_WR;
  9288. if (j == 0)
  9289. nvram_cmd |= NVRAM_CMD_FIRST;
  9290. else if (j == (pagesize - 4))
  9291. nvram_cmd |= NVRAM_CMD_LAST;
  9292. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9293. break;
  9294. }
  9295. if (ret)
  9296. break;
  9297. }
  9298. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9299. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9300. kfree(tmp);
  9301. return ret;
  9302. }
  9303. /* offset and length are dword aligned */
  9304. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9305. u8 *buf)
  9306. {
  9307. int i, ret = 0;
  9308. for (i = 0; i < len; i += 4, offset += 4) {
  9309. u32 page_off, phy_addr, nvram_cmd;
  9310. __be32 data;
  9311. memcpy(&data, buf + i, 4);
  9312. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9313. page_off = offset % tp->nvram_pagesize;
  9314. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9315. tw32(NVRAM_ADDR, phy_addr);
  9316. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9317. if ((page_off == 0) || (i == 0))
  9318. nvram_cmd |= NVRAM_CMD_FIRST;
  9319. if (page_off == (tp->nvram_pagesize - 4))
  9320. nvram_cmd |= NVRAM_CMD_LAST;
  9321. if (i == (len - 4))
  9322. nvram_cmd |= NVRAM_CMD_LAST;
  9323. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9324. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9325. (tp->nvram_jedecnum == JEDEC_ST) &&
  9326. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9327. if ((ret = tg3_nvram_exec_cmd(tp,
  9328. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9329. NVRAM_CMD_DONE)))
  9330. break;
  9331. }
  9332. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9333. /* We always do complete word writes to eeprom. */
  9334. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9335. }
  9336. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9337. break;
  9338. }
  9339. return ret;
  9340. }
  9341. /* offset and length are dword aligned */
  9342. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9343. {
  9344. int ret;
  9345. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9346. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9347. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9348. udelay(40);
  9349. }
  9350. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9351. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9352. }
  9353. else {
  9354. u32 grc_mode;
  9355. ret = tg3_nvram_lock(tp);
  9356. if (ret)
  9357. return ret;
  9358. tg3_enable_nvram_access(tp);
  9359. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9360. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9361. tw32(NVRAM_WRITE1, 0x406);
  9362. grc_mode = tr32(GRC_MODE);
  9363. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9364. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9365. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9366. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9367. buf);
  9368. }
  9369. else {
  9370. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9371. buf);
  9372. }
  9373. grc_mode = tr32(GRC_MODE);
  9374. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9375. tg3_disable_nvram_access(tp);
  9376. tg3_nvram_unlock(tp);
  9377. }
  9378. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9379. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9380. udelay(40);
  9381. }
  9382. return ret;
  9383. }
  9384. struct subsys_tbl_ent {
  9385. u16 subsys_vendor, subsys_devid;
  9386. u32 phy_id;
  9387. };
  9388. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9389. /* Broadcom boards. */
  9390. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9391. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9392. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9393. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9394. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9395. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9396. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9397. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9398. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9399. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9400. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9401. /* 3com boards. */
  9402. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9403. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9404. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9405. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9406. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9407. /* DELL boards. */
  9408. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9409. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9410. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9411. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9412. /* Compaq boards. */
  9413. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9414. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9415. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9416. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9417. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9418. /* IBM boards. */
  9419. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9420. };
  9421. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9422. {
  9423. int i;
  9424. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9425. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9426. tp->pdev->subsystem_vendor) &&
  9427. (subsys_id_to_phy_id[i].subsys_devid ==
  9428. tp->pdev->subsystem_device))
  9429. return &subsys_id_to_phy_id[i];
  9430. }
  9431. return NULL;
  9432. }
  9433. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9434. {
  9435. u32 val;
  9436. u16 pmcsr;
  9437. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9438. * so need make sure we're in D0.
  9439. */
  9440. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9441. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9442. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9443. msleep(1);
  9444. /* Make sure register accesses (indirect or otherwise)
  9445. * will function correctly.
  9446. */
  9447. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9448. tp->misc_host_ctrl);
  9449. /* The memory arbiter has to be enabled in order for SRAM accesses
  9450. * to succeed. Normally on powerup the tg3 chip firmware will make
  9451. * sure it is enabled, but other entities such as system netboot
  9452. * code might disable it.
  9453. */
  9454. val = tr32(MEMARB_MODE);
  9455. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9456. tp->phy_id = PHY_ID_INVALID;
  9457. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9458. /* Assume an onboard device and WOL capable by default. */
  9459. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9461. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9462. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9463. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9464. }
  9465. val = tr32(VCPU_CFGSHDW);
  9466. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9467. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9468. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9469. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9470. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9471. goto done;
  9472. }
  9473. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9474. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9475. u32 nic_cfg, led_cfg;
  9476. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9477. int eeprom_phy_serdes = 0;
  9478. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9479. tp->nic_sram_data_cfg = nic_cfg;
  9480. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9481. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9482. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9483. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9484. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9485. (ver > 0) && (ver < 0x100))
  9486. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9488. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9489. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9490. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9491. eeprom_phy_serdes = 1;
  9492. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9493. if (nic_phy_id != 0) {
  9494. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9495. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9496. eeprom_phy_id = (id1 >> 16) << 10;
  9497. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9498. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9499. } else
  9500. eeprom_phy_id = 0;
  9501. tp->phy_id = eeprom_phy_id;
  9502. if (eeprom_phy_serdes) {
  9503. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9504. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9505. else
  9506. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9507. }
  9508. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9509. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9510. SHASTA_EXT_LED_MODE_MASK);
  9511. else
  9512. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9513. switch (led_cfg) {
  9514. default:
  9515. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9516. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9517. break;
  9518. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9519. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9520. break;
  9521. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9522. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9523. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9524. * read on some older 5700/5701 bootcode.
  9525. */
  9526. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9527. ASIC_REV_5700 ||
  9528. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9529. ASIC_REV_5701)
  9530. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9531. break;
  9532. case SHASTA_EXT_LED_SHARED:
  9533. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9534. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9535. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9536. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9537. LED_CTRL_MODE_PHY_2);
  9538. break;
  9539. case SHASTA_EXT_LED_MAC:
  9540. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9541. break;
  9542. case SHASTA_EXT_LED_COMBO:
  9543. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9544. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9545. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9546. LED_CTRL_MODE_PHY_2);
  9547. break;
  9548. }
  9549. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9551. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9552. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9553. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9554. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9555. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9556. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9557. if ((tp->pdev->subsystem_vendor ==
  9558. PCI_VENDOR_ID_ARIMA) &&
  9559. (tp->pdev->subsystem_device == 0x205a ||
  9560. tp->pdev->subsystem_device == 0x2063))
  9561. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9562. } else {
  9563. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9564. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9565. }
  9566. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9567. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9568. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9569. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9570. }
  9571. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9572. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9573. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9574. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9575. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9576. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9577. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9578. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9579. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9580. if (cfg2 & (1 << 17))
  9581. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9582. /* serdes signal pre-emphasis in register 0x590 set by */
  9583. /* bootcode if bit 18 is set */
  9584. if (cfg2 & (1 << 18))
  9585. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9586. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9587. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9588. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9589. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9590. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9591. u32 cfg3;
  9592. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9593. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9594. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9595. }
  9596. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9597. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9598. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9599. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9600. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9601. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9602. }
  9603. done:
  9604. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9605. device_set_wakeup_enable(&tp->pdev->dev,
  9606. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9607. }
  9608. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9609. {
  9610. int i;
  9611. u32 val;
  9612. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9613. tw32(OTP_CTRL, cmd);
  9614. /* Wait for up to 1 ms for command to execute. */
  9615. for (i = 0; i < 100; i++) {
  9616. val = tr32(OTP_STATUS);
  9617. if (val & OTP_STATUS_CMD_DONE)
  9618. break;
  9619. udelay(10);
  9620. }
  9621. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9622. }
  9623. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9624. * configuration is a 32-bit value that straddles the alignment boundary.
  9625. * We do two 32-bit reads and then shift and merge the results.
  9626. */
  9627. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9628. {
  9629. u32 bhalf_otp, thalf_otp;
  9630. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9631. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9632. return 0;
  9633. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9634. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9635. return 0;
  9636. thalf_otp = tr32(OTP_READ_DATA);
  9637. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9638. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9639. return 0;
  9640. bhalf_otp = tr32(OTP_READ_DATA);
  9641. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9642. }
  9643. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9644. {
  9645. u32 hw_phy_id_1, hw_phy_id_2;
  9646. u32 hw_phy_id, hw_phy_id_masked;
  9647. int err;
  9648. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9649. return tg3_phy_init(tp);
  9650. /* Reading the PHY ID register can conflict with ASF
  9651. * firmware access to the PHY hardware.
  9652. */
  9653. err = 0;
  9654. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9655. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9656. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9657. } else {
  9658. /* Now read the physical PHY_ID from the chip and verify
  9659. * that it is sane. If it doesn't look good, we fall back
  9660. * to either the hard-coded table based PHY_ID and failing
  9661. * that the value found in the eeprom area.
  9662. */
  9663. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9664. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9665. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9666. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9667. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9668. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9669. }
  9670. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9671. tp->phy_id = hw_phy_id;
  9672. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9673. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9674. else
  9675. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9676. } else {
  9677. if (tp->phy_id != PHY_ID_INVALID) {
  9678. /* Do nothing, phy ID already set up in
  9679. * tg3_get_eeprom_hw_cfg().
  9680. */
  9681. } else {
  9682. struct subsys_tbl_ent *p;
  9683. /* No eeprom signature? Try the hardcoded
  9684. * subsys device table.
  9685. */
  9686. p = lookup_by_subsys(tp);
  9687. if (!p)
  9688. return -ENODEV;
  9689. tp->phy_id = p->phy_id;
  9690. if (!tp->phy_id ||
  9691. tp->phy_id == PHY_ID_BCM8002)
  9692. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9693. }
  9694. }
  9695. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9696. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9697. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9698. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9699. tg3_readphy(tp, MII_BMSR, &bmsr);
  9700. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9701. (bmsr & BMSR_LSTATUS))
  9702. goto skip_phy_reset;
  9703. err = tg3_phy_reset(tp);
  9704. if (err)
  9705. return err;
  9706. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9707. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9708. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9709. tg3_ctrl = 0;
  9710. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9711. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9712. MII_TG3_CTRL_ADV_1000_FULL);
  9713. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9714. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9715. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9716. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9717. }
  9718. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9719. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9720. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9721. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9722. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9723. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9724. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9725. tg3_writephy(tp, MII_BMCR,
  9726. BMCR_ANENABLE | BMCR_ANRESTART);
  9727. }
  9728. tg3_phy_set_wirespeed(tp);
  9729. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9730. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9731. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9732. }
  9733. skip_phy_reset:
  9734. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9735. err = tg3_init_5401phy_dsp(tp);
  9736. if (err)
  9737. return err;
  9738. }
  9739. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9740. err = tg3_init_5401phy_dsp(tp);
  9741. }
  9742. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9743. tp->link_config.advertising =
  9744. (ADVERTISED_1000baseT_Half |
  9745. ADVERTISED_1000baseT_Full |
  9746. ADVERTISED_Autoneg |
  9747. ADVERTISED_FIBRE);
  9748. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9749. tp->link_config.advertising &=
  9750. ~(ADVERTISED_1000baseT_Half |
  9751. ADVERTISED_1000baseT_Full);
  9752. return err;
  9753. }
  9754. static void __devinit tg3_read_partno(struct tg3 *tp)
  9755. {
  9756. unsigned char vpd_data[256]; /* in little-endian format */
  9757. unsigned int i;
  9758. u32 magic;
  9759. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9760. tg3_nvram_read(tp, 0x0, &magic))
  9761. goto out_not_found;
  9762. if (magic == TG3_EEPROM_MAGIC) {
  9763. for (i = 0; i < 256; i += 4) {
  9764. u32 tmp;
  9765. /* The data is in little-endian format in NVRAM.
  9766. * Use the big-endian read routines to preserve
  9767. * the byte order as it exists in NVRAM.
  9768. */
  9769. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9770. goto out_not_found;
  9771. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9772. }
  9773. } else {
  9774. int vpd_cap;
  9775. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9776. for (i = 0; i < 256; i += 4) {
  9777. u32 tmp, j = 0;
  9778. __le32 v;
  9779. u16 tmp16;
  9780. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9781. i);
  9782. while (j++ < 100) {
  9783. pci_read_config_word(tp->pdev, vpd_cap +
  9784. PCI_VPD_ADDR, &tmp16);
  9785. if (tmp16 & 0x8000)
  9786. break;
  9787. msleep(1);
  9788. }
  9789. if (!(tmp16 & 0x8000))
  9790. goto out_not_found;
  9791. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9792. &tmp);
  9793. v = cpu_to_le32(tmp);
  9794. memcpy(&vpd_data[i], &v, sizeof(v));
  9795. }
  9796. }
  9797. /* Now parse and find the part number. */
  9798. for (i = 0; i < 254; ) {
  9799. unsigned char val = vpd_data[i];
  9800. unsigned int block_end;
  9801. if (val == 0x82 || val == 0x91) {
  9802. i = (i + 3 +
  9803. (vpd_data[i + 1] +
  9804. (vpd_data[i + 2] << 8)));
  9805. continue;
  9806. }
  9807. if (val != 0x90)
  9808. goto out_not_found;
  9809. block_end = (i + 3 +
  9810. (vpd_data[i + 1] +
  9811. (vpd_data[i + 2] << 8)));
  9812. i += 3;
  9813. if (block_end > 256)
  9814. goto out_not_found;
  9815. while (i < (block_end - 2)) {
  9816. if (vpd_data[i + 0] == 'P' &&
  9817. vpd_data[i + 1] == 'N') {
  9818. int partno_len = vpd_data[i + 2];
  9819. i += 3;
  9820. if (partno_len > 24 || (partno_len + i) > 256)
  9821. goto out_not_found;
  9822. memcpy(tp->board_part_number,
  9823. &vpd_data[i], partno_len);
  9824. /* Success. */
  9825. return;
  9826. }
  9827. i += 3 + vpd_data[i + 2];
  9828. }
  9829. /* Part number not found. */
  9830. goto out_not_found;
  9831. }
  9832. out_not_found:
  9833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9834. strcpy(tp->board_part_number, "BCM95906");
  9835. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9836. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9837. strcpy(tp->board_part_number, "BCM57780");
  9838. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9839. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9840. strcpy(tp->board_part_number, "BCM57760");
  9841. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9842. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9843. strcpy(tp->board_part_number, "BCM57790");
  9844. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9845. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9846. strcpy(tp->board_part_number, "BCM57788");
  9847. else
  9848. strcpy(tp->board_part_number, "none");
  9849. }
  9850. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9851. {
  9852. u32 val;
  9853. if (tg3_nvram_read(tp, offset, &val) ||
  9854. (val & 0xfc000000) != 0x0c000000 ||
  9855. tg3_nvram_read(tp, offset + 4, &val) ||
  9856. val != 0)
  9857. return 0;
  9858. return 1;
  9859. }
  9860. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9861. {
  9862. u32 val, offset, start, ver_offset;
  9863. int i;
  9864. bool newver = false;
  9865. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9866. tg3_nvram_read(tp, 0x4, &start))
  9867. return;
  9868. offset = tg3_nvram_logical_addr(tp, offset);
  9869. if (tg3_nvram_read(tp, offset, &val))
  9870. return;
  9871. if ((val & 0xfc000000) == 0x0c000000) {
  9872. if (tg3_nvram_read(tp, offset + 4, &val))
  9873. return;
  9874. if (val == 0)
  9875. newver = true;
  9876. }
  9877. if (newver) {
  9878. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9879. return;
  9880. offset = offset + ver_offset - start;
  9881. for (i = 0; i < 16; i += 4) {
  9882. __be32 v;
  9883. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9884. return;
  9885. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9886. }
  9887. } else {
  9888. u32 major, minor;
  9889. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9890. return;
  9891. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9892. TG3_NVM_BCVER_MAJSFT;
  9893. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9894. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9895. }
  9896. }
  9897. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9898. {
  9899. u32 val, major, minor;
  9900. /* Use native endian representation */
  9901. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9902. return;
  9903. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9904. TG3_NVM_HWSB_CFG1_MAJSFT;
  9905. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9906. TG3_NVM_HWSB_CFG1_MINSFT;
  9907. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9908. }
  9909. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9910. {
  9911. u32 offset, major, minor, build;
  9912. tp->fw_ver[0] = 's';
  9913. tp->fw_ver[1] = 'b';
  9914. tp->fw_ver[2] = '\0';
  9915. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9916. return;
  9917. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9918. case TG3_EEPROM_SB_REVISION_0:
  9919. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9920. break;
  9921. case TG3_EEPROM_SB_REVISION_2:
  9922. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9923. break;
  9924. case TG3_EEPROM_SB_REVISION_3:
  9925. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9926. break;
  9927. default:
  9928. return;
  9929. }
  9930. if (tg3_nvram_read(tp, offset, &val))
  9931. return;
  9932. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9933. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9934. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9935. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9936. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9937. if (minor > 99 || build > 26)
  9938. return;
  9939. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9940. if (build > 0) {
  9941. tp->fw_ver[8] = 'a' + build - 1;
  9942. tp->fw_ver[9] = '\0';
  9943. }
  9944. }
  9945. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9946. {
  9947. u32 val, offset, start;
  9948. int i, vlen;
  9949. for (offset = TG3_NVM_DIR_START;
  9950. offset < TG3_NVM_DIR_END;
  9951. offset += TG3_NVM_DIRENT_SIZE) {
  9952. if (tg3_nvram_read(tp, offset, &val))
  9953. return;
  9954. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9955. break;
  9956. }
  9957. if (offset == TG3_NVM_DIR_END)
  9958. return;
  9959. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9960. start = 0x08000000;
  9961. else if (tg3_nvram_read(tp, offset - 4, &start))
  9962. return;
  9963. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9964. !tg3_fw_img_is_valid(tp, offset) ||
  9965. tg3_nvram_read(tp, offset + 8, &val))
  9966. return;
  9967. offset += val - start;
  9968. vlen = strlen(tp->fw_ver);
  9969. tp->fw_ver[vlen++] = ',';
  9970. tp->fw_ver[vlen++] = ' ';
  9971. for (i = 0; i < 4; i++) {
  9972. __be32 v;
  9973. if (tg3_nvram_read_be32(tp, offset, &v))
  9974. return;
  9975. offset += sizeof(v);
  9976. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9977. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9978. break;
  9979. }
  9980. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9981. vlen += sizeof(v);
  9982. }
  9983. }
  9984. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9985. {
  9986. int vlen;
  9987. u32 apedata;
  9988. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9989. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9990. return;
  9991. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9992. if (apedata != APE_SEG_SIG_MAGIC)
  9993. return;
  9994. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9995. if (!(apedata & APE_FW_STATUS_READY))
  9996. return;
  9997. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9998. vlen = strlen(tp->fw_ver);
  9999. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10000. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10001. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10002. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10003. (apedata & APE_FW_VERSION_BLDMSK));
  10004. }
  10005. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10006. {
  10007. u32 val;
  10008. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10009. tp->fw_ver[0] = 's';
  10010. tp->fw_ver[1] = 'b';
  10011. tp->fw_ver[2] = '\0';
  10012. return;
  10013. }
  10014. if (tg3_nvram_read(tp, 0, &val))
  10015. return;
  10016. if (val == TG3_EEPROM_MAGIC)
  10017. tg3_read_bc_ver(tp);
  10018. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10019. tg3_read_sb_ver(tp, val);
  10020. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10021. tg3_read_hwsb_ver(tp);
  10022. else
  10023. return;
  10024. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10025. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10026. return;
  10027. tg3_read_mgmtfw_ver(tp);
  10028. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10029. }
  10030. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10031. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10032. {
  10033. static struct pci_device_id write_reorder_chipsets[] = {
  10034. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10035. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10036. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10037. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10038. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10039. PCI_DEVICE_ID_VIA_8385_0) },
  10040. { },
  10041. };
  10042. u32 misc_ctrl_reg;
  10043. u32 pci_state_reg, grc_misc_cfg;
  10044. u32 val;
  10045. u16 pci_cmd;
  10046. int err;
  10047. /* Force memory write invalidate off. If we leave it on,
  10048. * then on 5700_BX chips we have to enable a workaround.
  10049. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10050. * to match the cacheline size. The Broadcom driver have this
  10051. * workaround but turns MWI off all the times so never uses
  10052. * it. This seems to suggest that the workaround is insufficient.
  10053. */
  10054. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10055. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10056. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10057. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10058. * has the register indirect write enable bit set before
  10059. * we try to access any of the MMIO registers. It is also
  10060. * critical that the PCI-X hw workaround situation is decided
  10061. * before that as well.
  10062. */
  10063. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10064. &misc_ctrl_reg);
  10065. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10066. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10068. u32 prod_id_asic_rev;
  10069. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10070. &prod_id_asic_rev);
  10071. tp->pci_chip_rev_id = prod_id_asic_rev;
  10072. }
  10073. /* Wrong chip ID in 5752 A0. This code can be removed later
  10074. * as A0 is not in production.
  10075. */
  10076. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10077. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10078. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10079. * we need to disable memory and use config. cycles
  10080. * only to access all registers. The 5702/03 chips
  10081. * can mistakenly decode the special cycles from the
  10082. * ICH chipsets as memory write cycles, causing corruption
  10083. * of register and memory space. Only certain ICH bridges
  10084. * will drive special cycles with non-zero data during the
  10085. * address phase which can fall within the 5703's address
  10086. * range. This is not an ICH bug as the PCI spec allows
  10087. * non-zero address during special cycles. However, only
  10088. * these ICH bridges are known to drive non-zero addresses
  10089. * during special cycles.
  10090. *
  10091. * Since special cycles do not cross PCI bridges, we only
  10092. * enable this workaround if the 5703 is on the secondary
  10093. * bus of these ICH bridges.
  10094. */
  10095. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10096. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10097. static struct tg3_dev_id {
  10098. u32 vendor;
  10099. u32 device;
  10100. u32 rev;
  10101. } ich_chipsets[] = {
  10102. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10103. PCI_ANY_ID },
  10104. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10105. PCI_ANY_ID },
  10106. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10107. 0xa },
  10108. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10109. PCI_ANY_ID },
  10110. { },
  10111. };
  10112. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10113. struct pci_dev *bridge = NULL;
  10114. while (pci_id->vendor != 0) {
  10115. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10116. bridge);
  10117. if (!bridge) {
  10118. pci_id++;
  10119. continue;
  10120. }
  10121. if (pci_id->rev != PCI_ANY_ID) {
  10122. if (bridge->revision > pci_id->rev)
  10123. continue;
  10124. }
  10125. if (bridge->subordinate &&
  10126. (bridge->subordinate->number ==
  10127. tp->pdev->bus->number)) {
  10128. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10129. pci_dev_put(bridge);
  10130. break;
  10131. }
  10132. }
  10133. }
  10134. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10135. static struct tg3_dev_id {
  10136. u32 vendor;
  10137. u32 device;
  10138. } bridge_chipsets[] = {
  10139. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10140. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10141. { },
  10142. };
  10143. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10144. struct pci_dev *bridge = NULL;
  10145. while (pci_id->vendor != 0) {
  10146. bridge = pci_get_device(pci_id->vendor,
  10147. pci_id->device,
  10148. bridge);
  10149. if (!bridge) {
  10150. pci_id++;
  10151. continue;
  10152. }
  10153. if (bridge->subordinate &&
  10154. (bridge->subordinate->number <=
  10155. tp->pdev->bus->number) &&
  10156. (bridge->subordinate->subordinate >=
  10157. tp->pdev->bus->number)) {
  10158. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10159. pci_dev_put(bridge);
  10160. break;
  10161. }
  10162. }
  10163. }
  10164. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10165. * DMA addresses > 40-bit. This bridge may have other additional
  10166. * 57xx devices behind it in some 4-port NIC designs for example.
  10167. * Any tg3 device found behind the bridge will also need the 40-bit
  10168. * DMA workaround.
  10169. */
  10170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10171. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10172. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10173. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10174. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10175. }
  10176. else {
  10177. struct pci_dev *bridge = NULL;
  10178. do {
  10179. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10180. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10181. bridge);
  10182. if (bridge && bridge->subordinate &&
  10183. (bridge->subordinate->number <=
  10184. tp->pdev->bus->number) &&
  10185. (bridge->subordinate->subordinate >=
  10186. tp->pdev->bus->number)) {
  10187. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10188. pci_dev_put(bridge);
  10189. break;
  10190. }
  10191. } while (bridge);
  10192. }
  10193. /* Initialize misc host control in PCI block. */
  10194. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10195. MISC_HOST_CTRL_CHIPREV);
  10196. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10197. tp->misc_host_ctrl);
  10198. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10199. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10200. tp->pdev_peer = tg3_find_peer(tp);
  10201. /* Intentionally exclude ASIC_REV_5906 */
  10202. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10204. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10208. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10209. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10210. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10212. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10213. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10214. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10215. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10216. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10217. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10218. /* 5700 B0 chips do not support checksumming correctly due
  10219. * to hardware bugs.
  10220. */
  10221. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10222. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10223. else {
  10224. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10225. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10226. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10227. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10228. }
  10229. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10230. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10231. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10232. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10233. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10234. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10235. tp->pdev_peer == tp->pdev))
  10236. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10237. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10238. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10239. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10240. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10241. } else {
  10242. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10243. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10244. ASIC_REV_5750 &&
  10245. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10246. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10247. }
  10248. }
  10249. tp->irq_max = 1;
  10250. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10251. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10252. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10253. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10254. &pci_state_reg);
  10255. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10256. if (tp->pcie_cap != 0) {
  10257. u16 lnkctl;
  10258. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10259. pcie_set_readrq(tp->pdev, 4096);
  10260. pci_read_config_word(tp->pdev,
  10261. tp->pcie_cap + PCI_EXP_LNKCTL,
  10262. &lnkctl);
  10263. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10265. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10268. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10269. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10270. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10271. }
  10272. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10273. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10274. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10275. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10276. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10277. if (!tp->pcix_cap) {
  10278. printk(KERN_ERR PFX "Cannot find PCI-X "
  10279. "capability, aborting.\n");
  10280. return -EIO;
  10281. }
  10282. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10283. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10284. }
  10285. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10286. * reordering to the mailbox registers done by the host
  10287. * controller can cause major troubles. We read back from
  10288. * every mailbox register write to force the writes to be
  10289. * posted to the chip in order.
  10290. */
  10291. if (pci_dev_present(write_reorder_chipsets) &&
  10292. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10293. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10294. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10295. &tp->pci_cacheline_sz);
  10296. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10297. &tp->pci_lat_timer);
  10298. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10299. tp->pci_lat_timer < 64) {
  10300. tp->pci_lat_timer = 64;
  10301. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10302. tp->pci_lat_timer);
  10303. }
  10304. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10305. /* 5700 BX chips need to have their TX producer index
  10306. * mailboxes written twice to workaround a bug.
  10307. */
  10308. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10309. /* If we are in PCI-X mode, enable register write workaround.
  10310. *
  10311. * The workaround is to use indirect register accesses
  10312. * for all chip writes not to mailbox registers.
  10313. */
  10314. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10315. u32 pm_reg;
  10316. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10317. /* The chip can have it's power management PCI config
  10318. * space registers clobbered due to this bug.
  10319. * So explicitly force the chip into D0 here.
  10320. */
  10321. pci_read_config_dword(tp->pdev,
  10322. tp->pm_cap + PCI_PM_CTRL,
  10323. &pm_reg);
  10324. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10325. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10326. pci_write_config_dword(tp->pdev,
  10327. tp->pm_cap + PCI_PM_CTRL,
  10328. pm_reg);
  10329. /* Also, force SERR#/PERR# in PCI command. */
  10330. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10331. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10332. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10333. }
  10334. }
  10335. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10336. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10337. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10338. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10339. /* Chip-specific fixup from Broadcom driver */
  10340. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10341. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10342. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10343. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10344. }
  10345. /* Default fast path register access methods */
  10346. tp->read32 = tg3_read32;
  10347. tp->write32 = tg3_write32;
  10348. tp->read32_mbox = tg3_read32;
  10349. tp->write32_mbox = tg3_write32;
  10350. tp->write32_tx_mbox = tg3_write32;
  10351. tp->write32_rx_mbox = tg3_write32;
  10352. /* Various workaround register access methods */
  10353. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10354. tp->write32 = tg3_write_indirect_reg32;
  10355. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10356. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10357. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10358. /*
  10359. * Back to back register writes can cause problems on these
  10360. * chips, the workaround is to read back all reg writes
  10361. * except those to mailbox regs.
  10362. *
  10363. * See tg3_write_indirect_reg32().
  10364. */
  10365. tp->write32 = tg3_write_flush_reg32;
  10366. }
  10367. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10368. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10369. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10370. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10371. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10372. }
  10373. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10374. tp->read32 = tg3_read_indirect_reg32;
  10375. tp->write32 = tg3_write_indirect_reg32;
  10376. tp->read32_mbox = tg3_read_indirect_mbox;
  10377. tp->write32_mbox = tg3_write_indirect_mbox;
  10378. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10379. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10380. iounmap(tp->regs);
  10381. tp->regs = NULL;
  10382. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10383. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10384. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10385. }
  10386. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10387. tp->read32_mbox = tg3_read32_mbox_5906;
  10388. tp->write32_mbox = tg3_write32_mbox_5906;
  10389. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10390. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10391. }
  10392. if (tp->write32 == tg3_write_indirect_reg32 ||
  10393. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10394. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10396. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10397. /* Get eeprom hw config before calling tg3_set_power_state().
  10398. * In particular, the TG3_FLG2_IS_NIC flag must be
  10399. * determined before calling tg3_set_power_state() so that
  10400. * we know whether or not to switch out of Vaux power.
  10401. * When the flag is set, it means that GPIO1 is used for eeprom
  10402. * write protect and also implies that it is a LOM where GPIOs
  10403. * are not used to switch power.
  10404. */
  10405. tg3_get_eeprom_hw_cfg(tp);
  10406. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10407. /* Allow reads and writes to the
  10408. * APE register and memory space.
  10409. */
  10410. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10411. PCISTATE_ALLOW_APE_SHMEM_WR;
  10412. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10413. pci_state_reg);
  10414. }
  10415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10417. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10419. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10420. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10421. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10422. * It is also used as eeprom write protect on LOMs.
  10423. */
  10424. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10425. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10426. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10427. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10428. GRC_LCLCTRL_GPIO_OUTPUT1);
  10429. /* Unused GPIO3 must be driven as output on 5752 because there
  10430. * are no pull-up resistors on unused GPIO pins.
  10431. */
  10432. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10433. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10435. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10436. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10437. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10438. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10439. /* Turn off the debug UART. */
  10440. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10441. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10442. /* Keep VMain power. */
  10443. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10444. GRC_LCLCTRL_GPIO_OUTPUT0;
  10445. }
  10446. /* Force the chip into D0. */
  10447. err = tg3_set_power_state(tp, PCI_D0);
  10448. if (err) {
  10449. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10450. pci_name(tp->pdev));
  10451. return err;
  10452. }
  10453. /* Derive initial jumbo mode from MTU assigned in
  10454. * ether_setup() via the alloc_etherdev() call
  10455. */
  10456. if (tp->dev->mtu > ETH_DATA_LEN &&
  10457. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10458. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10459. /* Determine WakeOnLan speed to use. */
  10460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10461. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10462. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10463. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10464. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10465. } else {
  10466. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10467. }
  10468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10469. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10470. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10472. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10473. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10474. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10475. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10476. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10477. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10478. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10479. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10480. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10481. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10482. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10483. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10484. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10485. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10486. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10489. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10490. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10491. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10492. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10493. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10494. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10495. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10496. } else
  10497. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10498. }
  10499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10500. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10501. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10502. if (tp->phy_otp == 0)
  10503. tp->phy_otp = TG3_OTP_DEFAULT;
  10504. }
  10505. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10506. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10507. else
  10508. tp->mi_mode = MAC_MI_MODE_BASE;
  10509. tp->coalesce_mode = 0;
  10510. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10511. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10512. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10515. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10516. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10517. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10518. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10519. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10520. err = tg3_mdio_init(tp);
  10521. if (err)
  10522. return err;
  10523. /* Initialize data/descriptor byte/word swapping. */
  10524. val = tr32(GRC_MODE);
  10525. val &= GRC_MODE_HOST_STACKUP;
  10526. tw32(GRC_MODE, val | tp->grc_mode);
  10527. tg3_switch_clocks(tp);
  10528. /* Clear this out for sanity. */
  10529. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10530. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10531. &pci_state_reg);
  10532. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10533. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10534. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10535. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10536. chiprevid == CHIPREV_ID_5701_B0 ||
  10537. chiprevid == CHIPREV_ID_5701_B2 ||
  10538. chiprevid == CHIPREV_ID_5701_B5) {
  10539. void __iomem *sram_base;
  10540. /* Write some dummy words into the SRAM status block
  10541. * area, see if it reads back correctly. If the return
  10542. * value is bad, force enable the PCIX workaround.
  10543. */
  10544. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10545. writel(0x00000000, sram_base);
  10546. writel(0x00000000, sram_base + 4);
  10547. writel(0xffffffff, sram_base + 4);
  10548. if (readl(sram_base) != 0x00000000)
  10549. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10550. }
  10551. }
  10552. udelay(50);
  10553. tg3_nvram_init(tp);
  10554. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10555. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10557. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10558. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10559. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10560. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10561. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10562. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10563. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10564. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10565. HOSTCC_MODE_CLRTICK_TXBD);
  10566. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10567. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10568. tp->misc_host_ctrl);
  10569. }
  10570. /* Preserve the APE MAC_MODE bits */
  10571. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10572. tp->mac_mode = tr32(MAC_MODE) |
  10573. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10574. else
  10575. tp->mac_mode = TG3_DEF_MAC_MODE;
  10576. /* these are limited to 10/100 only */
  10577. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10578. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10579. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10580. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10581. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10582. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10583. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10584. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10585. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10586. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10587. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10588. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10589. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10590. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10591. err = tg3_phy_probe(tp);
  10592. if (err) {
  10593. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10594. pci_name(tp->pdev), err);
  10595. /* ... but do not return immediately ... */
  10596. tg3_mdio_fini(tp);
  10597. }
  10598. tg3_read_partno(tp);
  10599. tg3_read_fw_ver(tp);
  10600. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10601. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10602. } else {
  10603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10604. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10605. else
  10606. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10607. }
  10608. /* 5700 {AX,BX} chips have a broken status block link
  10609. * change bit implementation, so we must use the
  10610. * status register in those cases.
  10611. */
  10612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10613. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10614. else
  10615. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10616. /* The led_ctrl is set during tg3_phy_probe, here we might
  10617. * have to force the link status polling mechanism based
  10618. * upon subsystem IDs.
  10619. */
  10620. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10622. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10623. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10624. TG3_FLAG_USE_LINKCHG_REG);
  10625. }
  10626. /* For all SERDES we poll the MAC status register. */
  10627. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10628. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10629. else
  10630. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10631. tp->rx_offset = NET_IP_ALIGN;
  10632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10633. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10634. tp->rx_offset = 0;
  10635. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10636. /* Increment the rx prod index on the rx std ring by at most
  10637. * 8 for these chips to workaround hw errata.
  10638. */
  10639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10640. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10641. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10642. tp->rx_std_max_post = 8;
  10643. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10644. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10645. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10646. return err;
  10647. }
  10648. #ifdef CONFIG_SPARC
  10649. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10650. {
  10651. struct net_device *dev = tp->dev;
  10652. struct pci_dev *pdev = tp->pdev;
  10653. struct device_node *dp = pci_device_to_OF_node(pdev);
  10654. const unsigned char *addr;
  10655. int len;
  10656. addr = of_get_property(dp, "local-mac-address", &len);
  10657. if (addr && len == 6) {
  10658. memcpy(dev->dev_addr, addr, 6);
  10659. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10660. return 0;
  10661. }
  10662. return -ENODEV;
  10663. }
  10664. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10665. {
  10666. struct net_device *dev = tp->dev;
  10667. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10668. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10669. return 0;
  10670. }
  10671. #endif
  10672. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10673. {
  10674. struct net_device *dev = tp->dev;
  10675. u32 hi, lo, mac_offset;
  10676. int addr_ok = 0;
  10677. #ifdef CONFIG_SPARC
  10678. if (!tg3_get_macaddr_sparc(tp))
  10679. return 0;
  10680. #endif
  10681. mac_offset = 0x7c;
  10682. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10683. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10684. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10685. mac_offset = 0xcc;
  10686. if (tg3_nvram_lock(tp))
  10687. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10688. else
  10689. tg3_nvram_unlock(tp);
  10690. }
  10691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10692. mac_offset = 0x10;
  10693. /* First try to get it from MAC address mailbox. */
  10694. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10695. if ((hi >> 16) == 0x484b) {
  10696. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10697. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10698. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10699. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10700. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10701. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10702. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10703. /* Some old bootcode may report a 0 MAC address in SRAM */
  10704. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10705. }
  10706. if (!addr_ok) {
  10707. /* Next, try NVRAM. */
  10708. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10709. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10710. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10711. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10712. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10713. }
  10714. /* Finally just fetch it out of the MAC control regs. */
  10715. else {
  10716. hi = tr32(MAC_ADDR_0_HIGH);
  10717. lo = tr32(MAC_ADDR_0_LOW);
  10718. dev->dev_addr[5] = lo & 0xff;
  10719. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10720. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10721. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10722. dev->dev_addr[1] = hi & 0xff;
  10723. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10724. }
  10725. }
  10726. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10727. #ifdef CONFIG_SPARC
  10728. if (!tg3_get_default_macaddr_sparc(tp))
  10729. return 0;
  10730. #endif
  10731. return -EINVAL;
  10732. }
  10733. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10734. return 0;
  10735. }
  10736. #define BOUNDARY_SINGLE_CACHELINE 1
  10737. #define BOUNDARY_MULTI_CACHELINE 2
  10738. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10739. {
  10740. int cacheline_size;
  10741. u8 byte;
  10742. int goal;
  10743. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10744. if (byte == 0)
  10745. cacheline_size = 1024;
  10746. else
  10747. cacheline_size = (int) byte * 4;
  10748. /* On 5703 and later chips, the boundary bits have no
  10749. * effect.
  10750. */
  10751. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10752. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10753. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10754. goto out;
  10755. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10756. goal = BOUNDARY_MULTI_CACHELINE;
  10757. #else
  10758. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10759. goal = BOUNDARY_SINGLE_CACHELINE;
  10760. #else
  10761. goal = 0;
  10762. #endif
  10763. #endif
  10764. if (!goal)
  10765. goto out;
  10766. /* PCI controllers on most RISC systems tend to disconnect
  10767. * when a device tries to burst across a cache-line boundary.
  10768. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10769. *
  10770. * Unfortunately, for PCI-E there are only limited
  10771. * write-side controls for this, and thus for reads
  10772. * we will still get the disconnects. We'll also waste
  10773. * these PCI cycles for both read and write for chips
  10774. * other than 5700 and 5701 which do not implement the
  10775. * boundary bits.
  10776. */
  10777. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10778. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10779. switch (cacheline_size) {
  10780. case 16:
  10781. case 32:
  10782. case 64:
  10783. case 128:
  10784. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10785. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10786. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10787. } else {
  10788. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10789. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10790. }
  10791. break;
  10792. case 256:
  10793. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10794. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10795. break;
  10796. default:
  10797. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10798. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10799. break;
  10800. }
  10801. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10802. switch (cacheline_size) {
  10803. case 16:
  10804. case 32:
  10805. case 64:
  10806. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10807. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10808. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10809. break;
  10810. }
  10811. /* fallthrough */
  10812. case 128:
  10813. default:
  10814. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10815. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10816. break;
  10817. }
  10818. } else {
  10819. switch (cacheline_size) {
  10820. case 16:
  10821. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10822. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10823. DMA_RWCTRL_WRITE_BNDRY_16);
  10824. break;
  10825. }
  10826. /* fallthrough */
  10827. case 32:
  10828. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10829. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10830. DMA_RWCTRL_WRITE_BNDRY_32);
  10831. break;
  10832. }
  10833. /* fallthrough */
  10834. case 64:
  10835. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10836. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10837. DMA_RWCTRL_WRITE_BNDRY_64);
  10838. break;
  10839. }
  10840. /* fallthrough */
  10841. case 128:
  10842. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10843. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10844. DMA_RWCTRL_WRITE_BNDRY_128);
  10845. break;
  10846. }
  10847. /* fallthrough */
  10848. case 256:
  10849. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10850. DMA_RWCTRL_WRITE_BNDRY_256);
  10851. break;
  10852. case 512:
  10853. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10854. DMA_RWCTRL_WRITE_BNDRY_512);
  10855. break;
  10856. case 1024:
  10857. default:
  10858. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10859. DMA_RWCTRL_WRITE_BNDRY_1024);
  10860. break;
  10861. }
  10862. }
  10863. out:
  10864. return val;
  10865. }
  10866. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10867. {
  10868. struct tg3_internal_buffer_desc test_desc;
  10869. u32 sram_dma_descs;
  10870. int i, ret;
  10871. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10872. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10873. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10874. tw32(RDMAC_STATUS, 0);
  10875. tw32(WDMAC_STATUS, 0);
  10876. tw32(BUFMGR_MODE, 0);
  10877. tw32(FTQ_RESET, 0);
  10878. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10879. test_desc.addr_lo = buf_dma & 0xffffffff;
  10880. test_desc.nic_mbuf = 0x00002100;
  10881. test_desc.len = size;
  10882. /*
  10883. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10884. * the *second* time the tg3 driver was getting loaded after an
  10885. * initial scan.
  10886. *
  10887. * Broadcom tells me:
  10888. * ...the DMA engine is connected to the GRC block and a DMA
  10889. * reset may affect the GRC block in some unpredictable way...
  10890. * The behavior of resets to individual blocks has not been tested.
  10891. *
  10892. * Broadcom noted the GRC reset will also reset all sub-components.
  10893. */
  10894. if (to_device) {
  10895. test_desc.cqid_sqid = (13 << 8) | 2;
  10896. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10897. udelay(40);
  10898. } else {
  10899. test_desc.cqid_sqid = (16 << 8) | 7;
  10900. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10901. udelay(40);
  10902. }
  10903. test_desc.flags = 0x00000005;
  10904. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10905. u32 val;
  10906. val = *(((u32 *)&test_desc) + i);
  10907. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10908. sram_dma_descs + (i * sizeof(u32)));
  10909. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10910. }
  10911. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10912. if (to_device) {
  10913. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10914. } else {
  10915. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10916. }
  10917. ret = -ENODEV;
  10918. for (i = 0; i < 40; i++) {
  10919. u32 val;
  10920. if (to_device)
  10921. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10922. else
  10923. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10924. if ((val & 0xffff) == sram_dma_descs) {
  10925. ret = 0;
  10926. break;
  10927. }
  10928. udelay(100);
  10929. }
  10930. return ret;
  10931. }
  10932. #define TEST_BUFFER_SIZE 0x2000
  10933. static int __devinit tg3_test_dma(struct tg3 *tp)
  10934. {
  10935. dma_addr_t buf_dma;
  10936. u32 *buf, saved_dma_rwctrl;
  10937. int ret;
  10938. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10939. if (!buf) {
  10940. ret = -ENOMEM;
  10941. goto out_nofree;
  10942. }
  10943. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10944. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10945. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10946. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10947. /* DMA read watermark not used on PCIE */
  10948. tp->dma_rwctrl |= 0x00180000;
  10949. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10952. tp->dma_rwctrl |= 0x003f0000;
  10953. else
  10954. tp->dma_rwctrl |= 0x003f000f;
  10955. } else {
  10956. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10957. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10958. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10959. u32 read_water = 0x7;
  10960. /* If the 5704 is behind the EPB bridge, we can
  10961. * do the less restrictive ONE_DMA workaround for
  10962. * better performance.
  10963. */
  10964. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10966. tp->dma_rwctrl |= 0x8000;
  10967. else if (ccval == 0x6 || ccval == 0x7)
  10968. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10970. read_water = 4;
  10971. /* Set bit 23 to enable PCIX hw bug fix */
  10972. tp->dma_rwctrl |=
  10973. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10974. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10975. (1 << 23);
  10976. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10977. /* 5780 always in PCIX mode */
  10978. tp->dma_rwctrl |= 0x00144000;
  10979. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10980. /* 5714 always in PCIX mode */
  10981. tp->dma_rwctrl |= 0x00148000;
  10982. } else {
  10983. tp->dma_rwctrl |= 0x001b000f;
  10984. }
  10985. }
  10986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10987. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10988. tp->dma_rwctrl &= 0xfffffff0;
  10989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10991. /* Remove this if it causes problems for some boards. */
  10992. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10993. /* On 5700/5701 chips, we need to set this bit.
  10994. * Otherwise the chip will issue cacheline transactions
  10995. * to streamable DMA memory with not all the byte
  10996. * enables turned on. This is an error on several
  10997. * RISC PCI controllers, in particular sparc64.
  10998. *
  10999. * On 5703/5704 chips, this bit has been reassigned
  11000. * a different meaning. In particular, it is used
  11001. * on those chips to enable a PCI-X workaround.
  11002. */
  11003. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11004. }
  11005. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11006. #if 0
  11007. /* Unneeded, already done by tg3_get_invariants. */
  11008. tg3_switch_clocks(tp);
  11009. #endif
  11010. ret = 0;
  11011. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11012. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11013. goto out;
  11014. /* It is best to perform DMA test with maximum write burst size
  11015. * to expose the 5700/5701 write DMA bug.
  11016. */
  11017. saved_dma_rwctrl = tp->dma_rwctrl;
  11018. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11019. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11020. while (1) {
  11021. u32 *p = buf, i;
  11022. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11023. p[i] = i;
  11024. /* Send the buffer to the chip. */
  11025. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11026. if (ret) {
  11027. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11028. break;
  11029. }
  11030. #if 0
  11031. /* validate data reached card RAM correctly. */
  11032. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11033. u32 val;
  11034. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11035. if (le32_to_cpu(val) != p[i]) {
  11036. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11037. /* ret = -ENODEV here? */
  11038. }
  11039. p[i] = 0;
  11040. }
  11041. #endif
  11042. /* Now read it back. */
  11043. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11044. if (ret) {
  11045. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11046. break;
  11047. }
  11048. /* Verify it. */
  11049. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11050. if (p[i] == i)
  11051. continue;
  11052. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11053. DMA_RWCTRL_WRITE_BNDRY_16) {
  11054. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11055. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11056. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11057. break;
  11058. } else {
  11059. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11060. ret = -ENODEV;
  11061. goto out;
  11062. }
  11063. }
  11064. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11065. /* Success. */
  11066. ret = 0;
  11067. break;
  11068. }
  11069. }
  11070. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11071. DMA_RWCTRL_WRITE_BNDRY_16) {
  11072. static struct pci_device_id dma_wait_state_chipsets[] = {
  11073. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11074. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11075. { },
  11076. };
  11077. /* DMA test passed without adjusting DMA boundary,
  11078. * now look for chipsets that are known to expose the
  11079. * DMA bug without failing the test.
  11080. */
  11081. if (pci_dev_present(dma_wait_state_chipsets)) {
  11082. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11083. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11084. }
  11085. else
  11086. /* Safe to use the calculated DMA boundary. */
  11087. tp->dma_rwctrl = saved_dma_rwctrl;
  11088. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11089. }
  11090. out:
  11091. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11092. out_nofree:
  11093. return ret;
  11094. }
  11095. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11096. {
  11097. tp->link_config.advertising =
  11098. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11099. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11100. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11101. ADVERTISED_Autoneg | ADVERTISED_MII);
  11102. tp->link_config.speed = SPEED_INVALID;
  11103. tp->link_config.duplex = DUPLEX_INVALID;
  11104. tp->link_config.autoneg = AUTONEG_ENABLE;
  11105. tp->link_config.active_speed = SPEED_INVALID;
  11106. tp->link_config.active_duplex = DUPLEX_INVALID;
  11107. tp->link_config.phy_is_low_power = 0;
  11108. tp->link_config.orig_speed = SPEED_INVALID;
  11109. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11110. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11111. }
  11112. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11113. {
  11114. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11115. tp->bufmgr_config.mbuf_read_dma_low_water =
  11116. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11117. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11118. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11119. tp->bufmgr_config.mbuf_high_water =
  11120. DEFAULT_MB_HIGH_WATER_5705;
  11121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11122. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11123. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11124. tp->bufmgr_config.mbuf_high_water =
  11125. DEFAULT_MB_HIGH_WATER_5906;
  11126. }
  11127. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11128. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11129. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11130. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11131. tp->bufmgr_config.mbuf_high_water_jumbo =
  11132. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11133. } else {
  11134. tp->bufmgr_config.mbuf_read_dma_low_water =
  11135. DEFAULT_MB_RDMA_LOW_WATER;
  11136. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11137. DEFAULT_MB_MACRX_LOW_WATER;
  11138. tp->bufmgr_config.mbuf_high_water =
  11139. DEFAULT_MB_HIGH_WATER;
  11140. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11141. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11142. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11143. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11144. tp->bufmgr_config.mbuf_high_water_jumbo =
  11145. DEFAULT_MB_HIGH_WATER_JUMBO;
  11146. }
  11147. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11148. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11149. }
  11150. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11151. {
  11152. switch (tp->phy_id & PHY_ID_MASK) {
  11153. case PHY_ID_BCM5400: return "5400";
  11154. case PHY_ID_BCM5401: return "5401";
  11155. case PHY_ID_BCM5411: return "5411";
  11156. case PHY_ID_BCM5701: return "5701";
  11157. case PHY_ID_BCM5703: return "5703";
  11158. case PHY_ID_BCM5704: return "5704";
  11159. case PHY_ID_BCM5705: return "5705";
  11160. case PHY_ID_BCM5750: return "5750";
  11161. case PHY_ID_BCM5752: return "5752";
  11162. case PHY_ID_BCM5714: return "5714";
  11163. case PHY_ID_BCM5780: return "5780";
  11164. case PHY_ID_BCM5755: return "5755";
  11165. case PHY_ID_BCM5787: return "5787";
  11166. case PHY_ID_BCM5784: return "5784";
  11167. case PHY_ID_BCM5756: return "5722/5756";
  11168. case PHY_ID_BCM5906: return "5906";
  11169. case PHY_ID_BCM5761: return "5761";
  11170. case PHY_ID_BCM8002: return "8002/serdes";
  11171. case 0: return "serdes";
  11172. default: return "unknown";
  11173. }
  11174. }
  11175. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11176. {
  11177. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11178. strcpy(str, "PCI Express");
  11179. return str;
  11180. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11181. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11182. strcpy(str, "PCIX:");
  11183. if ((clock_ctrl == 7) ||
  11184. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11185. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11186. strcat(str, "133MHz");
  11187. else if (clock_ctrl == 0)
  11188. strcat(str, "33MHz");
  11189. else if (clock_ctrl == 2)
  11190. strcat(str, "50MHz");
  11191. else if (clock_ctrl == 4)
  11192. strcat(str, "66MHz");
  11193. else if (clock_ctrl == 6)
  11194. strcat(str, "100MHz");
  11195. } else {
  11196. strcpy(str, "PCI:");
  11197. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11198. strcat(str, "66MHz");
  11199. else
  11200. strcat(str, "33MHz");
  11201. }
  11202. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11203. strcat(str, ":32-bit");
  11204. else
  11205. strcat(str, ":64-bit");
  11206. return str;
  11207. }
  11208. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11209. {
  11210. struct pci_dev *peer;
  11211. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11212. for (func = 0; func < 8; func++) {
  11213. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11214. if (peer && peer != tp->pdev)
  11215. break;
  11216. pci_dev_put(peer);
  11217. }
  11218. /* 5704 can be configured in single-port mode, set peer to
  11219. * tp->pdev in that case.
  11220. */
  11221. if (!peer) {
  11222. peer = tp->pdev;
  11223. return peer;
  11224. }
  11225. /*
  11226. * We don't need to keep the refcount elevated; there's no way
  11227. * to remove one half of this device without removing the other
  11228. */
  11229. pci_dev_put(peer);
  11230. return peer;
  11231. }
  11232. static void __devinit tg3_init_coal(struct tg3 *tp)
  11233. {
  11234. struct ethtool_coalesce *ec = &tp->coal;
  11235. memset(ec, 0, sizeof(*ec));
  11236. ec->cmd = ETHTOOL_GCOALESCE;
  11237. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11238. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11239. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11240. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11241. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11242. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11243. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11244. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11245. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11246. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11247. HOSTCC_MODE_CLRTICK_TXBD)) {
  11248. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11249. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11250. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11251. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11252. }
  11253. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11254. ec->rx_coalesce_usecs_irq = 0;
  11255. ec->tx_coalesce_usecs_irq = 0;
  11256. ec->stats_block_coalesce_usecs = 0;
  11257. }
  11258. }
  11259. static const struct net_device_ops tg3_netdev_ops = {
  11260. .ndo_open = tg3_open,
  11261. .ndo_stop = tg3_close,
  11262. .ndo_start_xmit = tg3_start_xmit,
  11263. .ndo_get_stats = tg3_get_stats,
  11264. .ndo_validate_addr = eth_validate_addr,
  11265. .ndo_set_multicast_list = tg3_set_rx_mode,
  11266. .ndo_set_mac_address = tg3_set_mac_addr,
  11267. .ndo_do_ioctl = tg3_ioctl,
  11268. .ndo_tx_timeout = tg3_tx_timeout,
  11269. .ndo_change_mtu = tg3_change_mtu,
  11270. #if TG3_VLAN_TAG_USED
  11271. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11272. #endif
  11273. #ifdef CONFIG_NET_POLL_CONTROLLER
  11274. .ndo_poll_controller = tg3_poll_controller,
  11275. #endif
  11276. };
  11277. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11278. .ndo_open = tg3_open,
  11279. .ndo_stop = tg3_close,
  11280. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11281. .ndo_get_stats = tg3_get_stats,
  11282. .ndo_validate_addr = eth_validate_addr,
  11283. .ndo_set_multicast_list = tg3_set_rx_mode,
  11284. .ndo_set_mac_address = tg3_set_mac_addr,
  11285. .ndo_do_ioctl = tg3_ioctl,
  11286. .ndo_tx_timeout = tg3_tx_timeout,
  11287. .ndo_change_mtu = tg3_change_mtu,
  11288. #if TG3_VLAN_TAG_USED
  11289. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11290. #endif
  11291. #ifdef CONFIG_NET_POLL_CONTROLLER
  11292. .ndo_poll_controller = tg3_poll_controller,
  11293. #endif
  11294. };
  11295. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11296. const struct pci_device_id *ent)
  11297. {
  11298. static int tg3_version_printed = 0;
  11299. struct net_device *dev;
  11300. struct tg3 *tp;
  11301. int i, err, pm_cap;
  11302. u32 sndmbx, rcvmbx, intmbx;
  11303. char str[40];
  11304. u64 dma_mask, persist_dma_mask;
  11305. if (tg3_version_printed++ == 0)
  11306. printk(KERN_INFO "%s", version);
  11307. err = pci_enable_device(pdev);
  11308. if (err) {
  11309. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11310. "aborting.\n");
  11311. return err;
  11312. }
  11313. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11314. if (err) {
  11315. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11316. "aborting.\n");
  11317. goto err_out_disable_pdev;
  11318. }
  11319. pci_set_master(pdev);
  11320. /* Find power-management capability. */
  11321. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11322. if (pm_cap == 0) {
  11323. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11324. "aborting.\n");
  11325. err = -EIO;
  11326. goto err_out_free_res;
  11327. }
  11328. dev = alloc_etherdev(sizeof(*tp));
  11329. if (!dev) {
  11330. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11331. err = -ENOMEM;
  11332. goto err_out_free_res;
  11333. }
  11334. SET_NETDEV_DEV(dev, &pdev->dev);
  11335. #if TG3_VLAN_TAG_USED
  11336. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11337. #endif
  11338. tp = netdev_priv(dev);
  11339. tp->pdev = pdev;
  11340. tp->dev = dev;
  11341. tp->pm_cap = pm_cap;
  11342. tp->rx_mode = TG3_DEF_RX_MODE;
  11343. tp->tx_mode = TG3_DEF_TX_MODE;
  11344. if (tg3_debug > 0)
  11345. tp->msg_enable = tg3_debug;
  11346. else
  11347. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11348. /* The word/byte swap controls here control register access byte
  11349. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11350. * setting below.
  11351. */
  11352. tp->misc_host_ctrl =
  11353. MISC_HOST_CTRL_MASK_PCI_INT |
  11354. MISC_HOST_CTRL_WORD_SWAP |
  11355. MISC_HOST_CTRL_INDIR_ACCESS |
  11356. MISC_HOST_CTRL_PCISTATE_RW;
  11357. /* The NONFRM (non-frame) byte/word swap controls take effect
  11358. * on descriptor entries, anything which isn't packet data.
  11359. *
  11360. * The StrongARM chips on the board (one for tx, one for rx)
  11361. * are running in big-endian mode.
  11362. */
  11363. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11364. GRC_MODE_WSWAP_NONFRM_DATA);
  11365. #ifdef __BIG_ENDIAN
  11366. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11367. #endif
  11368. spin_lock_init(&tp->lock);
  11369. spin_lock_init(&tp->indirect_lock);
  11370. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11371. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11372. if (!tp->regs) {
  11373. printk(KERN_ERR PFX "Cannot map device registers, "
  11374. "aborting.\n");
  11375. err = -ENOMEM;
  11376. goto err_out_free_dev;
  11377. }
  11378. tg3_init_link_config(tp);
  11379. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11380. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11381. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11382. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11383. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11384. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11385. struct tg3_napi *tnapi = &tp->napi[i];
  11386. tnapi->tp = tp;
  11387. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11388. tnapi->int_mbox = intmbx;
  11389. if (i < 4)
  11390. intmbx += 0x8;
  11391. else
  11392. intmbx += 0x4;
  11393. tnapi->consmbox = rcvmbx;
  11394. tnapi->prodmbox = sndmbx;
  11395. if (i)
  11396. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11397. else
  11398. tnapi->coal_now = HOSTCC_MODE_NOW;
  11399. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11400. break;
  11401. /*
  11402. * If we support MSIX, we'll be using RSS. If we're using
  11403. * RSS, the first vector only handles link interrupts and the
  11404. * remaining vectors handle rx and tx interrupts. Reuse the
  11405. * mailbox values for the next iteration. The values we setup
  11406. * above are still useful for the single vectored mode.
  11407. */
  11408. if (!i)
  11409. continue;
  11410. rcvmbx += 0x8;
  11411. if (sndmbx & 0x4)
  11412. sndmbx -= 0x4;
  11413. else
  11414. sndmbx += 0xc;
  11415. }
  11416. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11417. dev->ethtool_ops = &tg3_ethtool_ops;
  11418. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11419. dev->irq = pdev->irq;
  11420. err = tg3_get_invariants(tp);
  11421. if (err) {
  11422. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11423. "aborting.\n");
  11424. goto err_out_iounmap;
  11425. }
  11426. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11428. dev->netdev_ops = &tg3_netdev_ops;
  11429. else
  11430. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11431. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11432. * device behind the EPB cannot support DMA addresses > 40-bit.
  11433. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11434. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11435. * do DMA address check in tg3_start_xmit().
  11436. */
  11437. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11438. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11439. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11440. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11441. #ifdef CONFIG_HIGHMEM
  11442. dma_mask = DMA_BIT_MASK(64);
  11443. #endif
  11444. } else
  11445. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11446. /* Configure DMA attributes. */
  11447. if (dma_mask > DMA_BIT_MASK(32)) {
  11448. err = pci_set_dma_mask(pdev, dma_mask);
  11449. if (!err) {
  11450. dev->features |= NETIF_F_HIGHDMA;
  11451. err = pci_set_consistent_dma_mask(pdev,
  11452. persist_dma_mask);
  11453. if (err < 0) {
  11454. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11455. "DMA for consistent allocations\n");
  11456. goto err_out_iounmap;
  11457. }
  11458. }
  11459. }
  11460. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11461. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11462. if (err) {
  11463. printk(KERN_ERR PFX "No usable DMA configuration, "
  11464. "aborting.\n");
  11465. goto err_out_iounmap;
  11466. }
  11467. }
  11468. tg3_init_bufmgr_config(tp);
  11469. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11470. tp->fw_needed = FIRMWARE_TG3;
  11471. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11472. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11473. }
  11474. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11475. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11476. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11478. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11479. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11480. } else {
  11481. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11483. tp->fw_needed = FIRMWARE_TG3TSO5;
  11484. else
  11485. tp->fw_needed = FIRMWARE_TG3TSO;
  11486. }
  11487. /* TSO is on by default on chips that support hardware TSO.
  11488. * Firmware TSO on older chips gives lower performance, so it
  11489. * is off by default, but can be enabled using ethtool.
  11490. */
  11491. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11492. if (dev->features & NETIF_F_IP_CSUM)
  11493. dev->features |= NETIF_F_TSO;
  11494. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11495. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11496. dev->features |= NETIF_F_TSO6;
  11497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11498. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11499. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11501. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11502. dev->features |= NETIF_F_TSO_ECN;
  11503. }
  11504. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11505. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11506. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11507. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11508. tp->rx_pending = 63;
  11509. }
  11510. err = tg3_get_device_address(tp);
  11511. if (err) {
  11512. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11513. "aborting.\n");
  11514. goto err_out_fw;
  11515. }
  11516. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11517. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11518. if (!tp->aperegs) {
  11519. printk(KERN_ERR PFX "Cannot map APE registers, "
  11520. "aborting.\n");
  11521. err = -ENOMEM;
  11522. goto err_out_fw;
  11523. }
  11524. tg3_ape_lock_init(tp);
  11525. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11526. tg3_read_dash_ver(tp);
  11527. }
  11528. /*
  11529. * Reset chip in case UNDI or EFI driver did not shutdown
  11530. * DMA self test will enable WDMAC and we'll see (spurious)
  11531. * pending DMA on the PCI bus at that point.
  11532. */
  11533. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11534. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11535. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11536. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11537. }
  11538. err = tg3_test_dma(tp);
  11539. if (err) {
  11540. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11541. goto err_out_apeunmap;
  11542. }
  11543. /* flow control autonegotiation is default behavior */
  11544. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11545. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11546. tg3_init_coal(tp);
  11547. pci_set_drvdata(pdev, dev);
  11548. err = register_netdev(dev);
  11549. if (err) {
  11550. printk(KERN_ERR PFX "Cannot register net device, "
  11551. "aborting.\n");
  11552. goto err_out_apeunmap;
  11553. }
  11554. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11555. dev->name,
  11556. tp->board_part_number,
  11557. tp->pci_chip_rev_id,
  11558. tg3_bus_string(tp, str),
  11559. dev->dev_addr);
  11560. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11561. printk(KERN_INFO
  11562. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11563. tp->dev->name,
  11564. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11565. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11566. else
  11567. printk(KERN_INFO
  11568. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11569. tp->dev->name, tg3_phy_string(tp),
  11570. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11571. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11572. "10/100/1000Base-T")),
  11573. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11574. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11575. dev->name,
  11576. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11577. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11578. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11579. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11580. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11581. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11582. dev->name, tp->dma_rwctrl,
  11583. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11584. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11585. return 0;
  11586. err_out_apeunmap:
  11587. if (tp->aperegs) {
  11588. iounmap(tp->aperegs);
  11589. tp->aperegs = NULL;
  11590. }
  11591. err_out_fw:
  11592. if (tp->fw)
  11593. release_firmware(tp->fw);
  11594. err_out_iounmap:
  11595. if (tp->regs) {
  11596. iounmap(tp->regs);
  11597. tp->regs = NULL;
  11598. }
  11599. err_out_free_dev:
  11600. free_netdev(dev);
  11601. err_out_free_res:
  11602. pci_release_regions(pdev);
  11603. err_out_disable_pdev:
  11604. pci_disable_device(pdev);
  11605. pci_set_drvdata(pdev, NULL);
  11606. return err;
  11607. }
  11608. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11609. {
  11610. struct net_device *dev = pci_get_drvdata(pdev);
  11611. if (dev) {
  11612. struct tg3 *tp = netdev_priv(dev);
  11613. if (tp->fw)
  11614. release_firmware(tp->fw);
  11615. flush_scheduled_work();
  11616. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11617. tg3_phy_fini(tp);
  11618. tg3_mdio_fini(tp);
  11619. }
  11620. unregister_netdev(dev);
  11621. if (tp->aperegs) {
  11622. iounmap(tp->aperegs);
  11623. tp->aperegs = NULL;
  11624. }
  11625. if (tp->regs) {
  11626. iounmap(tp->regs);
  11627. tp->regs = NULL;
  11628. }
  11629. free_netdev(dev);
  11630. pci_release_regions(pdev);
  11631. pci_disable_device(pdev);
  11632. pci_set_drvdata(pdev, NULL);
  11633. }
  11634. }
  11635. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11636. {
  11637. struct net_device *dev = pci_get_drvdata(pdev);
  11638. struct tg3 *tp = netdev_priv(dev);
  11639. pci_power_t target_state;
  11640. int err;
  11641. /* PCI register 4 needs to be saved whether netif_running() or not.
  11642. * MSI address and data need to be saved if using MSI and
  11643. * netif_running().
  11644. */
  11645. pci_save_state(pdev);
  11646. if (!netif_running(dev))
  11647. return 0;
  11648. flush_scheduled_work();
  11649. tg3_phy_stop(tp);
  11650. tg3_netif_stop(tp);
  11651. del_timer_sync(&tp->timer);
  11652. tg3_full_lock(tp, 1);
  11653. tg3_disable_ints(tp);
  11654. tg3_full_unlock(tp);
  11655. netif_device_detach(dev);
  11656. tg3_full_lock(tp, 0);
  11657. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11658. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11659. tg3_full_unlock(tp);
  11660. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11661. err = tg3_set_power_state(tp, target_state);
  11662. if (err) {
  11663. int err2;
  11664. tg3_full_lock(tp, 0);
  11665. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11666. err2 = tg3_restart_hw(tp, 1);
  11667. if (err2)
  11668. goto out;
  11669. tp->timer.expires = jiffies + tp->timer_offset;
  11670. add_timer(&tp->timer);
  11671. netif_device_attach(dev);
  11672. tg3_netif_start(tp);
  11673. out:
  11674. tg3_full_unlock(tp);
  11675. if (!err2)
  11676. tg3_phy_start(tp);
  11677. }
  11678. return err;
  11679. }
  11680. static int tg3_resume(struct pci_dev *pdev)
  11681. {
  11682. struct net_device *dev = pci_get_drvdata(pdev);
  11683. struct tg3 *tp = netdev_priv(dev);
  11684. int err;
  11685. pci_restore_state(tp->pdev);
  11686. if (!netif_running(dev))
  11687. return 0;
  11688. err = tg3_set_power_state(tp, PCI_D0);
  11689. if (err)
  11690. return err;
  11691. netif_device_attach(dev);
  11692. tg3_full_lock(tp, 0);
  11693. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11694. err = tg3_restart_hw(tp, 1);
  11695. if (err)
  11696. goto out;
  11697. tp->timer.expires = jiffies + tp->timer_offset;
  11698. add_timer(&tp->timer);
  11699. tg3_netif_start(tp);
  11700. out:
  11701. tg3_full_unlock(tp);
  11702. if (!err)
  11703. tg3_phy_start(tp);
  11704. return err;
  11705. }
  11706. static struct pci_driver tg3_driver = {
  11707. .name = DRV_MODULE_NAME,
  11708. .id_table = tg3_pci_tbl,
  11709. .probe = tg3_init_one,
  11710. .remove = __devexit_p(tg3_remove_one),
  11711. .suspend = tg3_suspend,
  11712. .resume = tg3_resume
  11713. };
  11714. static int __init tg3_init(void)
  11715. {
  11716. return pci_register_driver(&tg3_driver);
  11717. }
  11718. static void __exit tg3_cleanup(void)
  11719. {
  11720. pci_unregister_driver(&tg3_driver);
  11721. }
  11722. module_init(tg3_init);
  11723. module_exit(tg3_cleanup);