processor.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #ifndef __ASSEMBLY__
  13. #include <linux/linkage.h>
  14. #include <linux/irqflags.h>
  15. #include <asm/cpu.h>
  16. #include <asm/page.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/setup.h>
  19. #include <asm/runtime_instr.h>
  20. /*
  21. * Default implementation of macro that returns current
  22. * instruction pointer ("program counter").
  23. */
  24. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  25. static inline void get_cpu_id(struct cpuid *ptr)
  26. {
  27. asm volatile("stidp %0" : "=Q" (*ptr));
  28. }
  29. extern void s390_adjust_jiffies(void);
  30. extern const struct seq_operations cpuinfo_op;
  31. extern int sysctl_ieee_emulation_warnings;
  32. extern void execve_tail(void);
  33. /*
  34. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  35. */
  36. #ifndef CONFIG_64BIT
  37. #define TASK_SIZE (1UL << 31)
  38. #define TASK_UNMAPPED_BASE (1UL << 30)
  39. #else /* CONFIG_64BIT */
  40. #define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
  41. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  42. (1UL << 30) : (1UL << 41))
  43. #define TASK_SIZE TASK_SIZE_OF(current)
  44. #endif /* CONFIG_64BIT */
  45. #ifndef CONFIG_64BIT
  46. #define STACK_TOP (1UL << 31)
  47. #define STACK_TOP_MAX (1UL << 31)
  48. #else /* CONFIG_64BIT */
  49. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  50. #define STACK_TOP_MAX (1UL << 42)
  51. #endif /* CONFIG_64BIT */
  52. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  53. typedef struct {
  54. __u32 ar4;
  55. } mm_segment_t;
  56. /*
  57. * Thread structure
  58. */
  59. struct thread_struct {
  60. s390_fp_regs fp_regs;
  61. unsigned int acrs[NUM_ACRS];
  62. unsigned long ksp; /* kernel stack pointer */
  63. mm_segment_t mm_segment;
  64. unsigned long gmap_addr; /* address of last gmap fault. */
  65. struct per_regs per_user; /* User specified PER registers */
  66. struct per_event per_event; /* Cause of the last PER trap */
  67. unsigned long per_flags; /* Flags to control debug behavior */
  68. /* pfault_wait is used to block the process on a pfault event */
  69. unsigned long pfault_wait;
  70. struct list_head list;
  71. /* cpu runtime instrumentation */
  72. struct runtime_instr_cb *ri_cb;
  73. int ri_signum;
  74. #ifdef CONFIG_64BIT
  75. unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
  76. #endif
  77. };
  78. /* Flag to disable transactions. */
  79. #define PER_FLAG_NO_TE 1UL
  80. /* Flag to enable random transaction aborts. */
  81. #define PER_FLAG_TE_ABORT_RAND 2UL
  82. /* Flag to specify random transaction abort mode:
  83. * - abort each transaction at a random instruction before TEND if set.
  84. * - abort random transactions at a random instruction if cleared.
  85. */
  86. #define PER_FLAG_TE_ABORT_RAND_TEND 4UL
  87. typedef struct thread_struct thread_struct;
  88. /*
  89. * Stack layout of a C stack frame.
  90. */
  91. #ifndef __PACK_STACK
  92. struct stack_frame {
  93. unsigned long back_chain;
  94. unsigned long empty1[5];
  95. unsigned long gprs[10];
  96. unsigned int empty2[8];
  97. };
  98. #else
  99. struct stack_frame {
  100. unsigned long empty1[5];
  101. unsigned int empty2[8];
  102. unsigned long gprs[10];
  103. unsigned long back_chain;
  104. };
  105. #endif
  106. #define ARCH_MIN_TASKALIGN 8
  107. #define INIT_THREAD { \
  108. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  109. }
  110. /*
  111. * Do necessary setup to start up a new thread.
  112. */
  113. #define start_thread(regs, new_psw, new_stackp) do { \
  114. regs->psw.mask = psw_user_bits | PSW_MASK_EA | PSW_MASK_BA; \
  115. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  116. regs->gprs[15] = new_stackp; \
  117. execve_tail(); \
  118. } while (0)
  119. #define start_thread31(regs, new_psw, new_stackp) do { \
  120. regs->psw.mask = psw_user_bits | PSW_MASK_BA; \
  121. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  122. regs->gprs[15] = new_stackp; \
  123. __tlb_flush_mm(current->mm); \
  124. crst_table_downgrade(current->mm, 1UL << 31); \
  125. update_mm(current->mm, current); \
  126. execve_tail(); \
  127. } while (0)
  128. /* Forward declaration, a strange C thing */
  129. struct task_struct;
  130. struct mm_struct;
  131. struct seq_file;
  132. #ifdef CONFIG_64BIT
  133. extern void show_cacheinfo(struct seq_file *m);
  134. #else
  135. static inline void show_cacheinfo(struct seq_file *m) { }
  136. #endif
  137. /* Free all resources held by a thread. */
  138. extern void release_thread(struct task_struct *);
  139. /*
  140. * Return saved PC of a blocked thread.
  141. */
  142. extern unsigned long thread_saved_pc(struct task_struct *t);
  143. extern void show_code(struct pt_regs *regs);
  144. extern void print_fn_code(unsigned char *code, unsigned long len);
  145. extern int insn_to_mnemonic(unsigned char *instruction, char *buf,
  146. unsigned int len);
  147. unsigned long get_wchan(struct task_struct *p);
  148. #define task_pt_regs(tsk) ((struct pt_regs *) \
  149. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  150. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  151. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  152. static inline unsigned short stap(void)
  153. {
  154. unsigned short cpu_address;
  155. asm volatile("stap %0" : "=m" (cpu_address));
  156. return cpu_address;
  157. }
  158. /*
  159. * Give up the time slice of the virtual PU.
  160. */
  161. static inline void cpu_relax(void)
  162. {
  163. if (MACHINE_HAS_DIAG44)
  164. asm volatile("diag 0,0,68");
  165. barrier();
  166. }
  167. static inline void psw_set_key(unsigned int key)
  168. {
  169. asm volatile("spka 0(%0)" : : "d" (key));
  170. }
  171. /*
  172. * Set PSW to specified value.
  173. */
  174. static inline void __load_psw(psw_t psw)
  175. {
  176. #ifndef CONFIG_64BIT
  177. asm volatile("lpsw %0" : : "Q" (psw) : "cc");
  178. #else
  179. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  180. #endif
  181. }
  182. /*
  183. * Set PSW mask to specified value, while leaving the
  184. * PSW addr pointing to the next instruction.
  185. */
  186. static inline void __load_psw_mask (unsigned long mask)
  187. {
  188. unsigned long addr;
  189. psw_t psw;
  190. psw.mask = mask;
  191. #ifndef CONFIG_64BIT
  192. asm volatile(
  193. " basr %0,0\n"
  194. "0: ahi %0,1f-0b\n"
  195. " st %0,%O1+4(%R1)\n"
  196. " lpsw %1\n"
  197. "1:"
  198. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  199. #else /* CONFIG_64BIT */
  200. asm volatile(
  201. " larl %0,1f\n"
  202. " stg %0,%O1+8(%R1)\n"
  203. " lpswe %1\n"
  204. "1:"
  205. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  206. #endif /* CONFIG_64BIT */
  207. }
  208. /*
  209. * Rewind PSW instruction address by specified number of bytes.
  210. */
  211. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  212. {
  213. #ifndef CONFIG_64BIT
  214. if (psw.addr & PSW_ADDR_AMODE)
  215. /* 31 bit mode */
  216. return (psw.addr - ilc) | PSW_ADDR_AMODE;
  217. /* 24 bit mode */
  218. return (psw.addr - ilc) & ((1UL << 24) - 1);
  219. #else
  220. unsigned long mask;
  221. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  222. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  223. (1UL << 24) - 1;
  224. return (psw.addr - ilc) & mask;
  225. #endif
  226. }
  227. /*
  228. * Function to drop a processor into disabled wait state
  229. */
  230. static inline void __noreturn disabled_wait(unsigned long code)
  231. {
  232. unsigned long ctl_buf;
  233. psw_t dw_psw;
  234. dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  235. dw_psw.addr = code;
  236. /*
  237. * Store status and then load disabled wait psw,
  238. * the processor is dead afterwards
  239. */
  240. #ifndef CONFIG_64BIT
  241. asm volatile(
  242. " stctl 0,0,0(%2)\n"
  243. " ni 0(%2),0xef\n" /* switch off protection */
  244. " lctl 0,0,0(%2)\n"
  245. " stpt 0xd8\n" /* store timer */
  246. " stckc 0xe0\n" /* store clock comparator */
  247. " stpx 0x108\n" /* store prefix register */
  248. " stam 0,15,0x120\n" /* store access registers */
  249. " std 0,0x160\n" /* store f0 */
  250. " std 2,0x168\n" /* store f2 */
  251. " std 4,0x170\n" /* store f4 */
  252. " std 6,0x178\n" /* store f6 */
  253. " stm 0,15,0x180\n" /* store general registers */
  254. " stctl 0,15,0x1c0\n" /* store control registers */
  255. " oi 0x1c0,0x10\n" /* fake protection bit */
  256. " lpsw 0(%1)"
  257. : "=m" (ctl_buf)
  258. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc");
  259. #else /* CONFIG_64BIT */
  260. asm volatile(
  261. " stctg 0,0,0(%2)\n"
  262. " ni 4(%2),0xef\n" /* switch off protection */
  263. " lctlg 0,0,0(%2)\n"
  264. " lghi 1,0x1000\n"
  265. " stpt 0x328(1)\n" /* store timer */
  266. " stckc 0x330(1)\n" /* store clock comparator */
  267. " stpx 0x318(1)\n" /* store prefix register */
  268. " stam 0,15,0x340(1)\n"/* store access registers */
  269. " stfpc 0x31c(1)\n" /* store fpu control */
  270. " std 0,0x200(1)\n" /* store f0 */
  271. " std 1,0x208(1)\n" /* store f1 */
  272. " std 2,0x210(1)\n" /* store f2 */
  273. " std 3,0x218(1)\n" /* store f3 */
  274. " std 4,0x220(1)\n" /* store f4 */
  275. " std 5,0x228(1)\n" /* store f5 */
  276. " std 6,0x230(1)\n" /* store f6 */
  277. " std 7,0x238(1)\n" /* store f7 */
  278. " std 8,0x240(1)\n" /* store f8 */
  279. " std 9,0x248(1)\n" /* store f9 */
  280. " std 10,0x250(1)\n" /* store f10 */
  281. " std 11,0x258(1)\n" /* store f11 */
  282. " std 12,0x260(1)\n" /* store f12 */
  283. " std 13,0x268(1)\n" /* store f13 */
  284. " std 14,0x270(1)\n" /* store f14 */
  285. " std 15,0x278(1)\n" /* store f15 */
  286. " stmg 0,15,0x280(1)\n"/* store general registers */
  287. " stctg 0,15,0x380(1)\n"/* store control registers */
  288. " oi 0x384(1),0x10\n"/* fake protection bit */
  289. " lpswe 0(%1)"
  290. : "=m" (ctl_buf)
  291. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
  292. #endif /* CONFIG_64BIT */
  293. while (1);
  294. }
  295. /*
  296. * Use to set psw mask except for the first byte which
  297. * won't be changed by this function.
  298. */
  299. static inline void
  300. __set_psw_mask(unsigned long mask)
  301. {
  302. __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
  303. }
  304. #define local_mcck_enable() \
  305. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT | PSW_MASK_MCHECK)
  306. #define local_mcck_disable() \
  307. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT)
  308. /*
  309. * Basic Machine Check/Program Check Handler.
  310. */
  311. extern void s390_base_mcck_handler(void);
  312. extern void s390_base_pgm_handler(void);
  313. extern void s390_base_ext_handler(void);
  314. extern void (*s390_base_mcck_handler_fn)(void);
  315. extern void (*s390_base_pgm_handler_fn)(void);
  316. extern void (*s390_base_ext_handler_fn)(void);
  317. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  318. extern int memcpy_real(void *, void *, size_t);
  319. extern void memcpy_absolute(void *, void *, size_t);
  320. #define mem_assign_absolute(dest, val) { \
  321. __typeof__(dest) __tmp = (val); \
  322. \
  323. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  324. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  325. }
  326. /*
  327. * Helper macro for exception table entries
  328. */
  329. #define EX_TABLE(_fault, _target) \
  330. ".section __ex_table,\"a\"\n" \
  331. ".align 4\n" \
  332. ".long (" #_fault ") - .\n" \
  333. ".long (" #_target ") - .\n" \
  334. ".previous\n"
  335. #else /* __ASSEMBLY__ */
  336. #define EX_TABLE(_fault, _target) \
  337. .section __ex_table,"a" ; \
  338. .align 4 ; \
  339. .long (_fault) - . ; \
  340. .long (_target) - . ; \
  341. .previous
  342. #endif /* __ASSEMBLY__ */
  343. #endif /* __ASM_S390_PROCESSOR_H */