be_cmds.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  63. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  64. adapter->flash_status = compl_status;
  65. complete(&adapter->flash_compl);
  66. }
  67. if (compl_status == MCC_STATUS_SUCCESS) {
  68. if ((compl->tag0 == OPCODE_ETH_GET_STATISTICS) &&
  69. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  70. if (adapter->generation == BE_GEN3) {
  71. struct be_cmd_resp_get_stats_v1 *resp =
  72. adapter->stats_cmd.va;
  73. be_dws_le_to_cpu(&resp->hw_stats,
  74. sizeof(resp->hw_stats));
  75. } else {
  76. struct be_cmd_resp_get_stats_v0 *resp =
  77. adapter->stats_cmd.va;
  78. be_dws_le_to_cpu(&resp->hw_stats,
  79. sizeof(resp->hw_stats));
  80. }
  81. be_parse_stats(adapter);
  82. netdev_stats_update(adapter);
  83. adapter->stats_cmd_sent = false;
  84. }
  85. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  86. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  87. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  88. CQE_STATUS_EXTD_MASK;
  89. dev_warn(&adapter->pdev->dev,
  90. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  91. compl->tag0, compl_status, extd_status);
  92. }
  93. return compl_status;
  94. }
  95. /* Link state evt is a string of bytes; no need for endian swapping */
  96. static void be_async_link_state_process(struct be_adapter *adapter,
  97. struct be_async_event_link_state *evt)
  98. {
  99. be_link_status_update(adapter,
  100. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  101. }
  102. /* Grp5 CoS Priority evt */
  103. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  104. struct be_async_event_grp5_cos_priority *evt)
  105. {
  106. if (evt->valid) {
  107. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  108. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  109. adapter->recommended_prio =
  110. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  111. }
  112. }
  113. /* Grp5 QOS Speed evt */
  114. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  115. struct be_async_event_grp5_qos_link_speed *evt)
  116. {
  117. if (evt->physical_port == adapter->port_num) {
  118. /* qos_link_speed is in units of 10 Mbps */
  119. adapter->link_speed = evt->qos_link_speed * 10;
  120. }
  121. }
  122. /*Grp5 PVID evt*/
  123. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  124. struct be_async_event_grp5_pvid_state *evt)
  125. {
  126. if (evt->enabled)
  127. adapter->pvid = le16_to_cpu(evt->tag);
  128. else
  129. adapter->pvid = 0;
  130. }
  131. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  132. u32 trailer, struct be_mcc_compl *evt)
  133. {
  134. u8 event_type = 0;
  135. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  136. ASYNC_TRAILER_EVENT_TYPE_MASK;
  137. switch (event_type) {
  138. case ASYNC_EVENT_COS_PRIORITY:
  139. be_async_grp5_cos_priority_process(adapter,
  140. (struct be_async_event_grp5_cos_priority *)evt);
  141. break;
  142. case ASYNC_EVENT_QOS_SPEED:
  143. be_async_grp5_qos_speed_process(adapter,
  144. (struct be_async_event_grp5_qos_link_speed *)evt);
  145. break;
  146. case ASYNC_EVENT_PVID_STATE:
  147. be_async_grp5_pvid_state_process(adapter,
  148. (struct be_async_event_grp5_pvid_state *)evt);
  149. break;
  150. default:
  151. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  152. break;
  153. }
  154. }
  155. static inline bool is_link_state_evt(u32 trailer)
  156. {
  157. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  158. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  159. ASYNC_EVENT_CODE_LINK_STATE;
  160. }
  161. static inline bool is_grp5_evt(u32 trailer)
  162. {
  163. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  164. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  165. ASYNC_EVENT_CODE_GRP_5);
  166. }
  167. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  168. {
  169. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  170. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  171. if (be_mcc_compl_is_new(compl)) {
  172. queue_tail_inc(mcc_cq);
  173. return compl;
  174. }
  175. return NULL;
  176. }
  177. void be_async_mcc_enable(struct be_adapter *adapter)
  178. {
  179. spin_lock_bh(&adapter->mcc_cq_lock);
  180. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  181. adapter->mcc_obj.rearm_cq = true;
  182. spin_unlock_bh(&adapter->mcc_cq_lock);
  183. }
  184. void be_async_mcc_disable(struct be_adapter *adapter)
  185. {
  186. adapter->mcc_obj.rearm_cq = false;
  187. }
  188. int be_process_mcc(struct be_adapter *adapter, int *status)
  189. {
  190. struct be_mcc_compl *compl;
  191. int num = 0;
  192. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  193. spin_lock_bh(&adapter->mcc_cq_lock);
  194. while ((compl = be_mcc_compl_get(adapter))) {
  195. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  196. /* Interpret flags as an async trailer */
  197. if (is_link_state_evt(compl->flags))
  198. be_async_link_state_process(adapter,
  199. (struct be_async_event_link_state *) compl);
  200. else if (is_grp5_evt(compl->flags))
  201. be_async_grp5_evt_process(adapter,
  202. compl->flags, compl);
  203. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  204. *status = be_mcc_compl_process(adapter, compl);
  205. atomic_dec(&mcc_obj->q.used);
  206. }
  207. be_mcc_compl_use(compl);
  208. num++;
  209. }
  210. spin_unlock_bh(&adapter->mcc_cq_lock);
  211. return num;
  212. }
  213. /* Wait till no more pending mcc requests are present */
  214. static int be_mcc_wait_compl(struct be_adapter *adapter)
  215. {
  216. #define mcc_timeout 120000 /* 12s timeout */
  217. int i, num, status = 0;
  218. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  219. if (adapter->eeh_err)
  220. return -EIO;
  221. for (i = 0; i < mcc_timeout; i++) {
  222. num = be_process_mcc(adapter, &status);
  223. if (num)
  224. be_cq_notify(adapter, mcc_obj->cq.id,
  225. mcc_obj->rearm_cq, num);
  226. if (atomic_read(&mcc_obj->q.used) == 0)
  227. break;
  228. udelay(100);
  229. }
  230. if (i == mcc_timeout) {
  231. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  232. return -1;
  233. }
  234. return status;
  235. }
  236. /* Notify MCC requests and wait for completion */
  237. static int be_mcc_notify_wait(struct be_adapter *adapter)
  238. {
  239. be_mcc_notify(adapter);
  240. return be_mcc_wait_compl(adapter);
  241. }
  242. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  243. {
  244. int msecs = 0;
  245. u32 ready;
  246. if (adapter->eeh_err) {
  247. dev_err(&adapter->pdev->dev,
  248. "Error detected in card.Cannot issue commands\n");
  249. return -EIO;
  250. }
  251. do {
  252. ready = ioread32(db);
  253. if (ready == 0xffffffff) {
  254. dev_err(&adapter->pdev->dev,
  255. "pci slot disconnected\n");
  256. return -1;
  257. }
  258. ready &= MPU_MAILBOX_DB_RDY_MASK;
  259. if (ready)
  260. break;
  261. if (msecs > 4000) {
  262. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  263. if (!lancer_chip(adapter))
  264. be_detect_dump_ue(adapter);
  265. return -1;
  266. }
  267. msleep(1);
  268. msecs++;
  269. } while (true);
  270. return 0;
  271. }
  272. /*
  273. * Insert the mailbox address into the doorbell in two steps
  274. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  275. */
  276. static int be_mbox_notify_wait(struct be_adapter *adapter)
  277. {
  278. int status;
  279. u32 val = 0;
  280. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  281. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  282. struct be_mcc_mailbox *mbox = mbox_mem->va;
  283. struct be_mcc_compl *compl = &mbox->compl;
  284. /* wait for ready to be set */
  285. status = be_mbox_db_ready_wait(adapter, db);
  286. if (status != 0)
  287. return status;
  288. val |= MPU_MAILBOX_DB_HI_MASK;
  289. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  290. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  291. iowrite32(val, db);
  292. /* wait for ready to be set */
  293. status = be_mbox_db_ready_wait(adapter, db);
  294. if (status != 0)
  295. return status;
  296. val = 0;
  297. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  298. val |= (u32)(mbox_mem->dma >> 4) << 2;
  299. iowrite32(val, db);
  300. status = be_mbox_db_ready_wait(adapter, db);
  301. if (status != 0)
  302. return status;
  303. /* A cq entry has been made now */
  304. if (be_mcc_compl_is_new(compl)) {
  305. status = be_mcc_compl_process(adapter, &mbox->compl);
  306. be_mcc_compl_use(compl);
  307. if (status)
  308. return status;
  309. } else {
  310. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  311. return -1;
  312. }
  313. return 0;
  314. }
  315. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  316. {
  317. u32 sem;
  318. if (lancer_chip(adapter))
  319. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  320. else
  321. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  322. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  323. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  324. return -1;
  325. else
  326. return 0;
  327. }
  328. int be_cmd_POST(struct be_adapter *adapter)
  329. {
  330. u16 stage;
  331. int status, timeout = 0;
  332. struct device *dev = &adapter->pdev->dev;
  333. do {
  334. status = be_POST_stage_get(adapter, &stage);
  335. if (status) {
  336. dev_err(dev, "POST error; stage=0x%x\n", stage);
  337. return -1;
  338. } else if (stage != POST_STAGE_ARMFW_RDY) {
  339. if (msleep_interruptible(2000)) {
  340. dev_err(dev, "Waiting for POST aborted\n");
  341. return -EINTR;
  342. }
  343. timeout += 2;
  344. } else {
  345. return 0;
  346. }
  347. } while (timeout < 40);
  348. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  349. return -1;
  350. }
  351. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  352. {
  353. return wrb->payload.embedded_payload;
  354. }
  355. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  356. {
  357. return &wrb->payload.sgl[0];
  358. }
  359. /* Don't touch the hdr after it's prepared */
  360. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  361. bool embedded, u8 sge_cnt, u32 opcode)
  362. {
  363. if (embedded)
  364. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  365. else
  366. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  367. MCC_WRB_SGE_CNT_SHIFT;
  368. wrb->payload_length = payload_len;
  369. wrb->tag0 = opcode;
  370. be_dws_cpu_to_le(wrb, 8);
  371. }
  372. /* Don't touch the hdr after it's prepared */
  373. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  374. u8 subsystem, u8 opcode, int cmd_len)
  375. {
  376. req_hdr->opcode = opcode;
  377. req_hdr->subsystem = subsystem;
  378. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  379. req_hdr->version = 0;
  380. }
  381. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  382. struct be_dma_mem *mem)
  383. {
  384. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  385. u64 dma = (u64)mem->dma;
  386. for (i = 0; i < buf_pages; i++) {
  387. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  388. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  389. dma += PAGE_SIZE_4K;
  390. }
  391. }
  392. /* Converts interrupt delay in microseconds to multiplier value */
  393. static u32 eq_delay_to_mult(u32 usec_delay)
  394. {
  395. #define MAX_INTR_RATE 651042
  396. const u32 round = 10;
  397. u32 multiplier;
  398. if (usec_delay == 0)
  399. multiplier = 0;
  400. else {
  401. u32 interrupt_rate = 1000000 / usec_delay;
  402. /* Max delay, corresponding to the lowest interrupt rate */
  403. if (interrupt_rate == 0)
  404. multiplier = 1023;
  405. else {
  406. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  407. multiplier /= interrupt_rate;
  408. /* Round the multiplier to the closest value.*/
  409. multiplier = (multiplier + round/2) / round;
  410. multiplier = min(multiplier, (u32)1023);
  411. }
  412. }
  413. return multiplier;
  414. }
  415. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  416. {
  417. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  418. struct be_mcc_wrb *wrb
  419. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  420. memset(wrb, 0, sizeof(*wrb));
  421. return wrb;
  422. }
  423. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  424. {
  425. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  426. struct be_mcc_wrb *wrb;
  427. if (atomic_read(&mccq->used) >= mccq->len) {
  428. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  429. return NULL;
  430. }
  431. wrb = queue_head_node(mccq);
  432. queue_head_inc(mccq);
  433. atomic_inc(&mccq->used);
  434. memset(wrb, 0, sizeof(*wrb));
  435. return wrb;
  436. }
  437. /* Tell fw we're about to start firing cmds by writing a
  438. * special pattern across the wrb hdr; uses mbox
  439. */
  440. int be_cmd_fw_init(struct be_adapter *adapter)
  441. {
  442. u8 *wrb;
  443. int status;
  444. if (mutex_lock_interruptible(&adapter->mbox_lock))
  445. return -1;
  446. wrb = (u8 *)wrb_from_mbox(adapter);
  447. *wrb++ = 0xFF;
  448. *wrb++ = 0x12;
  449. *wrb++ = 0x34;
  450. *wrb++ = 0xFF;
  451. *wrb++ = 0xFF;
  452. *wrb++ = 0x56;
  453. *wrb++ = 0x78;
  454. *wrb = 0xFF;
  455. status = be_mbox_notify_wait(adapter);
  456. mutex_unlock(&adapter->mbox_lock);
  457. return status;
  458. }
  459. /* Tell fw we're done with firing cmds by writing a
  460. * special pattern across the wrb hdr; uses mbox
  461. */
  462. int be_cmd_fw_clean(struct be_adapter *adapter)
  463. {
  464. u8 *wrb;
  465. int status;
  466. if (adapter->eeh_err)
  467. return -EIO;
  468. if (mutex_lock_interruptible(&adapter->mbox_lock))
  469. return -1;
  470. wrb = (u8 *)wrb_from_mbox(adapter);
  471. *wrb++ = 0xFF;
  472. *wrb++ = 0xAA;
  473. *wrb++ = 0xBB;
  474. *wrb++ = 0xFF;
  475. *wrb++ = 0xFF;
  476. *wrb++ = 0xCC;
  477. *wrb++ = 0xDD;
  478. *wrb = 0xFF;
  479. status = be_mbox_notify_wait(adapter);
  480. mutex_unlock(&adapter->mbox_lock);
  481. return status;
  482. }
  483. int be_cmd_eq_create(struct be_adapter *adapter,
  484. struct be_queue_info *eq, int eq_delay)
  485. {
  486. struct be_mcc_wrb *wrb;
  487. struct be_cmd_req_eq_create *req;
  488. struct be_dma_mem *q_mem = &eq->dma_mem;
  489. int status;
  490. if (mutex_lock_interruptible(&adapter->mbox_lock))
  491. return -1;
  492. wrb = wrb_from_mbox(adapter);
  493. req = embedded_payload(wrb);
  494. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  495. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  496. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  497. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  498. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  499. /* 4byte eqe*/
  500. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  501. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  502. __ilog2_u32(eq->len/256));
  503. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  504. eq_delay_to_mult(eq_delay));
  505. be_dws_cpu_to_le(req->context, sizeof(req->context));
  506. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  507. status = be_mbox_notify_wait(adapter);
  508. if (!status) {
  509. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  510. eq->id = le16_to_cpu(resp->eq_id);
  511. eq->created = true;
  512. }
  513. mutex_unlock(&adapter->mbox_lock);
  514. return status;
  515. }
  516. /* Uses mbox */
  517. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  518. u8 type, bool permanent, u32 if_handle)
  519. {
  520. struct be_mcc_wrb *wrb;
  521. struct be_cmd_req_mac_query *req;
  522. int status;
  523. if (mutex_lock_interruptible(&adapter->mbox_lock))
  524. return -1;
  525. wrb = wrb_from_mbox(adapter);
  526. req = embedded_payload(wrb);
  527. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  528. OPCODE_COMMON_NTWK_MAC_QUERY);
  529. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  530. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  531. req->type = type;
  532. if (permanent) {
  533. req->permanent = 1;
  534. } else {
  535. req->if_id = cpu_to_le16((u16) if_handle);
  536. req->permanent = 0;
  537. }
  538. status = be_mbox_notify_wait(adapter);
  539. if (!status) {
  540. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  541. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  542. }
  543. mutex_unlock(&adapter->mbox_lock);
  544. return status;
  545. }
  546. /* Uses synchronous MCCQ */
  547. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  548. u32 if_id, u32 *pmac_id, u32 domain)
  549. {
  550. struct be_mcc_wrb *wrb;
  551. struct be_cmd_req_pmac_add *req;
  552. int status;
  553. spin_lock_bh(&adapter->mcc_lock);
  554. wrb = wrb_from_mccq(adapter);
  555. if (!wrb) {
  556. status = -EBUSY;
  557. goto err;
  558. }
  559. req = embedded_payload(wrb);
  560. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  561. OPCODE_COMMON_NTWK_PMAC_ADD);
  562. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  563. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  564. req->hdr.domain = domain;
  565. req->if_id = cpu_to_le32(if_id);
  566. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  567. status = be_mcc_notify_wait(adapter);
  568. if (!status) {
  569. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  570. *pmac_id = le32_to_cpu(resp->pmac_id);
  571. }
  572. err:
  573. spin_unlock_bh(&adapter->mcc_lock);
  574. return status;
  575. }
  576. /* Uses synchronous MCCQ */
  577. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  578. {
  579. struct be_mcc_wrb *wrb;
  580. struct be_cmd_req_pmac_del *req;
  581. int status;
  582. spin_lock_bh(&adapter->mcc_lock);
  583. wrb = wrb_from_mccq(adapter);
  584. if (!wrb) {
  585. status = -EBUSY;
  586. goto err;
  587. }
  588. req = embedded_payload(wrb);
  589. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  590. OPCODE_COMMON_NTWK_PMAC_DEL);
  591. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  592. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  593. req->hdr.domain = dom;
  594. req->if_id = cpu_to_le32(if_id);
  595. req->pmac_id = cpu_to_le32(pmac_id);
  596. status = be_mcc_notify_wait(adapter);
  597. err:
  598. spin_unlock_bh(&adapter->mcc_lock);
  599. return status;
  600. }
  601. /* Uses Mbox */
  602. int be_cmd_cq_create(struct be_adapter *adapter,
  603. struct be_queue_info *cq, struct be_queue_info *eq,
  604. bool sol_evts, bool no_delay, int coalesce_wm)
  605. {
  606. struct be_mcc_wrb *wrb;
  607. struct be_cmd_req_cq_create *req;
  608. struct be_dma_mem *q_mem = &cq->dma_mem;
  609. void *ctxt;
  610. int status;
  611. if (mutex_lock_interruptible(&adapter->mbox_lock))
  612. return -1;
  613. wrb = wrb_from_mbox(adapter);
  614. req = embedded_payload(wrb);
  615. ctxt = &req->context;
  616. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  617. OPCODE_COMMON_CQ_CREATE);
  618. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  619. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  620. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  621. if (lancer_chip(adapter)) {
  622. req->hdr.version = 2;
  623. req->page_size = 1; /* 1 for 4K */
  624. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  625. no_delay);
  626. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  627. __ilog2_u32(cq->len/256));
  628. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  629. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  630. ctxt, 1);
  631. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  632. ctxt, eq->id);
  633. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  634. } else {
  635. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  636. coalesce_wm);
  637. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  638. ctxt, no_delay);
  639. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  640. __ilog2_u32(cq->len/256));
  641. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  642. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  643. ctxt, sol_evts);
  644. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  645. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  646. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  647. }
  648. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  649. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  650. status = be_mbox_notify_wait(adapter);
  651. if (!status) {
  652. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  653. cq->id = le16_to_cpu(resp->cq_id);
  654. cq->created = true;
  655. }
  656. mutex_unlock(&adapter->mbox_lock);
  657. return status;
  658. }
  659. static u32 be_encoded_q_len(int q_len)
  660. {
  661. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  662. if (len_encoded == 16)
  663. len_encoded = 0;
  664. return len_encoded;
  665. }
  666. int be_cmd_mccq_create(struct be_adapter *adapter,
  667. struct be_queue_info *mccq,
  668. struct be_queue_info *cq)
  669. {
  670. struct be_mcc_wrb *wrb;
  671. struct be_cmd_req_mcc_create *req;
  672. struct be_dma_mem *q_mem = &mccq->dma_mem;
  673. void *ctxt;
  674. int status;
  675. if (mutex_lock_interruptible(&adapter->mbox_lock))
  676. return -1;
  677. wrb = wrb_from_mbox(adapter);
  678. req = embedded_payload(wrb);
  679. ctxt = &req->context;
  680. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  681. OPCODE_COMMON_MCC_CREATE_EXT);
  682. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  683. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  684. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  685. if (lancer_chip(adapter)) {
  686. req->hdr.version = 1;
  687. req->cq_id = cpu_to_le16(cq->id);
  688. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  689. be_encoded_q_len(mccq->len));
  690. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  691. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  692. ctxt, cq->id);
  693. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  694. ctxt, 1);
  695. } else {
  696. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  697. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  698. be_encoded_q_len(mccq->len));
  699. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  700. }
  701. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  702. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  703. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  704. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  705. status = be_mbox_notify_wait(adapter);
  706. if (!status) {
  707. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  708. mccq->id = le16_to_cpu(resp->id);
  709. mccq->created = true;
  710. }
  711. mutex_unlock(&adapter->mbox_lock);
  712. return status;
  713. }
  714. int be_cmd_txq_create(struct be_adapter *adapter,
  715. struct be_queue_info *txq,
  716. struct be_queue_info *cq)
  717. {
  718. struct be_mcc_wrb *wrb;
  719. struct be_cmd_req_eth_tx_create *req;
  720. struct be_dma_mem *q_mem = &txq->dma_mem;
  721. void *ctxt;
  722. int status;
  723. if (mutex_lock_interruptible(&adapter->mbox_lock))
  724. return -1;
  725. wrb = wrb_from_mbox(adapter);
  726. req = embedded_payload(wrb);
  727. ctxt = &req->context;
  728. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  729. OPCODE_ETH_TX_CREATE);
  730. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  731. sizeof(*req));
  732. if (lancer_chip(adapter)) {
  733. req->hdr.version = 1;
  734. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  735. adapter->if_handle);
  736. }
  737. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  738. req->ulp_num = BE_ULP1_NUM;
  739. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  740. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  741. be_encoded_q_len(txq->len));
  742. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  743. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  744. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  745. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  746. status = be_mbox_notify_wait(adapter);
  747. if (!status) {
  748. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  749. txq->id = le16_to_cpu(resp->cid);
  750. txq->created = true;
  751. }
  752. mutex_unlock(&adapter->mbox_lock);
  753. return status;
  754. }
  755. /* Uses mbox */
  756. int be_cmd_rxq_create(struct be_adapter *adapter,
  757. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  758. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  759. {
  760. struct be_mcc_wrb *wrb;
  761. struct be_cmd_req_eth_rx_create *req;
  762. struct be_dma_mem *q_mem = &rxq->dma_mem;
  763. int status;
  764. if (mutex_lock_interruptible(&adapter->mbox_lock))
  765. return -1;
  766. wrb = wrb_from_mbox(adapter);
  767. req = embedded_payload(wrb);
  768. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  769. OPCODE_ETH_RX_CREATE);
  770. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  771. sizeof(*req));
  772. req->cq_id = cpu_to_le16(cq_id);
  773. req->frag_size = fls(frag_size) - 1;
  774. req->num_pages = 2;
  775. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  776. req->interface_id = cpu_to_le32(if_id);
  777. req->max_frame_size = cpu_to_le16(max_frame_size);
  778. req->rss_queue = cpu_to_le32(rss);
  779. status = be_mbox_notify_wait(adapter);
  780. if (!status) {
  781. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  782. rxq->id = le16_to_cpu(resp->id);
  783. rxq->created = true;
  784. *rss_id = resp->rss_id;
  785. }
  786. mutex_unlock(&adapter->mbox_lock);
  787. return status;
  788. }
  789. /* Generic destroyer function for all types of queues
  790. * Uses Mbox
  791. */
  792. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  793. int queue_type)
  794. {
  795. struct be_mcc_wrb *wrb;
  796. struct be_cmd_req_q_destroy *req;
  797. u8 subsys = 0, opcode = 0;
  798. int status;
  799. if (adapter->eeh_err)
  800. return -EIO;
  801. if (mutex_lock_interruptible(&adapter->mbox_lock))
  802. return -1;
  803. wrb = wrb_from_mbox(adapter);
  804. req = embedded_payload(wrb);
  805. switch (queue_type) {
  806. case QTYPE_EQ:
  807. subsys = CMD_SUBSYSTEM_COMMON;
  808. opcode = OPCODE_COMMON_EQ_DESTROY;
  809. break;
  810. case QTYPE_CQ:
  811. subsys = CMD_SUBSYSTEM_COMMON;
  812. opcode = OPCODE_COMMON_CQ_DESTROY;
  813. break;
  814. case QTYPE_TXQ:
  815. subsys = CMD_SUBSYSTEM_ETH;
  816. opcode = OPCODE_ETH_TX_DESTROY;
  817. break;
  818. case QTYPE_RXQ:
  819. subsys = CMD_SUBSYSTEM_ETH;
  820. opcode = OPCODE_ETH_RX_DESTROY;
  821. break;
  822. case QTYPE_MCCQ:
  823. subsys = CMD_SUBSYSTEM_COMMON;
  824. opcode = OPCODE_COMMON_MCC_DESTROY;
  825. break;
  826. default:
  827. BUG();
  828. }
  829. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  830. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  831. req->id = cpu_to_le16(q->id);
  832. status = be_mbox_notify_wait(adapter);
  833. mutex_unlock(&adapter->mbox_lock);
  834. return status;
  835. }
  836. /* Create an rx filtering policy configuration on an i/f
  837. * Uses mbox
  838. */
  839. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  840. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  841. u32 domain)
  842. {
  843. struct be_mcc_wrb *wrb;
  844. struct be_cmd_req_if_create *req;
  845. int status;
  846. if (mutex_lock_interruptible(&adapter->mbox_lock))
  847. return -1;
  848. wrb = wrb_from_mbox(adapter);
  849. req = embedded_payload(wrb);
  850. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  851. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  852. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  853. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  854. req->hdr.domain = domain;
  855. req->capability_flags = cpu_to_le32(cap_flags);
  856. req->enable_flags = cpu_to_le32(en_flags);
  857. req->pmac_invalid = pmac_invalid;
  858. if (!pmac_invalid)
  859. memcpy(req->mac_addr, mac, ETH_ALEN);
  860. status = be_mbox_notify_wait(adapter);
  861. if (!status) {
  862. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  863. *if_handle = le32_to_cpu(resp->interface_id);
  864. if (!pmac_invalid)
  865. *pmac_id = le32_to_cpu(resp->pmac_id);
  866. }
  867. mutex_unlock(&adapter->mbox_lock);
  868. return status;
  869. }
  870. /* Uses mbox */
  871. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  872. {
  873. struct be_mcc_wrb *wrb;
  874. struct be_cmd_req_if_destroy *req;
  875. int status;
  876. if (adapter->eeh_err)
  877. return -EIO;
  878. if (mutex_lock_interruptible(&adapter->mbox_lock))
  879. return -1;
  880. wrb = wrb_from_mbox(adapter);
  881. req = embedded_payload(wrb);
  882. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  883. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  884. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  885. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  886. req->hdr.domain = domain;
  887. req->interface_id = cpu_to_le32(interface_id);
  888. status = be_mbox_notify_wait(adapter);
  889. mutex_unlock(&adapter->mbox_lock);
  890. return status;
  891. }
  892. /* Get stats is a non embedded command: the request is not embedded inside
  893. * WRB but is a separate dma memory block
  894. * Uses asynchronous MCC
  895. */
  896. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  897. {
  898. struct be_mcc_wrb *wrb;
  899. struct be_cmd_req_hdr *hdr;
  900. struct be_sge *sge;
  901. int status = 0;
  902. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  903. be_cmd_get_die_temperature(adapter);
  904. spin_lock_bh(&adapter->mcc_lock);
  905. wrb = wrb_from_mccq(adapter);
  906. if (!wrb) {
  907. status = -EBUSY;
  908. goto err;
  909. }
  910. hdr = nonemb_cmd->va;
  911. sge = nonembedded_sgl(wrb);
  912. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  913. OPCODE_ETH_GET_STATISTICS);
  914. be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  915. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);
  916. if (adapter->generation == BE_GEN3)
  917. hdr->version = 1;
  918. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  919. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  920. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  921. sge->len = cpu_to_le32(nonemb_cmd->size);
  922. be_mcc_notify(adapter);
  923. adapter->stats_cmd_sent = true;
  924. err:
  925. spin_unlock_bh(&adapter->mcc_lock);
  926. return status;
  927. }
  928. /* Uses synchronous mcc */
  929. int be_cmd_link_status_query(struct be_adapter *adapter,
  930. bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
  931. {
  932. struct be_mcc_wrb *wrb;
  933. struct be_cmd_req_link_status *req;
  934. int status;
  935. spin_lock_bh(&adapter->mcc_lock);
  936. wrb = wrb_from_mccq(adapter);
  937. if (!wrb) {
  938. status = -EBUSY;
  939. goto err;
  940. }
  941. req = embedded_payload(wrb);
  942. *link_up = false;
  943. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  944. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  945. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  946. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  947. status = be_mcc_notify_wait(adapter);
  948. if (!status) {
  949. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  950. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  951. *link_up = true;
  952. *link_speed = le16_to_cpu(resp->link_speed);
  953. *mac_speed = resp->mac_speed;
  954. }
  955. }
  956. err:
  957. spin_unlock_bh(&adapter->mcc_lock);
  958. return status;
  959. }
  960. /* Uses synchronous mcc */
  961. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  962. {
  963. struct be_mcc_wrb *wrb;
  964. struct be_cmd_req_get_cntl_addnl_attribs *req;
  965. int status;
  966. spin_lock_bh(&adapter->mcc_lock);
  967. wrb = wrb_from_mccq(adapter);
  968. if (!wrb) {
  969. status = -EBUSY;
  970. goto err;
  971. }
  972. req = embedded_payload(wrb);
  973. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  974. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  975. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  976. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  977. status = be_mcc_notify_wait(adapter);
  978. if (!status) {
  979. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  980. embedded_payload(wrb);
  981. adapter->drv_stats.be_on_die_temperature =
  982. resp->on_die_temperature;
  983. }
  984. /* If IOCTL fails once, do not bother issuing it again */
  985. else
  986. be_get_temp_freq = 0;
  987. err:
  988. spin_unlock_bh(&adapter->mcc_lock);
  989. return status;
  990. }
  991. /* Uses synchronous mcc */
  992. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  993. {
  994. struct be_mcc_wrb *wrb;
  995. struct be_cmd_req_get_fat *req;
  996. int status;
  997. spin_lock_bh(&adapter->mcc_lock);
  998. wrb = wrb_from_mccq(adapter);
  999. if (!wrb) {
  1000. status = -EBUSY;
  1001. goto err;
  1002. }
  1003. req = embedded_payload(wrb);
  1004. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1005. OPCODE_COMMON_MANAGE_FAT);
  1006. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1007. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  1008. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1009. status = be_mcc_notify_wait(adapter);
  1010. if (!status) {
  1011. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1012. if (log_size && resp->log_size)
  1013. *log_size = le32_to_cpu(resp->log_size) -
  1014. sizeof(u32);
  1015. }
  1016. err:
  1017. spin_unlock_bh(&adapter->mcc_lock);
  1018. return status;
  1019. }
  1020. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1021. {
  1022. struct be_dma_mem get_fat_cmd;
  1023. struct be_mcc_wrb *wrb;
  1024. struct be_cmd_req_get_fat *req;
  1025. struct be_sge *sge;
  1026. u32 offset = 0, total_size, buf_size,
  1027. log_offset = sizeof(u32), payload_len;
  1028. int status;
  1029. if (buf_len == 0)
  1030. return;
  1031. total_size = buf_len;
  1032. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1033. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1034. get_fat_cmd.size,
  1035. &get_fat_cmd.dma);
  1036. if (!get_fat_cmd.va) {
  1037. status = -ENOMEM;
  1038. dev_err(&adapter->pdev->dev,
  1039. "Memory allocation failure while retrieving FAT data\n");
  1040. return;
  1041. }
  1042. spin_lock_bh(&adapter->mcc_lock);
  1043. while (total_size) {
  1044. buf_size = min(total_size, (u32)60*1024);
  1045. total_size -= buf_size;
  1046. wrb = wrb_from_mccq(adapter);
  1047. if (!wrb) {
  1048. status = -EBUSY;
  1049. goto err;
  1050. }
  1051. req = get_fat_cmd.va;
  1052. sge = nonembedded_sgl(wrb);
  1053. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1054. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1055. OPCODE_COMMON_MANAGE_FAT);
  1056. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1057. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1058. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1059. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1060. sge->len = cpu_to_le32(get_fat_cmd.size);
  1061. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1062. req->read_log_offset = cpu_to_le32(log_offset);
  1063. req->read_log_length = cpu_to_le32(buf_size);
  1064. req->data_buffer_size = cpu_to_le32(buf_size);
  1065. status = be_mcc_notify_wait(adapter);
  1066. if (!status) {
  1067. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1068. memcpy(buf + offset,
  1069. resp->data_buffer,
  1070. resp->read_log_length);
  1071. } else {
  1072. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1073. goto err;
  1074. }
  1075. offset += buf_size;
  1076. log_offset += buf_size;
  1077. }
  1078. err:
  1079. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1080. get_fat_cmd.va,
  1081. get_fat_cmd.dma);
  1082. spin_unlock_bh(&adapter->mcc_lock);
  1083. }
  1084. /* Uses Mbox */
  1085. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  1086. {
  1087. struct be_mcc_wrb *wrb;
  1088. struct be_cmd_req_get_fw_version *req;
  1089. int status;
  1090. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1091. return -1;
  1092. wrb = wrb_from_mbox(adapter);
  1093. req = embedded_payload(wrb);
  1094. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1095. OPCODE_COMMON_GET_FW_VERSION);
  1096. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1097. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1098. status = be_mbox_notify_wait(adapter);
  1099. if (!status) {
  1100. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1101. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  1102. }
  1103. mutex_unlock(&adapter->mbox_lock);
  1104. return status;
  1105. }
  1106. /* set the EQ delay interval of an EQ to specified value
  1107. * Uses async mcc
  1108. */
  1109. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1110. {
  1111. struct be_mcc_wrb *wrb;
  1112. struct be_cmd_req_modify_eq_delay *req;
  1113. int status = 0;
  1114. spin_lock_bh(&adapter->mcc_lock);
  1115. wrb = wrb_from_mccq(adapter);
  1116. if (!wrb) {
  1117. status = -EBUSY;
  1118. goto err;
  1119. }
  1120. req = embedded_payload(wrb);
  1121. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1122. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1123. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1124. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1125. req->num_eq = cpu_to_le32(1);
  1126. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1127. req->delay[0].phase = 0;
  1128. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1129. be_mcc_notify(adapter);
  1130. err:
  1131. spin_unlock_bh(&adapter->mcc_lock);
  1132. return status;
  1133. }
  1134. /* Uses sycnhronous mcc */
  1135. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1136. u32 num, bool untagged, bool promiscuous)
  1137. {
  1138. struct be_mcc_wrb *wrb;
  1139. struct be_cmd_req_vlan_config *req;
  1140. int status;
  1141. spin_lock_bh(&adapter->mcc_lock);
  1142. wrb = wrb_from_mccq(adapter);
  1143. if (!wrb) {
  1144. status = -EBUSY;
  1145. goto err;
  1146. }
  1147. req = embedded_payload(wrb);
  1148. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1149. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1150. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1151. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1152. req->interface_id = if_id;
  1153. req->promiscuous = promiscuous;
  1154. req->untagged = untagged;
  1155. req->num_vlan = num;
  1156. if (!promiscuous) {
  1157. memcpy(req->normal_vlan, vtag_array,
  1158. req->num_vlan * sizeof(vtag_array[0]));
  1159. }
  1160. status = be_mcc_notify_wait(adapter);
  1161. err:
  1162. spin_unlock_bh(&adapter->mcc_lock);
  1163. return status;
  1164. }
  1165. /* Uses MCC for this command as it may be called in BH context
  1166. * Uses synchronous mcc
  1167. */
  1168. int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
  1169. {
  1170. struct be_mcc_wrb *wrb;
  1171. struct be_cmd_req_rx_filter *req;
  1172. struct be_dma_mem promiscous_cmd;
  1173. struct be_sge *sge;
  1174. int status;
  1175. memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
  1176. promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
  1177. promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
  1178. promiscous_cmd.size, &promiscous_cmd.dma);
  1179. if (!promiscous_cmd.va) {
  1180. dev_err(&adapter->pdev->dev,
  1181. "Memory allocation failure\n");
  1182. return -ENOMEM;
  1183. }
  1184. spin_lock_bh(&adapter->mcc_lock);
  1185. wrb = wrb_from_mccq(adapter);
  1186. if (!wrb) {
  1187. status = -EBUSY;
  1188. goto err;
  1189. }
  1190. req = promiscous_cmd.va;
  1191. sge = nonembedded_sgl(wrb);
  1192. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1193. OPCODE_COMMON_NTWK_RX_FILTER);
  1194. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1195. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
  1196. req->if_id = cpu_to_le32(adapter->if_handle);
  1197. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1198. if (en)
  1199. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1200. sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
  1201. sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
  1202. sge->len = cpu_to_le32(promiscous_cmd.size);
  1203. status = be_mcc_notify_wait(adapter);
  1204. err:
  1205. spin_unlock_bh(&adapter->mcc_lock);
  1206. pci_free_consistent(adapter->pdev, promiscous_cmd.size,
  1207. promiscous_cmd.va, promiscous_cmd.dma);
  1208. return status;
  1209. }
  1210. /*
  1211. * Uses MCC for this command as it may be called in BH context
  1212. * (mc == NULL) => multicast promiscuous
  1213. */
  1214. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1215. struct net_device *netdev, struct be_dma_mem *mem)
  1216. {
  1217. struct be_mcc_wrb *wrb;
  1218. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1219. struct be_sge *sge;
  1220. int status;
  1221. spin_lock_bh(&adapter->mcc_lock);
  1222. wrb = wrb_from_mccq(adapter);
  1223. if (!wrb) {
  1224. status = -EBUSY;
  1225. goto err;
  1226. }
  1227. sge = nonembedded_sgl(wrb);
  1228. memset(req, 0, sizeof(*req));
  1229. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1230. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1231. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1232. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1233. sge->len = cpu_to_le32(mem->size);
  1234. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1235. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1236. req->interface_id = if_id;
  1237. if (netdev) {
  1238. int i;
  1239. struct netdev_hw_addr *ha;
  1240. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1241. i = 0;
  1242. netdev_for_each_mc_addr(ha, netdev)
  1243. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1244. } else {
  1245. req->promiscuous = 1;
  1246. }
  1247. status = be_mcc_notify_wait(adapter);
  1248. err:
  1249. spin_unlock_bh(&adapter->mcc_lock);
  1250. return status;
  1251. }
  1252. /* Uses synchrounous mcc */
  1253. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1254. {
  1255. struct be_mcc_wrb *wrb;
  1256. struct be_cmd_req_set_flow_control *req;
  1257. int status;
  1258. spin_lock_bh(&adapter->mcc_lock);
  1259. wrb = wrb_from_mccq(adapter);
  1260. if (!wrb) {
  1261. status = -EBUSY;
  1262. goto err;
  1263. }
  1264. req = embedded_payload(wrb);
  1265. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1266. OPCODE_COMMON_SET_FLOW_CONTROL);
  1267. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1268. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1269. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1270. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1271. status = be_mcc_notify_wait(adapter);
  1272. err:
  1273. spin_unlock_bh(&adapter->mcc_lock);
  1274. return status;
  1275. }
  1276. /* Uses sycn mcc */
  1277. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1278. {
  1279. struct be_mcc_wrb *wrb;
  1280. struct be_cmd_req_get_flow_control *req;
  1281. int status;
  1282. spin_lock_bh(&adapter->mcc_lock);
  1283. wrb = wrb_from_mccq(adapter);
  1284. if (!wrb) {
  1285. status = -EBUSY;
  1286. goto err;
  1287. }
  1288. req = embedded_payload(wrb);
  1289. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1290. OPCODE_COMMON_GET_FLOW_CONTROL);
  1291. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1292. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1293. status = be_mcc_notify_wait(adapter);
  1294. if (!status) {
  1295. struct be_cmd_resp_get_flow_control *resp =
  1296. embedded_payload(wrb);
  1297. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1298. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1299. }
  1300. err:
  1301. spin_unlock_bh(&adapter->mcc_lock);
  1302. return status;
  1303. }
  1304. /* Uses mbox */
  1305. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1306. u32 *mode, u32 *caps)
  1307. {
  1308. struct be_mcc_wrb *wrb;
  1309. struct be_cmd_req_query_fw_cfg *req;
  1310. int status;
  1311. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1312. return -1;
  1313. wrb = wrb_from_mbox(adapter);
  1314. req = embedded_payload(wrb);
  1315. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1316. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1317. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1318. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1319. status = be_mbox_notify_wait(adapter);
  1320. if (!status) {
  1321. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1322. *port_num = le32_to_cpu(resp->phys_port);
  1323. *mode = le32_to_cpu(resp->function_mode);
  1324. *caps = le32_to_cpu(resp->function_caps);
  1325. }
  1326. mutex_unlock(&adapter->mbox_lock);
  1327. return status;
  1328. }
  1329. /* Uses mbox */
  1330. int be_cmd_reset_function(struct be_adapter *adapter)
  1331. {
  1332. struct be_mcc_wrb *wrb;
  1333. struct be_cmd_req_hdr *req;
  1334. int status;
  1335. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1336. return -1;
  1337. wrb = wrb_from_mbox(adapter);
  1338. req = embedded_payload(wrb);
  1339. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1340. OPCODE_COMMON_FUNCTION_RESET);
  1341. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1342. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1343. status = be_mbox_notify_wait(adapter);
  1344. mutex_unlock(&adapter->mbox_lock);
  1345. return status;
  1346. }
  1347. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1348. {
  1349. struct be_mcc_wrb *wrb;
  1350. struct be_cmd_req_rss_config *req;
  1351. u32 myhash[10];
  1352. int status;
  1353. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1354. return -1;
  1355. wrb = wrb_from_mbox(adapter);
  1356. req = embedded_payload(wrb);
  1357. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1358. OPCODE_ETH_RSS_CONFIG);
  1359. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1360. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1361. req->if_id = cpu_to_le32(adapter->if_handle);
  1362. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1363. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1364. memcpy(req->cpu_table, rsstable, table_size);
  1365. memcpy(req->hash, myhash, sizeof(myhash));
  1366. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1367. status = be_mbox_notify_wait(adapter);
  1368. mutex_unlock(&adapter->mbox_lock);
  1369. return status;
  1370. }
  1371. /* Uses sync mcc */
  1372. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1373. u8 bcn, u8 sts, u8 state)
  1374. {
  1375. struct be_mcc_wrb *wrb;
  1376. struct be_cmd_req_enable_disable_beacon *req;
  1377. int status;
  1378. spin_lock_bh(&adapter->mcc_lock);
  1379. wrb = wrb_from_mccq(adapter);
  1380. if (!wrb) {
  1381. status = -EBUSY;
  1382. goto err;
  1383. }
  1384. req = embedded_payload(wrb);
  1385. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1386. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1387. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1388. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1389. req->port_num = port_num;
  1390. req->beacon_state = state;
  1391. req->beacon_duration = bcn;
  1392. req->status_duration = sts;
  1393. status = be_mcc_notify_wait(adapter);
  1394. err:
  1395. spin_unlock_bh(&adapter->mcc_lock);
  1396. return status;
  1397. }
  1398. /* Uses sync mcc */
  1399. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1400. {
  1401. struct be_mcc_wrb *wrb;
  1402. struct be_cmd_req_get_beacon_state *req;
  1403. int status;
  1404. spin_lock_bh(&adapter->mcc_lock);
  1405. wrb = wrb_from_mccq(adapter);
  1406. if (!wrb) {
  1407. status = -EBUSY;
  1408. goto err;
  1409. }
  1410. req = embedded_payload(wrb);
  1411. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1412. OPCODE_COMMON_GET_BEACON_STATE);
  1413. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1414. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1415. req->port_num = port_num;
  1416. status = be_mcc_notify_wait(adapter);
  1417. if (!status) {
  1418. struct be_cmd_resp_get_beacon_state *resp =
  1419. embedded_payload(wrb);
  1420. *state = resp->beacon_state;
  1421. }
  1422. err:
  1423. spin_unlock_bh(&adapter->mcc_lock);
  1424. return status;
  1425. }
  1426. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1427. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1428. {
  1429. struct be_mcc_wrb *wrb;
  1430. struct be_cmd_write_flashrom *req;
  1431. struct be_sge *sge;
  1432. int status;
  1433. spin_lock_bh(&adapter->mcc_lock);
  1434. adapter->flash_status = 0;
  1435. wrb = wrb_from_mccq(adapter);
  1436. if (!wrb) {
  1437. status = -EBUSY;
  1438. goto err_unlock;
  1439. }
  1440. req = cmd->va;
  1441. sge = nonembedded_sgl(wrb);
  1442. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1443. OPCODE_COMMON_WRITE_FLASHROM);
  1444. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1445. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1446. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1447. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1448. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1449. sge->len = cpu_to_le32(cmd->size);
  1450. req->params.op_type = cpu_to_le32(flash_type);
  1451. req->params.op_code = cpu_to_le32(flash_opcode);
  1452. req->params.data_buf_size = cpu_to_le32(buf_size);
  1453. be_mcc_notify(adapter);
  1454. spin_unlock_bh(&adapter->mcc_lock);
  1455. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1456. msecs_to_jiffies(12000)))
  1457. status = -1;
  1458. else
  1459. status = adapter->flash_status;
  1460. return status;
  1461. err_unlock:
  1462. spin_unlock_bh(&adapter->mcc_lock);
  1463. return status;
  1464. }
  1465. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1466. int offset)
  1467. {
  1468. struct be_mcc_wrb *wrb;
  1469. struct be_cmd_write_flashrom *req;
  1470. int status;
  1471. spin_lock_bh(&adapter->mcc_lock);
  1472. wrb = wrb_from_mccq(adapter);
  1473. if (!wrb) {
  1474. status = -EBUSY;
  1475. goto err;
  1476. }
  1477. req = embedded_payload(wrb);
  1478. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1479. OPCODE_COMMON_READ_FLASHROM);
  1480. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1481. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1482. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1483. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1484. req->params.offset = cpu_to_le32(offset);
  1485. req->params.data_buf_size = cpu_to_le32(0x4);
  1486. status = be_mcc_notify_wait(adapter);
  1487. if (!status)
  1488. memcpy(flashed_crc, req->params.data_buf, 4);
  1489. err:
  1490. spin_unlock_bh(&adapter->mcc_lock);
  1491. return status;
  1492. }
  1493. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1494. struct be_dma_mem *nonemb_cmd)
  1495. {
  1496. struct be_mcc_wrb *wrb;
  1497. struct be_cmd_req_acpi_wol_magic_config *req;
  1498. struct be_sge *sge;
  1499. int status;
  1500. spin_lock_bh(&adapter->mcc_lock);
  1501. wrb = wrb_from_mccq(adapter);
  1502. if (!wrb) {
  1503. status = -EBUSY;
  1504. goto err;
  1505. }
  1506. req = nonemb_cmd->va;
  1507. sge = nonembedded_sgl(wrb);
  1508. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1509. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1510. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1511. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1512. memcpy(req->magic_mac, mac, ETH_ALEN);
  1513. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1514. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1515. sge->len = cpu_to_le32(nonemb_cmd->size);
  1516. status = be_mcc_notify_wait(adapter);
  1517. err:
  1518. spin_unlock_bh(&adapter->mcc_lock);
  1519. return status;
  1520. }
  1521. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1522. u8 loopback_type, u8 enable)
  1523. {
  1524. struct be_mcc_wrb *wrb;
  1525. struct be_cmd_req_set_lmode *req;
  1526. int status;
  1527. spin_lock_bh(&adapter->mcc_lock);
  1528. wrb = wrb_from_mccq(adapter);
  1529. if (!wrb) {
  1530. status = -EBUSY;
  1531. goto err;
  1532. }
  1533. req = embedded_payload(wrb);
  1534. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1535. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1536. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1537. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1538. sizeof(*req));
  1539. req->src_port = port_num;
  1540. req->dest_port = port_num;
  1541. req->loopback_type = loopback_type;
  1542. req->loopback_state = enable;
  1543. status = be_mcc_notify_wait(adapter);
  1544. err:
  1545. spin_unlock_bh(&adapter->mcc_lock);
  1546. return status;
  1547. }
  1548. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1549. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1550. {
  1551. struct be_mcc_wrb *wrb;
  1552. struct be_cmd_req_loopback_test *req;
  1553. int status;
  1554. spin_lock_bh(&adapter->mcc_lock);
  1555. wrb = wrb_from_mccq(adapter);
  1556. if (!wrb) {
  1557. status = -EBUSY;
  1558. goto err;
  1559. }
  1560. req = embedded_payload(wrb);
  1561. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1562. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1563. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1564. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1565. req->hdr.timeout = cpu_to_le32(4);
  1566. req->pattern = cpu_to_le64(pattern);
  1567. req->src_port = cpu_to_le32(port_num);
  1568. req->dest_port = cpu_to_le32(port_num);
  1569. req->pkt_size = cpu_to_le32(pkt_size);
  1570. req->num_pkts = cpu_to_le32(num_pkts);
  1571. req->loopback_type = cpu_to_le32(loopback_type);
  1572. status = be_mcc_notify_wait(adapter);
  1573. if (!status) {
  1574. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1575. status = le32_to_cpu(resp->status);
  1576. }
  1577. err:
  1578. spin_unlock_bh(&adapter->mcc_lock);
  1579. return status;
  1580. }
  1581. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1582. u32 byte_cnt, struct be_dma_mem *cmd)
  1583. {
  1584. struct be_mcc_wrb *wrb;
  1585. struct be_cmd_req_ddrdma_test *req;
  1586. struct be_sge *sge;
  1587. int status;
  1588. int i, j = 0;
  1589. spin_lock_bh(&adapter->mcc_lock);
  1590. wrb = wrb_from_mccq(adapter);
  1591. if (!wrb) {
  1592. status = -EBUSY;
  1593. goto err;
  1594. }
  1595. req = cmd->va;
  1596. sge = nonembedded_sgl(wrb);
  1597. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1598. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1599. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1600. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1601. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1602. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1603. sge->len = cpu_to_le32(cmd->size);
  1604. req->pattern = cpu_to_le64(pattern);
  1605. req->byte_count = cpu_to_le32(byte_cnt);
  1606. for (i = 0; i < byte_cnt; i++) {
  1607. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1608. j++;
  1609. if (j > 7)
  1610. j = 0;
  1611. }
  1612. status = be_mcc_notify_wait(adapter);
  1613. if (!status) {
  1614. struct be_cmd_resp_ddrdma_test *resp;
  1615. resp = cmd->va;
  1616. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1617. resp->snd_err) {
  1618. status = -1;
  1619. }
  1620. }
  1621. err:
  1622. spin_unlock_bh(&adapter->mcc_lock);
  1623. return status;
  1624. }
  1625. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1626. struct be_dma_mem *nonemb_cmd)
  1627. {
  1628. struct be_mcc_wrb *wrb;
  1629. struct be_cmd_req_seeprom_read *req;
  1630. struct be_sge *sge;
  1631. int status;
  1632. spin_lock_bh(&adapter->mcc_lock);
  1633. wrb = wrb_from_mccq(adapter);
  1634. if (!wrb) {
  1635. status = -EBUSY;
  1636. goto err;
  1637. }
  1638. req = nonemb_cmd->va;
  1639. sge = nonembedded_sgl(wrb);
  1640. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1641. OPCODE_COMMON_SEEPROM_READ);
  1642. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1643. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1644. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1645. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1646. sge->len = cpu_to_le32(nonemb_cmd->size);
  1647. status = be_mcc_notify_wait(adapter);
  1648. err:
  1649. spin_unlock_bh(&adapter->mcc_lock);
  1650. return status;
  1651. }
  1652. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1653. {
  1654. struct be_mcc_wrb *wrb;
  1655. struct be_cmd_req_get_phy_info *req;
  1656. struct be_sge *sge;
  1657. int status;
  1658. spin_lock_bh(&adapter->mcc_lock);
  1659. wrb = wrb_from_mccq(adapter);
  1660. if (!wrb) {
  1661. status = -EBUSY;
  1662. goto err;
  1663. }
  1664. req = cmd->va;
  1665. sge = nonembedded_sgl(wrb);
  1666. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1667. OPCODE_COMMON_GET_PHY_DETAILS);
  1668. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1669. OPCODE_COMMON_GET_PHY_DETAILS,
  1670. sizeof(*req));
  1671. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1672. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1673. sge->len = cpu_to_le32(cmd->size);
  1674. status = be_mcc_notify_wait(adapter);
  1675. err:
  1676. spin_unlock_bh(&adapter->mcc_lock);
  1677. return status;
  1678. }
  1679. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1680. {
  1681. struct be_mcc_wrb *wrb;
  1682. struct be_cmd_req_set_qos *req;
  1683. int status;
  1684. spin_lock_bh(&adapter->mcc_lock);
  1685. wrb = wrb_from_mccq(adapter);
  1686. if (!wrb) {
  1687. status = -EBUSY;
  1688. goto err;
  1689. }
  1690. req = embedded_payload(wrb);
  1691. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1692. OPCODE_COMMON_SET_QOS);
  1693. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1694. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1695. req->hdr.domain = domain;
  1696. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1697. req->max_bps_nic = cpu_to_le32(bps);
  1698. status = be_mcc_notify_wait(adapter);
  1699. err:
  1700. spin_unlock_bh(&adapter->mcc_lock);
  1701. return status;
  1702. }
  1703. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1704. {
  1705. struct be_mcc_wrb *wrb;
  1706. struct be_cmd_req_cntl_attribs *req;
  1707. struct be_cmd_resp_cntl_attribs *resp;
  1708. struct be_sge *sge;
  1709. int status;
  1710. int payload_len = max(sizeof(*req), sizeof(*resp));
  1711. struct mgmt_controller_attrib *attribs;
  1712. struct be_dma_mem attribs_cmd;
  1713. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1714. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1715. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1716. &attribs_cmd.dma);
  1717. if (!attribs_cmd.va) {
  1718. dev_err(&adapter->pdev->dev,
  1719. "Memory allocation failure\n");
  1720. return -ENOMEM;
  1721. }
  1722. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1723. return -1;
  1724. wrb = wrb_from_mbox(adapter);
  1725. if (!wrb) {
  1726. status = -EBUSY;
  1727. goto err;
  1728. }
  1729. req = attribs_cmd.va;
  1730. sge = nonembedded_sgl(wrb);
  1731. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1732. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1733. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1734. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1735. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1736. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1737. sge->len = cpu_to_le32(attribs_cmd.size);
  1738. status = be_mbox_notify_wait(adapter);
  1739. if (!status) {
  1740. attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
  1741. sizeof(struct be_cmd_resp_hdr));
  1742. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1743. }
  1744. err:
  1745. mutex_unlock(&adapter->mbox_lock);
  1746. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1747. attribs_cmd.dma);
  1748. return status;
  1749. }
  1750. /* Uses mbox */
  1751. int be_cmd_check_native_mode(struct be_adapter *adapter)
  1752. {
  1753. struct be_mcc_wrb *wrb;
  1754. struct be_cmd_req_set_func_cap *req;
  1755. int status;
  1756. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1757. return -1;
  1758. wrb = wrb_from_mbox(adapter);
  1759. if (!wrb) {
  1760. status = -EBUSY;
  1761. goto err;
  1762. }
  1763. req = embedded_payload(wrb);
  1764. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1765. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1766. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1767. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1768. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1769. CAPABILITY_BE3_NATIVE_ERX_API);
  1770. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1771. status = be_mbox_notify_wait(adapter);
  1772. if (!status) {
  1773. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1774. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1775. CAPABILITY_BE3_NATIVE_ERX_API;
  1776. }
  1777. err:
  1778. mutex_unlock(&adapter->mbox_lock);
  1779. return status;
  1780. }