smsc75xx.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc75xx.h"
  34. #define SMSC_CHIPNAME "smsc75xx"
  35. #define SMSC_DRIVER_VERSION "1.0.0"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (9000)
  42. #define LAN75XX_EEPROM_MAGIC (0x7500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define DEFAULT_TSO_ENABLE (true)
  47. #define SMSC75XX_INTERNAL_PHY_ID (1)
  48. #define SMSC75XX_TX_OVERHEAD (8)
  49. #define MAX_RX_FIFO_SIZE (20 * 1024)
  50. #define MAX_TX_FIFO_SIZE (12 * 1024)
  51. #define USB_VENDOR_ID_SMSC (0x0424)
  52. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  53. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  54. #define RXW_PADDING 2
  55. #define SUPPORTED_WAKE (WAKE_UCAST | WAKE_BCAST | \
  56. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  57. #define check_warn(ret, fmt, args...) \
  58. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  59. #define check_warn_return(ret, fmt, args...) \
  60. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  61. #define check_warn_goto_done(ret, fmt, args...) \
  62. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  63. struct smsc75xx_priv {
  64. struct usbnet *dev;
  65. u32 rfe_ctl;
  66. u32 wolopts;
  67. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  68. struct mutex dataport_mutex;
  69. spinlock_t rfe_ctl_lock;
  70. struct work_struct set_multicast;
  71. };
  72. struct usb_context {
  73. struct usb_ctrlrequest req;
  74. struct usbnet *dev;
  75. };
  76. static bool turbo_mode = true;
  77. module_param(turbo_mode, bool, 0644);
  78. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  79. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  80. u32 *data)
  81. {
  82. u32 buf;
  83. int ret;
  84. BUG_ON(!dev);
  85. ret = usbnet_read_cmd(dev, USB_VENDOR_REQUEST_READ_REGISTER,
  86. USB_DIR_IN | USB_TYPE_VENDOR |
  87. USB_RECIP_DEVICE,
  88. 0, index, &buf, 4);
  89. if (unlikely(ret < 0))
  90. netdev_warn(dev->net,
  91. "Failed to read reg index 0x%08x: %d", index, ret);
  92. le32_to_cpus(&buf);
  93. *data = buf;
  94. return ret;
  95. }
  96. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  97. u32 data)
  98. {
  99. u32 buf;
  100. int ret;
  101. BUG_ON(!dev);
  102. buf = data;
  103. cpu_to_le32s(&buf);
  104. ret = usbnet_write_cmd(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  105. USB_DIR_OUT | USB_TYPE_VENDOR |
  106. USB_RECIP_DEVICE,
  107. 0, index, &buf, 4);
  108. if (unlikely(ret < 0))
  109. netdev_warn(dev->net,
  110. "Failed to write reg index 0x%08x: %d", index, ret);
  111. return ret;
  112. }
  113. static int smsc75xx_set_feature(struct usbnet *dev, u32 feature)
  114. {
  115. if (WARN_ON_ONCE(!dev))
  116. return -EINVAL;
  117. cpu_to_le32s(&feature);
  118. return usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  119. USB_REQ_SET_FEATURE, USB_RECIP_DEVICE, feature, 0, NULL, 0,
  120. USB_CTRL_SET_TIMEOUT);
  121. }
  122. static int smsc75xx_clear_feature(struct usbnet *dev, u32 feature)
  123. {
  124. if (WARN_ON_ONCE(!dev))
  125. return -EINVAL;
  126. cpu_to_le32s(&feature);
  127. return usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  128. USB_REQ_CLEAR_FEATURE, USB_RECIP_DEVICE, feature, 0, NULL, 0,
  129. USB_CTRL_SET_TIMEOUT);
  130. }
  131. /* Loop until the read is completed with timeout
  132. * called with phy_mutex held */
  133. static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
  134. {
  135. unsigned long start_time = jiffies;
  136. u32 val;
  137. int ret;
  138. do {
  139. ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
  140. check_warn_return(ret, "Error reading MII_ACCESS");
  141. if (!(val & MII_ACCESS_BUSY))
  142. return 0;
  143. } while (!time_after(jiffies, start_time + HZ));
  144. return -EIO;
  145. }
  146. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  147. {
  148. struct usbnet *dev = netdev_priv(netdev);
  149. u32 val, addr;
  150. int ret;
  151. mutex_lock(&dev->phy_mutex);
  152. /* confirm MII not busy */
  153. ret = smsc75xx_phy_wait_not_busy(dev);
  154. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
  155. /* set the address, index & direction (read from PHY) */
  156. phy_id &= dev->mii.phy_id_mask;
  157. idx &= dev->mii.reg_num_mask;
  158. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  159. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  160. | MII_ACCESS_READ | MII_ACCESS_BUSY;
  161. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  162. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  163. ret = smsc75xx_phy_wait_not_busy(dev);
  164. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  165. ret = smsc75xx_read_reg(dev, MII_DATA, &val);
  166. check_warn_goto_done(ret, "Error reading MII_DATA");
  167. ret = (u16)(val & 0xFFFF);
  168. done:
  169. mutex_unlock(&dev->phy_mutex);
  170. return ret;
  171. }
  172. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  173. int regval)
  174. {
  175. struct usbnet *dev = netdev_priv(netdev);
  176. u32 val, addr;
  177. int ret;
  178. mutex_lock(&dev->phy_mutex);
  179. /* confirm MII not busy */
  180. ret = smsc75xx_phy_wait_not_busy(dev);
  181. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
  182. val = regval;
  183. ret = smsc75xx_write_reg(dev, MII_DATA, val);
  184. check_warn_goto_done(ret, "Error writing MII_DATA");
  185. /* set the address, index & direction (write to PHY) */
  186. phy_id &= dev->mii.phy_id_mask;
  187. idx &= dev->mii.reg_num_mask;
  188. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  189. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  190. | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
  191. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  192. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  193. ret = smsc75xx_phy_wait_not_busy(dev);
  194. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  195. done:
  196. mutex_unlock(&dev->phy_mutex);
  197. }
  198. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  199. {
  200. unsigned long start_time = jiffies;
  201. u32 val;
  202. int ret;
  203. do {
  204. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  205. check_warn_return(ret, "Error reading E2P_CMD");
  206. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  207. break;
  208. udelay(40);
  209. } while (!time_after(jiffies, start_time + HZ));
  210. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  211. netdev_warn(dev->net, "EEPROM read operation timeout");
  212. return -EIO;
  213. }
  214. return 0;
  215. }
  216. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  217. {
  218. unsigned long start_time = jiffies;
  219. u32 val;
  220. int ret;
  221. do {
  222. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  223. check_warn_return(ret, "Error reading E2P_CMD");
  224. if (!(val & E2P_CMD_BUSY))
  225. return 0;
  226. udelay(40);
  227. } while (!time_after(jiffies, start_time + HZ));
  228. netdev_warn(dev->net, "EEPROM is busy");
  229. return -EIO;
  230. }
  231. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  232. u8 *data)
  233. {
  234. u32 val;
  235. int i, ret;
  236. BUG_ON(!dev);
  237. BUG_ON(!data);
  238. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  239. if (ret)
  240. return ret;
  241. for (i = 0; i < length; i++) {
  242. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  243. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  244. check_warn_return(ret, "Error writing E2P_CMD");
  245. ret = smsc75xx_wait_eeprom(dev);
  246. if (ret < 0)
  247. return ret;
  248. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  249. check_warn_return(ret, "Error reading E2P_DATA");
  250. data[i] = val & 0xFF;
  251. offset++;
  252. }
  253. return 0;
  254. }
  255. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  256. u8 *data)
  257. {
  258. u32 val;
  259. int i, ret;
  260. BUG_ON(!dev);
  261. BUG_ON(!data);
  262. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  263. if (ret)
  264. return ret;
  265. /* Issue write/erase enable command */
  266. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  267. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  268. check_warn_return(ret, "Error writing E2P_CMD");
  269. ret = smsc75xx_wait_eeprom(dev);
  270. if (ret < 0)
  271. return ret;
  272. for (i = 0; i < length; i++) {
  273. /* Fill data register */
  274. val = data[i];
  275. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  276. check_warn_return(ret, "Error writing E2P_DATA");
  277. /* Send "write" command */
  278. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  279. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  280. check_warn_return(ret, "Error writing E2P_CMD");
  281. ret = smsc75xx_wait_eeprom(dev);
  282. if (ret < 0)
  283. return ret;
  284. offset++;
  285. }
  286. return 0;
  287. }
  288. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  289. {
  290. int i, ret;
  291. for (i = 0; i < 100; i++) {
  292. u32 dp_sel;
  293. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  294. check_warn_return(ret, "Error reading DP_SEL");
  295. if (dp_sel & DP_SEL_DPRDY)
  296. return 0;
  297. udelay(40);
  298. }
  299. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
  300. return -EIO;
  301. }
  302. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  303. u32 length, u32 *buf)
  304. {
  305. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  306. u32 dp_sel;
  307. int i, ret;
  308. mutex_lock(&pdata->dataport_mutex);
  309. ret = smsc75xx_dataport_wait_not_busy(dev);
  310. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
  311. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  312. check_warn_goto_done(ret, "Error reading DP_SEL");
  313. dp_sel &= ~DP_SEL_RSEL;
  314. dp_sel |= ram_select;
  315. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  316. check_warn_goto_done(ret, "Error writing DP_SEL");
  317. for (i = 0; i < length; i++) {
  318. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  319. check_warn_goto_done(ret, "Error writing DP_ADDR");
  320. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  321. check_warn_goto_done(ret, "Error writing DP_DATA");
  322. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  323. check_warn_goto_done(ret, "Error writing DP_CMD");
  324. ret = smsc75xx_dataport_wait_not_busy(dev);
  325. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
  326. }
  327. done:
  328. mutex_unlock(&pdata->dataport_mutex);
  329. return ret;
  330. }
  331. /* returns hash bit number for given MAC address */
  332. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  333. {
  334. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  335. }
  336. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  337. {
  338. struct smsc75xx_priv *pdata =
  339. container_of(param, struct smsc75xx_priv, set_multicast);
  340. struct usbnet *dev = pdata->dev;
  341. int ret;
  342. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
  343. pdata->rfe_ctl);
  344. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  345. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  346. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  347. check_warn(ret, "Error writing RFE_CRL");
  348. }
  349. static void smsc75xx_set_multicast(struct net_device *netdev)
  350. {
  351. struct usbnet *dev = netdev_priv(netdev);
  352. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  353. unsigned long flags;
  354. int i;
  355. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  356. pdata->rfe_ctl &=
  357. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  358. pdata->rfe_ctl |= RFE_CTL_AB;
  359. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  360. pdata->multicast_hash_table[i] = 0;
  361. if (dev->net->flags & IFF_PROMISC) {
  362. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
  363. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  364. } else if (dev->net->flags & IFF_ALLMULTI) {
  365. netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
  366. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  367. } else if (!netdev_mc_empty(dev->net)) {
  368. struct netdev_hw_addr *ha;
  369. netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
  370. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  371. netdev_for_each_mc_addr(ha, netdev) {
  372. u32 bitnum = smsc75xx_hash(ha->addr);
  373. pdata->multicast_hash_table[bitnum / 32] |=
  374. (1 << (bitnum % 32));
  375. }
  376. } else {
  377. netif_dbg(dev, drv, dev->net, "receive own packets only");
  378. pdata->rfe_ctl |= RFE_CTL_DPF;
  379. }
  380. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  381. /* defer register writes to a sleepable context */
  382. schedule_work(&pdata->set_multicast);
  383. }
  384. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  385. u16 lcladv, u16 rmtadv)
  386. {
  387. u32 flow = 0, fct_flow = 0;
  388. int ret;
  389. if (duplex == DUPLEX_FULL) {
  390. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  391. if (cap & FLOW_CTRL_TX) {
  392. flow = (FLOW_TX_FCEN | 0xFFFF);
  393. /* set fct_flow thresholds to 20% and 80% */
  394. fct_flow = (8 << 8) | 32;
  395. }
  396. if (cap & FLOW_CTRL_RX)
  397. flow |= FLOW_RX_FCEN;
  398. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
  399. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  400. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  401. } else {
  402. netif_dbg(dev, link, dev->net, "half duplex");
  403. }
  404. ret = smsc75xx_write_reg(dev, FLOW, flow);
  405. check_warn_return(ret, "Error writing FLOW");
  406. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  407. check_warn_return(ret, "Error writing FCT_FLOW");
  408. return 0;
  409. }
  410. static int smsc75xx_link_reset(struct usbnet *dev)
  411. {
  412. struct mii_if_info *mii = &dev->mii;
  413. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  414. u16 lcladv, rmtadv;
  415. int ret;
  416. /* write to clear phy interrupt status */
  417. smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
  418. PHY_INT_SRC_CLEAR_ALL);
  419. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  420. check_warn_return(ret, "Error writing INT_STS");
  421. mii_check_media(mii, 1, 1);
  422. mii_ethtool_gset(&dev->mii, &ecmd);
  423. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  424. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  425. netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x"
  426. " rmtadv: %04x", ethtool_cmd_speed(&ecmd),
  427. ecmd.duplex, lcladv, rmtadv);
  428. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  429. }
  430. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  431. {
  432. u32 intdata;
  433. if (urb->actual_length != 4) {
  434. netdev_warn(dev->net,
  435. "unexpected urb length %d", urb->actual_length);
  436. return;
  437. }
  438. memcpy(&intdata, urb->transfer_buffer, 4);
  439. le32_to_cpus(&intdata);
  440. netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
  441. if (intdata & INT_ENP_PHY_INT)
  442. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  443. else
  444. netdev_warn(dev->net,
  445. "unexpected interrupt, intdata=0x%08X", intdata);
  446. }
  447. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  448. {
  449. return MAX_EEPROM_SIZE;
  450. }
  451. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  452. struct ethtool_eeprom *ee, u8 *data)
  453. {
  454. struct usbnet *dev = netdev_priv(netdev);
  455. ee->magic = LAN75XX_EEPROM_MAGIC;
  456. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  457. }
  458. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  459. struct ethtool_eeprom *ee, u8 *data)
  460. {
  461. struct usbnet *dev = netdev_priv(netdev);
  462. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  463. netdev_warn(dev->net,
  464. "EEPROM: magic value mismatch: 0x%x", ee->magic);
  465. return -EINVAL;
  466. }
  467. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  468. }
  469. static void smsc75xx_ethtool_get_wol(struct net_device *net,
  470. struct ethtool_wolinfo *wolinfo)
  471. {
  472. struct usbnet *dev = netdev_priv(net);
  473. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  474. wolinfo->supported = SUPPORTED_WAKE;
  475. wolinfo->wolopts = pdata->wolopts;
  476. }
  477. static int smsc75xx_ethtool_set_wol(struct net_device *net,
  478. struct ethtool_wolinfo *wolinfo)
  479. {
  480. struct usbnet *dev = netdev_priv(net);
  481. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  482. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  483. return 0;
  484. }
  485. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  486. .get_link = usbnet_get_link,
  487. .nway_reset = usbnet_nway_reset,
  488. .get_drvinfo = usbnet_get_drvinfo,
  489. .get_msglevel = usbnet_get_msglevel,
  490. .set_msglevel = usbnet_set_msglevel,
  491. .get_settings = usbnet_get_settings,
  492. .set_settings = usbnet_set_settings,
  493. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  494. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  495. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  496. .get_wol = smsc75xx_ethtool_get_wol,
  497. .set_wol = smsc75xx_ethtool_set_wol,
  498. };
  499. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  500. {
  501. struct usbnet *dev = netdev_priv(netdev);
  502. if (!netif_running(netdev))
  503. return -EINVAL;
  504. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  505. }
  506. static void smsc75xx_init_mac_address(struct usbnet *dev)
  507. {
  508. /* try reading mac address from EEPROM */
  509. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  510. dev->net->dev_addr) == 0) {
  511. if (is_valid_ether_addr(dev->net->dev_addr)) {
  512. /* eeprom values are valid so use them */
  513. netif_dbg(dev, ifup, dev->net,
  514. "MAC address read from EEPROM");
  515. return;
  516. }
  517. }
  518. /* no eeprom, or eeprom values are invalid. generate random MAC */
  519. eth_hw_addr_random(dev->net);
  520. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr");
  521. }
  522. static int smsc75xx_set_mac_address(struct usbnet *dev)
  523. {
  524. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  525. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  526. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  527. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  528. check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
  529. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  530. check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
  531. addr_hi |= ADDR_FILTX_FB_VALID;
  532. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  533. check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
  534. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  535. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
  536. return 0;
  537. }
  538. static int smsc75xx_phy_initialize(struct usbnet *dev)
  539. {
  540. int bmcr, ret, timeout = 0;
  541. /* Initialize MII structure */
  542. dev->mii.dev = dev->net;
  543. dev->mii.mdio_read = smsc75xx_mdio_read;
  544. dev->mii.mdio_write = smsc75xx_mdio_write;
  545. dev->mii.phy_id_mask = 0x1f;
  546. dev->mii.reg_num_mask = 0x1f;
  547. dev->mii.supports_gmii = 1;
  548. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  549. /* reset phy and wait for reset to complete */
  550. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  551. do {
  552. msleep(10);
  553. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  554. check_warn_return(bmcr, "Error reading MII_BMCR");
  555. timeout++;
  556. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  557. if (timeout >= 100) {
  558. netdev_warn(dev->net, "timeout on PHY Reset");
  559. return -EIO;
  560. }
  561. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  562. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  563. ADVERTISE_PAUSE_ASYM);
  564. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
  565. ADVERTISE_1000FULL);
  566. /* read and write to clear phy interrupt status */
  567. ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  568. check_warn_return(ret, "Error reading PHY_INT_SRC");
  569. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
  570. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  571. PHY_INT_MASK_DEFAULT);
  572. mii_nway_restart(&dev->mii);
  573. netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
  574. return 0;
  575. }
  576. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  577. {
  578. int ret = 0;
  579. u32 buf;
  580. bool rxenabled;
  581. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  582. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  583. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  584. if (rxenabled) {
  585. buf &= ~MAC_RX_RXEN;
  586. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  587. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  588. }
  589. /* add 4 to size for FCS */
  590. buf &= ~MAC_RX_MAX_SIZE;
  591. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  592. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  593. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  594. if (rxenabled) {
  595. buf |= MAC_RX_RXEN;
  596. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  597. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  598. }
  599. return 0;
  600. }
  601. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  602. {
  603. struct usbnet *dev = netdev_priv(netdev);
  604. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  605. check_warn_return(ret, "Failed to set mac rx frame length");
  606. return usbnet_change_mtu(netdev, new_mtu);
  607. }
  608. /* Enable or disable Rx checksum offload engine */
  609. static int smsc75xx_set_features(struct net_device *netdev,
  610. netdev_features_t features)
  611. {
  612. struct usbnet *dev = netdev_priv(netdev);
  613. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  614. unsigned long flags;
  615. int ret;
  616. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  617. if (features & NETIF_F_RXCSUM)
  618. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  619. else
  620. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  621. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  622. /* it's racing here! */
  623. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  624. check_warn_return(ret, "Error writing RFE_CTL");
  625. return 0;
  626. }
  627. static int smsc75xx_wait_ready(struct usbnet *dev)
  628. {
  629. int timeout = 0;
  630. do {
  631. u32 buf;
  632. int ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  633. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  634. if (buf & PMT_CTL_DEV_RDY)
  635. return 0;
  636. msleep(10);
  637. timeout++;
  638. } while (timeout < 100);
  639. netdev_warn(dev->net, "timeout waiting for device ready");
  640. return -EIO;
  641. }
  642. static int smsc75xx_reset(struct usbnet *dev)
  643. {
  644. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  645. u32 buf;
  646. int ret = 0, timeout;
  647. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
  648. ret = smsc75xx_wait_ready(dev);
  649. check_warn_return(ret, "device not ready in smsc75xx_reset");
  650. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  651. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  652. buf |= HW_CFG_LRST;
  653. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  654. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  655. timeout = 0;
  656. do {
  657. msleep(10);
  658. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  659. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  660. timeout++;
  661. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  662. if (timeout >= 100) {
  663. netdev_warn(dev->net, "timeout on completion of Lite Reset");
  664. return -EIO;
  665. }
  666. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
  667. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  668. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  669. buf |= PMT_CTL_PHY_RST;
  670. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  671. check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
  672. timeout = 0;
  673. do {
  674. msleep(10);
  675. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  676. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  677. timeout++;
  678. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  679. if (timeout >= 100) {
  680. netdev_warn(dev->net, "timeout waiting for PHY Reset");
  681. return -EIO;
  682. }
  683. netif_dbg(dev, ifup, dev->net, "PHY reset complete");
  684. smsc75xx_init_mac_address(dev);
  685. ret = smsc75xx_set_mac_address(dev);
  686. check_warn_return(ret, "Failed to set mac address");
  687. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
  688. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  689. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  690. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
  691. buf |= HW_CFG_BIR;
  692. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  693. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  694. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  695. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  696. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
  697. "writing HW_CFG_BIR: 0x%08x", buf);
  698. if (!turbo_mode) {
  699. buf = 0;
  700. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  701. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  702. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  703. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  704. } else {
  705. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  706. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  707. }
  708. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
  709. (ulong)dev->rx_urb_size);
  710. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  711. check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
  712. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  713. check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
  714. netif_dbg(dev, ifup, dev->net,
  715. "Read Value from BURST_CAP after writing: 0x%08x", buf);
  716. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  717. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
  718. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  719. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
  720. netif_dbg(dev, ifup, dev->net,
  721. "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
  722. if (turbo_mode) {
  723. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  724. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  725. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  726. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  727. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  728. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  729. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  730. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  731. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  732. }
  733. /* set FIFO sizes */
  734. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  735. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  736. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
  737. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
  738. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  739. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  740. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
  741. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
  742. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  743. check_warn_return(ret, "Failed to write INT_STS: %d", ret);
  744. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  745. check_warn_return(ret, "Failed to read ID_REV: %d", ret);
  746. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
  747. ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
  748. check_warn_return(ret, "Failed to read E2P_CMD: %d", ret);
  749. /* only set default GPIO/LED settings if no EEPROM is detected */
  750. if (!(buf & E2P_CMD_LOADED)) {
  751. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  752. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
  753. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  754. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  755. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  756. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
  757. }
  758. ret = smsc75xx_write_reg(dev, FLOW, 0);
  759. check_warn_return(ret, "Failed to write FLOW: %d", ret);
  760. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  761. check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
  762. /* Don't need rfe_ctl_lock during initialisation */
  763. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  764. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  765. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  766. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  767. check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
  768. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  769. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  770. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
  771. /* Enable or disable checksum offload engines */
  772. smsc75xx_set_features(dev->net, dev->net->features);
  773. smsc75xx_set_multicast(dev->net);
  774. ret = smsc75xx_phy_initialize(dev);
  775. check_warn_return(ret, "Failed to initialize PHY: %d", ret);
  776. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  777. check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
  778. /* enable PHY interrupts */
  779. buf |= INT_ENP_PHY_INT;
  780. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  781. check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
  782. /* allow mac to detect speed and duplex from phy */
  783. ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
  784. check_warn_return(ret, "Failed to read MAC_CR: %d", ret);
  785. buf |= (MAC_CR_ADD | MAC_CR_ASD);
  786. ret = smsc75xx_write_reg(dev, MAC_CR, buf);
  787. check_warn_return(ret, "Failed to write MAC_CR: %d", ret);
  788. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  789. check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
  790. buf |= MAC_TX_TXEN;
  791. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  792. check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
  793. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
  794. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  795. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
  796. buf |= FCT_TX_CTL_EN;
  797. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  798. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
  799. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
  800. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  801. check_warn_return(ret, "Failed to set max rx frame length");
  802. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  803. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  804. buf |= MAC_RX_RXEN;
  805. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  806. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  807. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
  808. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  809. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
  810. buf |= FCT_RX_CTL_EN;
  811. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  812. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
  813. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
  814. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
  815. return 0;
  816. }
  817. static const struct net_device_ops smsc75xx_netdev_ops = {
  818. .ndo_open = usbnet_open,
  819. .ndo_stop = usbnet_stop,
  820. .ndo_start_xmit = usbnet_start_xmit,
  821. .ndo_tx_timeout = usbnet_tx_timeout,
  822. .ndo_change_mtu = smsc75xx_change_mtu,
  823. .ndo_set_mac_address = eth_mac_addr,
  824. .ndo_validate_addr = eth_validate_addr,
  825. .ndo_do_ioctl = smsc75xx_ioctl,
  826. .ndo_set_rx_mode = smsc75xx_set_multicast,
  827. .ndo_set_features = smsc75xx_set_features,
  828. };
  829. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  830. {
  831. struct smsc75xx_priv *pdata = NULL;
  832. int ret;
  833. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  834. ret = usbnet_get_endpoints(dev, intf);
  835. check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
  836. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  837. GFP_KERNEL);
  838. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  839. if (!pdata) {
  840. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
  841. return -ENOMEM;
  842. }
  843. pdata->dev = dev;
  844. spin_lock_init(&pdata->rfe_ctl_lock);
  845. mutex_init(&pdata->dataport_mutex);
  846. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  847. if (DEFAULT_TX_CSUM_ENABLE) {
  848. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  849. if (DEFAULT_TSO_ENABLE)
  850. dev->net->features |= NETIF_F_SG |
  851. NETIF_F_TSO | NETIF_F_TSO6;
  852. }
  853. if (DEFAULT_RX_CSUM_ENABLE)
  854. dev->net->features |= NETIF_F_RXCSUM;
  855. dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  856. NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
  857. /* Init all registers */
  858. ret = smsc75xx_reset(dev);
  859. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  860. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  861. dev->net->flags |= IFF_MULTICAST;
  862. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  863. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  864. return 0;
  865. }
  866. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  867. {
  868. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  869. if (pdata) {
  870. netif_dbg(dev, ifdown, dev->net, "free pdata");
  871. kfree(pdata);
  872. pdata = NULL;
  873. dev->data[0] = 0;
  874. }
  875. }
  876. static u16 smsc_crc(const u8 *buffer, size_t len)
  877. {
  878. return bitrev16(crc16(0xFFFF, buffer, len));
  879. }
  880. static int smsc75xx_write_wuff(struct usbnet *dev, int filter, u32 wuf_cfg,
  881. u32 wuf_mask1)
  882. {
  883. int cfg_base = WUF_CFGX + filter * 4;
  884. int mask_base = WUF_MASKX + filter * 16;
  885. int ret;
  886. ret = smsc75xx_write_reg(dev, cfg_base, wuf_cfg);
  887. check_warn_return(ret, "Error writing WUF_CFGX");
  888. ret = smsc75xx_write_reg(dev, mask_base, wuf_mask1);
  889. check_warn_return(ret, "Error writing WUF_MASKX");
  890. ret = smsc75xx_write_reg(dev, mask_base + 4, 0);
  891. check_warn_return(ret, "Error writing WUF_MASKX");
  892. ret = smsc75xx_write_reg(dev, mask_base + 8, 0);
  893. check_warn_return(ret, "Error writing WUF_MASKX");
  894. ret = smsc75xx_write_reg(dev, mask_base + 12, 0);
  895. check_warn_return(ret, "Error writing WUF_MASKX");
  896. return 0;
  897. }
  898. static int smsc75xx_suspend(struct usb_interface *intf, pm_message_t message)
  899. {
  900. struct usbnet *dev = usb_get_intfdata(intf);
  901. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  902. int ret;
  903. u32 val;
  904. ret = usbnet_suspend(intf, message);
  905. check_warn_return(ret, "usbnet_suspend error");
  906. /* if no wol options set, enter lowest power SUSPEND2 mode */
  907. if (!(pdata->wolopts & SUPPORTED_WAKE)) {
  908. netdev_info(dev->net, "entering SUSPEND2 mode");
  909. /* disable energy detect (link up) & wake up events */
  910. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  911. check_warn_return(ret, "Error reading WUCSR");
  912. val &= ~(WUCSR_MPEN | WUCSR_WUEN);
  913. ret = smsc75xx_write_reg(dev, WUCSR, val);
  914. check_warn_return(ret, "Error writing WUCSR");
  915. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  916. check_warn_return(ret, "Error reading PMT_CTL");
  917. val &= ~(PMT_CTL_ED_EN | PMT_CTL_WOL_EN);
  918. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  919. check_warn_return(ret, "Error writing PMT_CTL");
  920. /* enter suspend2 mode */
  921. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  922. check_warn_return(ret, "Error reading PMT_CTL");
  923. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  924. val |= PMT_CTL_SUS_MODE_2;
  925. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  926. check_warn_return(ret, "Error writing PMT_CTL");
  927. return 0;
  928. }
  929. if (pdata->wolopts & (WAKE_MCAST | WAKE_ARP)) {
  930. int i, filter = 0;
  931. /* disable all filters */
  932. for (i = 0; i < WUF_NUM; i++) {
  933. ret = smsc75xx_write_reg(dev, WUF_CFGX + i * 4, 0);
  934. check_warn_return(ret, "Error writing WUF_CFGX");
  935. }
  936. if (pdata->wolopts & WAKE_MCAST) {
  937. const u8 mcast[] = {0x01, 0x00, 0x5E};
  938. netdev_info(dev->net, "enabling multicast detection");
  939. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_MULTICAST
  940. | smsc_crc(mcast, 3);
  941. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0007);
  942. check_warn_return(ret, "Error writing wakeup filter");
  943. }
  944. if (pdata->wolopts & WAKE_ARP) {
  945. const u8 arp[] = {0x08, 0x06};
  946. netdev_info(dev->net, "enabling ARP detection");
  947. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_ALL | (0x0C << 16)
  948. | smsc_crc(arp, 2);
  949. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0003);
  950. check_warn_return(ret, "Error writing wakeup filter");
  951. }
  952. /* clear any pending pattern match packet status */
  953. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  954. check_warn_return(ret, "Error reading WUCSR");
  955. val |= WUCSR_WUFR;
  956. ret = smsc75xx_write_reg(dev, WUCSR, val);
  957. check_warn_return(ret, "Error writing WUCSR");
  958. netdev_info(dev->net, "enabling packet match detection");
  959. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  960. check_warn_return(ret, "Error reading WUCSR");
  961. val |= WUCSR_WUEN;
  962. ret = smsc75xx_write_reg(dev, WUCSR, val);
  963. check_warn_return(ret, "Error writing WUCSR");
  964. } else {
  965. netdev_info(dev->net, "disabling packet match detection");
  966. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  967. check_warn_return(ret, "Error reading WUCSR");
  968. val &= ~WUCSR_WUEN;
  969. ret = smsc75xx_write_reg(dev, WUCSR, val);
  970. check_warn_return(ret, "Error writing WUCSR");
  971. }
  972. /* disable magic, bcast & unicast wakeup sources */
  973. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  974. check_warn_return(ret, "Error reading WUCSR");
  975. val &= ~(WUCSR_MPEN | WUCSR_BCST_EN | WUCSR_PFDA_EN);
  976. ret = smsc75xx_write_reg(dev, WUCSR, val);
  977. check_warn_return(ret, "Error writing WUCSR");
  978. if (pdata->wolopts & WAKE_MAGIC) {
  979. netdev_info(dev->net, "enabling magic packet wakeup");
  980. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  981. check_warn_return(ret, "Error reading WUCSR");
  982. /* clear any pending magic packet status */
  983. val |= WUCSR_MPR | WUCSR_MPEN;
  984. ret = smsc75xx_write_reg(dev, WUCSR, val);
  985. check_warn_return(ret, "Error writing WUCSR");
  986. }
  987. if (pdata->wolopts & WAKE_BCAST) {
  988. netdev_info(dev->net, "enabling broadcast detection");
  989. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  990. check_warn_return(ret, "Error reading WUCSR");
  991. val |= WUCSR_BCAST_FR | WUCSR_BCST_EN;
  992. ret = smsc75xx_write_reg(dev, WUCSR, val);
  993. check_warn_return(ret, "Error writing WUCSR");
  994. }
  995. if (pdata->wolopts & WAKE_UCAST) {
  996. netdev_info(dev->net, "enabling unicast detection");
  997. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  998. check_warn_return(ret, "Error reading WUCSR");
  999. val |= WUCSR_WUFR | WUCSR_PFDA_EN;
  1000. ret = smsc75xx_write_reg(dev, WUCSR, val);
  1001. check_warn_return(ret, "Error writing WUCSR");
  1002. }
  1003. /* enable receiver to enable frame reception */
  1004. ret = smsc75xx_read_reg(dev, MAC_RX, &val);
  1005. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  1006. val |= MAC_RX_RXEN;
  1007. ret = smsc75xx_write_reg(dev, MAC_RX, val);
  1008. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  1009. /* some wol options are enabled, so enter SUSPEND0 */
  1010. netdev_info(dev->net, "entering SUSPEND0 mode");
  1011. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  1012. check_warn_return(ret, "Error reading PMT_CTL");
  1013. val &= (~(PMT_CTL_SUS_MODE | PMT_CTL_PHY_RST));
  1014. val |= PMT_CTL_SUS_MODE_0 | PMT_CTL_WOL_EN | PMT_CTL_WUPS;
  1015. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  1016. check_warn_return(ret, "Error writing PMT_CTL");
  1017. smsc75xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1018. return 0;
  1019. }
  1020. static int smsc75xx_resume(struct usb_interface *intf)
  1021. {
  1022. struct usbnet *dev = usb_get_intfdata(intf);
  1023. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1024. int ret;
  1025. u32 val;
  1026. if (pdata->wolopts) {
  1027. netdev_info(dev->net, "resuming from SUSPEND0");
  1028. smsc75xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1029. /* Disable wakeup sources */
  1030. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  1031. check_warn_return(ret, "Error reading WUCSR");
  1032. val &= ~(WUCSR_WUEN | WUCSR_MPEN | WUCSR_PFDA_EN
  1033. | WUCSR_BCST_EN);
  1034. ret = smsc75xx_write_reg(dev, WUCSR, val);
  1035. check_warn_return(ret, "Error writing WUCSR");
  1036. /* clear wake-up status */
  1037. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  1038. check_warn_return(ret, "Error reading PMT_CTL");
  1039. val &= ~PMT_CTL_WOL_EN;
  1040. val |= PMT_CTL_WUPS;
  1041. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  1042. check_warn_return(ret, "Error writing PMT_CTL");
  1043. } else {
  1044. netdev_info(dev->net, "resuming from SUSPEND2");
  1045. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  1046. check_warn_return(ret, "Error reading PMT_CTL");
  1047. val |= PMT_CTL_PHY_PWRUP;
  1048. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  1049. check_warn_return(ret, "Error writing PMT_CTL");
  1050. }
  1051. ret = smsc75xx_wait_ready(dev);
  1052. check_warn_return(ret, "device not ready in smsc75xx_resume");
  1053. return usbnet_resume(intf);
  1054. }
  1055. static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
  1056. u32 rx_cmd_a, u32 rx_cmd_b)
  1057. {
  1058. if (!(dev->net->features & NETIF_F_RXCSUM) ||
  1059. unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  1060. skb->ip_summed = CHECKSUM_NONE;
  1061. } else {
  1062. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  1063. skb->ip_summed = CHECKSUM_COMPLETE;
  1064. }
  1065. }
  1066. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1067. {
  1068. while (skb->len > 0) {
  1069. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  1070. struct sk_buff *ax_skb;
  1071. unsigned char *packet;
  1072. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  1073. le32_to_cpus(&rx_cmd_a);
  1074. skb_pull(skb, 4);
  1075. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  1076. le32_to_cpus(&rx_cmd_b);
  1077. skb_pull(skb, 4 + RXW_PADDING);
  1078. packet = skb->data;
  1079. /* get the packet length */
  1080. size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
  1081. align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
  1082. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  1083. netif_dbg(dev, rx_err, dev->net,
  1084. "Error rx_cmd_a=0x%08x", rx_cmd_a);
  1085. dev->net->stats.rx_errors++;
  1086. dev->net->stats.rx_dropped++;
  1087. if (rx_cmd_a & RX_CMD_A_FCS)
  1088. dev->net->stats.rx_crc_errors++;
  1089. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  1090. dev->net->stats.rx_frame_errors++;
  1091. } else {
  1092. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1093. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1094. netif_dbg(dev, rx_err, dev->net,
  1095. "size err rx_cmd_a=0x%08x", rx_cmd_a);
  1096. return 0;
  1097. }
  1098. /* last frame in this batch */
  1099. if (skb->len == size) {
  1100. smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
  1101. rx_cmd_b);
  1102. skb_trim(skb, skb->len - 4); /* remove fcs */
  1103. skb->truesize = size + sizeof(struct sk_buff);
  1104. return 1;
  1105. }
  1106. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1107. if (unlikely(!ax_skb)) {
  1108. netdev_warn(dev->net, "Error allocating skb");
  1109. return 0;
  1110. }
  1111. ax_skb->len = size;
  1112. ax_skb->data = packet;
  1113. skb_set_tail_pointer(ax_skb, size);
  1114. smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
  1115. rx_cmd_b);
  1116. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1117. ax_skb->truesize = size + sizeof(struct sk_buff);
  1118. usbnet_skb_return(dev, ax_skb);
  1119. }
  1120. skb_pull(skb, size);
  1121. /* padding bytes before the next frame starts */
  1122. if (skb->len)
  1123. skb_pull(skb, align_count);
  1124. }
  1125. if (unlikely(skb->len < 0)) {
  1126. netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
  1127. return 0;
  1128. }
  1129. return 1;
  1130. }
  1131. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  1132. struct sk_buff *skb, gfp_t flags)
  1133. {
  1134. u32 tx_cmd_a, tx_cmd_b;
  1135. skb_linearize(skb);
  1136. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  1137. struct sk_buff *skb2 =
  1138. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  1139. dev_kfree_skb_any(skb);
  1140. skb = skb2;
  1141. if (!skb)
  1142. return NULL;
  1143. }
  1144. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  1145. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1146. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  1147. if (skb_is_gso(skb)) {
  1148. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  1149. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  1150. tx_cmd_a |= TX_CMD_A_LSO;
  1151. } else {
  1152. tx_cmd_b = 0;
  1153. }
  1154. skb_push(skb, 4);
  1155. cpu_to_le32s(&tx_cmd_b);
  1156. memcpy(skb->data, &tx_cmd_b, 4);
  1157. skb_push(skb, 4);
  1158. cpu_to_le32s(&tx_cmd_a);
  1159. memcpy(skb->data, &tx_cmd_a, 4);
  1160. return skb;
  1161. }
  1162. static const struct driver_info smsc75xx_info = {
  1163. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  1164. .bind = smsc75xx_bind,
  1165. .unbind = smsc75xx_unbind,
  1166. .link_reset = smsc75xx_link_reset,
  1167. .reset = smsc75xx_reset,
  1168. .rx_fixup = smsc75xx_rx_fixup,
  1169. .tx_fixup = smsc75xx_tx_fixup,
  1170. .status = smsc75xx_status,
  1171. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1172. };
  1173. static const struct usb_device_id products[] = {
  1174. {
  1175. /* SMSC7500 USB Gigabit Ethernet Device */
  1176. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  1177. .driver_info = (unsigned long) &smsc75xx_info,
  1178. },
  1179. {
  1180. /* SMSC7500 USB Gigabit Ethernet Device */
  1181. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  1182. .driver_info = (unsigned long) &smsc75xx_info,
  1183. },
  1184. { }, /* END */
  1185. };
  1186. MODULE_DEVICE_TABLE(usb, products);
  1187. static struct usb_driver smsc75xx_driver = {
  1188. .name = SMSC_CHIPNAME,
  1189. .id_table = products,
  1190. .probe = usbnet_probe,
  1191. .suspend = smsc75xx_suspend,
  1192. .resume = smsc75xx_resume,
  1193. .reset_resume = smsc75xx_resume,
  1194. .disconnect = usbnet_disconnect,
  1195. .disable_hub_initiated_lpm = 1,
  1196. };
  1197. module_usb_driver(smsc75xx_driver);
  1198. MODULE_AUTHOR("Nancy Lin");
  1199. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1200. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  1201. MODULE_LICENSE("GPL");