mailbox.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * Mailbox reservation modules for OMAP2/3
  3. *
  4. * Copyright (C) 2006-2009 Nokia Corporation
  5. * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
  6. * and Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/clk.h>
  14. #include <linux/err.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <plat/mailbox.h>
  18. #include <mach/irqs.h>
  19. #define DRV_NAME "omap2-mailbox"
  20. #define MAILBOX_REVISION 0x000
  21. #define MAILBOX_SYSCONFIG 0x010
  22. #define MAILBOX_SYSSTATUS 0x014
  23. #define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
  24. #define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
  25. #define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
  26. #define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
  27. #define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
  28. #define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 10 * (u))
  29. #define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 10 * (u))
  30. #define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 10 * (u))
  31. #define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
  32. #define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
  33. /* SYSCONFIG: register bit definition */
  34. #define AUTOIDLE (1 << 0)
  35. #define SOFTRESET (1 << 1)
  36. #define SMARTIDLE (2 << 3)
  37. #define OMAP4_SOFTRESET (1 << 0)
  38. #define OMAP4_NOIDLE (1 << 2)
  39. #define OMAP4_SMARTIDLE (2 << 2)
  40. /* SYSSTATUS: register bit definition */
  41. #define RESETDONE (1 << 0)
  42. #define MBOX_REG_SIZE 0x120
  43. #define OMAP4_MBOX_REG_SIZE 0x130
  44. #define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
  45. #define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
  46. static void __iomem *mbox_base;
  47. static struct omap_mbox **list;
  48. struct omap_mbox2_fifo {
  49. unsigned long msg;
  50. unsigned long fifo_stat;
  51. unsigned long msg_stat;
  52. };
  53. struct omap_mbox2_priv {
  54. struct omap_mbox2_fifo tx_fifo;
  55. struct omap_mbox2_fifo rx_fifo;
  56. unsigned long irqenable;
  57. unsigned long irqstatus;
  58. u32 newmsg_bit;
  59. u32 notfull_bit;
  60. u32 ctx[OMAP4_MBOX_NR_REGS];
  61. unsigned long irqdisable;
  62. };
  63. static struct clk *mbox_ick_handle;
  64. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  65. omap_mbox_type_t irq);
  66. static inline unsigned int mbox_read_reg(size_t ofs)
  67. {
  68. return __raw_readl(mbox_base + ofs);
  69. }
  70. static inline void mbox_write_reg(u32 val, size_t ofs)
  71. {
  72. __raw_writel(val, mbox_base + ofs);
  73. }
  74. /* Mailbox H/W preparations */
  75. static int omap2_mbox_startup(struct omap_mbox *mbox)
  76. {
  77. u32 l;
  78. unsigned long timeout;
  79. mbox_ick_handle = clk_get(NULL, "mailboxes_ick");
  80. if (IS_ERR(mbox_ick_handle)) {
  81. printk(KERN_ERR "Could not get mailboxes_ick: %ld\n",
  82. PTR_ERR(mbox_ick_handle));
  83. return PTR_ERR(mbox_ick_handle);
  84. }
  85. clk_enable(mbox_ick_handle);
  86. if (cpu_is_omap44xx()) {
  87. mbox_write_reg(OMAP4_SOFTRESET, MAILBOX_SYSCONFIG);
  88. timeout = jiffies + msecs_to_jiffies(20);
  89. do {
  90. l = mbox_read_reg(MAILBOX_SYSCONFIG);
  91. if (!(l & OMAP4_SOFTRESET))
  92. break;
  93. } while (!time_after(jiffies, timeout));
  94. if (l & OMAP4_SOFTRESET) {
  95. pr_err("Can't take mailbox out of reset\n");
  96. return -ENODEV;
  97. }
  98. } else {
  99. mbox_write_reg(SOFTRESET, MAILBOX_SYSCONFIG);
  100. timeout = jiffies + msecs_to_jiffies(20);
  101. do {
  102. l = mbox_read_reg(MAILBOX_SYSSTATUS);
  103. if (l & RESETDONE)
  104. break;
  105. } while (!time_after(jiffies, timeout));
  106. if (!(l & RESETDONE)) {
  107. pr_err("Can't take mailbox out of reset\n");
  108. return -ENODEV;
  109. }
  110. }
  111. l = mbox_read_reg(MAILBOX_REVISION);
  112. pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
  113. if (cpu_is_omap44xx())
  114. l = OMAP4_SMARTIDLE;
  115. else
  116. l = SMARTIDLE | AUTOIDLE;
  117. mbox_write_reg(l, MAILBOX_SYSCONFIG);
  118. omap2_mbox_enable_irq(mbox, IRQ_RX);
  119. return 0;
  120. }
  121. static void omap2_mbox_shutdown(struct omap_mbox *mbox)
  122. {
  123. clk_disable(mbox_ick_handle);
  124. clk_put(mbox_ick_handle);
  125. mbox_ick_handle = NULL;
  126. }
  127. /* Mailbox FIFO handle functions */
  128. static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
  129. {
  130. struct omap_mbox2_fifo *fifo =
  131. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  132. return (mbox_msg_t) mbox_read_reg(fifo->msg);
  133. }
  134. static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
  135. {
  136. struct omap_mbox2_fifo *fifo =
  137. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  138. mbox_write_reg(msg, fifo->msg);
  139. }
  140. static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
  141. {
  142. struct omap_mbox2_fifo *fifo =
  143. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  144. return (mbox_read_reg(fifo->msg_stat) == 0);
  145. }
  146. static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
  147. {
  148. struct omap_mbox2_fifo *fifo =
  149. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  150. return mbox_read_reg(fifo->fifo_stat);
  151. }
  152. /* Mailbox IRQ handle functions */
  153. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  154. omap_mbox_type_t irq)
  155. {
  156. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  157. u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  158. l = mbox_read_reg(p->irqenable);
  159. l |= bit;
  160. mbox_write_reg(l, p->irqenable);
  161. }
  162. static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
  163. omap_mbox_type_t irq)
  164. {
  165. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  166. u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  167. l = mbox_read_reg(p->irqdisable);
  168. l &= ~bit;
  169. mbox_write_reg(l, p->irqdisable);
  170. }
  171. static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
  172. omap_mbox_type_t irq)
  173. {
  174. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  175. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  176. mbox_write_reg(bit, p->irqstatus);
  177. /* Flush posted write for irq status to avoid spurious interrupts */
  178. mbox_read_reg(p->irqstatus);
  179. }
  180. static int omap2_mbox_is_irq(struct omap_mbox *mbox,
  181. omap_mbox_type_t irq)
  182. {
  183. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  184. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  185. u32 enable = mbox_read_reg(p->irqenable);
  186. u32 status = mbox_read_reg(p->irqstatus);
  187. return (int)(enable & status & bit);
  188. }
  189. static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
  190. {
  191. int i;
  192. struct omap_mbox2_priv *p = mbox->priv;
  193. int nr_regs;
  194. if (cpu_is_omap44xx())
  195. nr_regs = OMAP4_MBOX_NR_REGS;
  196. else
  197. nr_regs = MBOX_NR_REGS;
  198. for (i = 0; i < nr_regs; i++) {
  199. p->ctx[i] = mbox_read_reg(i * sizeof(u32));
  200. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  201. i, p->ctx[i]);
  202. }
  203. }
  204. static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
  205. {
  206. int i;
  207. struct omap_mbox2_priv *p = mbox->priv;
  208. int nr_regs;
  209. if (cpu_is_omap44xx())
  210. nr_regs = OMAP4_MBOX_NR_REGS;
  211. else
  212. nr_regs = MBOX_NR_REGS;
  213. for (i = 0; i < nr_regs; i++) {
  214. mbox_write_reg(p->ctx[i], i * sizeof(u32));
  215. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  216. i, p->ctx[i]);
  217. }
  218. }
  219. static struct omap_mbox_ops omap2_mbox_ops = {
  220. .type = OMAP_MBOX_TYPE2,
  221. .startup = omap2_mbox_startup,
  222. .shutdown = omap2_mbox_shutdown,
  223. .fifo_read = omap2_mbox_fifo_read,
  224. .fifo_write = omap2_mbox_fifo_write,
  225. .fifo_empty = omap2_mbox_fifo_empty,
  226. .fifo_full = omap2_mbox_fifo_full,
  227. .enable_irq = omap2_mbox_enable_irq,
  228. .disable_irq = omap2_mbox_disable_irq,
  229. .ack_irq = omap2_mbox_ack_irq,
  230. .is_irq = omap2_mbox_is_irq,
  231. .save_ctx = omap2_mbox_save_ctx,
  232. .restore_ctx = omap2_mbox_restore_ctx,
  233. };
  234. /*
  235. * MAILBOX 0: ARM -> DSP,
  236. * MAILBOX 1: ARM <- DSP.
  237. * MAILBOX 2: ARM -> IVA,
  238. * MAILBOX 3: ARM <- IVA.
  239. */
  240. /* FIXME: the following structs should be filled automatically by the user id */
  241. /* DSP */
  242. static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
  243. .tx_fifo = {
  244. .msg = MAILBOX_MESSAGE(0),
  245. .fifo_stat = MAILBOX_FIFOSTATUS(0),
  246. },
  247. .rx_fifo = {
  248. .msg = MAILBOX_MESSAGE(1),
  249. .msg_stat = MAILBOX_MSGSTATUS(1),
  250. },
  251. .irqenable = MAILBOX_IRQENABLE(0),
  252. .irqstatus = MAILBOX_IRQSTATUS(0),
  253. .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
  254. .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
  255. .irqdisable = MAILBOX_IRQENABLE(0),
  256. };
  257. struct omap_mbox mbox_dsp_info = {
  258. .name = "dsp",
  259. .ops = &omap2_mbox_ops,
  260. .priv = &omap2_mbox_dsp_priv,
  261. };
  262. struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
  263. #if defined(CONFIG_ARCH_OMAP2420)
  264. /* IVA */
  265. static struct omap_mbox2_priv omap2_mbox_iva_priv = {
  266. .tx_fifo = {
  267. .msg = MAILBOX_MESSAGE(2),
  268. .fifo_stat = MAILBOX_FIFOSTATUS(2),
  269. },
  270. .rx_fifo = {
  271. .msg = MAILBOX_MESSAGE(3),
  272. .msg_stat = MAILBOX_MSGSTATUS(3),
  273. },
  274. .irqenable = MAILBOX_IRQENABLE(3),
  275. .irqstatus = MAILBOX_IRQSTATUS(3),
  276. .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
  277. .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
  278. .irqdisable = MAILBOX_IRQENABLE(3),
  279. };
  280. static struct omap_mbox mbox_iva_info = {
  281. .name = "iva",
  282. .ops = &omap2_mbox_ops,
  283. .priv = &omap2_mbox_iva_priv,
  284. };
  285. struct omap_mbox *omap2_mboxes[] = { &mbox_iva_info, &mbox_dsp_info, NULL };
  286. #endif
  287. /* OMAP4 */
  288. static struct omap_mbox2_priv omap2_mbox_1_priv = {
  289. .tx_fifo = {
  290. .msg = MAILBOX_MESSAGE(0),
  291. .fifo_stat = MAILBOX_FIFOSTATUS(0),
  292. },
  293. .rx_fifo = {
  294. .msg = MAILBOX_MESSAGE(1),
  295. .msg_stat = MAILBOX_MSGSTATUS(1),
  296. },
  297. .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
  298. .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
  299. .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
  300. .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
  301. .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
  302. };
  303. struct omap_mbox mbox_1_info = {
  304. .name = "mailbox-1",
  305. .ops = &omap2_mbox_ops,
  306. .priv = &omap2_mbox_1_priv,
  307. };
  308. static struct omap_mbox2_priv omap2_mbox_2_priv = {
  309. .tx_fifo = {
  310. .msg = MAILBOX_MESSAGE(3),
  311. .fifo_stat = MAILBOX_FIFOSTATUS(3),
  312. },
  313. .rx_fifo = {
  314. .msg = MAILBOX_MESSAGE(2),
  315. .msg_stat = MAILBOX_MSGSTATUS(2),
  316. },
  317. .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
  318. .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
  319. .notfull_bit = MAILBOX_IRQ_NOTFULL(3),
  320. .newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
  321. .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
  322. };
  323. struct omap_mbox mbox_2_info = {
  324. .name = "mailbox-2",
  325. .ops = &omap2_mbox_ops,
  326. .priv = &omap2_mbox_2_priv,
  327. };
  328. struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
  329. static int __devinit omap2_mbox_probe(struct platform_device *pdev)
  330. {
  331. struct resource *mem;
  332. int ret;
  333. int i;
  334. if (cpu_is_omap3430()) {
  335. list = omap3_mboxes;
  336. list[0]->irq = platform_get_irq_byname(pdev, "dsp");
  337. }
  338. #if defined(CONFIG_ARCH_OMAP2420)
  339. else if (cpu_is_omap2420()) {
  340. list = omap2_mboxes;
  341. list[0]->irq = platform_get_irq_byname(pdev, "dsp");
  342. list[1]->irq = platform_get_irq_byname(pdev, "iva");
  343. }
  344. #endif
  345. else if (cpu_is_omap44xx()) {
  346. list = omap4_mboxes;
  347. list[0]->irq = list[1]->irq =
  348. platform_get_irq_byname(pdev, "mbox");
  349. }
  350. else {
  351. pr_err("%s: platform not supported\n", __func__);
  352. return -ENODEV;
  353. }
  354. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  355. mbox_base = ioremap(mem->start, resource_size(mem));
  356. if (!mbox_base)
  357. return -ENOMEM;
  358. for (i = 0; list[i]; i++) {
  359. ret = omap_mbox_register(&pdev->dev, list[i]);
  360. if (ret)
  361. goto err_out;
  362. }
  363. return 0;
  364. err_out:
  365. while (i--)
  366. omap_mbox_unregister(list[i]);
  367. iounmap(mbox_base);
  368. return ret;
  369. }
  370. static int __devexit omap2_mbox_remove(struct platform_device *pdev)
  371. {
  372. int i;
  373. for (i = 0; list[i]; i++)
  374. omap_mbox_unregister(list[i]);
  375. iounmap(mbox_base);
  376. return 0;
  377. }
  378. static struct platform_driver omap2_mbox_driver = {
  379. .probe = omap2_mbox_probe,
  380. .remove = __devexit_p(omap2_mbox_remove),
  381. .driver = {
  382. .name = DRV_NAME,
  383. },
  384. };
  385. static int __init omap2_mbox_init(void)
  386. {
  387. return platform_driver_register(&omap2_mbox_driver);
  388. }
  389. static void __exit omap2_mbox_exit(void)
  390. {
  391. platform_driver_unregister(&omap2_mbox_driver);
  392. }
  393. module_init(omap2_mbox_init);
  394. module_exit(omap2_mbox_exit);
  395. MODULE_LICENSE("GPL v2");
  396. MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
  397. MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
  398. MODULE_AUTHOR("Paul Mundt");
  399. MODULE_ALIAS("platform:"DRV_NAME);