phy_n.c 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  55. u8 *events, u8 *delays, u8 length);
  56. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  57. enum b43_nphy_rf_sequence seq);
  58. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  59. u16 value, u8 core, bool off);
  60. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  61. u16 value, u8 core);
  62. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  63. {//TODO
  64. }
  65. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  66. {//TODO
  67. }
  68. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  69. bool ignore_tssi)
  70. {//TODO
  71. return B43_TXPWR_RES_DONE;
  72. }
  73. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  74. const struct b43_nphy_channeltab_entry *e)
  75. {
  76. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  77. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  78. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  79. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  80. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  81. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  82. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  83. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  84. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  85. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  86. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  87. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  88. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  89. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  90. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  91. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  92. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  93. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  94. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  95. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  96. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  97. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  98. }
  99. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  100. const struct b43_nphy_channeltab_entry *e)
  101. {
  102. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  103. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  104. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  105. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  106. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  107. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  108. }
  109. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  110. {
  111. //TODO
  112. }
  113. /* Tune the hardware to a new channel. */
  114. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  115. {
  116. const struct b43_nphy_channeltab_entry *tabent;
  117. tabent = b43_nphy_get_chantabent(dev, channel);
  118. if (!tabent)
  119. return -ESRCH;
  120. //FIXME enable/disable band select upper20 in RXCTL
  121. if (0 /*FIXME 5Ghz*/)
  122. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  123. else
  124. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  125. b43_chantab_radio_upload(dev, tabent);
  126. udelay(50);
  127. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  128. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  129. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  130. udelay(300);
  131. if (0 /*FIXME 5Ghz*/)
  132. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  133. else
  134. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  135. b43_chantab_phy_upload(dev, tabent);
  136. b43_nphy_tx_power_fix(dev);
  137. return 0;
  138. }
  139. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  140. {
  141. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  142. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  143. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  144. B43_NPHY_RFCTL_CMD_CHIP0PU |
  145. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  146. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  147. B43_NPHY_RFCTL_CMD_PORFORCE);
  148. }
  149. static void b43_radio_init2055_post(struct b43_wldev *dev)
  150. {
  151. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  152. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  153. int i;
  154. u16 val;
  155. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  156. msleep(1);
  157. if ((sprom->revision != 4) ||
  158. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  159. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  160. (binfo->type != 0x46D) ||
  161. (binfo->rev < 0x41)) {
  162. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  163. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  164. msleep(1);
  165. }
  166. }
  167. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  168. msleep(1);
  169. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  170. msleep(1);
  171. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  172. msleep(1);
  173. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  174. msleep(1);
  175. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  176. msleep(1);
  177. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  178. msleep(1);
  179. for (i = 0; i < 100; i++) {
  180. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  181. if (val & 0x80)
  182. break;
  183. udelay(10);
  184. }
  185. msleep(1);
  186. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  187. msleep(1);
  188. nphy_channel_switch(dev, dev->phy.channel);
  189. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  190. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  191. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  192. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  193. }
  194. /* Initialize a Broadcom 2055 N-radio */
  195. static void b43_radio_init2055(struct b43_wldev *dev)
  196. {
  197. b43_radio_init2055_pre(dev);
  198. if (b43_status(dev) < B43_STAT_INITIALIZED)
  199. b2055_upload_inittab(dev, 0, 1);
  200. else
  201. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  202. b43_radio_init2055_post(dev);
  203. }
  204. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  205. {
  206. b43_radio_init2055(dev);
  207. }
  208. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  209. {
  210. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  211. ~B43_NPHY_RFCTL_CMD_EN);
  212. }
  213. /*
  214. * Upload the N-PHY tables.
  215. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  216. */
  217. static void b43_nphy_tables_init(struct b43_wldev *dev)
  218. {
  219. if (dev->phy.rev < 3)
  220. b43_nphy_rev0_1_2_tables_init(dev);
  221. else
  222. b43_nphy_rev3plus_tables_init(dev);
  223. }
  224. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  225. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  226. {
  227. struct b43_phy_n *nphy = dev->phy.n;
  228. enum ieee80211_band band;
  229. u16 tmp;
  230. if (!enable) {
  231. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  232. B43_NPHY_RFCTL_INTC1);
  233. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  234. B43_NPHY_RFCTL_INTC2);
  235. band = b43_current_band(dev->wl);
  236. if (dev->phy.rev >= 3) {
  237. if (band == IEEE80211_BAND_5GHZ)
  238. tmp = 0x600;
  239. else
  240. tmp = 0x480;
  241. } else {
  242. if (band == IEEE80211_BAND_5GHZ)
  243. tmp = 0x180;
  244. else
  245. tmp = 0x120;
  246. }
  247. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  248. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  249. } else {
  250. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  251. nphy->rfctrl_intc1_save);
  252. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  253. nphy->rfctrl_intc2_save);
  254. }
  255. }
  256. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  257. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  258. {
  259. struct b43_phy_n *nphy = dev->phy.n;
  260. u16 tmp;
  261. enum ieee80211_band band = b43_current_band(dev->wl);
  262. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  263. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  264. if (dev->phy.rev >= 3) {
  265. if (ipa) {
  266. tmp = 4;
  267. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  268. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  269. }
  270. tmp = 1;
  271. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  272. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  273. }
  274. }
  275. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  276. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  277. {
  278. u32 tmslow;
  279. if (dev->phy.type != B43_PHYTYPE_N)
  280. return;
  281. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  282. if (force)
  283. tmslow |= SSB_TMSLOW_FGC;
  284. else
  285. tmslow &= ~SSB_TMSLOW_FGC;
  286. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  287. }
  288. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  289. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  290. {
  291. u16 bbcfg;
  292. b43_nphy_bmac_clock_fgc(dev, 1);
  293. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  294. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  295. udelay(1);
  296. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  297. b43_nphy_bmac_clock_fgc(dev, 0);
  298. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  299. }
  300. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  301. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  302. {
  303. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  304. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  305. if (preamble == 1)
  306. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  307. else
  308. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  309. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  310. }
  311. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  312. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  313. {
  314. struct b43_phy_n *nphy = dev->phy.n;
  315. bool override = false;
  316. u16 chain = 0x33;
  317. if (nphy->txrx_chain == 0) {
  318. chain = 0x11;
  319. override = true;
  320. } else if (nphy->txrx_chain == 1) {
  321. chain = 0x22;
  322. override = true;
  323. }
  324. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  325. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  326. chain);
  327. if (override)
  328. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  329. B43_NPHY_RFSEQMODE_CAOVER);
  330. else
  331. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  332. ~B43_NPHY_RFSEQMODE_CAOVER);
  333. }
  334. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  335. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  336. u16 samps, u8 time, bool wait)
  337. {
  338. int i;
  339. u16 tmp;
  340. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  341. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  342. if (wait)
  343. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  344. else
  345. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  346. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  347. for (i = 1000; i; i--) {
  348. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  349. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  350. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  351. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  352. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  353. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  354. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  355. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  356. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  357. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  358. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  359. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  360. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  361. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  362. return;
  363. }
  364. udelay(10);
  365. }
  366. memset(est, 0, sizeof(*est));
  367. }
  368. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  369. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  370. struct b43_phy_n_iq_comp *pcomp)
  371. {
  372. if (write) {
  373. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  374. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  375. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  376. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  377. } else {
  378. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  379. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  380. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  381. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  382. }
  383. }
  384. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  385. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  386. {
  387. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  388. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  389. if (core == 0) {
  390. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  391. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  392. } else {
  393. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  394. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  395. }
  396. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  397. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  398. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  399. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  400. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  401. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  402. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  403. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  404. }
  405. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  406. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  407. {
  408. u8 rxval, txval;
  409. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  410. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  411. if (core == 0) {
  412. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  413. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  414. } else {
  415. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  416. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  417. }
  418. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  419. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  420. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  421. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  422. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  423. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  424. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  425. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  426. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  427. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  428. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  429. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  430. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  431. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  432. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  433. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  434. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  435. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  436. if (core == 0) {
  437. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  438. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  439. } else {
  440. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  441. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  442. }
  443. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  444. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  445. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  446. if (core == 0) {
  447. rxval = 1;
  448. txval = 8;
  449. } else {
  450. rxval = 4;
  451. txval = 2;
  452. }
  453. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  454. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  455. }
  456. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  457. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  458. {
  459. int i;
  460. s32 iq;
  461. u32 ii;
  462. u32 qq;
  463. int iq_nbits, qq_nbits;
  464. int arsh, brsh;
  465. u16 tmp, a, b;
  466. struct nphy_iq_est est;
  467. struct b43_phy_n_iq_comp old;
  468. struct b43_phy_n_iq_comp new = { };
  469. bool error = false;
  470. if (mask == 0)
  471. return;
  472. b43_nphy_rx_iq_coeffs(dev, false, &old);
  473. b43_nphy_rx_iq_coeffs(dev, true, &new);
  474. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  475. new = old;
  476. for (i = 0; i < 2; i++) {
  477. if (i == 0 && (mask & 1)) {
  478. iq = est.iq0_prod;
  479. ii = est.i0_pwr;
  480. qq = est.q0_pwr;
  481. } else if (i == 1 && (mask & 2)) {
  482. iq = est.iq1_prod;
  483. ii = est.i1_pwr;
  484. qq = est.q1_pwr;
  485. } else {
  486. B43_WARN_ON(1);
  487. continue;
  488. }
  489. if (ii + qq < 2) {
  490. error = true;
  491. break;
  492. }
  493. iq_nbits = fls(abs(iq));
  494. qq_nbits = fls(qq);
  495. arsh = iq_nbits - 20;
  496. if (arsh >= 0) {
  497. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  498. tmp = ii >> arsh;
  499. } else {
  500. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  501. tmp = ii << -arsh;
  502. }
  503. if (tmp == 0) {
  504. error = true;
  505. break;
  506. }
  507. a /= tmp;
  508. brsh = qq_nbits - 11;
  509. if (brsh >= 0) {
  510. b = (qq << (31 - qq_nbits));
  511. tmp = ii >> brsh;
  512. } else {
  513. b = (qq << (31 - qq_nbits));
  514. tmp = ii << -brsh;
  515. }
  516. if (tmp == 0) {
  517. error = true;
  518. break;
  519. }
  520. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  521. if (i == 0 && (mask & 0x1)) {
  522. if (dev->phy.rev >= 3) {
  523. new.a0 = a & 0x3FF;
  524. new.b0 = b & 0x3FF;
  525. } else {
  526. new.a0 = b & 0x3FF;
  527. new.b0 = a & 0x3FF;
  528. }
  529. } else if (i == 1 && (mask & 0x2)) {
  530. if (dev->phy.rev >= 3) {
  531. new.a1 = a & 0x3FF;
  532. new.b1 = b & 0x3FF;
  533. } else {
  534. new.a1 = b & 0x3FF;
  535. new.b1 = a & 0x3FF;
  536. }
  537. }
  538. }
  539. if (error)
  540. new = old;
  541. b43_nphy_rx_iq_coeffs(dev, true, &new);
  542. }
  543. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  544. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  545. {
  546. u16 array[4];
  547. int i;
  548. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  549. for (i = 0; i < 4; i++)
  550. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  551. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  552. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  553. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  554. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  555. }
  556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  557. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  558. {
  559. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  560. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  561. }
  562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  563. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  564. {
  565. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  566. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  567. }
  568. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  569. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  570. {
  571. if (dev->phy.rev >= 3) {
  572. if (!init)
  573. return;
  574. if (0 /* FIXME */) {
  575. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  576. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  577. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  578. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  579. }
  580. } else {
  581. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  582. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  583. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  584. 0xFC00);
  585. b43_write32(dev, B43_MMIO_MACCTL,
  586. b43_read32(dev, B43_MMIO_MACCTL) &
  587. ~B43_MACCTL_GPOUTSMSK);
  588. b43_write16(dev, B43_MMIO_GPIO_MASK,
  589. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  590. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  591. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  592. if (init) {
  593. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  594. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  595. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  596. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  597. }
  598. }
  599. }
  600. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  601. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  602. {
  603. u16 tmp;
  604. if (dev->dev->id.revision == 16)
  605. b43_mac_suspend(dev);
  606. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  607. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  608. B43_NPHY_CLASSCTL_WAITEDEN);
  609. tmp &= ~mask;
  610. tmp |= (val & mask);
  611. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  612. if (dev->dev->id.revision == 16)
  613. b43_mac_enable(dev);
  614. return tmp;
  615. }
  616. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  617. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  618. {
  619. struct b43_phy *phy = &dev->phy;
  620. struct b43_phy_n *nphy = phy->n;
  621. if (enable) {
  622. u16 clip[] = { 0xFFFF, 0xFFFF };
  623. if (nphy->deaf_count++ == 0) {
  624. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  625. b43_nphy_classifier(dev, 0x7, 0);
  626. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  627. b43_nphy_write_clip_detection(dev, clip);
  628. }
  629. b43_nphy_reset_cca(dev);
  630. } else {
  631. if (--nphy->deaf_count == 0) {
  632. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  633. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  634. }
  635. }
  636. }
  637. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  638. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  639. {
  640. struct b43_phy_n *nphy = dev->phy.n;
  641. u16 tmp;
  642. if (nphy->hang_avoid)
  643. b43_nphy_stay_in_carrier_search(dev, 1);
  644. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  645. if (tmp & 0x1)
  646. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  647. else if (tmp & 0x2)
  648. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  649. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  650. if (nphy->bb_mult_save & 0x80000000) {
  651. tmp = nphy->bb_mult_save & 0xFFFF;
  652. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  653. nphy->bb_mult_save = 0;
  654. }
  655. if (nphy->hang_avoid)
  656. b43_nphy_stay_in_carrier_search(dev, 0);
  657. }
  658. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  659. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  660. {
  661. struct b43_phy_n *nphy = dev->phy.n;
  662. unsigned int channel;
  663. int tone[2] = { 57, 58 };
  664. u32 noise[2] = { 0x3FF, 0x3FF };
  665. B43_WARN_ON(dev->phy.rev < 3);
  666. if (nphy->hang_avoid)
  667. b43_nphy_stay_in_carrier_search(dev, 1);
  668. /* FIXME: channel = radio_chanspec */
  669. if (nphy->gband_spurwar_en) {
  670. /* TODO: N PHY Adjust Analog Pfbw (7) */
  671. if (channel == 11 && dev->phy.is_40mhz)
  672. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  673. else
  674. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  675. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  676. }
  677. if (nphy->aband_spurwar_en) {
  678. if (channel == 54) {
  679. tone[0] = 0x20;
  680. noise[0] = 0x25F;
  681. } else if (channel == 38 || channel == 102 || channel == 118) {
  682. if (0 /* FIXME */) {
  683. tone[0] = 0x20;
  684. noise[0] = 0x21F;
  685. } else {
  686. tone[0] = 0;
  687. noise[0] = 0;
  688. }
  689. } else if (channel == 134) {
  690. tone[0] = 0x20;
  691. noise[0] = 0x21F;
  692. } else if (channel == 151) {
  693. tone[0] = 0x10;
  694. noise[0] = 0x23F;
  695. } else if (channel == 153 || channel == 161) {
  696. tone[0] = 0x30;
  697. noise[0] = 0x23F;
  698. } else {
  699. tone[0] = 0;
  700. noise[0] = 0;
  701. }
  702. if (!tone[0] && !noise[0])
  703. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  704. else
  705. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  706. }
  707. if (nphy->hang_avoid)
  708. b43_nphy_stay_in_carrier_search(dev, 0);
  709. }
  710. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  711. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  712. {
  713. struct b43_phy_n *nphy = dev->phy.n;
  714. u8 i, j;
  715. u8 code;
  716. /* TODO: for PHY >= 3
  717. s8 *lna1_gain, *lna2_gain;
  718. u8 *gain_db, *gain_bits;
  719. u16 *rfseq_init;
  720. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  721. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  722. */
  723. u8 rfseq_events[3] = { 6, 8, 7 };
  724. u8 rfseq_delays[3] = { 10, 30, 1 };
  725. if (dev->phy.rev >= 3) {
  726. /* TODO */
  727. } else {
  728. /* Set Clip 2 detect */
  729. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  730. B43_NPHY_C1_CGAINI_CL2DETECT);
  731. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  732. B43_NPHY_C2_CGAINI_CL2DETECT);
  733. /* Set narrowband clip threshold */
  734. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  735. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  736. if (!dev->phy.is_40mhz) {
  737. /* Set dwell lengths */
  738. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  739. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  740. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  741. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  742. }
  743. /* Set wideband clip 2 threshold */
  744. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  745. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  746. 21);
  747. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  748. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  749. 21);
  750. if (!dev->phy.is_40mhz) {
  751. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  752. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  753. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  754. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  755. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  756. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  757. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  758. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  759. }
  760. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  761. if (nphy->gain_boost) {
  762. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  763. dev->phy.is_40mhz)
  764. code = 4;
  765. else
  766. code = 5;
  767. } else {
  768. code = dev->phy.is_40mhz ? 6 : 7;
  769. }
  770. /* Set HPVGA2 index */
  771. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  772. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  773. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  774. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  775. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  776. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  777. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  778. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  779. (code << 8 | 0x7C));
  780. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  781. (code << 8 | 0x7C));
  782. /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
  783. if (nphy->elna_gain_config) {
  784. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  785. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  786. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  787. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  788. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  789. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  790. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  791. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  792. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  793. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  794. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  795. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  796. (code << 8 | 0x74));
  797. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  798. (code << 8 | 0x74));
  799. }
  800. if (dev->phy.rev == 2) {
  801. for (i = 0; i < 4; i++) {
  802. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  803. (0x0400 * i) + 0x0020);
  804. for (j = 0; j < 21; j++)
  805. b43_phy_write(dev,
  806. B43_NPHY_TABLE_DATALO, 3 * j);
  807. }
  808. b43_nphy_set_rf_sequence(dev, 5,
  809. rfseq_events, rfseq_delays, 3);
  810. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  811. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  812. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  813. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  814. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  815. 0xFF80, 4);
  816. }
  817. }
  818. }
  819. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  820. static void b43_nphy_workarounds(struct b43_wldev *dev)
  821. {
  822. struct ssb_bus *bus = dev->dev->bus;
  823. struct b43_phy *phy = &dev->phy;
  824. struct b43_phy_n *nphy = phy->n;
  825. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  826. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  827. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  828. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  829. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  830. b43_nphy_classifier(dev, 1, 0);
  831. else
  832. b43_nphy_classifier(dev, 1, 1);
  833. if (nphy->hang_avoid)
  834. b43_nphy_stay_in_carrier_search(dev, 1);
  835. b43_phy_set(dev, B43_NPHY_IQFLIP,
  836. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  837. if (dev->phy.rev >= 3) {
  838. /* TODO */
  839. } else {
  840. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  841. nphy->band5g_pwrgain) {
  842. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  843. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  844. } else {
  845. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  846. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  847. }
  848. /* TODO: convert to b43_ntab_write? */
  849. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  850. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  851. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  852. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  853. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  854. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  855. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  856. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  857. if (dev->phy.rev < 2) {
  858. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  859. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  860. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  861. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  862. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  863. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  864. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  865. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  866. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  867. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  868. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  869. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  870. }
  871. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  872. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  873. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  874. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  875. if (bus->sprom.boardflags2_lo & 0x100 &&
  876. bus->boardinfo.type == 0x8B) {
  877. delays1[0] = 0x1;
  878. delays1[5] = 0x14;
  879. }
  880. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  881. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  882. b43_nphy_gain_crtl_workarounds(dev);
  883. if (dev->phy.rev < 2) {
  884. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  885. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  886. } else if (dev->phy.rev == 2) {
  887. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  888. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  889. }
  890. if (dev->phy.rev < 2)
  891. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  892. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  893. /* Set phase track alpha and beta */
  894. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  895. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  896. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  897. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  898. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  899. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  900. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  901. (u16)~B43_NPHY_PIL_DW_64QAM);
  902. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  903. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  904. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  905. if (dev->phy.rev == 2)
  906. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  907. B43_NPHY_FINERX2_CGC_DECGC);
  908. }
  909. if (nphy->hang_avoid)
  910. b43_nphy_stay_in_carrier_search(dev, 0);
  911. }
  912. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  913. static int b43_nphy_load_samples(struct b43_wldev *dev,
  914. struct b43_c32 *samples, u16 len) {
  915. struct b43_phy_n *nphy = dev->phy.n;
  916. u16 i;
  917. u32 *data;
  918. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  919. if (!data) {
  920. b43err(dev->wl, "allocation for samples loading failed\n");
  921. return -ENOMEM;
  922. }
  923. if (nphy->hang_avoid)
  924. b43_nphy_stay_in_carrier_search(dev, 1);
  925. for (i = 0; i < len; i++) {
  926. data[i] = (samples[i].i & 0x3FF << 10);
  927. data[i] |= samples[i].q & 0x3FF;
  928. }
  929. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  930. kfree(data);
  931. if (nphy->hang_avoid)
  932. b43_nphy_stay_in_carrier_search(dev, 0);
  933. return 0;
  934. }
  935. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  936. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  937. bool test)
  938. {
  939. int i;
  940. u16 bw, len, rot, angle;
  941. struct b43_c32 *samples;
  942. bw = (dev->phy.is_40mhz) ? 40 : 20;
  943. len = bw << 3;
  944. if (test) {
  945. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  946. bw = 82;
  947. else
  948. bw = 80;
  949. if (dev->phy.is_40mhz)
  950. bw <<= 1;
  951. len = bw << 1;
  952. }
  953. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  954. if (!samples) {
  955. b43err(dev->wl, "allocation for samples generation failed\n");
  956. return 0;
  957. }
  958. rot = (((freq * 36) / bw) << 16) / 100;
  959. angle = 0;
  960. for (i = 0; i < len; i++) {
  961. samples[i] = b43_cordic(angle);
  962. angle += rot;
  963. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  964. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  965. }
  966. i = b43_nphy_load_samples(dev, samples, len);
  967. kfree(samples);
  968. return (i < 0) ? 0 : len;
  969. }
  970. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  971. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  972. u16 wait, bool iqmode, bool dac_test)
  973. {
  974. struct b43_phy_n *nphy = dev->phy.n;
  975. int i;
  976. u16 seq_mode;
  977. u32 tmp;
  978. if (nphy->hang_avoid)
  979. b43_nphy_stay_in_carrier_search(dev, true);
  980. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  981. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  982. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  983. }
  984. if (!dev->phy.is_40mhz)
  985. tmp = 0x6464;
  986. else
  987. tmp = 0x4747;
  988. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  989. if (nphy->hang_avoid)
  990. b43_nphy_stay_in_carrier_search(dev, false);
  991. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  992. if (loops != 0xFFFF)
  993. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  994. else
  995. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  996. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  997. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  998. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  999. if (iqmode) {
  1000. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1001. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1002. } else {
  1003. if (dac_test)
  1004. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1005. else
  1006. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1007. }
  1008. for (i = 0; i < 100; i++) {
  1009. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1010. i = 0;
  1011. break;
  1012. }
  1013. udelay(10);
  1014. }
  1015. if (i)
  1016. b43err(dev->wl, "run samples timeout\n");
  1017. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1018. }
  1019. /*
  1020. * Transmits a known value for LO calibration
  1021. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1022. */
  1023. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1024. bool iqmode, bool dac_test)
  1025. {
  1026. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1027. if (samp == 0)
  1028. return -1;
  1029. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1030. return 0;
  1031. }
  1032. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1033. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1034. {
  1035. struct b43_phy_n *nphy = dev->phy.n;
  1036. int i, j;
  1037. u32 tmp;
  1038. u32 cur_real, cur_imag, real_part, imag_part;
  1039. u16 buffer[7];
  1040. if (nphy->hang_avoid)
  1041. b43_nphy_stay_in_carrier_search(dev, true);
  1042. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1043. for (i = 0; i < 2; i++) {
  1044. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1045. (buffer[i * 2 + 1] & 0x3FF);
  1046. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1047. (((i + 26) << 10) | 320));
  1048. for (j = 0; j < 128; j++) {
  1049. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1050. ((tmp >> 16) & 0xFFFF));
  1051. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1052. (tmp & 0xFFFF));
  1053. }
  1054. }
  1055. for (i = 0; i < 2; i++) {
  1056. tmp = buffer[5 + i];
  1057. real_part = (tmp >> 8) & 0xFF;
  1058. imag_part = (tmp & 0xFF);
  1059. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1060. (((i + 26) << 10) | 448));
  1061. if (dev->phy.rev >= 3) {
  1062. cur_real = real_part;
  1063. cur_imag = imag_part;
  1064. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1065. }
  1066. for (j = 0; j < 128; j++) {
  1067. if (dev->phy.rev < 3) {
  1068. cur_real = (real_part * loscale[j] + 128) >> 8;
  1069. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1070. tmp = ((cur_real & 0xFF) << 8) |
  1071. (cur_imag & 0xFF);
  1072. }
  1073. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1074. ((tmp >> 16) & 0xFFFF));
  1075. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1076. (tmp & 0xFFFF));
  1077. }
  1078. }
  1079. if (dev->phy.rev >= 3) {
  1080. b43_shm_write16(dev, B43_SHM_SHARED,
  1081. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1082. b43_shm_write16(dev, B43_SHM_SHARED,
  1083. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1084. }
  1085. if (nphy->hang_avoid)
  1086. b43_nphy_stay_in_carrier_search(dev, false);
  1087. }
  1088. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1089. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1090. u8 *events, u8 *delays, u8 length)
  1091. {
  1092. struct b43_phy_n *nphy = dev->phy.n;
  1093. u8 i;
  1094. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1095. u16 offset1 = cmd << 4;
  1096. u16 offset2 = offset1 + 0x80;
  1097. if (nphy->hang_avoid)
  1098. b43_nphy_stay_in_carrier_search(dev, true);
  1099. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1100. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1101. for (i = length; i < 16; i++) {
  1102. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1103. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1104. }
  1105. if (nphy->hang_avoid)
  1106. b43_nphy_stay_in_carrier_search(dev, false);
  1107. }
  1108. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1109. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1110. enum b43_nphy_rf_sequence seq)
  1111. {
  1112. static const u16 trigger[] = {
  1113. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1114. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1115. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1116. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1117. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1118. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1119. };
  1120. int i;
  1121. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1122. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1123. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1124. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1125. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1126. for (i = 0; i < 200; i++) {
  1127. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1128. goto ok;
  1129. msleep(1);
  1130. }
  1131. b43err(dev->wl, "RF sequence status timeout\n");
  1132. ok:
  1133. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1134. }
  1135. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1136. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1137. u16 value, u8 core, bool off)
  1138. {
  1139. int i;
  1140. u8 index = fls(field);
  1141. u8 addr, en_addr, val_addr;
  1142. /* we expect only one bit set */
  1143. B43_WARN_ON(field & (~(1 << (index - 1))));
  1144. if (dev->phy.rev >= 3) {
  1145. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1146. for (i = 0; i < 2; i++) {
  1147. if (index == 0 || index == 16) {
  1148. b43err(dev->wl,
  1149. "Unsupported RF Ctrl Override call\n");
  1150. return;
  1151. }
  1152. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1153. en_addr = B43_PHY_N((i == 0) ?
  1154. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1155. val_addr = B43_PHY_N((i == 0) ?
  1156. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1157. if (off) {
  1158. b43_phy_mask(dev, en_addr, ~(field));
  1159. b43_phy_mask(dev, val_addr,
  1160. ~(rf_ctrl->val_mask));
  1161. } else {
  1162. if (core == 0 || ((1 << core) & i) != 0) {
  1163. b43_phy_set(dev, en_addr, field);
  1164. b43_phy_maskset(dev, val_addr,
  1165. ~(rf_ctrl->val_mask),
  1166. (value << rf_ctrl->val_shift));
  1167. }
  1168. }
  1169. }
  1170. } else {
  1171. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1172. if (off) {
  1173. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1174. value = 0;
  1175. } else {
  1176. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1177. }
  1178. for (i = 0; i < 2; i++) {
  1179. if (index <= 1 || index == 16) {
  1180. b43err(dev->wl,
  1181. "Unsupported RF Ctrl Override call\n");
  1182. return;
  1183. }
  1184. if (index == 2 || index == 10 ||
  1185. (index >= 13 && index <= 15)) {
  1186. core = 1;
  1187. }
  1188. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1189. addr = B43_PHY_N((i == 0) ?
  1190. rf_ctrl->addr0 : rf_ctrl->addr1);
  1191. if ((core & (1 << i)) != 0)
  1192. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1193. (value << rf_ctrl->shift));
  1194. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1195. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1196. B43_NPHY_RFCTL_CMD_START);
  1197. udelay(1);
  1198. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1199. }
  1200. }
  1201. }
  1202. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1203. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1204. u16 value, u8 core)
  1205. {
  1206. u8 i, j;
  1207. u16 reg, tmp, val;
  1208. B43_WARN_ON(dev->phy.rev < 3);
  1209. B43_WARN_ON(field > 4);
  1210. for (i = 0; i < 2; i++) {
  1211. if ((core == 1 && i == 1) || (core == 2 && !i))
  1212. continue;
  1213. reg = (i == 0) ?
  1214. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1215. b43_phy_mask(dev, reg, 0xFBFF);
  1216. switch (field) {
  1217. case 0:
  1218. b43_phy_write(dev, reg, 0);
  1219. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1220. break;
  1221. case 1:
  1222. if (!i) {
  1223. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1224. 0xFC3F, (value << 6));
  1225. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1226. 0xFFFE, 1);
  1227. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1228. B43_NPHY_RFCTL_CMD_START);
  1229. for (j = 0; j < 100; j++) {
  1230. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1231. j = 0;
  1232. break;
  1233. }
  1234. udelay(10);
  1235. }
  1236. if (j)
  1237. b43err(dev->wl,
  1238. "intc override timeout\n");
  1239. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1240. 0xFFFE);
  1241. } else {
  1242. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1243. 0xFC3F, (value << 6));
  1244. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1245. 0xFFFE, 1);
  1246. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1247. B43_NPHY_RFCTL_CMD_RXTX);
  1248. for (j = 0; j < 100; j++) {
  1249. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1250. j = 0;
  1251. break;
  1252. }
  1253. udelay(10);
  1254. }
  1255. if (j)
  1256. b43err(dev->wl,
  1257. "intc override timeout\n");
  1258. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1259. 0xFFFE);
  1260. }
  1261. break;
  1262. case 2:
  1263. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1264. tmp = 0x0020;
  1265. val = value << 5;
  1266. } else {
  1267. tmp = 0x0010;
  1268. val = value << 4;
  1269. }
  1270. b43_phy_maskset(dev, reg, ~tmp, val);
  1271. break;
  1272. case 3:
  1273. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1274. tmp = 0x0001;
  1275. val = value;
  1276. } else {
  1277. tmp = 0x0004;
  1278. val = value << 2;
  1279. }
  1280. b43_phy_maskset(dev, reg, ~tmp, val);
  1281. break;
  1282. case 4:
  1283. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1284. tmp = 0x0002;
  1285. val = value << 1;
  1286. } else {
  1287. tmp = 0x0008;
  1288. val = value << 3;
  1289. }
  1290. b43_phy_maskset(dev, reg, ~tmp, val);
  1291. break;
  1292. }
  1293. }
  1294. }
  1295. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1296. {
  1297. unsigned int i;
  1298. u16 val;
  1299. val = 0x1E1F;
  1300. for (i = 0; i < 14; i++) {
  1301. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1302. val -= 0x202;
  1303. }
  1304. val = 0x3E3F;
  1305. for (i = 0; i < 16; i++) {
  1306. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1307. val -= 0x202;
  1308. }
  1309. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1310. }
  1311. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1312. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1313. s8 offset, u8 core, u8 rail, u8 type)
  1314. {
  1315. u16 tmp;
  1316. bool core1or5 = (core == 1) || (core == 5);
  1317. bool core2or5 = (core == 2) || (core == 5);
  1318. offset = clamp_val(offset, -32, 31);
  1319. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1320. if (core1or5 && (rail == 0) && (type == 2))
  1321. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1322. if (core1or5 && (rail == 1) && (type == 2))
  1323. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1324. if (core2or5 && (rail == 0) && (type == 2))
  1325. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1326. if (core2or5 && (rail == 1) && (type == 2))
  1327. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1328. if (core1or5 && (rail == 0) && (type == 0))
  1329. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1330. if (core1or5 && (rail == 1) && (type == 0))
  1331. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1332. if (core2or5 && (rail == 0) && (type == 0))
  1333. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1334. if (core2or5 && (rail == 1) && (type == 0))
  1335. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1336. if (core1or5 && (rail == 0) && (type == 1))
  1337. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1338. if (core1or5 && (rail == 1) && (type == 1))
  1339. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1340. if (core2or5 && (rail == 0) && (type == 1))
  1341. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1342. if (core2or5 && (rail == 1) && (type == 1))
  1343. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1344. if (core1or5 && (rail == 0) && (type == 6))
  1345. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1346. if (core1or5 && (rail == 1) && (type == 6))
  1347. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1348. if (core2or5 && (rail == 0) && (type == 6))
  1349. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1350. if (core2or5 && (rail == 1) && (type == 6))
  1351. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1352. if (core1or5 && (rail == 0) && (type == 3))
  1353. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1354. if (core1or5 && (rail == 1) && (type == 3))
  1355. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1356. if (core2or5 && (rail == 0) && (type == 3))
  1357. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1358. if (core2or5 && (rail == 1) && (type == 3))
  1359. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1360. if (core1or5 && (type == 4))
  1361. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1362. if (core2or5 && (type == 4))
  1363. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1364. if (core1or5 && (type == 5))
  1365. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1366. if (core2or5 && (type == 5))
  1367. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1368. }
  1369. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1370. {
  1371. u16 val;
  1372. if (type < 3)
  1373. val = 0;
  1374. else if (type == 6)
  1375. val = 1;
  1376. else if (type == 3)
  1377. val = 2;
  1378. else
  1379. val = 3;
  1380. val = (val << 12) | (val << 14);
  1381. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1382. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1383. if (type < 3) {
  1384. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1385. (type + 1) << 4);
  1386. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1387. (type + 1) << 4);
  1388. }
  1389. /* TODO use some definitions */
  1390. if (code == 0) {
  1391. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1392. if (type < 3) {
  1393. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1394. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1395. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1396. udelay(20);
  1397. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1398. }
  1399. } else {
  1400. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1401. 0x3000);
  1402. if (type < 3) {
  1403. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1404. 0xFEC7, 0x0180);
  1405. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1406. 0xEFDC, (code << 1 | 0x1021));
  1407. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1408. udelay(20);
  1409. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1410. }
  1411. }
  1412. }
  1413. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1414. {
  1415. struct b43_phy_n *nphy = dev->phy.n;
  1416. u8 i;
  1417. u16 reg, val;
  1418. if (code == 0) {
  1419. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1420. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1421. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1422. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1423. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1424. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1425. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1426. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1427. } else {
  1428. for (i = 0; i < 2; i++) {
  1429. if ((code == 1 && i == 1) || (code == 2 && !i))
  1430. continue;
  1431. reg = (i == 0) ?
  1432. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1433. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1434. if (type < 3) {
  1435. reg = (i == 0) ?
  1436. B43_NPHY_AFECTL_C1 :
  1437. B43_NPHY_AFECTL_C2;
  1438. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1439. reg = (i == 0) ?
  1440. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1441. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1442. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1443. if (type == 0)
  1444. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1445. else if (type == 1)
  1446. val = 16;
  1447. else
  1448. val = 32;
  1449. b43_phy_set(dev, reg, val);
  1450. reg = (i == 0) ?
  1451. B43_NPHY_TXF_40CO_B1S0 :
  1452. B43_NPHY_TXF_40CO_B32S1;
  1453. b43_phy_set(dev, reg, 0x0020);
  1454. } else {
  1455. if (type == 6)
  1456. val = 0x0100;
  1457. else if (type == 3)
  1458. val = 0x0200;
  1459. else
  1460. val = 0x0300;
  1461. reg = (i == 0) ?
  1462. B43_NPHY_AFECTL_C1 :
  1463. B43_NPHY_AFECTL_C2;
  1464. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1465. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1466. if (type != 3 && type != 6) {
  1467. enum ieee80211_band band =
  1468. b43_current_band(dev->wl);
  1469. if ((nphy->ipa2g_on &&
  1470. band == IEEE80211_BAND_2GHZ) ||
  1471. (nphy->ipa5g_on &&
  1472. band == IEEE80211_BAND_5GHZ))
  1473. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1474. else
  1475. val = 0x11;
  1476. reg = (i == 0) ? 0x2000 : 0x3000;
  1477. reg |= B2055_PADDRV;
  1478. b43_radio_write16(dev, reg, val);
  1479. reg = (i == 0) ?
  1480. B43_NPHY_AFECTL_OVER1 :
  1481. B43_NPHY_AFECTL_OVER;
  1482. b43_phy_set(dev, reg, 0x0200);
  1483. }
  1484. }
  1485. }
  1486. }
  1487. }
  1488. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1489. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1490. {
  1491. if (dev->phy.rev >= 3)
  1492. b43_nphy_rev3_rssi_select(dev, code, type);
  1493. else
  1494. b43_nphy_rev2_rssi_select(dev, code, type);
  1495. }
  1496. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1497. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1498. {
  1499. int i;
  1500. for (i = 0; i < 2; i++) {
  1501. if (type == 2) {
  1502. if (i == 0) {
  1503. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1504. 0xFC, buf[0]);
  1505. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1506. 0xFC, buf[1]);
  1507. } else {
  1508. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1509. 0xFC, buf[2 * i]);
  1510. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1511. 0xFC, buf[2 * i + 1]);
  1512. }
  1513. } else {
  1514. if (i == 0)
  1515. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1516. 0xF3, buf[0] << 2);
  1517. else
  1518. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1519. 0xF3, buf[2 * i + 1] << 2);
  1520. }
  1521. }
  1522. }
  1523. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1524. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1525. u8 nsamp)
  1526. {
  1527. int i;
  1528. int out;
  1529. u16 save_regs_phy[9];
  1530. u16 s[2];
  1531. if (dev->phy.rev >= 3) {
  1532. save_regs_phy[0] = b43_phy_read(dev,
  1533. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1534. save_regs_phy[1] = b43_phy_read(dev,
  1535. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1536. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1537. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1538. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1539. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1540. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1541. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1542. }
  1543. b43_nphy_rssi_select(dev, 5, type);
  1544. if (dev->phy.rev < 2) {
  1545. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1546. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1547. }
  1548. for (i = 0; i < 4; i++)
  1549. buf[i] = 0;
  1550. for (i = 0; i < nsamp; i++) {
  1551. if (dev->phy.rev < 2) {
  1552. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1553. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1554. } else {
  1555. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1556. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1557. }
  1558. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1559. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1560. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1561. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1562. }
  1563. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1564. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1565. if (dev->phy.rev < 2)
  1566. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1567. if (dev->phy.rev >= 3) {
  1568. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1569. save_regs_phy[0]);
  1570. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1571. save_regs_phy[1]);
  1572. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1573. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1574. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1575. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1576. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1577. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1578. }
  1579. return out;
  1580. }
  1581. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1582. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1583. {
  1584. int i, j;
  1585. u8 state[4];
  1586. u8 code, val;
  1587. u16 class, override;
  1588. u8 regs_save_radio[2];
  1589. u16 regs_save_phy[2];
  1590. s8 offset[4];
  1591. u16 clip_state[2];
  1592. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1593. s32 results_min[4] = { };
  1594. u8 vcm_final[4] = { };
  1595. s32 results[4][4] = { };
  1596. s32 miniq[4][2] = { };
  1597. if (type == 2) {
  1598. code = 0;
  1599. val = 6;
  1600. } else if (type < 2) {
  1601. code = 25;
  1602. val = 4;
  1603. } else {
  1604. B43_WARN_ON(1);
  1605. return;
  1606. }
  1607. class = b43_nphy_classifier(dev, 0, 0);
  1608. b43_nphy_classifier(dev, 7, 4);
  1609. b43_nphy_read_clip_detection(dev, clip_state);
  1610. b43_nphy_write_clip_detection(dev, clip_off);
  1611. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1612. override = 0x140;
  1613. else
  1614. override = 0x110;
  1615. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1616. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1617. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1618. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1619. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1620. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1621. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1622. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1623. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1624. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1625. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1626. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1627. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1628. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1629. b43_nphy_rssi_select(dev, 5, type);
  1630. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1631. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1632. for (i = 0; i < 4; i++) {
  1633. u8 tmp[4];
  1634. for (j = 0; j < 4; j++)
  1635. tmp[j] = i;
  1636. if (type != 1)
  1637. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1638. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1639. if (type < 2)
  1640. for (j = 0; j < 2; j++)
  1641. miniq[i][j] = min(results[i][2 * j],
  1642. results[i][2 * j + 1]);
  1643. }
  1644. for (i = 0; i < 4; i++) {
  1645. s32 mind = 40;
  1646. u8 minvcm = 0;
  1647. s32 minpoll = 249;
  1648. s32 curr;
  1649. for (j = 0; j < 4; j++) {
  1650. if (type == 2)
  1651. curr = abs(results[j][i]);
  1652. else
  1653. curr = abs(miniq[j][i / 2] - code * 8);
  1654. if (curr < mind) {
  1655. mind = curr;
  1656. minvcm = j;
  1657. }
  1658. if (results[j][i] < minpoll)
  1659. minpoll = results[j][i];
  1660. }
  1661. results_min[i] = minpoll;
  1662. vcm_final[i] = minvcm;
  1663. }
  1664. if (type != 1)
  1665. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1666. for (i = 0; i < 4; i++) {
  1667. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1668. if (offset[i] < 0)
  1669. offset[i] = -((abs(offset[i]) + 4) / 8);
  1670. else
  1671. offset[i] = (offset[i] + 4) / 8;
  1672. if (results_min[i] == 248)
  1673. offset[i] = code - 32;
  1674. if (i % 2 == 0)
  1675. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1676. type);
  1677. else
  1678. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1679. type);
  1680. }
  1681. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1682. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1683. switch (state[2]) {
  1684. case 1:
  1685. b43_nphy_rssi_select(dev, 1, 2);
  1686. break;
  1687. case 4:
  1688. b43_nphy_rssi_select(dev, 1, 0);
  1689. break;
  1690. case 2:
  1691. b43_nphy_rssi_select(dev, 1, 1);
  1692. break;
  1693. default:
  1694. b43_nphy_rssi_select(dev, 1, 1);
  1695. break;
  1696. }
  1697. switch (state[3]) {
  1698. case 1:
  1699. b43_nphy_rssi_select(dev, 2, 2);
  1700. break;
  1701. case 4:
  1702. b43_nphy_rssi_select(dev, 2, 0);
  1703. break;
  1704. default:
  1705. b43_nphy_rssi_select(dev, 2, 1);
  1706. break;
  1707. }
  1708. b43_nphy_rssi_select(dev, 0, type);
  1709. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1710. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1711. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1712. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1713. b43_nphy_classifier(dev, 7, class);
  1714. b43_nphy_write_clip_detection(dev, clip_state);
  1715. }
  1716. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1717. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1718. {
  1719. /* TODO */
  1720. }
  1721. /*
  1722. * RSSI Calibration
  1723. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1724. */
  1725. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1726. {
  1727. if (dev->phy.rev >= 3) {
  1728. b43_nphy_rev3_rssi_cal(dev);
  1729. } else {
  1730. b43_nphy_rev2_rssi_cal(dev, 2);
  1731. b43_nphy_rev2_rssi_cal(dev, 0);
  1732. b43_nphy_rev2_rssi_cal(dev, 1);
  1733. }
  1734. }
  1735. /*
  1736. * Restore RSSI Calibration
  1737. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1738. */
  1739. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1740. {
  1741. struct b43_phy_n *nphy = dev->phy.n;
  1742. u16 *rssical_radio_regs = NULL;
  1743. u16 *rssical_phy_regs = NULL;
  1744. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1745. if (!nphy->rssical_chanspec_2G)
  1746. return;
  1747. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1748. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1749. } else {
  1750. if (!nphy->rssical_chanspec_5G)
  1751. return;
  1752. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1753. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1754. }
  1755. /* TODO use some definitions */
  1756. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1757. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1758. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1759. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1760. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1761. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1762. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1763. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1764. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1765. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1766. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1767. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1768. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1769. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1770. }
  1771. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1772. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1773. {
  1774. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1775. if (dev->phy.rev >= 6) {
  1776. /* TODO If the chip is 47162
  1777. return txpwrctrl_tx_gain_ipa_rev5 */
  1778. return txpwrctrl_tx_gain_ipa_rev6;
  1779. } else if (dev->phy.rev >= 5) {
  1780. return txpwrctrl_tx_gain_ipa_rev5;
  1781. } else {
  1782. return txpwrctrl_tx_gain_ipa;
  1783. }
  1784. } else {
  1785. return txpwrctrl_tx_gain_ipa_5g;
  1786. }
  1787. }
  1788. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1789. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1790. {
  1791. struct b43_phy_n *nphy = dev->phy.n;
  1792. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1793. u16 tmp;
  1794. u8 offset, i;
  1795. if (dev->phy.rev >= 3) {
  1796. for (i = 0; i < 2; i++) {
  1797. tmp = (i == 0) ? 0x2000 : 0x3000;
  1798. offset = i * 11;
  1799. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1800. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1801. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1802. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1803. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1804. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1805. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1806. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1807. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1808. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1809. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1810. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1811. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1812. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1813. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1814. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1815. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1816. if (nphy->ipa5g_on) {
  1817. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1818. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1819. } else {
  1820. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1821. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1822. }
  1823. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1824. } else {
  1825. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1826. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1827. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1828. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1829. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1830. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1831. if (nphy->ipa2g_on) {
  1832. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1833. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1834. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1835. } else {
  1836. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1837. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1838. }
  1839. }
  1840. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1841. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1842. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1843. }
  1844. } else {
  1845. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1846. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1847. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1848. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1849. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1850. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1851. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1852. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1853. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1854. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1855. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1856. B43_NPHY_BANDCTL_5GHZ)) {
  1857. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1858. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1859. } else {
  1860. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1861. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1862. }
  1863. if (dev->phy.rev < 2) {
  1864. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1865. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1866. } else {
  1867. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1868. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1869. }
  1870. }
  1871. }
  1872. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1873. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1874. struct nphy_txgains target,
  1875. struct nphy_iqcal_params *params)
  1876. {
  1877. int i, j, indx;
  1878. u16 gain;
  1879. if (dev->phy.rev >= 3) {
  1880. params->txgm = target.txgm[core];
  1881. params->pga = target.pga[core];
  1882. params->pad = target.pad[core];
  1883. params->ipa = target.ipa[core];
  1884. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1885. (params->pad << 4) | (params->ipa);
  1886. for (j = 0; j < 5; j++)
  1887. params->ncorr[j] = 0x79;
  1888. } else {
  1889. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1890. (target.txgm[core] << 8);
  1891. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1892. 1 : 0;
  1893. for (i = 0; i < 9; i++)
  1894. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1895. break;
  1896. i = min(i, 8);
  1897. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1898. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1899. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1900. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1901. (params->pad << 2);
  1902. for (j = 0; j < 4; j++)
  1903. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1904. }
  1905. }
  1906. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1907. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1908. {
  1909. struct b43_phy_n *nphy = dev->phy.n;
  1910. int i;
  1911. u16 scale, entry;
  1912. u16 tmp = nphy->txcal_bbmult;
  1913. if (core == 0)
  1914. tmp >>= 8;
  1915. tmp &= 0xff;
  1916. for (i = 0; i < 18; i++) {
  1917. scale = (ladder_lo[i].percent * tmp) / 100;
  1918. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1919. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1920. scale = (ladder_iq[i].percent * tmp) / 100;
  1921. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1922. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1923. }
  1924. }
  1925. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1926. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1927. {
  1928. int i;
  1929. for (i = 0; i < 15; i++)
  1930. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1931. tbl_tx_filter_coef_rev4[2][i]);
  1932. }
  1933. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1934. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1935. {
  1936. int i, j;
  1937. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1938. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1939. for (i = 0; i < 3; i++)
  1940. for (j = 0; j < 15; j++)
  1941. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1942. tbl_tx_filter_coef_rev4[i][j]);
  1943. if (dev->phy.is_40mhz) {
  1944. for (j = 0; j < 15; j++)
  1945. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1946. tbl_tx_filter_coef_rev4[3][j]);
  1947. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1948. for (j = 0; j < 15; j++)
  1949. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1950. tbl_tx_filter_coef_rev4[5][j]);
  1951. }
  1952. if (dev->phy.channel == 14)
  1953. for (j = 0; j < 15; j++)
  1954. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1955. tbl_tx_filter_coef_rev4[6][j]);
  1956. }
  1957. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1958. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1959. {
  1960. struct b43_phy_n *nphy = dev->phy.n;
  1961. u16 curr_gain[2];
  1962. struct nphy_txgains target;
  1963. const u32 *table = NULL;
  1964. if (nphy->txpwrctrl == 0) {
  1965. int i;
  1966. if (nphy->hang_avoid)
  1967. b43_nphy_stay_in_carrier_search(dev, true);
  1968. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1969. if (nphy->hang_avoid)
  1970. b43_nphy_stay_in_carrier_search(dev, false);
  1971. for (i = 0; i < 2; ++i) {
  1972. if (dev->phy.rev >= 3) {
  1973. target.ipa[i] = curr_gain[i] & 0x000F;
  1974. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1975. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1976. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1977. } else {
  1978. target.ipa[i] = curr_gain[i] & 0x0003;
  1979. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1980. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1981. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1982. }
  1983. }
  1984. } else {
  1985. int i;
  1986. u16 index[2];
  1987. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1988. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1989. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1990. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1991. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1992. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1993. for (i = 0; i < 2; ++i) {
  1994. if (dev->phy.rev >= 3) {
  1995. enum ieee80211_band band =
  1996. b43_current_band(dev->wl);
  1997. if ((nphy->ipa2g_on &&
  1998. band == IEEE80211_BAND_2GHZ) ||
  1999. (nphy->ipa5g_on &&
  2000. band == IEEE80211_BAND_5GHZ)) {
  2001. table = b43_nphy_get_ipa_gain_table(dev);
  2002. } else {
  2003. if (band == IEEE80211_BAND_5GHZ) {
  2004. if (dev->phy.rev == 3)
  2005. table = b43_ntab_tx_gain_rev3_5ghz;
  2006. else if (dev->phy.rev == 4)
  2007. table = b43_ntab_tx_gain_rev4_5ghz;
  2008. else
  2009. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2010. } else {
  2011. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2012. }
  2013. }
  2014. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2015. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2016. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2017. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2018. } else {
  2019. table = b43_ntab_tx_gain_rev0_1_2;
  2020. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2021. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2022. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2023. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2024. }
  2025. }
  2026. }
  2027. return target;
  2028. }
  2029. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2030. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2031. {
  2032. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2033. if (dev->phy.rev >= 3) {
  2034. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2035. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2036. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2037. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2038. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2039. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2040. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2041. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2042. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2043. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2044. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2045. b43_nphy_reset_cca(dev);
  2046. } else {
  2047. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2048. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2049. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2050. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2051. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2052. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2053. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2054. }
  2055. }
  2056. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2057. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2058. {
  2059. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2060. u16 tmp;
  2061. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2062. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2063. if (dev->phy.rev >= 3) {
  2064. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2065. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2066. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2067. regs[2] = tmp;
  2068. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2069. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2070. regs[3] = tmp;
  2071. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2072. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2073. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  2074. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2075. regs[5] = tmp;
  2076. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2077. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2078. regs[6] = tmp;
  2079. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2080. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2081. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2082. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2083. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2084. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2085. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2086. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2087. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2088. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2089. } else {
  2090. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2091. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2092. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2093. regs[2] = tmp;
  2094. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2095. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2096. regs[3] = tmp;
  2097. tmp |= 0x2000;
  2098. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2099. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2100. regs[4] = tmp;
  2101. tmp |= 0x2000;
  2102. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2103. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2104. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2105. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2106. tmp = 0x0180;
  2107. else
  2108. tmp = 0x0120;
  2109. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2110. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2111. }
  2112. }
  2113. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2114. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2115. {
  2116. struct b43_phy_n *nphy = dev->phy.n;
  2117. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2118. u16 *txcal_radio_regs = NULL;
  2119. u8 *iqcal_chanspec;
  2120. u16 *table = NULL;
  2121. if (nphy->hang_avoid)
  2122. b43_nphy_stay_in_carrier_search(dev, 1);
  2123. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2124. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2125. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2126. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2127. table = nphy->cal_cache.txcal_coeffs_2G;
  2128. } else {
  2129. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2130. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2131. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2132. table = nphy->cal_cache.txcal_coeffs_5G;
  2133. }
  2134. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2135. /* TODO use some definitions */
  2136. if (dev->phy.rev >= 3) {
  2137. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2138. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2139. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2140. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2141. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2142. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2143. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2144. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2145. } else {
  2146. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2147. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2148. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2149. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2150. }
  2151. *iqcal_chanspec = nphy->radio_chanspec;
  2152. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2153. if (nphy->hang_avoid)
  2154. b43_nphy_stay_in_carrier_search(dev, 0);
  2155. }
  2156. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2157. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2158. {
  2159. struct b43_phy_n *nphy = dev->phy.n;
  2160. u16 coef[4];
  2161. u16 *loft = NULL;
  2162. u16 *table = NULL;
  2163. int i;
  2164. u16 *txcal_radio_regs = NULL;
  2165. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2166. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2167. if (nphy->iqcal_chanspec_2G == 0)
  2168. return;
  2169. table = nphy->cal_cache.txcal_coeffs_2G;
  2170. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2171. } else {
  2172. if (nphy->iqcal_chanspec_5G == 0)
  2173. return;
  2174. table = nphy->cal_cache.txcal_coeffs_5G;
  2175. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2176. }
  2177. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2178. for (i = 0; i < 4; i++) {
  2179. if (dev->phy.rev >= 3)
  2180. table[i] = coef[i];
  2181. else
  2182. coef[i] = 0;
  2183. }
  2184. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2185. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2186. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2187. if (dev->phy.rev < 2)
  2188. b43_nphy_tx_iq_workaround(dev);
  2189. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2190. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2191. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2192. } else {
  2193. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2194. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2195. }
  2196. /* TODO use some definitions */
  2197. if (dev->phy.rev >= 3) {
  2198. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2199. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2200. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2201. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2202. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2203. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2204. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2205. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2206. } else {
  2207. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2208. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2209. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2210. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2211. }
  2212. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2213. }
  2214. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2215. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2216. struct nphy_txgains target,
  2217. bool full, bool mphase)
  2218. {
  2219. struct b43_phy_n *nphy = dev->phy.n;
  2220. int i;
  2221. int error = 0;
  2222. int freq;
  2223. bool avoid = false;
  2224. u8 length;
  2225. u16 tmp, core, type, count, max, numb, last, cmd;
  2226. const u16 *table;
  2227. bool phy6or5x;
  2228. u16 buffer[11];
  2229. u16 diq_start = 0;
  2230. u16 save[2];
  2231. u16 gain[2];
  2232. struct nphy_iqcal_params params[2];
  2233. bool updated[2] = { };
  2234. b43_nphy_stay_in_carrier_search(dev, true);
  2235. if (dev->phy.rev >= 4) {
  2236. avoid = nphy->hang_avoid;
  2237. nphy->hang_avoid = 0;
  2238. }
  2239. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2240. for (i = 0; i < 2; i++) {
  2241. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2242. gain[i] = params[i].cal_gain;
  2243. }
  2244. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2245. b43_nphy_tx_cal_radio_setup(dev);
  2246. b43_nphy_tx_cal_phy_setup(dev);
  2247. phy6or5x = dev->phy.rev >= 6 ||
  2248. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2249. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2250. if (phy6or5x) {
  2251. if (dev->phy.is_40mhz) {
  2252. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2253. tbl_tx_iqlo_cal_loft_ladder_40);
  2254. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2255. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2256. } else {
  2257. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2258. tbl_tx_iqlo_cal_loft_ladder_20);
  2259. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2260. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2261. }
  2262. }
  2263. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2264. if (!dev->phy.is_40mhz)
  2265. freq = 2500;
  2266. else
  2267. freq = 5000;
  2268. if (nphy->mphase_cal_phase_id > 2)
  2269. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2270. 0xFFFF, 0, true, false);
  2271. else
  2272. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2273. if (error == 0) {
  2274. if (nphy->mphase_cal_phase_id > 2) {
  2275. table = nphy->mphase_txcal_bestcoeffs;
  2276. length = 11;
  2277. if (dev->phy.rev < 3)
  2278. length -= 2;
  2279. } else {
  2280. if (!full && nphy->txiqlocal_coeffsvalid) {
  2281. table = nphy->txiqlocal_bestc;
  2282. length = 11;
  2283. if (dev->phy.rev < 3)
  2284. length -= 2;
  2285. } else {
  2286. full = true;
  2287. if (dev->phy.rev >= 3) {
  2288. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2289. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2290. } else {
  2291. table = tbl_tx_iqlo_cal_startcoefs;
  2292. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2293. }
  2294. }
  2295. }
  2296. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2297. if (full) {
  2298. if (dev->phy.rev >= 3)
  2299. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2300. else
  2301. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2302. } else {
  2303. if (dev->phy.rev >= 3)
  2304. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2305. else
  2306. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2307. }
  2308. if (mphase) {
  2309. count = nphy->mphase_txcal_cmdidx;
  2310. numb = min(max,
  2311. (u16)(count + nphy->mphase_txcal_numcmds));
  2312. } else {
  2313. count = 0;
  2314. numb = max;
  2315. }
  2316. for (; count < numb; count++) {
  2317. if (full) {
  2318. if (dev->phy.rev >= 3)
  2319. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2320. else
  2321. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2322. } else {
  2323. if (dev->phy.rev >= 3)
  2324. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2325. else
  2326. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2327. }
  2328. core = (cmd & 0x3000) >> 12;
  2329. type = (cmd & 0x0F00) >> 8;
  2330. if (phy6or5x && updated[core] == 0) {
  2331. b43_nphy_update_tx_cal_ladder(dev, core);
  2332. updated[core] = 1;
  2333. }
  2334. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2335. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2336. if (type == 1 || type == 3 || type == 4) {
  2337. buffer[0] = b43_ntab_read(dev,
  2338. B43_NTAB16(15, 69 + core));
  2339. diq_start = buffer[0];
  2340. buffer[0] = 0;
  2341. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2342. 0);
  2343. }
  2344. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2345. for (i = 0; i < 2000; i++) {
  2346. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2347. if (tmp & 0xC000)
  2348. break;
  2349. udelay(10);
  2350. }
  2351. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2352. buffer);
  2353. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2354. buffer);
  2355. if (type == 1 || type == 3 || type == 4)
  2356. buffer[0] = diq_start;
  2357. }
  2358. if (mphase)
  2359. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2360. last = (dev->phy.rev < 3) ? 6 : 7;
  2361. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2362. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2363. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2364. if (dev->phy.rev < 3) {
  2365. buffer[0] = 0;
  2366. buffer[1] = 0;
  2367. buffer[2] = 0;
  2368. buffer[3] = 0;
  2369. }
  2370. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2371. buffer);
  2372. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  2373. buffer);
  2374. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2375. buffer);
  2376. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2377. buffer);
  2378. length = 11;
  2379. if (dev->phy.rev < 3)
  2380. length -= 2;
  2381. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2382. nphy->txiqlocal_bestc);
  2383. nphy->txiqlocal_coeffsvalid = true;
  2384. /* TODO: Set nphy->txiqlocal_chanspec to
  2385. the current channel */
  2386. } else {
  2387. length = 11;
  2388. if (dev->phy.rev < 3)
  2389. length -= 2;
  2390. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2391. nphy->mphase_txcal_bestcoeffs);
  2392. }
  2393. b43_nphy_stop_playback(dev);
  2394. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2395. }
  2396. b43_nphy_tx_cal_phy_cleanup(dev);
  2397. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2398. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2399. b43_nphy_tx_iq_workaround(dev);
  2400. if (dev->phy.rev >= 4)
  2401. nphy->hang_avoid = avoid;
  2402. b43_nphy_stay_in_carrier_search(dev, false);
  2403. return error;
  2404. }
  2405. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2406. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2407. {
  2408. struct b43_phy_n *nphy = dev->phy.n;
  2409. u8 i;
  2410. u16 buffer[7];
  2411. bool equal = true;
  2412. if (!nphy->txiqlocal_coeffsvalid || 1 /* FIXME */)
  2413. return;
  2414. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2415. for (i = 0; i < 4; i++) {
  2416. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2417. equal = false;
  2418. break;
  2419. }
  2420. }
  2421. if (!equal) {
  2422. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2423. nphy->txiqlocal_bestc);
  2424. for (i = 0; i < 4; i++)
  2425. buffer[i] = 0;
  2426. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2427. buffer);
  2428. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2429. &nphy->txiqlocal_bestc[5]);
  2430. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2431. &nphy->txiqlocal_bestc[5]);
  2432. }
  2433. }
  2434. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2435. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2436. struct nphy_txgains target, u8 type, bool debug)
  2437. {
  2438. struct b43_phy_n *nphy = dev->phy.n;
  2439. int i, j, index;
  2440. u8 rfctl[2];
  2441. u8 afectl_core;
  2442. u16 tmp[6];
  2443. u16 cur_hpf1, cur_hpf2, cur_lna;
  2444. u32 real, imag;
  2445. enum ieee80211_band band;
  2446. u8 use;
  2447. u16 cur_hpf;
  2448. u16 lna[3] = { 3, 3, 1 };
  2449. u16 hpf1[3] = { 7, 2, 0 };
  2450. u16 hpf2[3] = { 2, 0, 0 };
  2451. u32 power[3] = { };
  2452. u16 gain_save[2];
  2453. u16 cal_gain[2];
  2454. struct nphy_iqcal_params cal_params[2];
  2455. struct nphy_iq_est est;
  2456. int ret = 0;
  2457. bool playtone = true;
  2458. int desired = 13;
  2459. b43_nphy_stay_in_carrier_search(dev, 1);
  2460. if (dev->phy.rev < 2)
  2461. b43_nphy_reapply_tx_cal_coeffs(dev);
  2462. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2463. for (i = 0; i < 2; i++) {
  2464. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2465. cal_gain[i] = cal_params[i].cal_gain;
  2466. }
  2467. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2468. for (i = 0; i < 2; i++) {
  2469. if (i == 0) {
  2470. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2471. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2472. afectl_core = B43_NPHY_AFECTL_C1;
  2473. } else {
  2474. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2475. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2476. afectl_core = B43_NPHY_AFECTL_C2;
  2477. }
  2478. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2479. tmp[2] = b43_phy_read(dev, afectl_core);
  2480. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2481. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2482. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2483. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2484. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2485. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2486. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2487. (1 - i));
  2488. b43_phy_set(dev, afectl_core, 0x0006);
  2489. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2490. band = b43_current_band(dev->wl);
  2491. if (nphy->rxcalparams & 0xFF000000) {
  2492. if (band == IEEE80211_BAND_5GHZ)
  2493. b43_phy_write(dev, rfctl[0], 0x140);
  2494. else
  2495. b43_phy_write(dev, rfctl[0], 0x110);
  2496. } else {
  2497. if (band == IEEE80211_BAND_5GHZ)
  2498. b43_phy_write(dev, rfctl[0], 0x180);
  2499. else
  2500. b43_phy_write(dev, rfctl[0], 0x120);
  2501. }
  2502. if (band == IEEE80211_BAND_5GHZ)
  2503. b43_phy_write(dev, rfctl[1], 0x148);
  2504. else
  2505. b43_phy_write(dev, rfctl[1], 0x114);
  2506. if (nphy->rxcalparams & 0x10000) {
  2507. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2508. (i + 1));
  2509. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2510. (2 - i));
  2511. }
  2512. for (j = 0; i < 4; j++) {
  2513. if (j < 3) {
  2514. cur_lna = lna[j];
  2515. cur_hpf1 = hpf1[j];
  2516. cur_hpf2 = hpf2[j];
  2517. } else {
  2518. if (power[1] > 10000) {
  2519. use = 1;
  2520. cur_hpf = cur_hpf1;
  2521. index = 2;
  2522. } else {
  2523. if (power[0] > 10000) {
  2524. use = 1;
  2525. cur_hpf = cur_hpf1;
  2526. index = 1;
  2527. } else {
  2528. index = 0;
  2529. use = 2;
  2530. cur_hpf = cur_hpf2;
  2531. }
  2532. }
  2533. cur_lna = lna[index];
  2534. cur_hpf1 = hpf1[index];
  2535. cur_hpf2 = hpf2[index];
  2536. cur_hpf += desired - hweight32(power[index]);
  2537. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2538. if (use == 1)
  2539. cur_hpf1 = cur_hpf;
  2540. else
  2541. cur_hpf2 = cur_hpf;
  2542. }
  2543. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2544. (cur_lna << 2));
  2545. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2546. false);
  2547. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2548. b43_nphy_stop_playback(dev);
  2549. if (playtone) {
  2550. ret = b43_nphy_tx_tone(dev, 4000,
  2551. (nphy->rxcalparams & 0xFFFF),
  2552. false, false);
  2553. playtone = false;
  2554. } else {
  2555. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2556. false, false);
  2557. }
  2558. if (ret == 0) {
  2559. if (j < 3) {
  2560. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2561. false);
  2562. if (i == 0) {
  2563. real = est.i0_pwr;
  2564. imag = est.q0_pwr;
  2565. } else {
  2566. real = est.i1_pwr;
  2567. imag = est.q1_pwr;
  2568. }
  2569. power[i] = ((real + imag) / 1024) + 1;
  2570. } else {
  2571. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2572. }
  2573. b43_nphy_stop_playback(dev);
  2574. }
  2575. if (ret != 0)
  2576. break;
  2577. }
  2578. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2579. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2580. b43_phy_write(dev, rfctl[1], tmp[5]);
  2581. b43_phy_write(dev, rfctl[0], tmp[4]);
  2582. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2583. b43_phy_write(dev, afectl_core, tmp[2]);
  2584. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2585. if (ret != 0)
  2586. break;
  2587. }
  2588. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2589. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2590. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2591. b43_nphy_stay_in_carrier_search(dev, 0);
  2592. return ret;
  2593. }
  2594. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2595. struct nphy_txgains target, u8 type, bool debug)
  2596. {
  2597. return -1;
  2598. }
  2599. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2600. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2601. struct nphy_txgains target, u8 type, bool debug)
  2602. {
  2603. if (dev->phy.rev >= 3)
  2604. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2605. else
  2606. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2607. }
  2608. /*
  2609. * Init N-PHY
  2610. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2611. */
  2612. int b43_phy_initn(struct b43_wldev *dev)
  2613. {
  2614. struct ssb_bus *bus = dev->dev->bus;
  2615. struct b43_phy *phy = &dev->phy;
  2616. struct b43_phy_n *nphy = phy->n;
  2617. u8 tx_pwr_state;
  2618. struct nphy_txgains target;
  2619. u16 tmp;
  2620. enum ieee80211_band tmp2;
  2621. bool do_rssi_cal;
  2622. u16 clip[2];
  2623. bool do_cal = false;
  2624. if ((dev->phy.rev >= 3) &&
  2625. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2626. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2627. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2628. }
  2629. nphy->deaf_count = 0;
  2630. b43_nphy_tables_init(dev);
  2631. nphy->crsminpwr_adjusted = false;
  2632. nphy->noisevars_adjusted = false;
  2633. /* Clear all overrides */
  2634. if (dev->phy.rev >= 3) {
  2635. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2636. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2637. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2638. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2639. } else {
  2640. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2641. }
  2642. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2643. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2644. if (dev->phy.rev < 6) {
  2645. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2646. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2647. }
  2648. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2649. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2650. B43_NPHY_RFSEQMODE_TROVER));
  2651. if (dev->phy.rev >= 3)
  2652. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2653. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2654. if (dev->phy.rev <= 2) {
  2655. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2656. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2657. ~B43_NPHY_BPHY_CTL3_SCALE,
  2658. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2659. }
  2660. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2661. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2662. if (bus->sprom.boardflags2_lo & 0x100 ||
  2663. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2664. bus->boardinfo.type == 0x8B))
  2665. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2666. else
  2667. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2668. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2669. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2670. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2671. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2672. b43_nphy_update_txrx_chain(dev);
  2673. if (phy->rev < 2) {
  2674. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2675. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2676. }
  2677. tmp2 = b43_current_band(dev->wl);
  2678. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2679. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2680. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2681. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2682. nphy->papd_epsilon_offset[0] << 7);
  2683. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2684. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2685. nphy->papd_epsilon_offset[1] << 7);
  2686. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2687. } else if (phy->rev >= 5) {
  2688. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2689. }
  2690. b43_nphy_workarounds(dev);
  2691. /* Reset CCA, in init code it differs a little from standard way */
  2692. b43_nphy_bmac_clock_fgc(dev, 1);
  2693. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2694. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2695. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2696. b43_nphy_bmac_clock_fgc(dev, 0);
  2697. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2698. b43_nphy_pa_override(dev, false);
  2699. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2700. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2701. b43_nphy_pa_override(dev, true);
  2702. b43_nphy_classifier(dev, 0, 0);
  2703. b43_nphy_read_clip_detection(dev, clip);
  2704. tx_pwr_state = nphy->txpwrctrl;
  2705. /* TODO N PHY TX power control with argument 0
  2706. (turning off power control) */
  2707. /* TODO Fix the TX Power Settings */
  2708. /* TODO N PHY TX Power Control Idle TSSI */
  2709. /* TODO N PHY TX Power Control Setup */
  2710. if (phy->rev >= 3) {
  2711. /* TODO */
  2712. } else {
  2713. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2714. b43_ntab_tx_gain_rev0_1_2);
  2715. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2716. b43_ntab_tx_gain_rev0_1_2);
  2717. }
  2718. if (nphy->phyrxchain != 3)
  2719. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2720. if (nphy->mphase_cal_phase_id > 0)
  2721. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2722. do_rssi_cal = false;
  2723. if (phy->rev >= 3) {
  2724. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2725. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2726. else
  2727. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2728. if (do_rssi_cal)
  2729. b43_nphy_rssi_cal(dev);
  2730. else
  2731. b43_nphy_restore_rssi_cal(dev);
  2732. } else {
  2733. b43_nphy_rssi_cal(dev);
  2734. }
  2735. if (!((nphy->measure_hold & 0x6) != 0)) {
  2736. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2737. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2738. else
  2739. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2740. if (nphy->mute)
  2741. do_cal = false;
  2742. if (do_cal) {
  2743. target = b43_nphy_get_tx_gains(dev);
  2744. if (nphy->antsel_type == 2)
  2745. b43_nphy_superswitch_init(dev, true);
  2746. if (nphy->perical != 2) {
  2747. b43_nphy_rssi_cal(dev);
  2748. if (phy->rev >= 3) {
  2749. nphy->cal_orig_pwr_idx[0] =
  2750. nphy->txpwrindex[0].index_internal;
  2751. nphy->cal_orig_pwr_idx[1] =
  2752. nphy->txpwrindex[1].index_internal;
  2753. /* TODO N PHY Pre Calibrate TX Gain */
  2754. target = b43_nphy_get_tx_gains(dev);
  2755. }
  2756. }
  2757. }
  2758. }
  2759. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2760. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2761. b43_nphy_save_cal(dev);
  2762. else if (nphy->mphase_cal_phase_id == 0)
  2763. ;/* N PHY Periodic Calibration with argument 3 */
  2764. } else {
  2765. b43_nphy_restore_cal(dev);
  2766. }
  2767. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2768. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2769. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2770. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2771. if (phy->rev >= 3 && phy->rev <= 6)
  2772. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2773. b43_nphy_tx_lp_fbw(dev);
  2774. if (phy->rev >= 3)
  2775. b43_nphy_spur_workaround(dev);
  2776. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2777. return 0;
  2778. }
  2779. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2780. {
  2781. struct b43_phy_n *nphy;
  2782. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2783. if (!nphy)
  2784. return -ENOMEM;
  2785. dev->phy.n = nphy;
  2786. return 0;
  2787. }
  2788. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2789. {
  2790. struct b43_phy *phy = &dev->phy;
  2791. struct b43_phy_n *nphy = phy->n;
  2792. memset(nphy, 0, sizeof(*nphy));
  2793. //TODO init struct b43_phy_n
  2794. }
  2795. static void b43_nphy_op_free(struct b43_wldev *dev)
  2796. {
  2797. struct b43_phy *phy = &dev->phy;
  2798. struct b43_phy_n *nphy = phy->n;
  2799. kfree(nphy);
  2800. phy->n = NULL;
  2801. }
  2802. static int b43_nphy_op_init(struct b43_wldev *dev)
  2803. {
  2804. return b43_phy_initn(dev);
  2805. }
  2806. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2807. {
  2808. #if B43_DEBUG
  2809. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2810. /* OFDM registers are onnly available on A/G-PHYs */
  2811. b43err(dev->wl, "Invalid OFDM PHY access at "
  2812. "0x%04X on N-PHY\n", offset);
  2813. dump_stack();
  2814. }
  2815. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2816. /* Ext-G registers are only available on G-PHYs */
  2817. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2818. "0x%04X on N-PHY\n", offset);
  2819. dump_stack();
  2820. }
  2821. #endif /* B43_DEBUG */
  2822. }
  2823. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2824. {
  2825. check_phyreg(dev, reg);
  2826. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2827. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2828. }
  2829. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2830. {
  2831. check_phyreg(dev, reg);
  2832. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2833. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2834. }
  2835. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2836. {
  2837. /* Register 1 is a 32-bit register. */
  2838. B43_WARN_ON(reg == 1);
  2839. /* N-PHY needs 0x100 for read access */
  2840. reg |= 0x100;
  2841. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2842. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2843. }
  2844. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2845. {
  2846. /* Register 1 is a 32-bit register. */
  2847. B43_WARN_ON(reg == 1);
  2848. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2849. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2850. }
  2851. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2852. bool blocked)
  2853. {//TODO
  2854. }
  2855. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2856. {
  2857. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2858. on ? 0 : 0x7FFF);
  2859. }
  2860. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2861. unsigned int new_channel)
  2862. {
  2863. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2864. if ((new_channel < 1) || (new_channel > 14))
  2865. return -EINVAL;
  2866. } else {
  2867. if (new_channel > 200)
  2868. return -EINVAL;
  2869. }
  2870. return nphy_channel_switch(dev, new_channel);
  2871. }
  2872. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2873. {
  2874. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2875. return 1;
  2876. return 36;
  2877. }
  2878. const struct b43_phy_operations b43_phyops_n = {
  2879. .allocate = b43_nphy_op_allocate,
  2880. .free = b43_nphy_op_free,
  2881. .prepare_structs = b43_nphy_op_prepare_structs,
  2882. .init = b43_nphy_op_init,
  2883. .phy_read = b43_nphy_op_read,
  2884. .phy_write = b43_nphy_op_write,
  2885. .radio_read = b43_nphy_op_radio_read,
  2886. .radio_write = b43_nphy_op_radio_write,
  2887. .software_rfkill = b43_nphy_op_software_rfkill,
  2888. .switch_analog = b43_nphy_op_switch_analog,
  2889. .switch_channel = b43_nphy_op_switch_channel,
  2890. .get_default_chan = b43_nphy_op_get_default_chan,
  2891. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2892. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2893. };