nouveau_state.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nv04_fifo_fini;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. engine->vram.init = nouveau_mem_detect;
  99. engine->vram.flags_valid = nouveau_mem_flags_valid;
  100. break;
  101. case 0x10:
  102. engine->instmem.init = nv04_instmem_init;
  103. engine->instmem.takedown = nv04_instmem_takedown;
  104. engine->instmem.suspend = nv04_instmem_suspend;
  105. engine->instmem.resume = nv04_instmem_resume;
  106. engine->instmem.get = nv04_instmem_get;
  107. engine->instmem.put = nv04_instmem_put;
  108. engine->instmem.map = nv04_instmem_map;
  109. engine->instmem.unmap = nv04_instmem_unmap;
  110. engine->instmem.flush = nv04_instmem_flush;
  111. engine->mc.init = nv04_mc_init;
  112. engine->mc.takedown = nv04_mc_takedown;
  113. engine->timer.init = nv04_timer_init;
  114. engine->timer.read = nv04_timer_read;
  115. engine->timer.takedown = nv04_timer_takedown;
  116. engine->fb.init = nv10_fb_init;
  117. engine->fb.takedown = nv10_fb_takedown;
  118. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  119. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  120. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  121. engine->graph.init = nv10_graph_init;
  122. engine->graph.takedown = nv10_graph_takedown;
  123. engine->graph.channel = nv10_graph_channel;
  124. engine->graph.create_context = nv10_graph_create_context;
  125. engine->graph.destroy_context = nv10_graph_destroy_context;
  126. engine->graph.fifo_access = nv04_graph_fifo_access;
  127. engine->graph.load_context = nv10_graph_load_context;
  128. engine->graph.unload_context = nv10_graph_unload_context;
  129. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  130. engine->fifo.channels = 32;
  131. engine->fifo.init = nv10_fifo_init;
  132. engine->fifo.takedown = nv04_fifo_fini;
  133. engine->fifo.disable = nv04_fifo_disable;
  134. engine->fifo.enable = nv04_fifo_enable;
  135. engine->fifo.reassign = nv04_fifo_reassign;
  136. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  137. engine->fifo.channel_id = nv10_fifo_channel_id;
  138. engine->fifo.create_context = nv10_fifo_create_context;
  139. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  140. engine->fifo.load_context = nv10_fifo_load_context;
  141. engine->fifo.unload_context = nv10_fifo_unload_context;
  142. engine->display.early_init = nv04_display_early_init;
  143. engine->display.late_takedown = nv04_display_late_takedown;
  144. engine->display.create = nv04_display_create;
  145. engine->display.init = nv04_display_init;
  146. engine->display.destroy = nv04_display_destroy;
  147. engine->gpio.init = nouveau_stub_init;
  148. engine->gpio.takedown = nouveau_stub_takedown;
  149. engine->gpio.get = nv10_gpio_get;
  150. engine->gpio.set = nv10_gpio_set;
  151. engine->gpio.irq_enable = NULL;
  152. engine->pm.clock_get = nv04_pm_clock_get;
  153. engine->pm.clock_pre = nv04_pm_clock_pre;
  154. engine->pm.clock_set = nv04_pm_clock_set;
  155. engine->crypt.init = nouveau_stub_init;
  156. engine->crypt.takedown = nouveau_stub_takedown;
  157. engine->vram.init = nouveau_mem_detect;
  158. engine->vram.flags_valid = nouveau_mem_flags_valid;
  159. break;
  160. case 0x20:
  161. engine->instmem.init = nv04_instmem_init;
  162. engine->instmem.takedown = nv04_instmem_takedown;
  163. engine->instmem.suspend = nv04_instmem_suspend;
  164. engine->instmem.resume = nv04_instmem_resume;
  165. engine->instmem.get = nv04_instmem_get;
  166. engine->instmem.put = nv04_instmem_put;
  167. engine->instmem.map = nv04_instmem_map;
  168. engine->instmem.unmap = nv04_instmem_unmap;
  169. engine->instmem.flush = nv04_instmem_flush;
  170. engine->mc.init = nv04_mc_init;
  171. engine->mc.takedown = nv04_mc_takedown;
  172. engine->timer.init = nv04_timer_init;
  173. engine->timer.read = nv04_timer_read;
  174. engine->timer.takedown = nv04_timer_takedown;
  175. engine->fb.init = nv10_fb_init;
  176. engine->fb.takedown = nv10_fb_takedown;
  177. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  178. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  179. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  180. engine->graph.init = nv20_graph_init;
  181. engine->graph.takedown = nv20_graph_takedown;
  182. engine->graph.channel = nv10_graph_channel;
  183. engine->graph.create_context = nv20_graph_create_context;
  184. engine->graph.destroy_context = nv20_graph_destroy_context;
  185. engine->graph.fifo_access = nv04_graph_fifo_access;
  186. engine->graph.load_context = nv20_graph_load_context;
  187. engine->graph.unload_context = nv20_graph_unload_context;
  188. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  189. engine->fifo.channels = 32;
  190. engine->fifo.init = nv10_fifo_init;
  191. engine->fifo.takedown = nv04_fifo_fini;
  192. engine->fifo.disable = nv04_fifo_disable;
  193. engine->fifo.enable = nv04_fifo_enable;
  194. engine->fifo.reassign = nv04_fifo_reassign;
  195. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  196. engine->fifo.channel_id = nv10_fifo_channel_id;
  197. engine->fifo.create_context = nv10_fifo_create_context;
  198. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  199. engine->fifo.load_context = nv10_fifo_load_context;
  200. engine->fifo.unload_context = nv10_fifo_unload_context;
  201. engine->display.early_init = nv04_display_early_init;
  202. engine->display.late_takedown = nv04_display_late_takedown;
  203. engine->display.create = nv04_display_create;
  204. engine->display.init = nv04_display_init;
  205. engine->display.destroy = nv04_display_destroy;
  206. engine->gpio.init = nouveau_stub_init;
  207. engine->gpio.takedown = nouveau_stub_takedown;
  208. engine->gpio.get = nv10_gpio_get;
  209. engine->gpio.set = nv10_gpio_set;
  210. engine->gpio.irq_enable = NULL;
  211. engine->pm.clock_get = nv04_pm_clock_get;
  212. engine->pm.clock_pre = nv04_pm_clock_pre;
  213. engine->pm.clock_set = nv04_pm_clock_set;
  214. engine->crypt.init = nouveau_stub_init;
  215. engine->crypt.takedown = nouveau_stub_takedown;
  216. engine->vram.init = nouveau_mem_detect;
  217. engine->vram.flags_valid = nouveau_mem_flags_valid;
  218. break;
  219. case 0x30:
  220. engine->instmem.init = nv04_instmem_init;
  221. engine->instmem.takedown = nv04_instmem_takedown;
  222. engine->instmem.suspend = nv04_instmem_suspend;
  223. engine->instmem.resume = nv04_instmem_resume;
  224. engine->instmem.get = nv04_instmem_get;
  225. engine->instmem.put = nv04_instmem_put;
  226. engine->instmem.map = nv04_instmem_map;
  227. engine->instmem.unmap = nv04_instmem_unmap;
  228. engine->instmem.flush = nv04_instmem_flush;
  229. engine->mc.init = nv04_mc_init;
  230. engine->mc.takedown = nv04_mc_takedown;
  231. engine->timer.init = nv04_timer_init;
  232. engine->timer.read = nv04_timer_read;
  233. engine->timer.takedown = nv04_timer_takedown;
  234. engine->fb.init = nv30_fb_init;
  235. engine->fb.takedown = nv30_fb_takedown;
  236. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  237. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  238. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  239. engine->graph.init = nv30_graph_init;
  240. engine->graph.takedown = nv20_graph_takedown;
  241. engine->graph.fifo_access = nv04_graph_fifo_access;
  242. engine->graph.channel = nv10_graph_channel;
  243. engine->graph.create_context = nv20_graph_create_context;
  244. engine->graph.destroy_context = nv20_graph_destroy_context;
  245. engine->graph.load_context = nv20_graph_load_context;
  246. engine->graph.unload_context = nv20_graph_unload_context;
  247. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  248. engine->fifo.channels = 32;
  249. engine->fifo.init = nv10_fifo_init;
  250. engine->fifo.takedown = nv04_fifo_fini;
  251. engine->fifo.disable = nv04_fifo_disable;
  252. engine->fifo.enable = nv04_fifo_enable;
  253. engine->fifo.reassign = nv04_fifo_reassign;
  254. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  255. engine->fifo.channel_id = nv10_fifo_channel_id;
  256. engine->fifo.create_context = nv10_fifo_create_context;
  257. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  258. engine->fifo.load_context = nv10_fifo_load_context;
  259. engine->fifo.unload_context = nv10_fifo_unload_context;
  260. engine->display.early_init = nv04_display_early_init;
  261. engine->display.late_takedown = nv04_display_late_takedown;
  262. engine->display.create = nv04_display_create;
  263. engine->display.init = nv04_display_init;
  264. engine->display.destroy = nv04_display_destroy;
  265. engine->gpio.init = nouveau_stub_init;
  266. engine->gpio.takedown = nouveau_stub_takedown;
  267. engine->gpio.get = nv10_gpio_get;
  268. engine->gpio.set = nv10_gpio_set;
  269. engine->gpio.irq_enable = NULL;
  270. engine->pm.clock_get = nv04_pm_clock_get;
  271. engine->pm.clock_pre = nv04_pm_clock_pre;
  272. engine->pm.clock_set = nv04_pm_clock_set;
  273. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  274. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  275. engine->crypt.init = nouveau_stub_init;
  276. engine->crypt.takedown = nouveau_stub_takedown;
  277. engine->vram.init = nouveau_mem_detect;
  278. engine->vram.flags_valid = nouveau_mem_flags_valid;
  279. break;
  280. case 0x40:
  281. case 0x60:
  282. engine->instmem.init = nv04_instmem_init;
  283. engine->instmem.takedown = nv04_instmem_takedown;
  284. engine->instmem.suspend = nv04_instmem_suspend;
  285. engine->instmem.resume = nv04_instmem_resume;
  286. engine->instmem.get = nv04_instmem_get;
  287. engine->instmem.put = nv04_instmem_put;
  288. engine->instmem.map = nv04_instmem_map;
  289. engine->instmem.unmap = nv04_instmem_unmap;
  290. engine->instmem.flush = nv04_instmem_flush;
  291. engine->mc.init = nv40_mc_init;
  292. engine->mc.takedown = nv40_mc_takedown;
  293. engine->timer.init = nv04_timer_init;
  294. engine->timer.read = nv04_timer_read;
  295. engine->timer.takedown = nv04_timer_takedown;
  296. engine->fb.init = nv40_fb_init;
  297. engine->fb.takedown = nv40_fb_takedown;
  298. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  299. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  300. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  301. engine->graph.init = nv40_graph_init;
  302. engine->graph.takedown = nv40_graph_takedown;
  303. engine->graph.fifo_access = nv04_graph_fifo_access;
  304. engine->graph.channel = nv40_graph_channel;
  305. engine->graph.create_context = nv40_graph_create_context;
  306. engine->graph.destroy_context = nv40_graph_destroy_context;
  307. engine->graph.load_context = nv40_graph_load_context;
  308. engine->graph.unload_context = nv40_graph_unload_context;
  309. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  310. engine->fifo.channels = 32;
  311. engine->fifo.init = nv40_fifo_init;
  312. engine->fifo.takedown = nv04_fifo_fini;
  313. engine->fifo.disable = nv04_fifo_disable;
  314. engine->fifo.enable = nv04_fifo_enable;
  315. engine->fifo.reassign = nv04_fifo_reassign;
  316. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  317. engine->fifo.channel_id = nv10_fifo_channel_id;
  318. engine->fifo.create_context = nv40_fifo_create_context;
  319. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  320. engine->fifo.load_context = nv40_fifo_load_context;
  321. engine->fifo.unload_context = nv40_fifo_unload_context;
  322. engine->display.early_init = nv04_display_early_init;
  323. engine->display.late_takedown = nv04_display_late_takedown;
  324. engine->display.create = nv04_display_create;
  325. engine->display.init = nv04_display_init;
  326. engine->display.destroy = nv04_display_destroy;
  327. engine->gpio.init = nouveau_stub_init;
  328. engine->gpio.takedown = nouveau_stub_takedown;
  329. engine->gpio.get = nv10_gpio_get;
  330. engine->gpio.set = nv10_gpio_set;
  331. engine->gpio.irq_enable = NULL;
  332. engine->pm.clock_get = nv04_pm_clock_get;
  333. engine->pm.clock_pre = nv04_pm_clock_pre;
  334. engine->pm.clock_set = nv04_pm_clock_set;
  335. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  336. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  337. engine->pm.temp_get = nv40_temp_get;
  338. engine->crypt.init = nouveau_stub_init;
  339. engine->crypt.takedown = nouveau_stub_takedown;
  340. engine->vram.init = nouveau_mem_detect;
  341. engine->vram.flags_valid = nouveau_mem_flags_valid;
  342. break;
  343. case 0x50:
  344. case 0x80: /* gotta love NVIDIA's consistency.. */
  345. case 0x90:
  346. case 0xA0:
  347. engine->instmem.init = nv50_instmem_init;
  348. engine->instmem.takedown = nv50_instmem_takedown;
  349. engine->instmem.suspend = nv50_instmem_suspend;
  350. engine->instmem.resume = nv50_instmem_resume;
  351. engine->instmem.get = nv50_instmem_get;
  352. engine->instmem.put = nv50_instmem_put;
  353. engine->instmem.map = nv50_instmem_map;
  354. engine->instmem.unmap = nv50_instmem_unmap;
  355. if (dev_priv->chipset == 0x50)
  356. engine->instmem.flush = nv50_instmem_flush;
  357. else
  358. engine->instmem.flush = nv84_instmem_flush;
  359. engine->mc.init = nv50_mc_init;
  360. engine->mc.takedown = nv50_mc_takedown;
  361. engine->timer.init = nv04_timer_init;
  362. engine->timer.read = nv04_timer_read;
  363. engine->timer.takedown = nv04_timer_takedown;
  364. engine->fb.init = nv50_fb_init;
  365. engine->fb.takedown = nv50_fb_takedown;
  366. engine->graph.init = nv50_graph_init;
  367. engine->graph.takedown = nv50_graph_takedown;
  368. engine->graph.fifo_access = nv50_graph_fifo_access;
  369. engine->graph.channel = nv50_graph_channel;
  370. engine->graph.create_context = nv50_graph_create_context;
  371. engine->graph.destroy_context = nv50_graph_destroy_context;
  372. engine->graph.load_context = nv50_graph_load_context;
  373. engine->graph.unload_context = nv50_graph_unload_context;
  374. if (dev_priv->chipset != 0x86)
  375. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  376. else {
  377. /* from what i can see nvidia do this on every
  378. * pre-NVA3 board except NVAC, but, we've only
  379. * ever seen problems on NV86
  380. */
  381. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  382. }
  383. engine->fifo.channels = 128;
  384. engine->fifo.init = nv50_fifo_init;
  385. engine->fifo.takedown = nv50_fifo_takedown;
  386. engine->fifo.disable = nv04_fifo_disable;
  387. engine->fifo.enable = nv04_fifo_enable;
  388. engine->fifo.reassign = nv04_fifo_reassign;
  389. engine->fifo.channel_id = nv50_fifo_channel_id;
  390. engine->fifo.create_context = nv50_fifo_create_context;
  391. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  392. engine->fifo.load_context = nv50_fifo_load_context;
  393. engine->fifo.unload_context = nv50_fifo_unload_context;
  394. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  395. engine->display.early_init = nv50_display_early_init;
  396. engine->display.late_takedown = nv50_display_late_takedown;
  397. engine->display.create = nv50_display_create;
  398. engine->display.init = nv50_display_init;
  399. engine->display.destroy = nv50_display_destroy;
  400. engine->gpio.init = nv50_gpio_init;
  401. engine->gpio.takedown = nv50_gpio_fini;
  402. engine->gpio.get = nv50_gpio_get;
  403. engine->gpio.set = nv50_gpio_set;
  404. engine->gpio.irq_register = nv50_gpio_irq_register;
  405. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  406. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  407. switch (dev_priv->chipset) {
  408. case 0x84:
  409. case 0x86:
  410. case 0x92:
  411. case 0x94:
  412. case 0x96:
  413. case 0x98:
  414. case 0xa0:
  415. case 0xaa:
  416. case 0xac:
  417. case 0x50:
  418. engine->pm.clock_get = nv50_pm_clock_get;
  419. engine->pm.clock_pre = nv50_pm_clock_pre;
  420. engine->pm.clock_set = nv50_pm_clock_set;
  421. break;
  422. default:
  423. engine->pm.clock_get = nva3_pm_clock_get;
  424. engine->pm.clock_pre = nva3_pm_clock_pre;
  425. engine->pm.clock_set = nva3_pm_clock_set;
  426. break;
  427. }
  428. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  429. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  430. if (dev_priv->chipset >= 0x84)
  431. engine->pm.temp_get = nv84_temp_get;
  432. else
  433. engine->pm.temp_get = nv40_temp_get;
  434. switch (dev_priv->chipset) {
  435. case 0x84:
  436. case 0x86:
  437. case 0x92:
  438. case 0x94:
  439. case 0x96:
  440. case 0xa0:
  441. engine->crypt.init = nv84_crypt_init;
  442. engine->crypt.takedown = nv84_crypt_fini;
  443. engine->crypt.create_context = nv84_crypt_create_context;
  444. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  445. engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
  446. break;
  447. default:
  448. engine->crypt.init = nouveau_stub_init;
  449. engine->crypt.takedown = nouveau_stub_takedown;
  450. break;
  451. }
  452. engine->vram.init = nv50_vram_init;
  453. engine->vram.get = nv50_vram_new;
  454. engine->vram.put = nv50_vram_del;
  455. engine->vram.flags_valid = nv50_vram_flags_valid;
  456. break;
  457. case 0xC0:
  458. engine->instmem.init = nvc0_instmem_init;
  459. engine->instmem.takedown = nvc0_instmem_takedown;
  460. engine->instmem.suspend = nvc0_instmem_suspend;
  461. engine->instmem.resume = nvc0_instmem_resume;
  462. engine->instmem.get = nv50_instmem_get;
  463. engine->instmem.put = nv50_instmem_put;
  464. engine->instmem.map = nv50_instmem_map;
  465. engine->instmem.unmap = nv50_instmem_unmap;
  466. engine->instmem.flush = nv84_instmem_flush;
  467. engine->mc.init = nv50_mc_init;
  468. engine->mc.takedown = nv50_mc_takedown;
  469. engine->timer.init = nv04_timer_init;
  470. engine->timer.read = nv04_timer_read;
  471. engine->timer.takedown = nv04_timer_takedown;
  472. engine->fb.init = nvc0_fb_init;
  473. engine->fb.takedown = nvc0_fb_takedown;
  474. engine->graph.init = nvc0_graph_init;
  475. engine->graph.takedown = nvc0_graph_takedown;
  476. engine->graph.fifo_access = nvc0_graph_fifo_access;
  477. engine->graph.channel = nvc0_graph_channel;
  478. engine->graph.create_context = nvc0_graph_create_context;
  479. engine->graph.destroy_context = nvc0_graph_destroy_context;
  480. engine->graph.load_context = nvc0_graph_load_context;
  481. engine->graph.unload_context = nvc0_graph_unload_context;
  482. engine->fifo.channels = 128;
  483. engine->fifo.init = nvc0_fifo_init;
  484. engine->fifo.takedown = nvc0_fifo_takedown;
  485. engine->fifo.disable = nvc0_fifo_disable;
  486. engine->fifo.enable = nvc0_fifo_enable;
  487. engine->fifo.reassign = nvc0_fifo_reassign;
  488. engine->fifo.channel_id = nvc0_fifo_channel_id;
  489. engine->fifo.create_context = nvc0_fifo_create_context;
  490. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  491. engine->fifo.load_context = nvc0_fifo_load_context;
  492. engine->fifo.unload_context = nvc0_fifo_unload_context;
  493. engine->display.early_init = nv50_display_early_init;
  494. engine->display.late_takedown = nv50_display_late_takedown;
  495. engine->display.create = nv50_display_create;
  496. engine->display.init = nv50_display_init;
  497. engine->display.destroy = nv50_display_destroy;
  498. engine->gpio.init = nv50_gpio_init;
  499. engine->gpio.takedown = nouveau_stub_takedown;
  500. engine->gpio.get = nv50_gpio_get;
  501. engine->gpio.set = nv50_gpio_set;
  502. engine->gpio.irq_register = nv50_gpio_irq_register;
  503. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  504. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  505. engine->crypt.init = nouveau_stub_init;
  506. engine->crypt.takedown = nouveau_stub_takedown;
  507. engine->vram.init = nvc0_vram_init;
  508. engine->vram.get = nvc0_vram_new;
  509. engine->vram.put = nv50_vram_del;
  510. engine->vram.flags_valid = nvc0_vram_flags_valid;
  511. break;
  512. default:
  513. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  514. return 1;
  515. }
  516. return 0;
  517. }
  518. static unsigned int
  519. nouveau_vga_set_decode(void *priv, bool state)
  520. {
  521. struct drm_device *dev = priv;
  522. struct drm_nouveau_private *dev_priv = dev->dev_private;
  523. if (dev_priv->chipset >= 0x40)
  524. nv_wr32(dev, 0x88054, state);
  525. else
  526. nv_wr32(dev, 0x1854, state);
  527. if (state)
  528. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  529. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  530. else
  531. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  532. }
  533. static int
  534. nouveau_card_init_channel(struct drm_device *dev)
  535. {
  536. struct drm_nouveau_private *dev_priv = dev->dev_private;
  537. struct nouveau_gpuobj *gpuobj = NULL;
  538. int ret;
  539. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  540. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  541. if (ret)
  542. return ret;
  543. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  544. 0, dev_priv->vram_size,
  545. NV_MEM_ACCESS_RW, NV_MEM_TARGET_VRAM,
  546. &gpuobj);
  547. if (ret)
  548. goto out_err;
  549. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  550. nouveau_gpuobj_ref(NULL, &gpuobj);
  551. if (ret)
  552. goto out_err;
  553. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  554. 0, dev_priv->gart_info.aper_size,
  555. NV_MEM_ACCESS_RW, NV_MEM_TARGET_GART,
  556. &gpuobj);
  557. if (ret)
  558. goto out_err;
  559. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  560. nouveau_gpuobj_ref(NULL, &gpuobj);
  561. if (ret)
  562. goto out_err;
  563. mutex_unlock(&dev_priv->channel->mutex);
  564. return 0;
  565. out_err:
  566. nouveau_channel_put(&dev_priv->channel);
  567. return ret;
  568. }
  569. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  570. enum vga_switcheroo_state state)
  571. {
  572. struct drm_device *dev = pci_get_drvdata(pdev);
  573. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  574. if (state == VGA_SWITCHEROO_ON) {
  575. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  576. nouveau_pci_resume(pdev);
  577. drm_kms_helper_poll_enable(dev);
  578. } else {
  579. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  580. drm_kms_helper_poll_disable(dev);
  581. nouveau_pci_suspend(pdev, pmm);
  582. }
  583. }
  584. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  585. {
  586. struct drm_device *dev = pci_get_drvdata(pdev);
  587. bool can_switch;
  588. spin_lock(&dev->count_lock);
  589. can_switch = (dev->open_count == 0);
  590. spin_unlock(&dev->count_lock);
  591. return can_switch;
  592. }
  593. int
  594. nouveau_card_init(struct drm_device *dev)
  595. {
  596. struct drm_nouveau_private *dev_priv = dev->dev_private;
  597. struct nouveau_engine *engine;
  598. int ret;
  599. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  600. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  601. nouveau_switcheroo_can_switch);
  602. /* Initialise internal driver API hooks */
  603. ret = nouveau_init_engine_ptrs(dev);
  604. if (ret)
  605. goto out;
  606. engine = &dev_priv->engine;
  607. spin_lock_init(&dev_priv->channels.lock);
  608. spin_lock_init(&dev_priv->tile.lock);
  609. spin_lock_init(&dev_priv->context_switch_lock);
  610. /* Make the CRTCs and I2C buses accessible */
  611. ret = engine->display.early_init(dev);
  612. if (ret)
  613. goto out;
  614. /* Parse BIOS tables / Run init tables if card not POSTed */
  615. ret = nouveau_bios_init(dev);
  616. if (ret)
  617. goto out_display_early;
  618. nouveau_pm_init(dev);
  619. ret = nouveau_mem_vram_init(dev);
  620. if (ret)
  621. goto out_bios;
  622. ret = nouveau_gpuobj_init(dev);
  623. if (ret)
  624. goto out_vram;
  625. ret = engine->instmem.init(dev);
  626. if (ret)
  627. goto out_gpuobj;
  628. ret = nouveau_mem_gart_init(dev);
  629. if (ret)
  630. goto out_instmem;
  631. /* PMC */
  632. ret = engine->mc.init(dev);
  633. if (ret)
  634. goto out_gart;
  635. /* PGPIO */
  636. ret = engine->gpio.init(dev);
  637. if (ret)
  638. goto out_mc;
  639. /* PTIMER */
  640. ret = engine->timer.init(dev);
  641. if (ret)
  642. goto out_gpio;
  643. /* PFB */
  644. ret = engine->fb.init(dev);
  645. if (ret)
  646. goto out_timer;
  647. if (nouveau_noaccel)
  648. engine->graph.accel_blocked = true;
  649. else {
  650. /* PGRAPH */
  651. ret = engine->graph.init(dev);
  652. if (ret)
  653. goto out_fb;
  654. /* PCRYPT */
  655. ret = engine->crypt.init(dev);
  656. if (ret)
  657. goto out_graph;
  658. /* PFIFO */
  659. ret = engine->fifo.init(dev);
  660. if (ret)
  661. goto out_crypt;
  662. }
  663. ret = engine->display.create(dev);
  664. if (ret)
  665. goto out_fifo;
  666. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  667. if (ret)
  668. goto out_vblank;
  669. ret = nouveau_irq_init(dev);
  670. if (ret)
  671. goto out_vblank;
  672. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  673. if (!engine->graph.accel_blocked) {
  674. ret = nouveau_fence_init(dev);
  675. if (ret)
  676. goto out_irq;
  677. ret = nouveau_card_init_channel(dev);
  678. if (ret)
  679. goto out_fence;
  680. }
  681. ret = nouveau_backlight_init(dev);
  682. if (ret)
  683. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  684. nouveau_fbcon_init(dev);
  685. drm_kms_helper_poll_init(dev);
  686. return 0;
  687. out_fence:
  688. nouveau_fence_fini(dev);
  689. out_irq:
  690. nouveau_irq_fini(dev);
  691. out_vblank:
  692. drm_vblank_cleanup(dev);
  693. engine->display.destroy(dev);
  694. out_fifo:
  695. if (!nouveau_noaccel)
  696. engine->fifo.takedown(dev);
  697. out_crypt:
  698. if (!nouveau_noaccel)
  699. engine->crypt.takedown(dev);
  700. out_graph:
  701. if (!nouveau_noaccel)
  702. engine->graph.takedown(dev);
  703. out_fb:
  704. engine->fb.takedown(dev);
  705. out_timer:
  706. engine->timer.takedown(dev);
  707. out_gpio:
  708. engine->gpio.takedown(dev);
  709. out_mc:
  710. engine->mc.takedown(dev);
  711. out_gart:
  712. nouveau_mem_gart_fini(dev);
  713. out_instmem:
  714. engine->instmem.takedown(dev);
  715. out_gpuobj:
  716. nouveau_gpuobj_takedown(dev);
  717. out_vram:
  718. nouveau_mem_vram_fini(dev);
  719. out_bios:
  720. nouveau_pm_fini(dev);
  721. nouveau_bios_takedown(dev);
  722. out_display_early:
  723. engine->display.late_takedown(dev);
  724. out:
  725. vga_client_register(dev->pdev, NULL, NULL, NULL);
  726. return ret;
  727. }
  728. static void nouveau_card_takedown(struct drm_device *dev)
  729. {
  730. struct drm_nouveau_private *dev_priv = dev->dev_private;
  731. struct nouveau_engine *engine = &dev_priv->engine;
  732. nouveau_backlight_exit(dev);
  733. if (!engine->graph.accel_blocked) {
  734. nouveau_fence_fini(dev);
  735. nouveau_channel_put_unlocked(&dev_priv->channel);
  736. }
  737. if (!nouveau_noaccel) {
  738. engine->fifo.takedown(dev);
  739. engine->crypt.takedown(dev);
  740. engine->graph.takedown(dev);
  741. }
  742. engine->fb.takedown(dev);
  743. engine->timer.takedown(dev);
  744. engine->gpio.takedown(dev);
  745. engine->mc.takedown(dev);
  746. engine->display.late_takedown(dev);
  747. mutex_lock(&dev->struct_mutex);
  748. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  749. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  750. mutex_unlock(&dev->struct_mutex);
  751. nouveau_mem_gart_fini(dev);
  752. engine->instmem.takedown(dev);
  753. nouveau_gpuobj_takedown(dev);
  754. nouveau_mem_vram_fini(dev);
  755. nouveau_irq_fini(dev);
  756. drm_vblank_cleanup(dev);
  757. nouveau_pm_fini(dev);
  758. nouveau_bios_takedown(dev);
  759. vga_client_register(dev->pdev, NULL, NULL, NULL);
  760. }
  761. /* here a client dies, release the stuff that was allocated for its
  762. * file_priv */
  763. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  764. {
  765. nouveau_channel_cleanup(dev, file_priv);
  766. }
  767. /* first module load, setup the mmio/fb mapping */
  768. /* KMS: we need mmio at load time, not when the first drm client opens. */
  769. int nouveau_firstopen(struct drm_device *dev)
  770. {
  771. return 0;
  772. }
  773. /* if we have an OF card, copy vbios to RAMIN */
  774. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  775. {
  776. #if defined(__powerpc__)
  777. int size, i;
  778. const uint32_t *bios;
  779. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  780. if (!dn) {
  781. NV_INFO(dev, "Unable to get the OF node\n");
  782. return;
  783. }
  784. bios = of_get_property(dn, "NVDA,BMP", &size);
  785. if (bios) {
  786. for (i = 0; i < size; i += 4)
  787. nv_wi32(dev, i, bios[i/4]);
  788. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  789. } else {
  790. NV_INFO(dev, "Unable to get the OF bios\n");
  791. }
  792. #endif
  793. }
  794. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  795. {
  796. struct pci_dev *pdev = dev->pdev;
  797. struct apertures_struct *aper = alloc_apertures(3);
  798. if (!aper)
  799. return NULL;
  800. aper->ranges[0].base = pci_resource_start(pdev, 1);
  801. aper->ranges[0].size = pci_resource_len(pdev, 1);
  802. aper->count = 1;
  803. if (pci_resource_len(pdev, 2)) {
  804. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  805. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  806. aper->count++;
  807. }
  808. if (pci_resource_len(pdev, 3)) {
  809. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  810. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  811. aper->count++;
  812. }
  813. return aper;
  814. }
  815. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  816. {
  817. struct drm_nouveau_private *dev_priv = dev->dev_private;
  818. bool primary = false;
  819. dev_priv->apertures = nouveau_get_apertures(dev);
  820. if (!dev_priv->apertures)
  821. return -ENOMEM;
  822. #ifdef CONFIG_X86
  823. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  824. #endif
  825. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  826. return 0;
  827. }
  828. int nouveau_load(struct drm_device *dev, unsigned long flags)
  829. {
  830. struct drm_nouveau_private *dev_priv;
  831. uint32_t reg0;
  832. resource_size_t mmio_start_offs;
  833. int ret;
  834. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  835. if (!dev_priv) {
  836. ret = -ENOMEM;
  837. goto err_out;
  838. }
  839. dev->dev_private = dev_priv;
  840. dev_priv->dev = dev;
  841. dev_priv->flags = flags & NOUVEAU_FLAGS;
  842. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  843. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  844. dev_priv->wq = create_workqueue("nouveau");
  845. if (!dev_priv->wq) {
  846. ret = -EINVAL;
  847. goto err_priv;
  848. }
  849. /* resource 0 is mmio regs */
  850. /* resource 1 is linear FB */
  851. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  852. /* resource 6 is bios */
  853. /* map the mmio regs */
  854. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  855. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  856. if (!dev_priv->mmio) {
  857. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  858. "Please report your setup to " DRIVER_EMAIL "\n");
  859. ret = -EINVAL;
  860. goto err_wq;
  861. }
  862. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  863. (unsigned long long)mmio_start_offs);
  864. #ifdef __BIG_ENDIAN
  865. /* Put the card in BE mode if it's not */
  866. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  867. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  868. DRM_MEMORYBARRIER();
  869. #endif
  870. /* Time to determine the card architecture */
  871. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  872. /* We're dealing with >=NV10 */
  873. if ((reg0 & 0x0f000000) > 0) {
  874. /* Bit 27-20 contain the architecture in hex */
  875. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  876. /* NV04 or NV05 */
  877. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  878. if (reg0 & 0x00f00000)
  879. dev_priv->chipset = 0x05;
  880. else
  881. dev_priv->chipset = 0x04;
  882. } else
  883. dev_priv->chipset = 0xff;
  884. switch (dev_priv->chipset & 0xf0) {
  885. case 0x00:
  886. case 0x10:
  887. case 0x20:
  888. case 0x30:
  889. dev_priv->card_type = dev_priv->chipset & 0xf0;
  890. break;
  891. case 0x40:
  892. case 0x60:
  893. dev_priv->card_type = NV_40;
  894. break;
  895. case 0x50:
  896. case 0x80:
  897. case 0x90:
  898. case 0xa0:
  899. dev_priv->card_type = NV_50;
  900. break;
  901. case 0xc0:
  902. dev_priv->card_type = NV_C0;
  903. break;
  904. default:
  905. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  906. ret = -EINVAL;
  907. goto err_mmio;
  908. }
  909. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  910. dev_priv->card_type, reg0);
  911. ret = nouveau_remove_conflicting_drivers(dev);
  912. if (ret)
  913. goto err_mmio;
  914. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  915. if (dev_priv->card_type >= NV_40) {
  916. int ramin_bar = 2;
  917. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  918. ramin_bar = 3;
  919. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  920. dev_priv->ramin =
  921. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  922. dev_priv->ramin_size);
  923. if (!dev_priv->ramin) {
  924. NV_ERROR(dev, "Failed to PRAMIN BAR");
  925. ret = -ENOMEM;
  926. goto err_mmio;
  927. }
  928. } else {
  929. dev_priv->ramin_size = 1 * 1024 * 1024;
  930. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  931. dev_priv->ramin_size);
  932. if (!dev_priv->ramin) {
  933. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  934. ret = -ENOMEM;
  935. goto err_mmio;
  936. }
  937. }
  938. nouveau_OF_copy_vbios_to_ramin(dev);
  939. /* Special flags */
  940. if (dev->pci_device == 0x01a0)
  941. dev_priv->flags |= NV_NFORCE;
  942. else if (dev->pci_device == 0x01f0)
  943. dev_priv->flags |= NV_NFORCE2;
  944. /* For kernel modesetting, init card now and bring up fbcon */
  945. ret = nouveau_card_init(dev);
  946. if (ret)
  947. goto err_ramin;
  948. return 0;
  949. err_ramin:
  950. iounmap(dev_priv->ramin);
  951. err_mmio:
  952. iounmap(dev_priv->mmio);
  953. err_wq:
  954. destroy_workqueue(dev_priv->wq);
  955. err_priv:
  956. kfree(dev_priv);
  957. dev->dev_private = NULL;
  958. err_out:
  959. return ret;
  960. }
  961. void nouveau_lastclose(struct drm_device *dev)
  962. {
  963. }
  964. int nouveau_unload(struct drm_device *dev)
  965. {
  966. struct drm_nouveau_private *dev_priv = dev->dev_private;
  967. struct nouveau_engine *engine = &dev_priv->engine;
  968. drm_kms_helper_poll_fini(dev);
  969. nouveau_fbcon_fini(dev);
  970. engine->display.destroy(dev);
  971. nouveau_card_takedown(dev);
  972. iounmap(dev_priv->mmio);
  973. iounmap(dev_priv->ramin);
  974. kfree(dev_priv);
  975. dev->dev_private = NULL;
  976. return 0;
  977. }
  978. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  979. struct drm_file *file_priv)
  980. {
  981. struct drm_nouveau_private *dev_priv = dev->dev_private;
  982. struct drm_nouveau_getparam *getparam = data;
  983. switch (getparam->param) {
  984. case NOUVEAU_GETPARAM_CHIPSET_ID:
  985. getparam->value = dev_priv->chipset;
  986. break;
  987. case NOUVEAU_GETPARAM_PCI_VENDOR:
  988. getparam->value = dev->pci_vendor;
  989. break;
  990. case NOUVEAU_GETPARAM_PCI_DEVICE:
  991. getparam->value = dev->pci_device;
  992. break;
  993. case NOUVEAU_GETPARAM_BUS_TYPE:
  994. if (drm_device_is_agp(dev))
  995. getparam->value = NV_AGP;
  996. else if (drm_device_is_pcie(dev))
  997. getparam->value = NV_PCIE;
  998. else
  999. getparam->value = NV_PCI;
  1000. break;
  1001. case NOUVEAU_GETPARAM_FB_SIZE:
  1002. getparam->value = dev_priv->fb_available_size;
  1003. break;
  1004. case NOUVEAU_GETPARAM_AGP_SIZE:
  1005. getparam->value = dev_priv->gart_info.aper_size;
  1006. break;
  1007. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1008. getparam->value = 0; /* deprecated */
  1009. break;
  1010. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1011. getparam->value = dev_priv->engine.timer.read(dev);
  1012. break;
  1013. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1014. getparam->value = 1;
  1015. break;
  1016. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1017. getparam->value = (dev_priv->card_type < NV_50);
  1018. break;
  1019. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1020. /* NV40 and NV50 versions are quite different, but register
  1021. * address is the same. User is supposed to know the card
  1022. * family anyway... */
  1023. if (dev_priv->chipset >= 0x40) {
  1024. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1025. break;
  1026. }
  1027. /* FALLTHRU */
  1028. default:
  1029. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1030. return -EINVAL;
  1031. }
  1032. return 0;
  1033. }
  1034. int
  1035. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1036. struct drm_file *file_priv)
  1037. {
  1038. struct drm_nouveau_setparam *setparam = data;
  1039. switch (setparam->param) {
  1040. default:
  1041. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1042. return -EINVAL;
  1043. }
  1044. return 0;
  1045. }
  1046. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1047. bool
  1048. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1049. uint32_t reg, uint32_t mask, uint32_t val)
  1050. {
  1051. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1052. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1053. uint64_t start = ptimer->read(dev);
  1054. do {
  1055. if ((nv_rd32(dev, reg) & mask) == val)
  1056. return true;
  1057. } while (ptimer->read(dev) - start < timeout);
  1058. return false;
  1059. }
  1060. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1061. bool
  1062. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1063. uint32_t reg, uint32_t mask, uint32_t val)
  1064. {
  1065. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1066. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1067. uint64_t start = ptimer->read(dev);
  1068. do {
  1069. if ((nv_rd32(dev, reg) & mask) != val)
  1070. return true;
  1071. } while (ptimer->read(dev) - start < timeout);
  1072. return false;
  1073. }
  1074. /* Waits for PGRAPH to go completely idle */
  1075. bool nouveau_wait_for_idle(struct drm_device *dev)
  1076. {
  1077. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1078. uint32_t mask = ~0;
  1079. if (dev_priv->card_type == NV_40)
  1080. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1081. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1082. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1083. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1084. return false;
  1085. }
  1086. return true;
  1087. }