qlcnic.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #ifndef _QLCNIC_H_
  25. #define _QLCNIC_H_
  26. #include <linux/module.h>
  27. #include <linux/kernel.h>
  28. #include <linux/types.h>
  29. #include <linux/ioport.h>
  30. #include <linux/pci.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ip.h>
  34. #include <linux/in.h>
  35. #include <linux/tcp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/firmware.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/timer.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/io.h>
  43. #include <asm/byteorder.h>
  44. #include "qlcnic_hdr.h"
  45. #define _QLCNIC_LINUX_MAJOR 5
  46. #define _QLCNIC_LINUX_MINOR 0
  47. #define _QLCNIC_LINUX_SUBVERSION 0
  48. #define QLCNIC_LINUX_VERSIONID "5.0.0"
  49. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  50. #define _major(v) (((v) >> 24) & 0xff)
  51. #define _minor(v) (((v) >> 16) & 0xff)
  52. #define _build(v) ((v) & 0xffff)
  53. /* version in image has weird encoding:
  54. * 7:0 - major
  55. * 15:8 - minor
  56. * 31:16 - build (little endian)
  57. */
  58. #define QLCNIC_DECODE_VERSION(v) \
  59. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  60. #define QLCNIC_NUM_FLASH_SECTORS (64)
  61. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  62. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  63. * QLCNIC_FLASH_SECTOR_SIZE)
  64. #define RCV_DESC_RINGSIZE(rds_ring) \
  65. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  66. #define RCV_BUFF_RINGSIZE(rds_ring) \
  67. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  68. #define STATUS_DESC_RINGSIZE(sds_ring) \
  69. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  70. #define TX_BUFF_RINGSIZE(tx_ring) \
  71. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  72. #define TX_DESC_RINGSIZE(tx_ring) \
  73. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  74. #define QLCNIC_P3P_A0 0x50
  75. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  76. #define FIRST_PAGE_GROUP_START 0
  77. #define FIRST_PAGE_GROUP_END 0x100000
  78. #define P3_MAX_MTU (9600)
  79. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  80. #define QLCNIC_P3_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  81. #define QLCNIC_P3_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3_MAX_MTU)
  82. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  83. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  84. #define QLCNIC_RX_LRO_BUFFER_LENGTH (8060)
  85. /* Opcodes to be used with the commands */
  86. #define TX_ETHER_PKT 0x01
  87. #define TX_TCP_PKT 0x02
  88. #define TX_UDP_PKT 0x03
  89. #define TX_IP_PKT 0x04
  90. #define TX_TCP_LSO 0x05
  91. #define TX_TCP_LSO6 0x06
  92. #define TX_IPSEC 0x07
  93. #define TX_IPSEC_CMD 0x0a
  94. #define TX_TCPV6_PKT 0x0b
  95. #define TX_UDPV6_PKT 0x0c
  96. /* Tx defines */
  97. #define MAX_BUFFERS_PER_CMD 32
  98. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
  99. #define QLCNIC_MAX_TX_TIMEOUTS 2
  100. /*
  101. * Following are the states of the Phantom. Phantom will set them and
  102. * Host will read to check if the fields are correct.
  103. */
  104. #define PHAN_INITIALIZE_FAILED 0xffff
  105. #define PHAN_INITIALIZE_COMPLETE 0xff01
  106. /* Host writes the following to notify that it has done the init-handshake */
  107. #define PHAN_INITIALIZE_ACK 0xf00f
  108. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  109. #define NUM_RCV_DESC_RINGS 3
  110. #define NUM_STS_DESC_RINGS 4
  111. #define RCV_RING_NORMAL 0
  112. #define RCV_RING_JUMBO 1
  113. #define RCV_RING_LRO 2
  114. #define MIN_CMD_DESCRIPTORS 64
  115. #define MIN_RCV_DESCRIPTORS 64
  116. #define MIN_JUMBO_DESCRIPTORS 32
  117. #define MAX_CMD_DESCRIPTORS 1024
  118. #define MAX_RCV_DESCRIPTORS_1G 4096
  119. #define MAX_RCV_DESCRIPTORS_10G 8192
  120. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  121. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  122. #define MAX_LRO_RCV_DESCRIPTORS 8
  123. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  124. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  125. #define get_next_index(index, length) \
  126. (((index) + 1) & ((length) - 1))
  127. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  128. /*
  129. * Following data structures describe the descriptors that will be used.
  130. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  131. * we are doing LSO (above the 1500 size packet) only.
  132. */
  133. #define FLAGS_VLAN_TAGGED 0x10
  134. #define FLAGS_VLAN_OOB 0x40
  135. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  136. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  137. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  138. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  139. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  140. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  141. #define qlcnic_set_tx_port(_desc, _port) \
  142. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  143. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  144. ((_desc)->flags_opcode = \
  145. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  146. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  147. ((_desc)->nfrags__length = \
  148. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  149. struct cmd_desc_type0 {
  150. u8 tcp_hdr_offset; /* For LSO only */
  151. u8 ip_hdr_offset; /* For LSO only */
  152. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  153. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  154. __le64 addr_buffer2;
  155. __le16 reference_handle;
  156. __le16 mss;
  157. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  158. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  159. __le16 conn_id; /* IPSec offoad only */
  160. __le64 addr_buffer3;
  161. __le64 addr_buffer1;
  162. __le16 buffer_length[4];
  163. __le64 addr_buffer4;
  164. __le32 reserved2;
  165. __le16 reserved;
  166. __le16 vlan_TCI;
  167. } __attribute__ ((aligned(64)));
  168. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  169. struct rcv_desc {
  170. __le16 reference_handle;
  171. __le16 reserved;
  172. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  173. __le64 addr_buffer;
  174. };
  175. /* opcode field in status_desc */
  176. #define QLCNIC_SYN_OFFLOAD 0x03
  177. #define QLCNIC_RXPKT_DESC 0x04
  178. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  179. #define QLCNIC_RESPONSE_DESC 0x05
  180. #define QLCNIC_LRO_DESC 0x12
  181. /* for status field in status_desc */
  182. #define STATUS_CKSUM_OK (2)
  183. /* owner bits of status_desc */
  184. #define STATUS_OWNER_HOST (0x1ULL << 56)
  185. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  186. /* Status descriptor:
  187. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  188. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  189. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  190. */
  191. #define qlcnic_get_sts_port(sts_data) \
  192. ((sts_data) & 0x0F)
  193. #define qlcnic_get_sts_status(sts_data) \
  194. (((sts_data) >> 4) & 0x0F)
  195. #define qlcnic_get_sts_type(sts_data) \
  196. (((sts_data) >> 8) & 0x0F)
  197. #define qlcnic_get_sts_totallength(sts_data) \
  198. (((sts_data) >> 12) & 0xFFFF)
  199. #define qlcnic_get_sts_refhandle(sts_data) \
  200. (((sts_data) >> 28) & 0xFFFF)
  201. #define qlcnic_get_sts_prot(sts_data) \
  202. (((sts_data) >> 44) & 0x0F)
  203. #define qlcnic_get_sts_pkt_offset(sts_data) \
  204. (((sts_data) >> 48) & 0x1F)
  205. #define qlcnic_get_sts_desc_cnt(sts_data) \
  206. (((sts_data) >> 53) & 0x7)
  207. #define qlcnic_get_sts_opcode(sts_data) \
  208. (((sts_data) >> 58) & 0x03F)
  209. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  210. ((sts_data) & 0x0FFFF)
  211. #define qlcnic_get_lro_sts_length(sts_data) \
  212. (((sts_data) >> 16) & 0x0FFFF)
  213. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  214. (((sts_data) >> 32) & 0x0FF)
  215. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  216. (((sts_data) >> 40) & 0x0FF)
  217. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  218. (((sts_data) >> 48) & 0x1)
  219. #define qlcnic_get_lro_sts_type(sts_data) \
  220. (((sts_data) >> 49) & 0x7)
  221. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  222. (((sts_data) >> 52) & 0x1)
  223. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  224. ((sts_data) & 0x0FFFFFFFF)
  225. struct status_desc {
  226. __le64 status_desc_data[2];
  227. } __attribute__ ((aligned(16)));
  228. /* UNIFIED ROMIMAGE */
  229. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  230. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  231. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  232. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  233. /*Offsets */
  234. #define QLCNIC_UNI_CHIP_REV_OFF 10
  235. #define QLCNIC_UNI_FLAGS_OFF 11
  236. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  237. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  238. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  239. struct uni_table_desc{
  240. u32 findex;
  241. u32 num_entries;
  242. u32 entry_size;
  243. u32 reserved[5];
  244. };
  245. struct uni_data_desc{
  246. u32 findex;
  247. u32 size;
  248. u32 reserved[5];
  249. };
  250. /* Magic number to let user know flash is programmed */
  251. #define QLCNIC_BDINFO_MAGIC 0x12345678
  252. #define QLCNIC_BRDTYPE_P3_REF_QG 0x0021
  253. #define QLCNIC_BRDTYPE_P3_HMEZ 0x0022
  254. #define QLCNIC_BRDTYPE_P3_10G_CX4_LP 0x0023
  255. #define QLCNIC_BRDTYPE_P3_4_GB 0x0024
  256. #define QLCNIC_BRDTYPE_P3_IMEZ 0x0025
  257. #define QLCNIC_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  258. #define QLCNIC_BRDTYPE_P3_10000_BASE_T 0x0027
  259. #define QLCNIC_BRDTYPE_P3_XG_LOM 0x0028
  260. #define QLCNIC_BRDTYPE_P3_4_GB_MM 0x0029
  261. #define QLCNIC_BRDTYPE_P3_10G_SFP_CT 0x002a
  262. #define QLCNIC_BRDTYPE_P3_10G_SFP_QT 0x002b
  263. #define QLCNIC_BRDTYPE_P3_10G_CX4 0x0031
  264. #define QLCNIC_BRDTYPE_P3_10G_XFP 0x0032
  265. #define QLCNIC_BRDTYPE_P3_10G_TP 0x0080
  266. /* Flash memory map */
  267. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  268. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  269. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  270. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  271. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  272. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  273. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  274. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  275. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  276. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  277. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  278. #define QLCNIC_UNIFIED_ROMIMAGE 0
  279. #define QLCNIC_FLASH_ROMIMAGE 1
  280. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  281. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  282. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  283. extern char qlcnic_driver_name[];
  284. /* Number of status descriptors to handle per interrupt */
  285. #define MAX_STATUS_HANDLE (64)
  286. /*
  287. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  288. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  289. */
  290. struct qlcnic_skb_frag {
  291. u64 dma;
  292. u64 length;
  293. };
  294. struct qlcnic_recv_crb {
  295. u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
  296. u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
  297. u32 sw_int_mask[NUM_STS_DESC_RINGS];
  298. };
  299. /* Following defines are for the state of the buffers */
  300. #define QLCNIC_BUFFER_FREE 0
  301. #define QLCNIC_BUFFER_BUSY 1
  302. /*
  303. * There will be one qlcnic_buffer per skb packet. These will be
  304. * used to save the dma info for pci_unmap_page()
  305. */
  306. struct qlcnic_cmd_buffer {
  307. struct sk_buff *skb;
  308. struct qlcnic_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  309. u32 frag_count;
  310. };
  311. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  312. struct qlcnic_rx_buffer {
  313. struct list_head list;
  314. struct sk_buff *skb;
  315. u64 dma;
  316. u16 ref_handle;
  317. u16 state;
  318. };
  319. /* Board types */
  320. #define QLCNIC_GBE 0x01
  321. #define QLCNIC_XGBE 0x02
  322. /*
  323. * One hardware_context{} per adapter
  324. * contains interrupt info as well shared hardware info.
  325. */
  326. struct qlcnic_hardware_context {
  327. void __iomem *pci_base0;
  328. void __iomem *ocm_win_crb;
  329. unsigned long pci_len0;
  330. u32 ocm_win;
  331. u32 crb_win;
  332. rwlock_t crb_lock;
  333. struct mutex mem_lock;
  334. u8 cut_through;
  335. u8 revision_id;
  336. u8 pci_func;
  337. u8 linkup;
  338. u16 port_type;
  339. u16 board_type;
  340. };
  341. struct qlcnic_adapter_stats {
  342. u64 xmitcalled;
  343. u64 xmitfinished;
  344. u64 rxdropped;
  345. u64 txdropped;
  346. u64 csummed;
  347. u64 rx_pkts;
  348. u64 lro_pkts;
  349. u64 rxbytes;
  350. u64 txbytes;
  351. u64 lrobytes;
  352. u64 lso_frames;
  353. u64 xmit_on;
  354. u64 xmit_off;
  355. u64 skb_alloc_failure;
  356. };
  357. /*
  358. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  359. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  360. */
  361. struct qlcnic_host_rds_ring {
  362. u32 producer;
  363. u32 num_desc;
  364. u32 dma_size;
  365. u32 skb_size;
  366. u32 flags;
  367. void __iomem *crb_rcv_producer;
  368. struct rcv_desc *desc_head;
  369. struct qlcnic_rx_buffer *rx_buf_arr;
  370. struct list_head free_list;
  371. spinlock_t lock;
  372. dma_addr_t phys_addr;
  373. };
  374. struct qlcnic_host_sds_ring {
  375. u32 consumer;
  376. u32 num_desc;
  377. void __iomem *crb_sts_consumer;
  378. void __iomem *crb_intr_mask;
  379. struct status_desc *desc_head;
  380. struct qlcnic_adapter *adapter;
  381. struct napi_struct napi;
  382. struct list_head free_list[NUM_RCV_DESC_RINGS];
  383. int irq;
  384. dma_addr_t phys_addr;
  385. char name[IFNAMSIZ+4];
  386. };
  387. struct qlcnic_host_tx_ring {
  388. u32 producer;
  389. __le32 *hw_consumer;
  390. u32 sw_consumer;
  391. void __iomem *crb_cmd_producer;
  392. u32 num_desc;
  393. struct netdev_queue *txq;
  394. struct qlcnic_cmd_buffer *cmd_buf_arr;
  395. struct cmd_desc_type0 *desc_head;
  396. dma_addr_t phys_addr;
  397. dma_addr_t hw_cons_phys_addr;
  398. };
  399. /*
  400. * Receive context. There is one such structure per instance of the
  401. * receive processing. Any state information that is relevant to
  402. * the receive, and is must be in this structure. The global data may be
  403. * present elsewhere.
  404. */
  405. struct qlcnic_recv_context {
  406. u32 state;
  407. u16 context_id;
  408. u16 virt_port;
  409. struct qlcnic_host_rds_ring *rds_rings;
  410. struct qlcnic_host_sds_ring *sds_rings;
  411. };
  412. /* HW context creation */
  413. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  414. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  415. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  416. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  417. /*
  418. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  419. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  420. */
  421. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  422. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  423. #define QLCNIC_CDRP_RSP_OK 0x00000001
  424. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  425. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  426. /*
  427. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  428. * the crb QLCNIC_CDRP_CRB_OFFSET.
  429. */
  430. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  431. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  432. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  433. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  434. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  435. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  436. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  437. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  438. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  439. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  440. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  441. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  442. #define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  443. #define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
  444. #define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
  445. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  446. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  447. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  448. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  449. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  450. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  451. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  452. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  453. #define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
  454. #define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
  455. #define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
  456. #define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
  457. #define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
  458. #define QLCNIC_CDRP_CMD_MAX 0x0000001f
  459. #define QLCNIC_RCODE_SUCCESS 0
  460. #define QLCNIC_RCODE_TIMEOUT 17
  461. #define QLCNIC_DESTROY_CTX_RESET 0
  462. /*
  463. * Capabilities Announced
  464. */
  465. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  466. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  467. #define QLCNIC_CAP0_LSO (1 << 6)
  468. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  469. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  470. /*
  471. * Context state
  472. */
  473. #define QLCHAL_VERSION 1
  474. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  475. /*
  476. * Rx context
  477. */
  478. struct qlcnic_hostrq_sds_ring {
  479. __le64 host_phys_addr; /* Ring base addr */
  480. __le32 ring_size; /* Ring entries */
  481. __le16 msi_index;
  482. __le16 rsvd; /* Padding */
  483. };
  484. struct qlcnic_hostrq_rds_ring {
  485. __le64 host_phys_addr; /* Ring base addr */
  486. __le64 buff_size; /* Packet buffer size */
  487. __le32 ring_size; /* Ring entries */
  488. __le32 ring_kind; /* Class of ring */
  489. };
  490. struct qlcnic_hostrq_rx_ctx {
  491. __le64 host_rsp_dma_addr; /* Response dma'd here */
  492. __le32 capabilities[4]; /* Flag bit vector */
  493. __le32 host_int_crb_mode; /* Interrupt crb usage */
  494. __le32 host_rds_crb_mode; /* RDS crb usage */
  495. /* These ring offsets are relative to data[0] below */
  496. __le32 rds_ring_offset; /* Offset to RDS config */
  497. __le32 sds_ring_offset; /* Offset to SDS config */
  498. __le16 num_rds_rings; /* Count of RDS rings */
  499. __le16 num_sds_rings; /* Count of SDS rings */
  500. __le16 rsvd1; /* Padding */
  501. __le16 rsvd2; /* Padding */
  502. u8 reserved[128]; /* reserve space for future expansion*/
  503. /* MUST BE 64-bit aligned.
  504. The following is packed:
  505. - N hostrq_rds_rings
  506. - N hostrq_sds_rings */
  507. char data[0];
  508. };
  509. struct qlcnic_cardrsp_rds_ring{
  510. __le32 host_producer_crb; /* Crb to use */
  511. __le32 rsvd1; /* Padding */
  512. };
  513. struct qlcnic_cardrsp_sds_ring {
  514. __le32 host_consumer_crb; /* Crb to use */
  515. __le32 interrupt_crb; /* Crb to use */
  516. };
  517. struct qlcnic_cardrsp_rx_ctx {
  518. /* These ring offsets are relative to data[0] below */
  519. __le32 rds_ring_offset; /* Offset to RDS config */
  520. __le32 sds_ring_offset; /* Offset to SDS config */
  521. __le32 host_ctx_state; /* Starting State */
  522. __le32 num_fn_per_port; /* How many PCI fn share the port */
  523. __le16 num_rds_rings; /* Count of RDS rings */
  524. __le16 num_sds_rings; /* Count of SDS rings */
  525. __le16 context_id; /* Handle for context */
  526. u8 phys_port; /* Physical id of port */
  527. u8 virt_port; /* Virtual/Logical id of port */
  528. u8 reserved[128]; /* save space for future expansion */
  529. /* MUST BE 64-bit aligned.
  530. The following is packed:
  531. - N cardrsp_rds_rings
  532. - N cardrs_sds_rings */
  533. char data[0];
  534. };
  535. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  536. (sizeof(HOSTRQ_RX) + \
  537. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  538. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  539. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  540. (sizeof(CARDRSP_RX) + \
  541. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  542. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  543. /*
  544. * Tx context
  545. */
  546. struct qlcnic_hostrq_cds_ring {
  547. __le64 host_phys_addr; /* Ring base addr */
  548. __le32 ring_size; /* Ring entries */
  549. __le32 rsvd; /* Padding */
  550. };
  551. struct qlcnic_hostrq_tx_ctx {
  552. __le64 host_rsp_dma_addr; /* Response dma'd here */
  553. __le64 cmd_cons_dma_addr; /* */
  554. __le64 dummy_dma_addr; /* */
  555. __le32 capabilities[4]; /* Flag bit vector */
  556. __le32 host_int_crb_mode; /* Interrupt crb usage */
  557. __le32 rsvd1; /* Padding */
  558. __le16 rsvd2; /* Padding */
  559. __le16 interrupt_ctl;
  560. __le16 msi_index;
  561. __le16 rsvd3; /* Padding */
  562. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  563. u8 reserved[128]; /* future expansion */
  564. };
  565. struct qlcnic_cardrsp_cds_ring {
  566. __le32 host_producer_crb; /* Crb to use */
  567. __le32 interrupt_crb; /* Crb to use */
  568. };
  569. struct qlcnic_cardrsp_tx_ctx {
  570. __le32 host_ctx_state; /* Starting state */
  571. __le16 context_id; /* Handle for context */
  572. u8 phys_port; /* Physical id of port */
  573. u8 virt_port; /* Virtual/Logical id of port */
  574. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  575. u8 reserved[128]; /* future expansion */
  576. };
  577. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  578. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  579. /* CRB */
  580. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  581. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  582. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  583. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  584. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  585. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  586. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  587. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  588. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  589. /* MAC */
  590. #define MC_COUNT_P3 38
  591. #define QLCNIC_MAC_NOOP 0
  592. #define QLCNIC_MAC_ADD 1
  593. #define QLCNIC_MAC_DEL 2
  594. struct qlcnic_mac_list_s {
  595. struct list_head list;
  596. uint8_t mac_addr[ETH_ALEN+2];
  597. };
  598. /*
  599. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  600. * adjusted based on configured MTU.
  601. */
  602. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  603. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  604. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  605. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  606. #define QLCNIC_INTR_DEFAULT 0x04
  607. union qlcnic_nic_intr_coalesce_data {
  608. struct {
  609. u16 rx_packets;
  610. u16 rx_time_us;
  611. u16 tx_packets;
  612. u16 tx_time_us;
  613. } data;
  614. u64 word;
  615. };
  616. struct qlcnic_nic_intr_coalesce {
  617. u16 stats_time_us;
  618. u16 rate_sample_time;
  619. u16 flags;
  620. u16 rsvd_1;
  621. u32 low_threshold;
  622. u32 high_threshold;
  623. union qlcnic_nic_intr_coalesce_data normal;
  624. union qlcnic_nic_intr_coalesce_data low;
  625. union qlcnic_nic_intr_coalesce_data high;
  626. union qlcnic_nic_intr_coalesce_data irq;
  627. };
  628. #define QLCNIC_HOST_REQUEST 0x13
  629. #define QLCNIC_REQUEST 0x14
  630. #define QLCNIC_MAC_EVENT 0x1
  631. #define QLCNIC_IP_UP 2
  632. #define QLCNIC_IP_DOWN 3
  633. /*
  634. * Driver --> Firmware
  635. */
  636. #define QLCNIC_H2C_OPCODE_START 0
  637. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
  638. #define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  639. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  640. #define QLCNIC_H2C_OPCODE_CONFIG_LED 4
  641. #define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  642. #define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
  643. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
  644. #define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
  645. #define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
  646. #define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  647. #define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
  648. #define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  649. #define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  650. #define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  651. #define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  652. #define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
  653. #define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  654. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
  655. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  656. #define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
  657. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
  658. #define QLCNIC_C2C_OPCODE 22
  659. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
  660. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
  661. #define QLCNIC_H2C_OPCODE_LAST 25
  662. /*
  663. * Firmware --> Driver
  664. */
  665. #define QLCNIC_C2H_OPCODE_START 128
  666. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  667. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  668. #define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  669. #define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  670. #define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  671. #define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  672. #define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  673. #define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
  674. #define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  675. #define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  676. #define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  677. #define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  678. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  679. #define QLCNIC_C2H_OPCODE_LAST 142
  680. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  681. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  682. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  683. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  684. /* Capabilites received */
  685. #define QLCNIC_FW_CAPABILITY_BDG (1 << 8)
  686. #define QLCNIC_FW_CAPABILITY_FVLANTX (1 << 9)
  687. #define QLCNIC_FW_CAPABILITY_HW_LRO (1 << 10)
  688. /* module types */
  689. #define LINKEVENT_MODULE_NOT_PRESENT 1
  690. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  691. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  692. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  693. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  694. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  695. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  696. #define LINKEVENT_MODULE_TWINAX 8
  697. #define LINKSPEED_10GBPS 10000
  698. #define LINKSPEED_1GBPS 1000
  699. #define LINKSPEED_100MBPS 100
  700. #define LINKSPEED_10MBPS 10
  701. #define LINKSPEED_ENCODED_10MBPS 0
  702. #define LINKSPEED_ENCODED_100MBPS 1
  703. #define LINKSPEED_ENCODED_1GBPS 2
  704. #define LINKEVENT_AUTONEG_DISABLED 0
  705. #define LINKEVENT_AUTONEG_ENABLED 1
  706. #define LINKEVENT_HALF_DUPLEX 0
  707. #define LINKEVENT_FULL_DUPLEX 1
  708. #define LINKEVENT_LINKSPEED_MBPS 0
  709. #define LINKEVENT_LINKSPEED_ENCODED 1
  710. #define AUTO_FW_RESET_ENABLED 0x01
  711. /* firmware response header:
  712. * 63:58 - message type
  713. * 57:56 - owner
  714. * 55:53 - desc count
  715. * 52:48 - reserved
  716. * 47:40 - completion id
  717. * 39:32 - opcode
  718. * 31:16 - error code
  719. * 15:00 - reserved
  720. */
  721. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  722. ((msg_hdr >> 32) & 0xFF)
  723. struct qlcnic_fw_msg {
  724. union {
  725. struct {
  726. u64 hdr;
  727. u64 body[7];
  728. };
  729. u64 words[8];
  730. };
  731. };
  732. struct qlcnic_nic_req {
  733. __le64 qhdr;
  734. __le64 req_hdr;
  735. __le64 words[6];
  736. };
  737. struct qlcnic_mac_req {
  738. u8 op;
  739. u8 tag;
  740. u8 mac_addr[6];
  741. };
  742. #define QLCNIC_MSI_ENABLED 0x02
  743. #define QLCNIC_MSIX_ENABLED 0x04
  744. #define QLCNIC_LRO_ENABLED 0x08
  745. #define QLCNIC_BRIDGE_ENABLED 0X10
  746. #define QLCNIC_DIAG_ENABLED 0x20
  747. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  748. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  749. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  750. #define QLCNIC_MSIX_TBL_SPACE 8192
  751. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  752. #define QLCNIC_NETDEV_WEIGHT 128
  753. #define QLCNIC_ADAPTER_UP_MAGIC 777
  754. #define __QLCNIC_FW_ATTACHED 0
  755. #define __QLCNIC_DEV_UP 1
  756. #define __QLCNIC_RESETTING 2
  757. #define __QLCNIC_START_FW 4
  758. #define QLCNIC_INTERRUPT_TEST 1
  759. #define QLCNIC_LOOPBACK_TEST 2
  760. struct qlcnic_adapter {
  761. struct qlcnic_hardware_context ahw;
  762. struct net_device *netdev;
  763. struct pci_dev *pdev;
  764. struct list_head mac_list;
  765. spinlock_t tx_clean_lock;
  766. u16 num_txd;
  767. u16 num_rxd;
  768. u16 num_jumbo_rxd;
  769. u16 num_lro_rxd;
  770. u8 max_rds_rings;
  771. u8 max_sds_rings;
  772. u8 driver_mismatch;
  773. u8 msix_supported;
  774. u8 rx_csum;
  775. u8 pci_using_dac;
  776. u8 portnum;
  777. u8 physical_port;
  778. u8 mc_enabled;
  779. u8 max_mc_count;
  780. u8 rss_supported;
  781. u8 rsrvd1;
  782. u8 fw_wait_cnt;
  783. u8 fw_fail_cnt;
  784. u8 tx_timeo_cnt;
  785. u8 need_fw_reset;
  786. u8 has_link_events;
  787. u8 fw_type;
  788. u16 tx_context_id;
  789. u16 mtu;
  790. u16 is_up;
  791. u16 link_speed;
  792. u16 link_duplex;
  793. u16 link_autoneg;
  794. u16 module_type;
  795. u32 capabilities;
  796. u32 flags;
  797. u32 irq;
  798. u32 temp;
  799. u32 int_vec_bit;
  800. u32 heartbit;
  801. u8 dev_state;
  802. u8 diag_test;
  803. u8 diag_cnt;
  804. u8 rsrd1;
  805. u16 rsrd2;
  806. u8 mac_addr[ETH_ALEN];
  807. struct qlcnic_adapter_stats stats;
  808. struct qlcnic_recv_context recv_ctx;
  809. struct qlcnic_host_tx_ring *tx_ring;
  810. void __iomem *tgt_mask_reg;
  811. void __iomem *tgt_status_reg;
  812. void __iomem *crb_int_state_reg;
  813. void __iomem *isr_int_vec;
  814. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  815. struct delayed_work fw_work;
  816. struct work_struct tx_timeout_task;
  817. struct qlcnic_nic_intr_coalesce coal;
  818. unsigned long state;
  819. __le32 file_prd_off; /*File fw product offset*/
  820. u32 fw_version;
  821. const struct firmware *fw;
  822. };
  823. int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
  824. int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
  825. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  826. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  827. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  828. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  829. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  830. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  831. #define ADDR_IN_RANGE(addr, low, high) \
  832. (((addr) < (high)) && ((addr) >= (low)))
  833. #define QLCRD32(adapter, off) \
  834. (qlcnic_hw_read_wx_2M(adapter, off))
  835. #define QLCWR32(adapter, off, val) \
  836. (qlcnic_hw_write_wx_2M(adapter, off, val))
  837. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  838. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  839. #define qlcnic_rom_lock(a) \
  840. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  841. #define qlcnic_rom_unlock(a) \
  842. qlcnic_pcie_sem_unlock((a), 2)
  843. #define qlcnic_phy_lock(a) \
  844. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  845. #define qlcnic_phy_unlock(a) \
  846. qlcnic_pcie_sem_unlock((a), 3)
  847. #define qlcnic_api_lock(a) \
  848. qlcnic_pcie_sem_lock((a), 5, 0)
  849. #define qlcnic_api_unlock(a) \
  850. qlcnic_pcie_sem_unlock((a), 5)
  851. #define qlcnic_sw_lock(a) \
  852. qlcnic_pcie_sem_lock((a), 6, 0)
  853. #define qlcnic_sw_unlock(a) \
  854. qlcnic_pcie_sem_unlock((a), 6)
  855. #define crb_win_lock(a) \
  856. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  857. #define crb_win_unlock(a) \
  858. qlcnic_pcie_sem_unlock((a), 7)
  859. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  860. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  861. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  862. /* Functions from qlcnic_init.c */
  863. int qlcnic_phantom_init(struct qlcnic_adapter *adapter);
  864. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  865. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  866. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  867. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  868. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  869. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
  870. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  871. u8 *bytes, size_t size);
  872. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  873. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  874. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  875. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  876. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  877. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  878. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  879. int qlcnic_init_firmware(struct qlcnic_adapter *adapter);
  880. void qlcnic_watchdog_task(struct work_struct *work);
  881. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
  882. struct qlcnic_host_rds_ring *rds_ring);
  883. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  884. void qlcnic_set_multi(struct net_device *netdev);
  885. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  886. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  887. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  888. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  889. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd);
  890. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  891. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  892. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  893. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  894. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  895. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, int enable);
  896. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  897. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  898. struct qlcnic_host_tx_ring *tx_ring);
  899. int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u64 *mac);
  900. void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
  901. int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
  902. /* Functions from qlcnic_main.c */
  903. int qlcnic_reset_context(struct qlcnic_adapter *);
  904. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  905. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  906. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  907. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  908. int qlcnic_check_loopback_buff(unsigned char *data);
  909. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  910. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  911. /*
  912. * QLOGIC Board information
  913. */
  914. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  915. struct qlcnic_brdinfo {
  916. unsigned short vendor;
  917. unsigned short device;
  918. unsigned short sub_vendor;
  919. unsigned short sub_device;
  920. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  921. };
  922. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  923. {0x1077, 0x8020, 0x1077, 0x203,
  924. "8200 Series Single Port 10GbE Converged Network Adapter "
  925. "(TCP/IP Networking)"},
  926. {0x1077, 0x8020, 0x1077, 0x207,
  927. "8200 Series Dual Port 10GbE Converged Network Adapter "
  928. "(TCP/IP Networking)"},
  929. {0x1077, 0x8020, 0x1077, 0x20b,
  930. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  931. {0x1077, 0x8020, 0x1077, 0x20c,
  932. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  933. {0x1077, 0x8020, 0x1077, 0x20f,
  934. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  935. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  936. };
  937. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  938. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  939. {
  940. smp_mb();
  941. if (tx_ring->producer < tx_ring->sw_consumer)
  942. return tx_ring->sw_consumer - tx_ring->producer;
  943. else
  944. return tx_ring->sw_consumer + tx_ring->num_desc -
  945. tx_ring->producer;
  946. }
  947. extern const struct ethtool_ops qlcnic_ethtool_ops;
  948. #endif /* __QLCNIC_H_ */