qlcnic_hw.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #include "qlcnic.h"
  25. #include <net/ip.h>
  26. #define MASK(n) ((1ULL<<(n))-1)
  27. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  28. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  29. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  30. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  31. #define CRB_WINDOW_2M (0x130060)
  32. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #ifndef readq
  35. static inline u64 readq(void __iomem *addr)
  36. {
  37. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  38. }
  39. #endif
  40. #ifndef writeq
  41. static inline void writeq(u64 val, void __iomem *addr)
  42. {
  43. writel(((u32) (val)), (addr));
  44. writel(((u32) (val >> 32)), (addr + 4));
  45. }
  46. #endif
  47. #define ADDR_IN_RANGE(addr, low, high) \
  48. (((addr) < (high)) && ((addr) >= (low)))
  49. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  50. ((adapter)->ahw.pci_base0 + (off))
  51. static void __iomem *pci_base_offset(struct qlcnic_adapter *adapter,
  52. unsigned long off)
  53. {
  54. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  55. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  56. return NULL;
  57. }
  58. static const struct crb_128M_2M_block_map
  59. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  60. {{{0, 0, 0, 0} } }, /* 0: PCI */
  61. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  62. {1, 0x0110000, 0x0120000, 0x130000},
  63. {1, 0x0120000, 0x0122000, 0x124000},
  64. {1, 0x0130000, 0x0132000, 0x126000},
  65. {1, 0x0140000, 0x0142000, 0x128000},
  66. {1, 0x0150000, 0x0152000, 0x12a000},
  67. {1, 0x0160000, 0x0170000, 0x110000},
  68. {1, 0x0170000, 0x0172000, 0x12e000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {1, 0x01e0000, 0x01e0800, 0x122000},
  76. {0, 0x0000000, 0x0000000, 0x000000} } },
  77. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  78. {{{0, 0, 0, 0} } }, /* 3: */
  79. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  80. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  81. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  82. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  83. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  99. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  115. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  131. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  147. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  148. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  149. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  150. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  151. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  152. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  153. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  154. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  155. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  156. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  157. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  158. {{{0, 0, 0, 0} } }, /* 23: */
  159. {{{0, 0, 0, 0} } }, /* 24: */
  160. {{{0, 0, 0, 0} } }, /* 25: */
  161. {{{0, 0, 0, 0} } }, /* 26: */
  162. {{{0, 0, 0, 0} } }, /* 27: */
  163. {{{0, 0, 0, 0} } }, /* 28: */
  164. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  165. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  166. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  167. {{{0} } }, /* 32: PCI */
  168. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  169. {1, 0x2110000, 0x2120000, 0x130000},
  170. {1, 0x2120000, 0x2122000, 0x124000},
  171. {1, 0x2130000, 0x2132000, 0x126000},
  172. {1, 0x2140000, 0x2142000, 0x128000},
  173. {1, 0x2150000, 0x2152000, 0x12a000},
  174. {1, 0x2160000, 0x2170000, 0x110000},
  175. {1, 0x2170000, 0x2172000, 0x12e000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000} } },
  184. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  185. {{{0} } }, /* 35: */
  186. {{{0} } }, /* 36: */
  187. {{{0} } }, /* 37: */
  188. {{{0} } }, /* 38: */
  189. {{{0} } }, /* 39: */
  190. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  191. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  192. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  193. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  194. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  195. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  196. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  197. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  198. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  199. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  200. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  201. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  202. {{{0} } }, /* 52: */
  203. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  204. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  205. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  206. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  207. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  208. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  209. {{{0} } }, /* 59: I2C0 */
  210. {{{0} } }, /* 60: I2C1 */
  211. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  212. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  213. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  214. };
  215. /*
  216. * top 12 bits of crb internal address (hub, agent)
  217. */
  218. static const unsigned crb_hub_agt[64] = {
  219. 0,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  223. 0,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  230. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  233. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  235. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  236. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  238. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  239. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  240. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  241. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  242. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  244. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  245. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  246. 0,
  247. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  248. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  249. 0,
  250. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  251. 0,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  254. 0,
  255. 0,
  256. 0,
  257. 0,
  258. 0,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  260. 0,
  261. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  264. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  266. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  267. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  268. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  269. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  270. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  271. 0,
  272. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  273. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  274. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  275. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  276. 0,
  277. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  278. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  279. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  280. 0,
  281. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  282. 0,
  283. };
  284. /* PCI Windowing for DDR regions. */
  285. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  286. int
  287. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  288. {
  289. int done = 0, timeout = 0;
  290. while (!done) {
  291. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
  292. if (done == 1)
  293. break;
  294. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT)
  295. return -EIO;
  296. msleep(1);
  297. }
  298. if (id_reg)
  299. QLCWR32(adapter, id_reg, adapter->portnum);
  300. return 0;
  301. }
  302. void
  303. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  304. {
  305. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  306. }
  307. static int
  308. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  309. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  310. {
  311. u32 i, producer, consumer;
  312. struct qlcnic_cmd_buffer *pbuf;
  313. struct cmd_desc_type0 *cmd_desc;
  314. struct qlcnic_host_tx_ring *tx_ring;
  315. i = 0;
  316. if (adapter->is_up != QLCNIC_ADAPTER_UP_MAGIC)
  317. return -EIO;
  318. tx_ring = adapter->tx_ring;
  319. __netif_tx_lock_bh(tx_ring->txq);
  320. producer = tx_ring->producer;
  321. consumer = tx_ring->sw_consumer;
  322. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  323. netif_tx_stop_queue(tx_ring->txq);
  324. __netif_tx_unlock_bh(tx_ring->txq);
  325. return -EBUSY;
  326. }
  327. do {
  328. cmd_desc = &cmd_desc_arr[i];
  329. pbuf = &tx_ring->cmd_buf_arr[producer];
  330. pbuf->skb = NULL;
  331. pbuf->frag_count = 0;
  332. memcpy(&tx_ring->desc_head[producer],
  333. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  334. producer = get_next_index(producer, tx_ring->num_desc);
  335. i++;
  336. } while (i != nr_desc);
  337. tx_ring->producer = producer;
  338. qlcnic_update_cmd_producer(adapter, tx_ring);
  339. __netif_tx_unlock_bh(tx_ring->txq);
  340. return 0;
  341. }
  342. static int
  343. qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  344. unsigned op)
  345. {
  346. struct qlcnic_nic_req req;
  347. struct qlcnic_mac_req *mac_req;
  348. u64 word;
  349. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  350. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  351. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  352. req.req_hdr = cpu_to_le64(word);
  353. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  354. mac_req->op = op;
  355. memcpy(mac_req->mac_addr, addr, 6);
  356. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  357. }
  358. static int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter,
  359. u8 *addr, struct list_head *del_list)
  360. {
  361. struct list_head *head;
  362. struct qlcnic_mac_list_s *cur;
  363. /* look up if already exists */
  364. list_for_each(head, del_list) {
  365. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  366. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  367. list_move_tail(head, &adapter->mac_list);
  368. return 0;
  369. }
  370. }
  371. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  372. if (cur == NULL) {
  373. dev_err(&adapter->netdev->dev,
  374. "failed to add mac address filter\n");
  375. return -ENOMEM;
  376. }
  377. memcpy(cur->mac_addr, addr, ETH_ALEN);
  378. list_add_tail(&cur->list, &adapter->mac_list);
  379. return qlcnic_sre_macaddr_change(adapter,
  380. cur->mac_addr, QLCNIC_MAC_ADD);
  381. }
  382. void qlcnic_set_multi(struct net_device *netdev)
  383. {
  384. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  385. struct dev_mc_list *mc_ptr;
  386. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  387. u32 mode = VPORT_MISS_MODE_DROP;
  388. LIST_HEAD(del_list);
  389. struct list_head *head;
  390. struct qlcnic_mac_list_s *cur;
  391. list_splice_tail_init(&adapter->mac_list, &del_list);
  392. qlcnic_nic_add_mac(adapter, adapter->mac_addr, &del_list);
  393. qlcnic_nic_add_mac(adapter, bcast_addr, &del_list);
  394. if (netdev->flags & IFF_PROMISC) {
  395. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  396. goto send_fw_cmd;
  397. }
  398. if ((netdev->flags & IFF_ALLMULTI) ||
  399. (netdev->mc_count > adapter->max_mc_count)) {
  400. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  401. goto send_fw_cmd;
  402. }
  403. if (netdev->mc_count > 0) {
  404. for (mc_ptr = netdev->mc_list; mc_ptr;
  405. mc_ptr = mc_ptr->next) {
  406. qlcnic_nic_add_mac(adapter, mc_ptr->dmi_addr,
  407. &del_list);
  408. }
  409. }
  410. send_fw_cmd:
  411. qlcnic_nic_set_promisc(adapter, mode);
  412. head = &del_list;
  413. while (!list_empty(head)) {
  414. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  415. qlcnic_sre_macaddr_change(adapter,
  416. cur->mac_addr, QLCNIC_MAC_DEL);
  417. list_del(&cur->list);
  418. kfree(cur);
  419. }
  420. }
  421. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  422. {
  423. struct qlcnic_nic_req req;
  424. u64 word;
  425. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  426. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  427. word = QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  428. ((u64)adapter->portnum << 16);
  429. req.req_hdr = cpu_to_le64(word);
  430. req.words[0] = cpu_to_le64(mode);
  431. return qlcnic_send_cmd_descs(adapter,
  432. (struct cmd_desc_type0 *)&req, 1);
  433. }
  434. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  435. {
  436. struct qlcnic_mac_list_s *cur;
  437. struct list_head *head = &adapter->mac_list;
  438. while (!list_empty(head)) {
  439. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  440. qlcnic_sre_macaddr_change(adapter,
  441. cur->mac_addr, QLCNIC_MAC_DEL);
  442. list_del(&cur->list);
  443. kfree(cur);
  444. }
  445. }
  446. #define QLCNIC_CONFIG_INTR_COALESCE 3
  447. /*
  448. * Send the interrupt coalescing parameter set by ethtool to the card.
  449. */
  450. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  451. {
  452. struct qlcnic_nic_req req;
  453. u64 word[6];
  454. int rv, i;
  455. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  456. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  457. word[0] = QLCNIC_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  458. req.req_hdr = cpu_to_le64(word[0]);
  459. memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
  460. for (i = 0; i < 6; i++)
  461. req.words[i] = cpu_to_le64(word[i]);
  462. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  463. if (rv != 0)
  464. dev_err(&adapter->netdev->dev,
  465. "Could not send interrupt coalescing parameters\n");
  466. return rv;
  467. }
  468. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  469. {
  470. struct qlcnic_nic_req req;
  471. u64 word;
  472. int rv;
  473. if ((adapter->flags & QLCNIC_LRO_ENABLED) == enable)
  474. return 0;
  475. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  476. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  477. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  478. req.req_hdr = cpu_to_le64(word);
  479. req.words[0] = cpu_to_le64(enable);
  480. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  481. if (rv != 0)
  482. dev_err(&adapter->netdev->dev,
  483. "Could not send configure hw lro request\n");
  484. adapter->flags ^= QLCNIC_LRO_ENABLED;
  485. return rv;
  486. }
  487. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, int enable)
  488. {
  489. struct qlcnic_nic_req req;
  490. u64 word;
  491. int rv;
  492. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  493. return 0;
  494. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  495. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  496. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  497. ((u64)adapter->portnum << 16);
  498. req.req_hdr = cpu_to_le64(word);
  499. req.words[0] = cpu_to_le64(enable);
  500. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  501. if (rv != 0)
  502. dev_err(&adapter->netdev->dev,
  503. "Could not send configure bridge mode request\n");
  504. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  505. return rv;
  506. }
  507. #define RSS_HASHTYPE_IP_TCP 0x3
  508. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  509. {
  510. struct qlcnic_nic_req req;
  511. u64 word;
  512. int i, rv;
  513. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  514. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  515. 0x255b0ec26d5a56daULL };
  516. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  517. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  518. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  519. req.req_hdr = cpu_to_le64(word);
  520. /*
  521. * RSS request:
  522. * bits 3-0: hash_method
  523. * 5-4: hash_type_ipv4
  524. * 7-6: hash_type_ipv6
  525. * 8: enable
  526. * 9: use indirection table
  527. * 47-10: reserved
  528. * 63-48: indirection table mask
  529. */
  530. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  531. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  532. ((u64)(enable & 0x1) << 8) |
  533. ((0x7ULL) << 48);
  534. req.words[0] = cpu_to_le64(word);
  535. for (i = 0; i < 5; i++)
  536. req.words[i+1] = cpu_to_le64(key[i]);
  537. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  538. if (rv != 0)
  539. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  540. return rv;
  541. }
  542. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd)
  543. {
  544. struct qlcnic_nic_req req;
  545. u64 word;
  546. int rv;
  547. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  548. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  549. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  550. req.req_hdr = cpu_to_le64(word);
  551. req.words[0] = cpu_to_le64(cmd);
  552. req.words[1] = cpu_to_le64(ip);
  553. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  554. if (rv != 0)
  555. dev_err(&adapter->netdev->dev,
  556. "could not notify %s IP 0x%x reuqest\n",
  557. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  558. return rv;
  559. }
  560. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  561. {
  562. struct qlcnic_nic_req req;
  563. u64 word;
  564. int rv;
  565. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  566. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  567. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  568. req.req_hdr = cpu_to_le64(word);
  569. req.words[0] = cpu_to_le64(enable | (enable << 8));
  570. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  571. if (rv != 0)
  572. dev_err(&adapter->netdev->dev,
  573. "could not configure link notification\n");
  574. return rv;
  575. }
  576. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  577. {
  578. struct qlcnic_nic_req req;
  579. u64 word;
  580. int rv;
  581. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  582. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  583. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  584. ((u64)adapter->portnum << 16) |
  585. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  586. req.req_hdr = cpu_to_le64(word);
  587. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  588. if (rv != 0)
  589. dev_err(&adapter->netdev->dev,
  590. "could not cleanup lro flows\n");
  591. return rv;
  592. }
  593. /*
  594. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  595. * @returns 0 on success, negative on failure
  596. */
  597. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  598. {
  599. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  600. int rc = 0;
  601. if (mtu > P3_MAX_MTU) {
  602. dev_err(&adapter->netdev->dev, "mtu > %d bytes unsupported\n",
  603. P3_MAX_MTU);
  604. return -EINVAL;
  605. }
  606. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  607. if (!rc)
  608. netdev->mtu = mtu;
  609. return rc;
  610. }
  611. int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u64 *mac)
  612. {
  613. u32 crbaddr, mac_hi, mac_lo;
  614. int pci_func = adapter->ahw.pci_func;
  615. crbaddr = CRB_MAC_BLOCK_START +
  616. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  617. mac_lo = QLCRD32(adapter, crbaddr);
  618. mac_hi = QLCRD32(adapter, crbaddr+4);
  619. if (pci_func & 1)
  620. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  621. else
  622. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  623. return 0;
  624. }
  625. /*
  626. * Changes the CRB window to the specified window.
  627. */
  628. /* Returns < 0 if off is not valid,
  629. * 1 if window access is needed. 'off' is set to offset from
  630. * CRB space in 128M pci map
  631. * 0 if no window access is needed. 'off' is set to 2M addr
  632. * In: 'off' is offset from base in 128M pci map
  633. */
  634. static int
  635. qlcnic_pci_get_crb_addr_2M(struct qlcnic_adapter *adapter,
  636. ulong off, void __iomem **addr)
  637. {
  638. const struct crb_128M_2M_sub_block_map *m;
  639. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  640. return -EINVAL;
  641. off -= QLCNIC_PCI_CRBSPACE;
  642. /*
  643. * Try direct map
  644. */
  645. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  646. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  647. *addr = adapter->ahw.pci_base0 + m->start_2M +
  648. (off - m->start_128M);
  649. return 0;
  650. }
  651. /*
  652. * Not in direct map, use crb window
  653. */
  654. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  655. return 1;
  656. }
  657. /*
  658. * In: 'off' is offset from CRB space in 128M pci map
  659. * Out: 'off' is 2M pci map addr
  660. * side effect: lock crb window
  661. */
  662. static void
  663. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  664. {
  665. u32 window;
  666. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  667. off -= QLCNIC_PCI_CRBSPACE;
  668. window = CRB_HI(off);
  669. if (adapter->ahw.crb_win == window)
  670. return;
  671. writel(window, addr);
  672. if (readl(addr) != window) {
  673. if (printk_ratelimit())
  674. dev_warn(&adapter->pdev->dev,
  675. "failed to set CRB window to %d off 0x%lx\n",
  676. window, off);
  677. }
  678. adapter->ahw.crb_win = window;
  679. }
  680. int
  681. qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off, u32 data)
  682. {
  683. unsigned long flags;
  684. int rv;
  685. void __iomem *addr = NULL;
  686. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  687. if (rv == 0) {
  688. writel(data, addr);
  689. return 0;
  690. }
  691. if (rv > 0) {
  692. /* indirect access */
  693. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  694. crb_win_lock(adapter);
  695. qlcnic_pci_set_crbwindow_2M(adapter, off);
  696. writel(data, addr);
  697. crb_win_unlock(adapter);
  698. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  699. return 0;
  700. }
  701. dev_err(&adapter->pdev->dev,
  702. "%s: invalid offset: 0x%016lx\n", __func__, off);
  703. dump_stack();
  704. return -EIO;
  705. }
  706. u32
  707. qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
  708. {
  709. unsigned long flags;
  710. int rv;
  711. u32 data;
  712. void __iomem *addr = NULL;
  713. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  714. if (rv == 0)
  715. return readl(addr);
  716. if (rv > 0) {
  717. /* indirect access */
  718. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  719. crb_win_lock(adapter);
  720. qlcnic_pci_set_crbwindow_2M(adapter, off);
  721. data = readl(addr);
  722. crb_win_unlock(adapter);
  723. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  724. return data;
  725. }
  726. dev_err(&adapter->pdev->dev,
  727. "%s: invalid offset: 0x%016lx\n", __func__, off);
  728. dump_stack();
  729. return -1;
  730. }
  731. void __iomem *
  732. qlcnic_get_ioaddr(struct qlcnic_adapter *adapter, u32 offset)
  733. {
  734. void __iomem *addr = NULL;
  735. WARN_ON(qlcnic_pci_get_crb_addr_2M(adapter, offset, &addr));
  736. return addr;
  737. }
  738. static int
  739. qlcnic_pci_set_window_2M(struct qlcnic_adapter *adapter,
  740. u64 addr, u32 *start)
  741. {
  742. u32 window;
  743. struct pci_dev *pdev = adapter->pdev;
  744. if ((addr & 0x00ff800) == 0xff800) {
  745. if (printk_ratelimit())
  746. dev_warn(&pdev->dev, "QM access not handled\n");
  747. return -EIO;
  748. }
  749. window = OCM_WIN_P3P(addr);
  750. writel(window, adapter->ahw.ocm_win_crb);
  751. /* read back to flush */
  752. readl(adapter->ahw.ocm_win_crb);
  753. adapter->ahw.ocm_win = window;
  754. *start = QLCNIC_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  755. return 0;
  756. }
  757. static int
  758. qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter, u64 off,
  759. u64 *data, int op)
  760. {
  761. void __iomem *addr, *mem_ptr = NULL;
  762. resource_size_t mem_base;
  763. int ret;
  764. u32 start;
  765. mutex_lock(&adapter->ahw.mem_lock);
  766. ret = qlcnic_pci_set_window_2M(adapter, off, &start);
  767. if (ret != 0)
  768. goto unlock;
  769. addr = pci_base_offset(adapter, start);
  770. if (addr)
  771. goto noremap;
  772. mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
  773. mem_ptr = ioremap(mem_base, PAGE_SIZE);
  774. if (mem_ptr == NULL) {
  775. ret = -EIO;
  776. goto unlock;
  777. }
  778. addr = mem_ptr + (start & (PAGE_SIZE - 1));
  779. noremap:
  780. if (op == 0) /* read */
  781. *data = readq(addr);
  782. else /* write */
  783. writeq(*data, addr);
  784. unlock:
  785. mutex_unlock(&adapter->ahw.mem_lock);
  786. if (mem_ptr)
  787. iounmap(mem_ptr);
  788. return ret;
  789. }
  790. #define MAX_CTL_CHECK 1000
  791. int
  792. qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter,
  793. u64 off, u64 data)
  794. {
  795. int i, j, ret;
  796. u32 temp, off8;
  797. u64 stride;
  798. void __iomem *mem_crb;
  799. /* Only 64-bit aligned access */
  800. if (off & 7)
  801. return -EIO;
  802. /* P3 onward, test agent base for MIU and SIU is same */
  803. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  804. QLCNIC_ADDR_QDR_NET_MAX_P3)) {
  805. mem_crb = qlcnic_get_ioaddr(adapter,
  806. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  807. goto correct;
  808. }
  809. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  810. mem_crb = qlcnic_get_ioaddr(adapter,
  811. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  812. goto correct;
  813. }
  814. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  815. return qlcnic_pci_mem_access_direct(adapter, off, &data, 1);
  816. return -EIO;
  817. correct:
  818. stride = QLCNIC_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
  819. off8 = off & ~(stride-1);
  820. mutex_lock(&adapter->ahw.mem_lock);
  821. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  822. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  823. i = 0;
  824. if (stride == 16) {
  825. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  826. writel((TA_CTL_START | TA_CTL_ENABLE),
  827. (mem_crb + TEST_AGT_CTRL));
  828. for (j = 0; j < MAX_CTL_CHECK; j++) {
  829. temp = readl(mem_crb + TEST_AGT_CTRL);
  830. if ((temp & TA_CTL_BUSY) == 0)
  831. break;
  832. }
  833. if (j >= MAX_CTL_CHECK) {
  834. ret = -EIO;
  835. goto done;
  836. }
  837. i = (off & 0xf) ? 0 : 2;
  838. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
  839. mem_crb + MIU_TEST_AGT_WRDATA(i));
  840. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
  841. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  842. i = (off & 0xf) ? 2 : 0;
  843. }
  844. writel(data & 0xffffffff,
  845. mem_crb + MIU_TEST_AGT_WRDATA(i));
  846. writel((data >> 32) & 0xffffffff,
  847. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  848. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  849. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  850. (mem_crb + TEST_AGT_CTRL));
  851. for (j = 0; j < MAX_CTL_CHECK; j++) {
  852. temp = readl(mem_crb + TEST_AGT_CTRL);
  853. if ((temp & TA_CTL_BUSY) == 0)
  854. break;
  855. }
  856. if (j >= MAX_CTL_CHECK) {
  857. if (printk_ratelimit())
  858. dev_err(&adapter->pdev->dev,
  859. "failed to write through agent\n");
  860. ret = -EIO;
  861. } else
  862. ret = 0;
  863. done:
  864. mutex_unlock(&adapter->ahw.mem_lock);
  865. return ret;
  866. }
  867. int
  868. qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter,
  869. u64 off, u64 *data)
  870. {
  871. int j, ret;
  872. u32 temp, off8;
  873. u64 val, stride;
  874. void __iomem *mem_crb;
  875. /* Only 64-bit aligned access */
  876. if (off & 7)
  877. return -EIO;
  878. /* P3 onward, test agent base for MIU and SIU is same */
  879. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  880. QLCNIC_ADDR_QDR_NET_MAX_P3)) {
  881. mem_crb = qlcnic_get_ioaddr(adapter,
  882. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  883. goto correct;
  884. }
  885. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  886. mem_crb = qlcnic_get_ioaddr(adapter,
  887. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  888. goto correct;
  889. }
  890. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX)) {
  891. return qlcnic_pci_mem_access_direct(adapter,
  892. off, data, 0);
  893. }
  894. return -EIO;
  895. correct:
  896. stride = QLCNIC_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
  897. off8 = off & ~(stride-1);
  898. mutex_lock(&adapter->ahw.mem_lock);
  899. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  900. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  901. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  902. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  903. for (j = 0; j < MAX_CTL_CHECK; j++) {
  904. temp = readl(mem_crb + TEST_AGT_CTRL);
  905. if ((temp & TA_CTL_BUSY) == 0)
  906. break;
  907. }
  908. if (j >= MAX_CTL_CHECK) {
  909. if (printk_ratelimit())
  910. dev_err(&adapter->pdev->dev,
  911. "failed to read through agent\n");
  912. ret = -EIO;
  913. } else {
  914. off8 = MIU_TEST_AGT_RDDATA_LO;
  915. if ((stride == 16) && (off & 0xf))
  916. off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
  917. temp = readl(mem_crb + off8 + 4);
  918. val = (u64)temp << 32;
  919. val |= readl(mem_crb + off8);
  920. *data = val;
  921. ret = 0;
  922. }
  923. mutex_unlock(&adapter->ahw.mem_lock);
  924. return ret;
  925. }
  926. int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  927. {
  928. int offset, board_type, magic;
  929. struct pci_dev *pdev = adapter->pdev;
  930. offset = QLCNIC_FW_MAGIC_OFFSET;
  931. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  932. return -EIO;
  933. if (magic != QLCNIC_BDINFO_MAGIC) {
  934. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  935. magic);
  936. return -EIO;
  937. }
  938. offset = QLCNIC_BRDTYPE_OFFSET;
  939. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  940. return -EIO;
  941. adapter->ahw.board_type = board_type;
  942. if (board_type == QLCNIC_BRDTYPE_P3_4_GB_MM) {
  943. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
  944. if ((gpio & 0x8000) == 0)
  945. board_type = QLCNIC_BRDTYPE_P3_10G_TP;
  946. }
  947. switch (board_type) {
  948. case QLCNIC_BRDTYPE_P3_HMEZ:
  949. case QLCNIC_BRDTYPE_P3_XG_LOM:
  950. case QLCNIC_BRDTYPE_P3_10G_CX4:
  951. case QLCNIC_BRDTYPE_P3_10G_CX4_LP:
  952. case QLCNIC_BRDTYPE_P3_IMEZ:
  953. case QLCNIC_BRDTYPE_P3_10G_SFP_PLUS:
  954. case QLCNIC_BRDTYPE_P3_10G_SFP_CT:
  955. case QLCNIC_BRDTYPE_P3_10G_SFP_QT:
  956. case QLCNIC_BRDTYPE_P3_10G_XFP:
  957. case QLCNIC_BRDTYPE_P3_10000_BASE_T:
  958. adapter->ahw.port_type = QLCNIC_XGBE;
  959. break;
  960. case QLCNIC_BRDTYPE_P3_REF_QG:
  961. case QLCNIC_BRDTYPE_P3_4_GB:
  962. case QLCNIC_BRDTYPE_P3_4_GB_MM:
  963. adapter->ahw.port_type = QLCNIC_GBE;
  964. break;
  965. case QLCNIC_BRDTYPE_P3_10G_TP:
  966. adapter->ahw.port_type = (adapter->portnum < 2) ?
  967. QLCNIC_XGBE : QLCNIC_GBE;
  968. break;
  969. default:
  970. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  971. adapter->ahw.port_type = QLCNIC_XGBE;
  972. break;
  973. }
  974. return 0;
  975. }
  976. int
  977. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  978. {
  979. u32 wol_cfg;
  980. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
  981. if (wol_cfg & (1UL << adapter->portnum)) {
  982. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
  983. if (wol_cfg & (1 << adapter->portnum))
  984. return 1;
  985. }
  986. return 0;
  987. }
  988. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  989. {
  990. struct qlcnic_nic_req req;
  991. int rv;
  992. u64 word;
  993. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  994. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  995. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  996. req.req_hdr = cpu_to_le64(word);
  997. req.words[0] = cpu_to_le64((u64)rate << 32);
  998. req.words[1] = cpu_to_le64(state);
  999. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1000. if (rv)
  1001. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1002. return rv;
  1003. }