omap_hwmod_44xx_data.c 135 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'dmm' class
  47. * instance(s): dmm
  48. */
  49. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  50. .name = "dmm",
  51. };
  52. /* dmm */
  53. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  54. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  55. { .irq = -1 }
  56. };
  57. static struct omap_hwmod omap44xx_dmm_hwmod = {
  58. .name = "dmm",
  59. .class = &omap44xx_dmm_hwmod_class,
  60. .clkdm_name = "l3_emif_clkdm",
  61. .mpu_irqs = omap44xx_dmm_irqs,
  62. .prcm = {
  63. .omap4 = {
  64. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  65. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  66. },
  67. },
  68. };
  69. /*
  70. * 'emif_fw' class
  71. * instance(s): emif_fw
  72. */
  73. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  74. .name = "emif_fw",
  75. };
  76. /* emif_fw */
  77. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  78. .name = "emif_fw",
  79. .class = &omap44xx_emif_fw_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'l3' class
  90. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  91. */
  92. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  93. .name = "l3",
  94. };
  95. /* l3_instr */
  96. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  97. .name = "l3_instr",
  98. .class = &omap44xx_l3_hwmod_class,
  99. .clkdm_name = "l3_instr_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  104. .modulemode = MODULEMODE_HWCTRL,
  105. },
  106. },
  107. };
  108. /* l3_main_1 */
  109. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  110. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  111. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  112. { .irq = -1 }
  113. };
  114. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  115. .name = "l3_main_1",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_1_clkdm",
  118. .mpu_irqs = omap44xx_l3_main_1_irqs,
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  123. },
  124. },
  125. };
  126. /* l3_main_2 */
  127. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  128. .name = "l3_main_2",
  129. .class = &omap44xx_l3_hwmod_class,
  130. .clkdm_name = "l3_2_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  134. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  135. },
  136. },
  137. };
  138. /* l3_main_3 */
  139. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  140. .name = "l3_main_3",
  141. .class = &omap44xx_l3_hwmod_class,
  142. .clkdm_name = "l3_instr_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  146. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  147. .modulemode = MODULEMODE_HWCTRL,
  148. },
  149. },
  150. };
  151. /*
  152. * 'l4' class
  153. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  154. */
  155. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  156. .name = "l4",
  157. };
  158. /* l4_abe */
  159. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  160. .name = "l4_abe",
  161. .class = &omap44xx_l4_hwmod_class,
  162. .clkdm_name = "abe_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  166. },
  167. },
  168. };
  169. /* l4_cfg */
  170. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  171. .name = "l4_cfg",
  172. .class = &omap44xx_l4_hwmod_class,
  173. .clkdm_name = "l4_cfg_clkdm",
  174. .prcm = {
  175. .omap4 = {
  176. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  177. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  178. },
  179. },
  180. };
  181. /* l4_per */
  182. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  183. .name = "l4_per",
  184. .class = &omap44xx_l4_hwmod_class,
  185. .clkdm_name = "l4_per_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  189. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  190. },
  191. },
  192. };
  193. /* l4_wkup */
  194. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  195. .name = "l4_wkup",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_wkup_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /*
  206. * 'mpu_bus' class
  207. * instance(s): mpu_private
  208. */
  209. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  210. .name = "mpu_bus",
  211. };
  212. /* mpu_private */
  213. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  214. .name = "mpu_private",
  215. .class = &omap44xx_mpu_bus_hwmod_class,
  216. .clkdm_name = "mpuss_clkdm",
  217. };
  218. /*
  219. * Modules omap_hwmod structures
  220. *
  221. * The following IPs are excluded for the moment because:
  222. * - They do not need an explicit SW control using omap_hwmod API.
  223. * - They still need to be validated with the driver
  224. * properly adapted to omap_hwmod / omap_device
  225. *
  226. * c2c
  227. * c2c_target_fw
  228. * cm_core
  229. * cm_core_aon
  230. * ctrl_module_core
  231. * ctrl_module_pad_core
  232. * ctrl_module_pad_wkup
  233. * ctrl_module_wkup
  234. * debugss
  235. * efuse_ctrl_cust
  236. * efuse_ctrl_std
  237. * elm
  238. * mpu_c0
  239. * mpu_c1
  240. * ocmc_ram
  241. * ocp2scp_usb_phy
  242. * ocp_wp_noc
  243. * prcm_mpu
  244. * prm
  245. * scrm
  246. * sl2if
  247. * usb_host_fs
  248. * usb_host_hs
  249. * usb_phy_cm
  250. * usb_tll_hs
  251. * usim
  252. */
  253. /*
  254. * 'aess' class
  255. * audio engine sub system
  256. */
  257. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  258. .rev_offs = 0x0000,
  259. .sysc_offs = 0x0010,
  260. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  261. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  262. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  263. MSTANDBY_SMART_WKUP),
  264. .sysc_fields = &omap_hwmod_sysc_type2,
  265. };
  266. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  267. .name = "aess",
  268. .sysc = &omap44xx_aess_sysc,
  269. };
  270. /* aess */
  271. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  272. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  273. { .irq = -1 }
  274. };
  275. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  276. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  277. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  278. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  279. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  280. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  281. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  282. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  283. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  284. { .dma_req = -1 }
  285. };
  286. static struct omap_hwmod omap44xx_aess_hwmod = {
  287. .name = "aess",
  288. .class = &omap44xx_aess_hwmod_class,
  289. .clkdm_name = "abe_clkdm",
  290. .mpu_irqs = omap44xx_aess_irqs,
  291. .sdma_reqs = omap44xx_aess_sdma_reqs,
  292. .main_clk = "aess_fck",
  293. .prcm = {
  294. .omap4 = {
  295. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  296. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  297. .modulemode = MODULEMODE_SWCTRL,
  298. },
  299. },
  300. };
  301. /*
  302. * 'counter' class
  303. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  304. */
  305. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  306. .rev_offs = 0x0000,
  307. .sysc_offs = 0x0004,
  308. .sysc_flags = SYSC_HAS_SIDLEMODE,
  309. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  310. SIDLE_SMART_WKUP),
  311. .sysc_fields = &omap_hwmod_sysc_type1,
  312. };
  313. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  314. .name = "counter",
  315. .sysc = &omap44xx_counter_sysc,
  316. };
  317. /* counter_32k */
  318. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  319. .name = "counter_32k",
  320. .class = &omap44xx_counter_hwmod_class,
  321. .clkdm_name = "l4_wkup_clkdm",
  322. .flags = HWMOD_SWSUP_SIDLE,
  323. .main_clk = "sys_32k_ck",
  324. .prcm = {
  325. .omap4 = {
  326. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  327. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  328. },
  329. },
  330. };
  331. /*
  332. * 'dma' class
  333. * dma controller for data exchange between memory to memory (i.e. internal or
  334. * external memory) and gp peripherals to memory or memory to gp peripherals
  335. */
  336. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  337. .rev_offs = 0x0000,
  338. .sysc_offs = 0x002c,
  339. .syss_offs = 0x0028,
  340. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  341. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  342. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  343. SYSS_HAS_RESET_STATUS),
  344. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  345. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  346. .sysc_fields = &omap_hwmod_sysc_type1,
  347. };
  348. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  349. .name = "dma",
  350. .sysc = &omap44xx_dma_sysc,
  351. };
  352. /* dma dev_attr */
  353. static struct omap_dma_dev_attr dma_dev_attr = {
  354. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  355. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  356. .lch_count = 32,
  357. };
  358. /* dma_system */
  359. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  360. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  361. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  362. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  363. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  364. { .irq = -1 }
  365. };
  366. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  367. .name = "dma_system",
  368. .class = &omap44xx_dma_hwmod_class,
  369. .clkdm_name = "l3_dma_clkdm",
  370. .mpu_irqs = omap44xx_dma_system_irqs,
  371. .main_clk = "l3_div_ck",
  372. .prcm = {
  373. .omap4 = {
  374. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  375. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  376. },
  377. },
  378. .dev_attr = &dma_dev_attr,
  379. };
  380. /*
  381. * 'dmic' class
  382. * digital microphone controller
  383. */
  384. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  385. .rev_offs = 0x0000,
  386. .sysc_offs = 0x0010,
  387. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  388. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  389. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  390. SIDLE_SMART_WKUP),
  391. .sysc_fields = &omap_hwmod_sysc_type2,
  392. };
  393. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  394. .name = "dmic",
  395. .sysc = &omap44xx_dmic_sysc,
  396. };
  397. /* dmic */
  398. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  399. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  400. { .irq = -1 }
  401. };
  402. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  403. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  404. { .dma_req = -1 }
  405. };
  406. static struct omap_hwmod omap44xx_dmic_hwmod = {
  407. .name = "dmic",
  408. .class = &omap44xx_dmic_hwmod_class,
  409. .clkdm_name = "abe_clkdm",
  410. .mpu_irqs = omap44xx_dmic_irqs,
  411. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  412. .main_clk = "dmic_fck",
  413. .prcm = {
  414. .omap4 = {
  415. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  416. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  417. .modulemode = MODULEMODE_SWCTRL,
  418. },
  419. },
  420. };
  421. /*
  422. * 'dsp' class
  423. * dsp sub-system
  424. */
  425. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  426. .name = "dsp",
  427. };
  428. /* dsp */
  429. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  430. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  431. { .irq = -1 }
  432. };
  433. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  434. { .name = "dsp", .rst_shift = 0 },
  435. { .name = "mmu_cache", .rst_shift = 1 },
  436. };
  437. static struct omap_hwmod omap44xx_dsp_hwmod = {
  438. .name = "dsp",
  439. .class = &omap44xx_dsp_hwmod_class,
  440. .clkdm_name = "tesla_clkdm",
  441. .mpu_irqs = omap44xx_dsp_irqs,
  442. .rst_lines = omap44xx_dsp_resets,
  443. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  444. .main_clk = "dsp_fck",
  445. .prcm = {
  446. .omap4 = {
  447. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  448. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  449. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  450. .modulemode = MODULEMODE_HWCTRL,
  451. },
  452. },
  453. };
  454. /*
  455. * 'dss' class
  456. * display sub-system
  457. */
  458. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  459. .rev_offs = 0x0000,
  460. .syss_offs = 0x0014,
  461. .sysc_flags = SYSS_HAS_RESET_STATUS,
  462. };
  463. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  464. .name = "dss",
  465. .sysc = &omap44xx_dss_sysc,
  466. .reset = omap_dss_reset,
  467. };
  468. /* dss */
  469. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  470. { .role = "sys_clk", .clk = "dss_sys_clk" },
  471. { .role = "tv_clk", .clk = "dss_tv_clk" },
  472. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  473. };
  474. static struct omap_hwmod omap44xx_dss_hwmod = {
  475. .name = "dss_core",
  476. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  477. .class = &omap44xx_dss_hwmod_class,
  478. .clkdm_name = "l3_dss_clkdm",
  479. .main_clk = "dss_dss_clk",
  480. .prcm = {
  481. .omap4 = {
  482. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  483. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  484. },
  485. },
  486. .opt_clks = dss_opt_clks,
  487. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  488. };
  489. /*
  490. * 'dispc' class
  491. * display controller
  492. */
  493. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  494. .rev_offs = 0x0000,
  495. .sysc_offs = 0x0010,
  496. .syss_offs = 0x0014,
  497. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  498. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  499. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  500. SYSS_HAS_RESET_STATUS),
  501. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  502. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  503. .sysc_fields = &omap_hwmod_sysc_type1,
  504. };
  505. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  506. .name = "dispc",
  507. .sysc = &omap44xx_dispc_sysc,
  508. };
  509. /* dss_dispc */
  510. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  511. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  512. { .irq = -1 }
  513. };
  514. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  515. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  516. { .dma_req = -1 }
  517. };
  518. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  519. .manager_count = 3,
  520. .has_framedonetv_irq = 1
  521. };
  522. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  523. .name = "dss_dispc",
  524. .class = &omap44xx_dispc_hwmod_class,
  525. .clkdm_name = "l3_dss_clkdm",
  526. .mpu_irqs = omap44xx_dss_dispc_irqs,
  527. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  528. .main_clk = "dss_dss_clk",
  529. .prcm = {
  530. .omap4 = {
  531. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  532. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  533. },
  534. },
  535. .dev_attr = &omap44xx_dss_dispc_dev_attr
  536. };
  537. /*
  538. * 'dsi' class
  539. * display serial interface controller
  540. */
  541. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  542. .rev_offs = 0x0000,
  543. .sysc_offs = 0x0010,
  544. .syss_offs = 0x0014,
  545. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  546. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  547. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  548. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  549. .sysc_fields = &omap_hwmod_sysc_type1,
  550. };
  551. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  552. .name = "dsi",
  553. .sysc = &omap44xx_dsi_sysc,
  554. };
  555. /* dss_dsi1 */
  556. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  557. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  558. { .irq = -1 }
  559. };
  560. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  561. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  562. { .dma_req = -1 }
  563. };
  564. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  565. { .role = "sys_clk", .clk = "dss_sys_clk" },
  566. };
  567. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  568. .name = "dss_dsi1",
  569. .class = &omap44xx_dsi_hwmod_class,
  570. .clkdm_name = "l3_dss_clkdm",
  571. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  572. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  573. .main_clk = "dss_dss_clk",
  574. .prcm = {
  575. .omap4 = {
  576. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  577. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  578. },
  579. },
  580. .opt_clks = dss_dsi1_opt_clks,
  581. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  582. };
  583. /* dss_dsi2 */
  584. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  585. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  586. { .irq = -1 }
  587. };
  588. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  589. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  590. { .dma_req = -1 }
  591. };
  592. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  593. { .role = "sys_clk", .clk = "dss_sys_clk" },
  594. };
  595. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  596. .name = "dss_dsi2",
  597. .class = &omap44xx_dsi_hwmod_class,
  598. .clkdm_name = "l3_dss_clkdm",
  599. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  600. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  601. .main_clk = "dss_dss_clk",
  602. .prcm = {
  603. .omap4 = {
  604. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  605. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  606. },
  607. },
  608. .opt_clks = dss_dsi2_opt_clks,
  609. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  610. };
  611. /*
  612. * 'hdmi' class
  613. * hdmi controller
  614. */
  615. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  616. .rev_offs = 0x0000,
  617. .sysc_offs = 0x0010,
  618. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  619. SYSC_HAS_SOFTRESET),
  620. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  621. SIDLE_SMART_WKUP),
  622. .sysc_fields = &omap_hwmod_sysc_type2,
  623. };
  624. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  625. .name = "hdmi",
  626. .sysc = &omap44xx_hdmi_sysc,
  627. };
  628. /* dss_hdmi */
  629. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  630. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  631. { .irq = -1 }
  632. };
  633. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  634. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  635. { .dma_req = -1 }
  636. };
  637. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  638. { .role = "sys_clk", .clk = "dss_sys_clk" },
  639. };
  640. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  641. .name = "dss_hdmi",
  642. .class = &omap44xx_hdmi_hwmod_class,
  643. .clkdm_name = "l3_dss_clkdm",
  644. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  645. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  646. .main_clk = "dss_48mhz_clk",
  647. .prcm = {
  648. .omap4 = {
  649. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  650. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  651. },
  652. },
  653. .opt_clks = dss_hdmi_opt_clks,
  654. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  655. };
  656. /*
  657. * 'rfbi' class
  658. * remote frame buffer interface
  659. */
  660. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  661. .rev_offs = 0x0000,
  662. .sysc_offs = 0x0010,
  663. .syss_offs = 0x0014,
  664. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  665. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  666. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  667. .sysc_fields = &omap_hwmod_sysc_type1,
  668. };
  669. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  670. .name = "rfbi",
  671. .sysc = &omap44xx_rfbi_sysc,
  672. };
  673. /* dss_rfbi */
  674. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  675. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  676. { .dma_req = -1 }
  677. };
  678. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  679. { .role = "ick", .clk = "dss_fck" },
  680. };
  681. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  682. .name = "dss_rfbi",
  683. .class = &omap44xx_rfbi_hwmod_class,
  684. .clkdm_name = "l3_dss_clkdm",
  685. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  686. .main_clk = "dss_dss_clk",
  687. .prcm = {
  688. .omap4 = {
  689. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  690. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  691. },
  692. },
  693. .opt_clks = dss_rfbi_opt_clks,
  694. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  695. };
  696. /*
  697. * 'venc' class
  698. * video encoder
  699. */
  700. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  701. .name = "venc",
  702. };
  703. /* dss_venc */
  704. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  705. .name = "dss_venc",
  706. .class = &omap44xx_venc_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .main_clk = "dss_tv_clk",
  709. .prcm = {
  710. .omap4 = {
  711. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  712. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  713. },
  714. },
  715. };
  716. /*
  717. * 'emif' class
  718. * external memory interface no1
  719. */
  720. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  721. .rev_offs = 0x0000,
  722. };
  723. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  724. .name = "emif",
  725. .sysc = &omap44xx_emif_sysc,
  726. };
  727. /* emif1 */
  728. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  729. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  730. { .irq = -1 }
  731. };
  732. static struct omap_hwmod omap44xx_emif1_hwmod = {
  733. .name = "emif1",
  734. .class = &omap44xx_emif_hwmod_class,
  735. .clkdm_name = "l3_emif_clkdm",
  736. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  737. .mpu_irqs = omap44xx_emif1_irqs,
  738. .main_clk = "ddrphy_ck",
  739. .prcm = {
  740. .omap4 = {
  741. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  742. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  743. .modulemode = MODULEMODE_HWCTRL,
  744. },
  745. },
  746. };
  747. /* emif2 */
  748. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  749. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  750. { .irq = -1 }
  751. };
  752. static struct omap_hwmod omap44xx_emif2_hwmod = {
  753. .name = "emif2",
  754. .class = &omap44xx_emif_hwmod_class,
  755. .clkdm_name = "l3_emif_clkdm",
  756. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  757. .mpu_irqs = omap44xx_emif2_irqs,
  758. .main_clk = "ddrphy_ck",
  759. .prcm = {
  760. .omap4 = {
  761. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  762. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  763. .modulemode = MODULEMODE_HWCTRL,
  764. },
  765. },
  766. };
  767. /*
  768. * 'fdif' class
  769. * face detection hw accelerator module
  770. */
  771. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  772. .rev_offs = 0x0000,
  773. .sysc_offs = 0x0010,
  774. /*
  775. * FDIF needs 100 OCP clk cycles delay after a softreset before
  776. * accessing sysconfig again.
  777. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  778. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  779. *
  780. * TODO: Indicate errata when available.
  781. */
  782. .srst_udelay = 2,
  783. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  784. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  785. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  786. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  787. .sysc_fields = &omap_hwmod_sysc_type2,
  788. };
  789. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  790. .name = "fdif",
  791. .sysc = &omap44xx_fdif_sysc,
  792. };
  793. /* fdif */
  794. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  795. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  796. { .irq = -1 }
  797. };
  798. static struct omap_hwmod omap44xx_fdif_hwmod = {
  799. .name = "fdif",
  800. .class = &omap44xx_fdif_hwmod_class,
  801. .clkdm_name = "iss_clkdm",
  802. .mpu_irqs = omap44xx_fdif_irqs,
  803. .main_clk = "fdif_fck",
  804. .prcm = {
  805. .omap4 = {
  806. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  807. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  808. .modulemode = MODULEMODE_SWCTRL,
  809. },
  810. },
  811. };
  812. /*
  813. * 'gpio' class
  814. * general purpose io module
  815. */
  816. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  817. .rev_offs = 0x0000,
  818. .sysc_offs = 0x0010,
  819. .syss_offs = 0x0114,
  820. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  821. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  822. SYSS_HAS_RESET_STATUS),
  823. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  824. SIDLE_SMART_WKUP),
  825. .sysc_fields = &omap_hwmod_sysc_type1,
  826. };
  827. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  828. .name = "gpio",
  829. .sysc = &omap44xx_gpio_sysc,
  830. .rev = 2,
  831. };
  832. /* gpio dev_attr */
  833. static struct omap_gpio_dev_attr gpio_dev_attr = {
  834. .bank_width = 32,
  835. .dbck_flag = true,
  836. };
  837. /* gpio1 */
  838. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  839. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  840. { .irq = -1 }
  841. };
  842. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  843. { .role = "dbclk", .clk = "gpio1_dbclk" },
  844. };
  845. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  846. .name = "gpio1",
  847. .class = &omap44xx_gpio_hwmod_class,
  848. .clkdm_name = "l4_wkup_clkdm",
  849. .mpu_irqs = omap44xx_gpio1_irqs,
  850. .main_clk = "gpio1_ick",
  851. .prcm = {
  852. .omap4 = {
  853. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  854. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  855. .modulemode = MODULEMODE_HWCTRL,
  856. },
  857. },
  858. .opt_clks = gpio1_opt_clks,
  859. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  860. .dev_attr = &gpio_dev_attr,
  861. };
  862. /* gpio2 */
  863. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  864. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  865. { .irq = -1 }
  866. };
  867. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  868. { .role = "dbclk", .clk = "gpio2_dbclk" },
  869. };
  870. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  871. .name = "gpio2",
  872. .class = &omap44xx_gpio_hwmod_class,
  873. .clkdm_name = "l4_per_clkdm",
  874. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  875. .mpu_irqs = omap44xx_gpio2_irqs,
  876. .main_clk = "gpio2_ick",
  877. .prcm = {
  878. .omap4 = {
  879. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  880. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  881. .modulemode = MODULEMODE_HWCTRL,
  882. },
  883. },
  884. .opt_clks = gpio2_opt_clks,
  885. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  886. .dev_attr = &gpio_dev_attr,
  887. };
  888. /* gpio3 */
  889. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  890. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  891. { .irq = -1 }
  892. };
  893. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  894. { .role = "dbclk", .clk = "gpio3_dbclk" },
  895. };
  896. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  897. .name = "gpio3",
  898. .class = &omap44xx_gpio_hwmod_class,
  899. .clkdm_name = "l4_per_clkdm",
  900. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  901. .mpu_irqs = omap44xx_gpio3_irqs,
  902. .main_clk = "gpio3_ick",
  903. .prcm = {
  904. .omap4 = {
  905. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  906. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  907. .modulemode = MODULEMODE_HWCTRL,
  908. },
  909. },
  910. .opt_clks = gpio3_opt_clks,
  911. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  912. .dev_attr = &gpio_dev_attr,
  913. };
  914. /* gpio4 */
  915. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  916. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  917. { .irq = -1 }
  918. };
  919. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  920. { .role = "dbclk", .clk = "gpio4_dbclk" },
  921. };
  922. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  923. .name = "gpio4",
  924. .class = &omap44xx_gpio_hwmod_class,
  925. .clkdm_name = "l4_per_clkdm",
  926. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  927. .mpu_irqs = omap44xx_gpio4_irqs,
  928. .main_clk = "gpio4_ick",
  929. .prcm = {
  930. .omap4 = {
  931. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  932. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  933. .modulemode = MODULEMODE_HWCTRL,
  934. },
  935. },
  936. .opt_clks = gpio4_opt_clks,
  937. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  938. .dev_attr = &gpio_dev_attr,
  939. };
  940. /* gpio5 */
  941. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  942. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  943. { .irq = -1 }
  944. };
  945. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  946. { .role = "dbclk", .clk = "gpio5_dbclk" },
  947. };
  948. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  949. .name = "gpio5",
  950. .class = &omap44xx_gpio_hwmod_class,
  951. .clkdm_name = "l4_per_clkdm",
  952. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  953. .mpu_irqs = omap44xx_gpio5_irqs,
  954. .main_clk = "gpio5_ick",
  955. .prcm = {
  956. .omap4 = {
  957. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  958. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  959. .modulemode = MODULEMODE_HWCTRL,
  960. },
  961. },
  962. .opt_clks = gpio5_opt_clks,
  963. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  964. .dev_attr = &gpio_dev_attr,
  965. };
  966. /* gpio6 */
  967. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  968. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  969. { .irq = -1 }
  970. };
  971. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  972. { .role = "dbclk", .clk = "gpio6_dbclk" },
  973. };
  974. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  975. .name = "gpio6",
  976. .class = &omap44xx_gpio_hwmod_class,
  977. .clkdm_name = "l4_per_clkdm",
  978. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  979. .mpu_irqs = omap44xx_gpio6_irqs,
  980. .main_clk = "gpio6_ick",
  981. .prcm = {
  982. .omap4 = {
  983. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  984. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  985. .modulemode = MODULEMODE_HWCTRL,
  986. },
  987. },
  988. .opt_clks = gpio6_opt_clks,
  989. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  990. .dev_attr = &gpio_dev_attr,
  991. };
  992. /*
  993. * 'gpmc' class
  994. * general purpose memory controller
  995. */
  996. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  997. .rev_offs = 0x0000,
  998. .sysc_offs = 0x0010,
  999. .syss_offs = 0x0014,
  1000. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1001. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1002. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1003. .sysc_fields = &omap_hwmod_sysc_type1,
  1004. };
  1005. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1006. .name = "gpmc",
  1007. .sysc = &omap44xx_gpmc_sysc,
  1008. };
  1009. /* gpmc */
  1010. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1011. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1012. { .irq = -1 }
  1013. };
  1014. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1015. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1016. { .dma_req = -1 }
  1017. };
  1018. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1019. .name = "gpmc",
  1020. .class = &omap44xx_gpmc_hwmod_class,
  1021. .clkdm_name = "l3_2_clkdm",
  1022. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1023. .mpu_irqs = omap44xx_gpmc_irqs,
  1024. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1025. .prcm = {
  1026. .omap4 = {
  1027. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1028. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1029. .modulemode = MODULEMODE_HWCTRL,
  1030. },
  1031. },
  1032. };
  1033. /*
  1034. * 'gpu' class
  1035. * 2d/3d graphics accelerator
  1036. */
  1037. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1038. .rev_offs = 0x1fc00,
  1039. .sysc_offs = 0x1fc10,
  1040. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1041. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1042. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1043. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1044. .sysc_fields = &omap_hwmod_sysc_type2,
  1045. };
  1046. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1047. .name = "gpu",
  1048. .sysc = &omap44xx_gpu_sysc,
  1049. };
  1050. /* gpu */
  1051. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1052. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1053. { .irq = -1 }
  1054. };
  1055. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1056. .name = "gpu",
  1057. .class = &omap44xx_gpu_hwmod_class,
  1058. .clkdm_name = "l3_gfx_clkdm",
  1059. .mpu_irqs = omap44xx_gpu_irqs,
  1060. .main_clk = "gpu_fck",
  1061. .prcm = {
  1062. .omap4 = {
  1063. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1064. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1065. .modulemode = MODULEMODE_SWCTRL,
  1066. },
  1067. },
  1068. };
  1069. /*
  1070. * 'hdq1w' class
  1071. * hdq / 1-wire serial interface controller
  1072. */
  1073. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1074. .rev_offs = 0x0000,
  1075. .sysc_offs = 0x0014,
  1076. .syss_offs = 0x0018,
  1077. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1078. SYSS_HAS_RESET_STATUS),
  1079. .sysc_fields = &omap_hwmod_sysc_type1,
  1080. };
  1081. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1082. .name = "hdq1w",
  1083. .sysc = &omap44xx_hdq1w_sysc,
  1084. };
  1085. /* hdq1w */
  1086. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1087. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1088. { .irq = -1 }
  1089. };
  1090. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1091. .name = "hdq1w",
  1092. .class = &omap44xx_hdq1w_hwmod_class,
  1093. .clkdm_name = "l4_per_clkdm",
  1094. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1095. .mpu_irqs = omap44xx_hdq1w_irqs,
  1096. .main_clk = "hdq1w_fck",
  1097. .prcm = {
  1098. .omap4 = {
  1099. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1100. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1101. .modulemode = MODULEMODE_SWCTRL,
  1102. },
  1103. },
  1104. };
  1105. /*
  1106. * 'hsi' class
  1107. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1108. * serial if)
  1109. */
  1110. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1111. .rev_offs = 0x0000,
  1112. .sysc_offs = 0x0010,
  1113. .syss_offs = 0x0014,
  1114. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1115. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1116. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1117. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1118. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1119. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1120. .sysc_fields = &omap_hwmod_sysc_type1,
  1121. };
  1122. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1123. .name = "hsi",
  1124. .sysc = &omap44xx_hsi_sysc,
  1125. };
  1126. /* hsi */
  1127. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1128. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1129. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1130. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1131. { .irq = -1 }
  1132. };
  1133. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1134. .name = "hsi",
  1135. .class = &omap44xx_hsi_hwmod_class,
  1136. .clkdm_name = "l3_init_clkdm",
  1137. .mpu_irqs = omap44xx_hsi_irqs,
  1138. .main_clk = "hsi_fck",
  1139. .prcm = {
  1140. .omap4 = {
  1141. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1142. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1143. .modulemode = MODULEMODE_HWCTRL,
  1144. },
  1145. },
  1146. };
  1147. /*
  1148. * 'i2c' class
  1149. * multimaster high-speed i2c controller
  1150. */
  1151. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1152. .sysc_offs = 0x0010,
  1153. .syss_offs = 0x0090,
  1154. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1155. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1156. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1157. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1158. SIDLE_SMART_WKUP),
  1159. .clockact = CLOCKACT_TEST_ICLK,
  1160. .sysc_fields = &omap_hwmod_sysc_type1,
  1161. };
  1162. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1163. .name = "i2c",
  1164. .sysc = &omap44xx_i2c_sysc,
  1165. .rev = OMAP_I2C_IP_VERSION_2,
  1166. .reset = &omap_i2c_reset,
  1167. };
  1168. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1169. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1170. };
  1171. /* i2c1 */
  1172. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1173. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1174. { .irq = -1 }
  1175. };
  1176. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1177. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1178. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1179. { .dma_req = -1 }
  1180. };
  1181. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1182. .name = "i2c1",
  1183. .class = &omap44xx_i2c_hwmod_class,
  1184. .clkdm_name = "l4_per_clkdm",
  1185. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1186. .mpu_irqs = omap44xx_i2c1_irqs,
  1187. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1188. .main_clk = "i2c1_fck",
  1189. .prcm = {
  1190. .omap4 = {
  1191. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1192. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1193. .modulemode = MODULEMODE_SWCTRL,
  1194. },
  1195. },
  1196. .dev_attr = &i2c_dev_attr,
  1197. };
  1198. /* i2c2 */
  1199. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1200. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1201. { .irq = -1 }
  1202. };
  1203. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1204. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1205. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1206. { .dma_req = -1 }
  1207. };
  1208. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1209. .name = "i2c2",
  1210. .class = &omap44xx_i2c_hwmod_class,
  1211. .clkdm_name = "l4_per_clkdm",
  1212. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1213. .mpu_irqs = omap44xx_i2c2_irqs,
  1214. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1215. .main_clk = "i2c2_fck",
  1216. .prcm = {
  1217. .omap4 = {
  1218. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1219. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1220. .modulemode = MODULEMODE_SWCTRL,
  1221. },
  1222. },
  1223. .dev_attr = &i2c_dev_attr,
  1224. };
  1225. /* i2c3 */
  1226. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1227. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1228. { .irq = -1 }
  1229. };
  1230. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1231. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1232. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1233. { .dma_req = -1 }
  1234. };
  1235. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1236. .name = "i2c3",
  1237. .class = &omap44xx_i2c_hwmod_class,
  1238. .clkdm_name = "l4_per_clkdm",
  1239. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1240. .mpu_irqs = omap44xx_i2c3_irqs,
  1241. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1242. .main_clk = "i2c3_fck",
  1243. .prcm = {
  1244. .omap4 = {
  1245. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1246. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1247. .modulemode = MODULEMODE_SWCTRL,
  1248. },
  1249. },
  1250. .dev_attr = &i2c_dev_attr,
  1251. };
  1252. /* i2c4 */
  1253. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1254. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1255. { .irq = -1 }
  1256. };
  1257. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1258. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1259. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1260. { .dma_req = -1 }
  1261. };
  1262. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1263. .name = "i2c4",
  1264. .class = &omap44xx_i2c_hwmod_class,
  1265. .clkdm_name = "l4_per_clkdm",
  1266. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1267. .mpu_irqs = omap44xx_i2c4_irqs,
  1268. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1269. .main_clk = "i2c4_fck",
  1270. .prcm = {
  1271. .omap4 = {
  1272. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1273. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1274. .modulemode = MODULEMODE_SWCTRL,
  1275. },
  1276. },
  1277. .dev_attr = &i2c_dev_attr,
  1278. };
  1279. /*
  1280. * 'ipu' class
  1281. * imaging processor unit
  1282. */
  1283. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1284. .name = "ipu",
  1285. };
  1286. /* ipu */
  1287. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1288. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1289. { .irq = -1 }
  1290. };
  1291. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1292. { .name = "cpu0", .rst_shift = 0 },
  1293. { .name = "cpu1", .rst_shift = 1 },
  1294. { .name = "mmu_cache", .rst_shift = 2 },
  1295. };
  1296. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1297. .name = "ipu",
  1298. .class = &omap44xx_ipu_hwmod_class,
  1299. .clkdm_name = "ducati_clkdm",
  1300. .mpu_irqs = omap44xx_ipu_irqs,
  1301. .rst_lines = omap44xx_ipu_resets,
  1302. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1303. .main_clk = "ipu_fck",
  1304. .prcm = {
  1305. .omap4 = {
  1306. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1307. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1308. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1309. .modulemode = MODULEMODE_HWCTRL,
  1310. },
  1311. },
  1312. };
  1313. /*
  1314. * 'iss' class
  1315. * external images sensor pixel data processor
  1316. */
  1317. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1318. .rev_offs = 0x0000,
  1319. .sysc_offs = 0x0010,
  1320. /*
  1321. * ISS needs 100 OCP clk cycles delay after a softreset before
  1322. * accessing sysconfig again.
  1323. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1324. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1325. *
  1326. * TODO: Indicate errata when available.
  1327. */
  1328. .srst_udelay = 2,
  1329. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1330. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1331. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1332. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1333. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1334. .sysc_fields = &omap_hwmod_sysc_type2,
  1335. };
  1336. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1337. .name = "iss",
  1338. .sysc = &omap44xx_iss_sysc,
  1339. };
  1340. /* iss */
  1341. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1342. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1343. { .irq = -1 }
  1344. };
  1345. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1346. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1347. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1348. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1349. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1350. { .dma_req = -1 }
  1351. };
  1352. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1353. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1354. };
  1355. static struct omap_hwmod omap44xx_iss_hwmod = {
  1356. .name = "iss",
  1357. .class = &omap44xx_iss_hwmod_class,
  1358. .clkdm_name = "iss_clkdm",
  1359. .mpu_irqs = omap44xx_iss_irqs,
  1360. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1361. .main_clk = "iss_fck",
  1362. .prcm = {
  1363. .omap4 = {
  1364. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1365. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1366. .modulemode = MODULEMODE_SWCTRL,
  1367. },
  1368. },
  1369. .opt_clks = iss_opt_clks,
  1370. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1371. };
  1372. /*
  1373. * 'iva' class
  1374. * multi-standard video encoder/decoder hardware accelerator
  1375. */
  1376. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1377. .name = "iva",
  1378. };
  1379. /* iva */
  1380. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1381. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1382. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1383. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1384. { .irq = -1 }
  1385. };
  1386. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1387. { .name = "seq0", .rst_shift = 0 },
  1388. { .name = "seq1", .rst_shift = 1 },
  1389. { .name = "logic", .rst_shift = 2 },
  1390. };
  1391. static struct omap_hwmod omap44xx_iva_hwmod = {
  1392. .name = "iva",
  1393. .class = &omap44xx_iva_hwmod_class,
  1394. .clkdm_name = "ivahd_clkdm",
  1395. .mpu_irqs = omap44xx_iva_irqs,
  1396. .rst_lines = omap44xx_iva_resets,
  1397. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1398. .main_clk = "iva_fck",
  1399. .prcm = {
  1400. .omap4 = {
  1401. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1402. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1403. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1404. .modulemode = MODULEMODE_HWCTRL,
  1405. },
  1406. },
  1407. };
  1408. /*
  1409. * 'kbd' class
  1410. * keyboard controller
  1411. */
  1412. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1413. .rev_offs = 0x0000,
  1414. .sysc_offs = 0x0010,
  1415. .syss_offs = 0x0014,
  1416. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1417. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1418. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1419. SYSS_HAS_RESET_STATUS),
  1420. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1421. .sysc_fields = &omap_hwmod_sysc_type1,
  1422. };
  1423. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1424. .name = "kbd",
  1425. .sysc = &omap44xx_kbd_sysc,
  1426. };
  1427. /* kbd */
  1428. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1429. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1430. { .irq = -1 }
  1431. };
  1432. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1433. .name = "kbd",
  1434. .class = &omap44xx_kbd_hwmod_class,
  1435. .clkdm_name = "l4_wkup_clkdm",
  1436. .mpu_irqs = omap44xx_kbd_irqs,
  1437. .main_clk = "kbd_fck",
  1438. .prcm = {
  1439. .omap4 = {
  1440. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1441. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1442. .modulemode = MODULEMODE_SWCTRL,
  1443. },
  1444. },
  1445. };
  1446. /*
  1447. * 'mailbox' class
  1448. * mailbox module allowing communication between the on-chip processors using a
  1449. * queued mailbox-interrupt mechanism.
  1450. */
  1451. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1452. .rev_offs = 0x0000,
  1453. .sysc_offs = 0x0010,
  1454. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1455. SYSC_HAS_SOFTRESET),
  1456. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1457. .sysc_fields = &omap_hwmod_sysc_type2,
  1458. };
  1459. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1460. .name = "mailbox",
  1461. .sysc = &omap44xx_mailbox_sysc,
  1462. };
  1463. /* mailbox */
  1464. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1465. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1466. { .irq = -1 }
  1467. };
  1468. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1469. .name = "mailbox",
  1470. .class = &omap44xx_mailbox_hwmod_class,
  1471. .clkdm_name = "l4_cfg_clkdm",
  1472. .mpu_irqs = omap44xx_mailbox_irqs,
  1473. .prcm = {
  1474. .omap4 = {
  1475. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1476. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1477. },
  1478. },
  1479. };
  1480. /*
  1481. * 'mcasp' class
  1482. * multi-channel audio serial port controller
  1483. */
  1484. /* The IP is not compliant to type1 / type2 scheme */
  1485. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1486. .sidle_shift = 0,
  1487. };
  1488. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1489. .sysc_offs = 0x0004,
  1490. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1491. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1492. SIDLE_SMART_WKUP),
  1493. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1494. };
  1495. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1496. .name = "mcasp",
  1497. .sysc = &omap44xx_mcasp_sysc,
  1498. };
  1499. /* mcasp */
  1500. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1501. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1502. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1503. { .irq = -1 }
  1504. };
  1505. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1506. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1507. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1508. { .dma_req = -1 }
  1509. };
  1510. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1511. .name = "mcasp",
  1512. .class = &omap44xx_mcasp_hwmod_class,
  1513. .clkdm_name = "abe_clkdm",
  1514. .mpu_irqs = omap44xx_mcasp_irqs,
  1515. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1516. .main_clk = "mcasp_fck",
  1517. .prcm = {
  1518. .omap4 = {
  1519. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1520. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1521. .modulemode = MODULEMODE_SWCTRL,
  1522. },
  1523. },
  1524. };
  1525. /*
  1526. * 'mcbsp' class
  1527. * multi channel buffered serial port controller
  1528. */
  1529. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1530. .sysc_offs = 0x008c,
  1531. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1532. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1533. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1534. .sysc_fields = &omap_hwmod_sysc_type1,
  1535. };
  1536. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1537. .name = "mcbsp",
  1538. .sysc = &omap44xx_mcbsp_sysc,
  1539. .rev = MCBSP_CONFIG_TYPE4,
  1540. };
  1541. /* mcbsp1 */
  1542. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1543. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1544. { .irq = -1 }
  1545. };
  1546. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1547. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1548. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1549. { .dma_req = -1 }
  1550. };
  1551. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1552. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1553. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1554. };
  1555. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1556. .name = "mcbsp1",
  1557. .class = &omap44xx_mcbsp_hwmod_class,
  1558. .clkdm_name = "abe_clkdm",
  1559. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1560. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1561. .main_clk = "mcbsp1_fck",
  1562. .prcm = {
  1563. .omap4 = {
  1564. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1565. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1566. .modulemode = MODULEMODE_SWCTRL,
  1567. },
  1568. },
  1569. .opt_clks = mcbsp1_opt_clks,
  1570. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1571. };
  1572. /* mcbsp2 */
  1573. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1574. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1575. { .irq = -1 }
  1576. };
  1577. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1578. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1579. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1580. { .dma_req = -1 }
  1581. };
  1582. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1583. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1584. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1585. };
  1586. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1587. .name = "mcbsp2",
  1588. .class = &omap44xx_mcbsp_hwmod_class,
  1589. .clkdm_name = "abe_clkdm",
  1590. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1591. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1592. .main_clk = "mcbsp2_fck",
  1593. .prcm = {
  1594. .omap4 = {
  1595. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1596. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1597. .modulemode = MODULEMODE_SWCTRL,
  1598. },
  1599. },
  1600. .opt_clks = mcbsp2_opt_clks,
  1601. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1602. };
  1603. /* mcbsp3 */
  1604. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1605. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1606. { .irq = -1 }
  1607. };
  1608. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1609. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1610. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1611. { .dma_req = -1 }
  1612. };
  1613. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1614. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1615. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1616. };
  1617. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1618. .name = "mcbsp3",
  1619. .class = &omap44xx_mcbsp_hwmod_class,
  1620. .clkdm_name = "abe_clkdm",
  1621. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1622. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1623. .main_clk = "mcbsp3_fck",
  1624. .prcm = {
  1625. .omap4 = {
  1626. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1627. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1628. .modulemode = MODULEMODE_SWCTRL,
  1629. },
  1630. },
  1631. .opt_clks = mcbsp3_opt_clks,
  1632. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1633. };
  1634. /* mcbsp4 */
  1635. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1636. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1637. { .irq = -1 }
  1638. };
  1639. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1640. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1641. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1642. { .dma_req = -1 }
  1643. };
  1644. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1645. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1646. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1647. };
  1648. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1649. .name = "mcbsp4",
  1650. .class = &omap44xx_mcbsp_hwmod_class,
  1651. .clkdm_name = "l4_per_clkdm",
  1652. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1653. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1654. .main_clk = "mcbsp4_fck",
  1655. .prcm = {
  1656. .omap4 = {
  1657. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1658. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1659. .modulemode = MODULEMODE_SWCTRL,
  1660. },
  1661. },
  1662. .opt_clks = mcbsp4_opt_clks,
  1663. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1664. };
  1665. /*
  1666. * 'mcpdm' class
  1667. * multi channel pdm controller (proprietary interface with phoenix power
  1668. * ic)
  1669. */
  1670. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1671. .rev_offs = 0x0000,
  1672. .sysc_offs = 0x0010,
  1673. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1674. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1675. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1676. SIDLE_SMART_WKUP),
  1677. .sysc_fields = &omap_hwmod_sysc_type2,
  1678. };
  1679. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1680. .name = "mcpdm",
  1681. .sysc = &omap44xx_mcpdm_sysc,
  1682. };
  1683. /* mcpdm */
  1684. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1685. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1686. { .irq = -1 }
  1687. };
  1688. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1689. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1690. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1691. { .dma_req = -1 }
  1692. };
  1693. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1694. .name = "mcpdm",
  1695. .class = &omap44xx_mcpdm_hwmod_class,
  1696. .clkdm_name = "abe_clkdm",
  1697. .mpu_irqs = omap44xx_mcpdm_irqs,
  1698. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1699. .main_clk = "mcpdm_fck",
  1700. .prcm = {
  1701. .omap4 = {
  1702. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1703. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1704. .modulemode = MODULEMODE_SWCTRL,
  1705. },
  1706. },
  1707. };
  1708. /*
  1709. * 'mcspi' class
  1710. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1711. * bus
  1712. */
  1713. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1714. .rev_offs = 0x0000,
  1715. .sysc_offs = 0x0010,
  1716. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1718. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1719. SIDLE_SMART_WKUP),
  1720. .sysc_fields = &omap_hwmod_sysc_type2,
  1721. };
  1722. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1723. .name = "mcspi",
  1724. .sysc = &omap44xx_mcspi_sysc,
  1725. .rev = OMAP4_MCSPI_REV,
  1726. };
  1727. /* mcspi1 */
  1728. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1729. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1730. { .irq = -1 }
  1731. };
  1732. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1733. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1734. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1735. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1736. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1737. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1738. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1739. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1740. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1741. { .dma_req = -1 }
  1742. };
  1743. /* mcspi1 dev_attr */
  1744. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1745. .num_chipselect = 4,
  1746. };
  1747. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1748. .name = "mcspi1",
  1749. .class = &omap44xx_mcspi_hwmod_class,
  1750. .clkdm_name = "l4_per_clkdm",
  1751. .mpu_irqs = omap44xx_mcspi1_irqs,
  1752. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1753. .main_clk = "mcspi1_fck",
  1754. .prcm = {
  1755. .omap4 = {
  1756. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1757. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1758. .modulemode = MODULEMODE_SWCTRL,
  1759. },
  1760. },
  1761. .dev_attr = &mcspi1_dev_attr,
  1762. };
  1763. /* mcspi2 */
  1764. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1765. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1766. { .irq = -1 }
  1767. };
  1768. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1769. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1770. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1771. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1772. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1773. { .dma_req = -1 }
  1774. };
  1775. /* mcspi2 dev_attr */
  1776. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1777. .num_chipselect = 2,
  1778. };
  1779. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1780. .name = "mcspi2",
  1781. .class = &omap44xx_mcspi_hwmod_class,
  1782. .clkdm_name = "l4_per_clkdm",
  1783. .mpu_irqs = omap44xx_mcspi2_irqs,
  1784. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1785. .main_clk = "mcspi2_fck",
  1786. .prcm = {
  1787. .omap4 = {
  1788. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1789. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1790. .modulemode = MODULEMODE_SWCTRL,
  1791. },
  1792. },
  1793. .dev_attr = &mcspi2_dev_attr,
  1794. };
  1795. /* mcspi3 */
  1796. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1797. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1798. { .irq = -1 }
  1799. };
  1800. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1801. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1802. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1803. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1804. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1805. { .dma_req = -1 }
  1806. };
  1807. /* mcspi3 dev_attr */
  1808. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1809. .num_chipselect = 2,
  1810. };
  1811. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1812. .name = "mcspi3",
  1813. .class = &omap44xx_mcspi_hwmod_class,
  1814. .clkdm_name = "l4_per_clkdm",
  1815. .mpu_irqs = omap44xx_mcspi3_irqs,
  1816. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1817. .main_clk = "mcspi3_fck",
  1818. .prcm = {
  1819. .omap4 = {
  1820. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1821. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1822. .modulemode = MODULEMODE_SWCTRL,
  1823. },
  1824. },
  1825. .dev_attr = &mcspi3_dev_attr,
  1826. };
  1827. /* mcspi4 */
  1828. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1829. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1830. { .irq = -1 }
  1831. };
  1832. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1833. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1834. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1835. { .dma_req = -1 }
  1836. };
  1837. /* mcspi4 dev_attr */
  1838. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1839. .num_chipselect = 1,
  1840. };
  1841. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1842. .name = "mcspi4",
  1843. .class = &omap44xx_mcspi_hwmod_class,
  1844. .clkdm_name = "l4_per_clkdm",
  1845. .mpu_irqs = omap44xx_mcspi4_irqs,
  1846. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1847. .main_clk = "mcspi4_fck",
  1848. .prcm = {
  1849. .omap4 = {
  1850. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1851. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1852. .modulemode = MODULEMODE_SWCTRL,
  1853. },
  1854. },
  1855. .dev_attr = &mcspi4_dev_attr,
  1856. };
  1857. /*
  1858. * 'mmc' class
  1859. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  1860. */
  1861. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  1862. .rev_offs = 0x0000,
  1863. .sysc_offs = 0x0010,
  1864. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  1865. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1866. SYSC_HAS_SOFTRESET),
  1867. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1868. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1869. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1870. .sysc_fields = &omap_hwmod_sysc_type2,
  1871. };
  1872. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  1873. .name = "mmc",
  1874. .sysc = &omap44xx_mmc_sysc,
  1875. };
  1876. /* mmc1 */
  1877. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  1878. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  1879. { .irq = -1 }
  1880. };
  1881. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  1882. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  1883. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  1884. { .dma_req = -1 }
  1885. };
  1886. /* mmc1 dev_attr */
  1887. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1888. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1889. };
  1890. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  1891. .name = "mmc1",
  1892. .class = &omap44xx_mmc_hwmod_class,
  1893. .clkdm_name = "l3_init_clkdm",
  1894. .mpu_irqs = omap44xx_mmc1_irqs,
  1895. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  1896. .main_clk = "mmc1_fck",
  1897. .prcm = {
  1898. .omap4 = {
  1899. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  1900. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  1901. .modulemode = MODULEMODE_SWCTRL,
  1902. },
  1903. },
  1904. .dev_attr = &mmc1_dev_attr,
  1905. };
  1906. /* mmc2 */
  1907. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  1908. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  1909. { .irq = -1 }
  1910. };
  1911. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  1912. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  1913. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  1914. { .dma_req = -1 }
  1915. };
  1916. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  1917. .name = "mmc2",
  1918. .class = &omap44xx_mmc_hwmod_class,
  1919. .clkdm_name = "l3_init_clkdm",
  1920. .mpu_irqs = omap44xx_mmc2_irqs,
  1921. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  1922. .main_clk = "mmc2_fck",
  1923. .prcm = {
  1924. .omap4 = {
  1925. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  1926. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  1927. .modulemode = MODULEMODE_SWCTRL,
  1928. },
  1929. },
  1930. };
  1931. /* mmc3 */
  1932. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  1933. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  1934. { .irq = -1 }
  1935. };
  1936. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  1937. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  1938. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  1939. { .dma_req = -1 }
  1940. };
  1941. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  1942. .name = "mmc3",
  1943. .class = &omap44xx_mmc_hwmod_class,
  1944. .clkdm_name = "l4_per_clkdm",
  1945. .mpu_irqs = omap44xx_mmc3_irqs,
  1946. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  1947. .main_clk = "mmc3_fck",
  1948. .prcm = {
  1949. .omap4 = {
  1950. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  1951. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  1952. .modulemode = MODULEMODE_SWCTRL,
  1953. },
  1954. },
  1955. };
  1956. /* mmc4 */
  1957. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  1958. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  1959. { .irq = -1 }
  1960. };
  1961. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  1962. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  1963. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  1964. { .dma_req = -1 }
  1965. };
  1966. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  1967. .name = "mmc4",
  1968. .class = &omap44xx_mmc_hwmod_class,
  1969. .clkdm_name = "l4_per_clkdm",
  1970. .mpu_irqs = omap44xx_mmc4_irqs,
  1971. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  1972. .main_clk = "mmc4_fck",
  1973. .prcm = {
  1974. .omap4 = {
  1975. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  1976. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  1977. .modulemode = MODULEMODE_SWCTRL,
  1978. },
  1979. },
  1980. };
  1981. /* mmc5 */
  1982. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  1983. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  1984. { .irq = -1 }
  1985. };
  1986. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  1987. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  1988. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  1989. { .dma_req = -1 }
  1990. };
  1991. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  1992. .name = "mmc5",
  1993. .class = &omap44xx_mmc_hwmod_class,
  1994. .clkdm_name = "l4_per_clkdm",
  1995. .mpu_irqs = omap44xx_mmc5_irqs,
  1996. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  1997. .main_clk = "mmc5_fck",
  1998. .prcm = {
  1999. .omap4 = {
  2000. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2001. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2002. .modulemode = MODULEMODE_SWCTRL,
  2003. },
  2004. },
  2005. };
  2006. /*
  2007. * 'mpu' class
  2008. * mpu sub-system
  2009. */
  2010. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2011. .name = "mpu",
  2012. };
  2013. /* mpu */
  2014. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2015. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2016. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2017. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2018. { .irq = -1 }
  2019. };
  2020. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2021. .name = "mpu",
  2022. .class = &omap44xx_mpu_hwmod_class,
  2023. .clkdm_name = "mpuss_clkdm",
  2024. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2025. .mpu_irqs = omap44xx_mpu_irqs,
  2026. .main_clk = "dpll_mpu_m2_ck",
  2027. .prcm = {
  2028. .omap4 = {
  2029. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2030. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2031. },
  2032. },
  2033. };
  2034. /*
  2035. * 'slimbus' class
  2036. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2037. * the device and external components
  2038. */
  2039. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2040. .rev_offs = 0x0000,
  2041. .sysc_offs = 0x0010,
  2042. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2043. SYSC_HAS_SOFTRESET),
  2044. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2045. SIDLE_SMART_WKUP),
  2046. .sysc_fields = &omap_hwmod_sysc_type2,
  2047. };
  2048. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2049. .name = "slimbus",
  2050. .sysc = &omap44xx_slimbus_sysc,
  2051. };
  2052. /* slimbus1 */
  2053. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2054. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2055. { .irq = -1 }
  2056. };
  2057. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2058. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2059. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2060. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2061. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2062. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2063. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2064. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2065. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2066. { .dma_req = -1 }
  2067. };
  2068. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2069. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2070. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2071. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2072. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2073. };
  2074. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2075. .name = "slimbus1",
  2076. .class = &omap44xx_slimbus_hwmod_class,
  2077. .clkdm_name = "abe_clkdm",
  2078. .mpu_irqs = omap44xx_slimbus1_irqs,
  2079. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2080. .prcm = {
  2081. .omap4 = {
  2082. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2083. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2084. .modulemode = MODULEMODE_SWCTRL,
  2085. },
  2086. },
  2087. .opt_clks = slimbus1_opt_clks,
  2088. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2089. };
  2090. /* slimbus2 */
  2091. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2092. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2093. { .irq = -1 }
  2094. };
  2095. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2096. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2097. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2098. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2099. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2100. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2101. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2102. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2103. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2104. { .dma_req = -1 }
  2105. };
  2106. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2107. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2108. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2109. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2110. };
  2111. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2112. .name = "slimbus2",
  2113. .class = &omap44xx_slimbus_hwmod_class,
  2114. .clkdm_name = "l4_per_clkdm",
  2115. .mpu_irqs = omap44xx_slimbus2_irqs,
  2116. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2117. .prcm = {
  2118. .omap4 = {
  2119. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2120. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2121. .modulemode = MODULEMODE_SWCTRL,
  2122. },
  2123. },
  2124. .opt_clks = slimbus2_opt_clks,
  2125. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2126. };
  2127. /*
  2128. * 'smartreflex' class
  2129. * smartreflex module (monitor silicon performance and outputs a measure of
  2130. * performance error)
  2131. */
  2132. /* The IP is not compliant to type1 / type2 scheme */
  2133. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2134. .sidle_shift = 24,
  2135. .enwkup_shift = 26,
  2136. };
  2137. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2138. .sysc_offs = 0x0038,
  2139. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2140. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2141. SIDLE_SMART_WKUP),
  2142. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2143. };
  2144. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2145. .name = "smartreflex",
  2146. .sysc = &omap44xx_smartreflex_sysc,
  2147. .rev = 2,
  2148. };
  2149. /* smartreflex_core */
  2150. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2151. .sensor_voltdm_name = "core",
  2152. };
  2153. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2154. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2155. { .irq = -1 }
  2156. };
  2157. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2158. .name = "smartreflex_core",
  2159. .class = &omap44xx_smartreflex_hwmod_class,
  2160. .clkdm_name = "l4_ao_clkdm",
  2161. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2162. .main_clk = "smartreflex_core_fck",
  2163. .prcm = {
  2164. .omap4 = {
  2165. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2166. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2167. .modulemode = MODULEMODE_SWCTRL,
  2168. },
  2169. },
  2170. .dev_attr = &smartreflex_core_dev_attr,
  2171. };
  2172. /* smartreflex_iva */
  2173. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2174. .sensor_voltdm_name = "iva",
  2175. };
  2176. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2177. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2178. { .irq = -1 }
  2179. };
  2180. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2181. .name = "smartreflex_iva",
  2182. .class = &omap44xx_smartreflex_hwmod_class,
  2183. .clkdm_name = "l4_ao_clkdm",
  2184. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2185. .main_clk = "smartreflex_iva_fck",
  2186. .prcm = {
  2187. .omap4 = {
  2188. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2189. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2190. .modulemode = MODULEMODE_SWCTRL,
  2191. },
  2192. },
  2193. .dev_attr = &smartreflex_iva_dev_attr,
  2194. };
  2195. /* smartreflex_mpu */
  2196. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2197. .sensor_voltdm_name = "mpu",
  2198. };
  2199. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2200. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2201. { .irq = -1 }
  2202. };
  2203. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2204. .name = "smartreflex_mpu",
  2205. .class = &omap44xx_smartreflex_hwmod_class,
  2206. .clkdm_name = "l4_ao_clkdm",
  2207. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2208. .main_clk = "smartreflex_mpu_fck",
  2209. .prcm = {
  2210. .omap4 = {
  2211. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2212. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2213. .modulemode = MODULEMODE_SWCTRL,
  2214. },
  2215. },
  2216. .dev_attr = &smartreflex_mpu_dev_attr,
  2217. };
  2218. /*
  2219. * 'spinlock' class
  2220. * spinlock provides hardware assistance for synchronizing the processes
  2221. * running on multiple processors
  2222. */
  2223. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2224. .rev_offs = 0x0000,
  2225. .sysc_offs = 0x0010,
  2226. .syss_offs = 0x0014,
  2227. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2228. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2229. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2230. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2231. SIDLE_SMART_WKUP),
  2232. .sysc_fields = &omap_hwmod_sysc_type1,
  2233. };
  2234. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2235. .name = "spinlock",
  2236. .sysc = &omap44xx_spinlock_sysc,
  2237. };
  2238. /* spinlock */
  2239. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2240. .name = "spinlock",
  2241. .class = &omap44xx_spinlock_hwmod_class,
  2242. .clkdm_name = "l4_cfg_clkdm",
  2243. .prcm = {
  2244. .omap4 = {
  2245. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2246. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2247. },
  2248. },
  2249. };
  2250. /*
  2251. * 'timer' class
  2252. * general purpose timer module with accurate 1ms tick
  2253. * This class contains several variants: ['timer_1ms', 'timer']
  2254. */
  2255. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2256. .rev_offs = 0x0000,
  2257. .sysc_offs = 0x0010,
  2258. .syss_offs = 0x0014,
  2259. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2260. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2261. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2262. SYSS_HAS_RESET_STATUS),
  2263. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2264. .sysc_fields = &omap_hwmod_sysc_type1,
  2265. };
  2266. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2267. .name = "timer",
  2268. .sysc = &omap44xx_timer_1ms_sysc,
  2269. };
  2270. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2271. .rev_offs = 0x0000,
  2272. .sysc_offs = 0x0010,
  2273. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2274. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2275. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2276. SIDLE_SMART_WKUP),
  2277. .sysc_fields = &omap_hwmod_sysc_type2,
  2278. };
  2279. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2280. .name = "timer",
  2281. .sysc = &omap44xx_timer_sysc,
  2282. };
  2283. /* always-on timers dev attribute */
  2284. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2285. .timer_capability = OMAP_TIMER_ALWON,
  2286. };
  2287. /* pwm timers dev attribute */
  2288. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2289. .timer_capability = OMAP_TIMER_HAS_PWM,
  2290. };
  2291. /* timer1 */
  2292. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2293. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2294. { .irq = -1 }
  2295. };
  2296. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2297. .name = "timer1",
  2298. .class = &omap44xx_timer_1ms_hwmod_class,
  2299. .clkdm_name = "l4_wkup_clkdm",
  2300. .mpu_irqs = omap44xx_timer1_irqs,
  2301. .main_clk = "timer1_fck",
  2302. .prcm = {
  2303. .omap4 = {
  2304. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2305. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2306. .modulemode = MODULEMODE_SWCTRL,
  2307. },
  2308. },
  2309. .dev_attr = &capability_alwon_dev_attr,
  2310. };
  2311. /* timer2 */
  2312. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2313. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2314. { .irq = -1 }
  2315. };
  2316. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2317. .name = "timer2",
  2318. .class = &omap44xx_timer_1ms_hwmod_class,
  2319. .clkdm_name = "l4_per_clkdm",
  2320. .mpu_irqs = omap44xx_timer2_irqs,
  2321. .main_clk = "timer2_fck",
  2322. .prcm = {
  2323. .omap4 = {
  2324. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2325. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2326. .modulemode = MODULEMODE_SWCTRL,
  2327. },
  2328. },
  2329. .dev_attr = &capability_alwon_dev_attr,
  2330. };
  2331. /* timer3 */
  2332. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2333. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2334. { .irq = -1 }
  2335. };
  2336. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2337. .name = "timer3",
  2338. .class = &omap44xx_timer_hwmod_class,
  2339. .clkdm_name = "l4_per_clkdm",
  2340. .mpu_irqs = omap44xx_timer3_irqs,
  2341. .main_clk = "timer3_fck",
  2342. .prcm = {
  2343. .omap4 = {
  2344. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2345. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2346. .modulemode = MODULEMODE_SWCTRL,
  2347. },
  2348. },
  2349. .dev_attr = &capability_alwon_dev_attr,
  2350. };
  2351. /* timer4 */
  2352. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2353. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2354. { .irq = -1 }
  2355. };
  2356. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2357. .name = "timer4",
  2358. .class = &omap44xx_timer_hwmod_class,
  2359. .clkdm_name = "l4_per_clkdm",
  2360. .mpu_irqs = omap44xx_timer4_irqs,
  2361. .main_clk = "timer4_fck",
  2362. .prcm = {
  2363. .omap4 = {
  2364. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2365. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2366. .modulemode = MODULEMODE_SWCTRL,
  2367. },
  2368. },
  2369. .dev_attr = &capability_alwon_dev_attr,
  2370. };
  2371. /* timer5 */
  2372. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2373. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2374. { .irq = -1 }
  2375. };
  2376. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2377. .name = "timer5",
  2378. .class = &omap44xx_timer_hwmod_class,
  2379. .clkdm_name = "abe_clkdm",
  2380. .mpu_irqs = omap44xx_timer5_irqs,
  2381. .main_clk = "timer5_fck",
  2382. .prcm = {
  2383. .omap4 = {
  2384. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2385. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2386. .modulemode = MODULEMODE_SWCTRL,
  2387. },
  2388. },
  2389. .dev_attr = &capability_alwon_dev_attr,
  2390. };
  2391. /* timer6 */
  2392. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2393. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2394. { .irq = -1 }
  2395. };
  2396. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2397. .name = "timer6",
  2398. .class = &omap44xx_timer_hwmod_class,
  2399. .clkdm_name = "abe_clkdm",
  2400. .mpu_irqs = omap44xx_timer6_irqs,
  2401. .main_clk = "timer6_fck",
  2402. .prcm = {
  2403. .omap4 = {
  2404. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2405. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2406. .modulemode = MODULEMODE_SWCTRL,
  2407. },
  2408. },
  2409. .dev_attr = &capability_alwon_dev_attr,
  2410. };
  2411. /* timer7 */
  2412. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2413. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2414. { .irq = -1 }
  2415. };
  2416. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2417. .name = "timer7",
  2418. .class = &omap44xx_timer_hwmod_class,
  2419. .clkdm_name = "abe_clkdm",
  2420. .mpu_irqs = omap44xx_timer7_irqs,
  2421. .main_clk = "timer7_fck",
  2422. .prcm = {
  2423. .omap4 = {
  2424. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2425. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2426. .modulemode = MODULEMODE_SWCTRL,
  2427. },
  2428. },
  2429. .dev_attr = &capability_alwon_dev_attr,
  2430. };
  2431. /* timer8 */
  2432. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2433. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2434. { .irq = -1 }
  2435. };
  2436. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2437. .name = "timer8",
  2438. .class = &omap44xx_timer_hwmod_class,
  2439. .clkdm_name = "abe_clkdm",
  2440. .mpu_irqs = omap44xx_timer8_irqs,
  2441. .main_clk = "timer8_fck",
  2442. .prcm = {
  2443. .omap4 = {
  2444. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2445. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2446. .modulemode = MODULEMODE_SWCTRL,
  2447. },
  2448. },
  2449. .dev_attr = &capability_pwm_dev_attr,
  2450. };
  2451. /* timer9 */
  2452. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2453. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2454. { .irq = -1 }
  2455. };
  2456. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2457. .name = "timer9",
  2458. .class = &omap44xx_timer_hwmod_class,
  2459. .clkdm_name = "l4_per_clkdm",
  2460. .mpu_irqs = omap44xx_timer9_irqs,
  2461. .main_clk = "timer9_fck",
  2462. .prcm = {
  2463. .omap4 = {
  2464. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2465. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2466. .modulemode = MODULEMODE_SWCTRL,
  2467. },
  2468. },
  2469. .dev_attr = &capability_pwm_dev_attr,
  2470. };
  2471. /* timer10 */
  2472. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2473. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2474. { .irq = -1 }
  2475. };
  2476. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2477. .name = "timer10",
  2478. .class = &omap44xx_timer_1ms_hwmod_class,
  2479. .clkdm_name = "l4_per_clkdm",
  2480. .mpu_irqs = omap44xx_timer10_irqs,
  2481. .main_clk = "timer10_fck",
  2482. .prcm = {
  2483. .omap4 = {
  2484. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2485. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2486. .modulemode = MODULEMODE_SWCTRL,
  2487. },
  2488. },
  2489. .dev_attr = &capability_pwm_dev_attr,
  2490. };
  2491. /* timer11 */
  2492. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2493. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2494. { .irq = -1 }
  2495. };
  2496. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2497. .name = "timer11",
  2498. .class = &omap44xx_timer_hwmod_class,
  2499. .clkdm_name = "l4_per_clkdm",
  2500. .mpu_irqs = omap44xx_timer11_irqs,
  2501. .main_clk = "timer11_fck",
  2502. .prcm = {
  2503. .omap4 = {
  2504. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2505. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2506. .modulemode = MODULEMODE_SWCTRL,
  2507. },
  2508. },
  2509. .dev_attr = &capability_pwm_dev_attr,
  2510. };
  2511. /*
  2512. * 'uart' class
  2513. * universal asynchronous receiver/transmitter (uart)
  2514. */
  2515. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2516. .rev_offs = 0x0050,
  2517. .sysc_offs = 0x0054,
  2518. .syss_offs = 0x0058,
  2519. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2520. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2521. SYSS_HAS_RESET_STATUS),
  2522. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2523. SIDLE_SMART_WKUP),
  2524. .sysc_fields = &omap_hwmod_sysc_type1,
  2525. };
  2526. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2527. .name = "uart",
  2528. .sysc = &omap44xx_uart_sysc,
  2529. };
  2530. /* uart1 */
  2531. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2532. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2533. { .irq = -1 }
  2534. };
  2535. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2536. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2537. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2538. { .dma_req = -1 }
  2539. };
  2540. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2541. .name = "uart1",
  2542. .class = &omap44xx_uart_hwmod_class,
  2543. .clkdm_name = "l4_per_clkdm",
  2544. .mpu_irqs = omap44xx_uart1_irqs,
  2545. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2546. .main_clk = "uart1_fck",
  2547. .prcm = {
  2548. .omap4 = {
  2549. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2550. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2551. .modulemode = MODULEMODE_SWCTRL,
  2552. },
  2553. },
  2554. };
  2555. /* uart2 */
  2556. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2557. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2558. { .irq = -1 }
  2559. };
  2560. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2561. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2562. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2563. { .dma_req = -1 }
  2564. };
  2565. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2566. .name = "uart2",
  2567. .class = &omap44xx_uart_hwmod_class,
  2568. .clkdm_name = "l4_per_clkdm",
  2569. .mpu_irqs = omap44xx_uart2_irqs,
  2570. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2571. .main_clk = "uart2_fck",
  2572. .prcm = {
  2573. .omap4 = {
  2574. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2575. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2576. .modulemode = MODULEMODE_SWCTRL,
  2577. },
  2578. },
  2579. };
  2580. /* uart3 */
  2581. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2582. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2583. { .irq = -1 }
  2584. };
  2585. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2586. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2587. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2588. { .dma_req = -1 }
  2589. };
  2590. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2591. .name = "uart3",
  2592. .class = &omap44xx_uart_hwmod_class,
  2593. .clkdm_name = "l4_per_clkdm",
  2594. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2595. .mpu_irqs = omap44xx_uart3_irqs,
  2596. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2597. .main_clk = "uart3_fck",
  2598. .prcm = {
  2599. .omap4 = {
  2600. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2601. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2602. .modulemode = MODULEMODE_SWCTRL,
  2603. },
  2604. },
  2605. };
  2606. /* uart4 */
  2607. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2608. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2609. { .irq = -1 }
  2610. };
  2611. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2612. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2613. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2614. { .dma_req = -1 }
  2615. };
  2616. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2617. .name = "uart4",
  2618. .class = &omap44xx_uart_hwmod_class,
  2619. .clkdm_name = "l4_per_clkdm",
  2620. .mpu_irqs = omap44xx_uart4_irqs,
  2621. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2622. .main_clk = "uart4_fck",
  2623. .prcm = {
  2624. .omap4 = {
  2625. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2626. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2627. .modulemode = MODULEMODE_SWCTRL,
  2628. },
  2629. },
  2630. };
  2631. /*
  2632. * 'usb_host_hs' class
  2633. * high-speed multi-port usb host controller
  2634. */
  2635. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2636. .rev_offs = 0x0000,
  2637. .sysc_offs = 0x0010,
  2638. .syss_offs = 0x0014,
  2639. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2640. SYSC_HAS_SOFTRESET),
  2641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2642. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2643. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2644. .sysc_fields = &omap_hwmod_sysc_type2,
  2645. };
  2646. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2647. .name = "usb_host_hs",
  2648. .sysc = &omap44xx_usb_host_hs_sysc,
  2649. };
  2650. /* usb_host_hs */
  2651. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2652. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2653. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2654. { .irq = -1 }
  2655. };
  2656. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2657. .name = "usb_host_hs",
  2658. .class = &omap44xx_usb_host_hs_hwmod_class,
  2659. .clkdm_name = "l3_init_clkdm",
  2660. .main_clk = "usb_host_hs_fck",
  2661. .prcm = {
  2662. .omap4 = {
  2663. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2664. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2665. .modulemode = MODULEMODE_SWCTRL,
  2666. },
  2667. },
  2668. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2669. /*
  2670. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2671. * id: i660
  2672. *
  2673. * Description:
  2674. * In the following configuration :
  2675. * - USBHOST module is set to smart-idle mode
  2676. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2677. * happens when the system is going to a low power mode : all ports
  2678. * have been suspended, the master part of the USBHOST module has
  2679. * entered the standby state, and SW has cut the functional clocks)
  2680. * - an USBHOST interrupt occurs before the module is able to answer
  2681. * idle_ack, typically a remote wakeup IRQ.
  2682. * Then the USB HOST module will enter a deadlock situation where it
  2683. * is no more accessible nor functional.
  2684. *
  2685. * Workaround:
  2686. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2687. */
  2688. /*
  2689. * Errata: USB host EHCI may stall when entering smart-standby mode
  2690. * Id: i571
  2691. *
  2692. * Description:
  2693. * When the USBHOST module is set to smart-standby mode, and when it is
  2694. * ready to enter the standby state (i.e. all ports are suspended and
  2695. * all attached devices are in suspend mode), then it can wrongly assert
  2696. * the Mstandby signal too early while there are still some residual OCP
  2697. * transactions ongoing. If this condition occurs, the internal state
  2698. * machine may go to an undefined state and the USB link may be stuck
  2699. * upon the next resume.
  2700. *
  2701. * Workaround:
  2702. * Don't use smart standby; use only force standby,
  2703. * hence HWMOD_SWSUP_MSTANDBY
  2704. */
  2705. /*
  2706. * During system boot; If the hwmod framework resets the module
  2707. * the module will have smart idle settings; which can lead to deadlock
  2708. * (above Errata Id:i660); so, dont reset the module during boot;
  2709. * Use HWMOD_INIT_NO_RESET.
  2710. */
  2711. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  2712. HWMOD_INIT_NO_RESET,
  2713. };
  2714. /*
  2715. * 'usb_otg_hs' class
  2716. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  2717. */
  2718. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  2719. .rev_offs = 0x0400,
  2720. .sysc_offs = 0x0404,
  2721. .syss_offs = 0x0408,
  2722. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2723. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2724. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2725. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2726. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2727. MSTANDBY_SMART),
  2728. .sysc_fields = &omap_hwmod_sysc_type1,
  2729. };
  2730. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  2731. .name = "usb_otg_hs",
  2732. .sysc = &omap44xx_usb_otg_hs_sysc,
  2733. };
  2734. /* usb_otg_hs */
  2735. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  2736. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  2737. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  2738. { .irq = -1 }
  2739. };
  2740. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  2741. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  2742. };
  2743. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  2744. .name = "usb_otg_hs",
  2745. .class = &omap44xx_usb_otg_hs_hwmod_class,
  2746. .clkdm_name = "l3_init_clkdm",
  2747. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  2748. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  2749. .main_clk = "usb_otg_hs_ick",
  2750. .prcm = {
  2751. .omap4 = {
  2752. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  2753. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  2754. .modulemode = MODULEMODE_HWCTRL,
  2755. },
  2756. },
  2757. .opt_clks = usb_otg_hs_opt_clks,
  2758. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  2759. };
  2760. /*
  2761. * 'usb_tll_hs' class
  2762. * usb_tll_hs module is the adapter on the usb_host_hs ports
  2763. */
  2764. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  2765. .rev_offs = 0x0000,
  2766. .sysc_offs = 0x0010,
  2767. .syss_offs = 0x0014,
  2768. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2769. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2770. SYSC_HAS_AUTOIDLE),
  2771. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2772. .sysc_fields = &omap_hwmod_sysc_type1,
  2773. };
  2774. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  2775. .name = "usb_tll_hs",
  2776. .sysc = &omap44xx_usb_tll_hs_sysc,
  2777. };
  2778. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  2779. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  2780. { .irq = -1 }
  2781. };
  2782. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  2783. .name = "usb_tll_hs",
  2784. .class = &omap44xx_usb_tll_hs_hwmod_class,
  2785. .clkdm_name = "l3_init_clkdm",
  2786. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  2787. .main_clk = "usb_tll_hs_ick",
  2788. .prcm = {
  2789. .omap4 = {
  2790. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  2791. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  2792. .modulemode = MODULEMODE_HWCTRL,
  2793. },
  2794. },
  2795. };
  2796. /*
  2797. * 'wd_timer' class
  2798. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  2799. * overflow condition
  2800. */
  2801. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  2802. .rev_offs = 0x0000,
  2803. .sysc_offs = 0x0010,
  2804. .syss_offs = 0x0014,
  2805. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  2806. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2807. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2808. SIDLE_SMART_WKUP),
  2809. .sysc_fields = &omap_hwmod_sysc_type1,
  2810. };
  2811. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  2812. .name = "wd_timer",
  2813. .sysc = &omap44xx_wd_timer_sysc,
  2814. .pre_shutdown = &omap2_wd_timer_disable,
  2815. };
  2816. /* wd_timer2 */
  2817. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  2818. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  2819. { .irq = -1 }
  2820. };
  2821. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  2822. .name = "wd_timer2",
  2823. .class = &omap44xx_wd_timer_hwmod_class,
  2824. .clkdm_name = "l4_wkup_clkdm",
  2825. .mpu_irqs = omap44xx_wd_timer2_irqs,
  2826. .main_clk = "wd_timer2_fck",
  2827. .prcm = {
  2828. .omap4 = {
  2829. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  2830. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  2831. .modulemode = MODULEMODE_SWCTRL,
  2832. },
  2833. },
  2834. };
  2835. /* wd_timer3 */
  2836. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  2837. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  2838. { .irq = -1 }
  2839. };
  2840. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  2841. .name = "wd_timer3",
  2842. .class = &omap44xx_wd_timer_hwmod_class,
  2843. .clkdm_name = "abe_clkdm",
  2844. .mpu_irqs = omap44xx_wd_timer3_irqs,
  2845. .main_clk = "wd_timer3_fck",
  2846. .prcm = {
  2847. .omap4 = {
  2848. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  2849. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  2850. .modulemode = MODULEMODE_SWCTRL,
  2851. },
  2852. },
  2853. };
  2854. /*
  2855. * interfaces
  2856. */
  2857. /* l3_main_1 -> dmm */
  2858. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  2859. .master = &omap44xx_l3_main_1_hwmod,
  2860. .slave = &omap44xx_dmm_hwmod,
  2861. .clk = "l3_div_ck",
  2862. .user = OCP_USER_SDMA,
  2863. };
  2864. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  2865. {
  2866. .pa_start = 0x4e000000,
  2867. .pa_end = 0x4e0007ff,
  2868. .flags = ADDR_TYPE_RT
  2869. },
  2870. { }
  2871. };
  2872. /* mpu -> dmm */
  2873. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  2874. .master = &omap44xx_mpu_hwmod,
  2875. .slave = &omap44xx_dmm_hwmod,
  2876. .clk = "l3_div_ck",
  2877. .addr = omap44xx_dmm_addrs,
  2878. .user = OCP_USER_MPU,
  2879. };
  2880. /* dmm -> emif_fw */
  2881. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  2882. .master = &omap44xx_dmm_hwmod,
  2883. .slave = &omap44xx_emif_fw_hwmod,
  2884. .clk = "l3_div_ck",
  2885. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2886. };
  2887. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  2888. {
  2889. .pa_start = 0x4a20c000,
  2890. .pa_end = 0x4a20c0ff,
  2891. .flags = ADDR_TYPE_RT
  2892. },
  2893. { }
  2894. };
  2895. /* l4_cfg -> emif_fw */
  2896. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  2897. .master = &omap44xx_l4_cfg_hwmod,
  2898. .slave = &omap44xx_emif_fw_hwmod,
  2899. .clk = "l4_div_ck",
  2900. .addr = omap44xx_emif_fw_addrs,
  2901. .user = OCP_USER_MPU,
  2902. };
  2903. /* iva -> l3_instr */
  2904. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  2905. .master = &omap44xx_iva_hwmod,
  2906. .slave = &omap44xx_l3_instr_hwmod,
  2907. .clk = "l3_div_ck",
  2908. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2909. };
  2910. /* l3_main_3 -> l3_instr */
  2911. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  2912. .master = &omap44xx_l3_main_3_hwmod,
  2913. .slave = &omap44xx_l3_instr_hwmod,
  2914. .clk = "l3_div_ck",
  2915. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2916. };
  2917. /* dsp -> l3_main_1 */
  2918. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  2919. .master = &omap44xx_dsp_hwmod,
  2920. .slave = &omap44xx_l3_main_1_hwmod,
  2921. .clk = "l3_div_ck",
  2922. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2923. };
  2924. /* dss -> l3_main_1 */
  2925. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  2926. .master = &omap44xx_dss_hwmod,
  2927. .slave = &omap44xx_l3_main_1_hwmod,
  2928. .clk = "l3_div_ck",
  2929. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2930. };
  2931. /* l3_main_2 -> l3_main_1 */
  2932. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  2933. .master = &omap44xx_l3_main_2_hwmod,
  2934. .slave = &omap44xx_l3_main_1_hwmod,
  2935. .clk = "l3_div_ck",
  2936. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2937. };
  2938. /* l4_cfg -> l3_main_1 */
  2939. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  2940. .master = &omap44xx_l4_cfg_hwmod,
  2941. .slave = &omap44xx_l3_main_1_hwmod,
  2942. .clk = "l4_div_ck",
  2943. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2944. };
  2945. /* mmc1 -> l3_main_1 */
  2946. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  2947. .master = &omap44xx_mmc1_hwmod,
  2948. .slave = &omap44xx_l3_main_1_hwmod,
  2949. .clk = "l3_div_ck",
  2950. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2951. };
  2952. /* mmc2 -> l3_main_1 */
  2953. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  2954. .master = &omap44xx_mmc2_hwmod,
  2955. .slave = &omap44xx_l3_main_1_hwmod,
  2956. .clk = "l3_div_ck",
  2957. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2958. };
  2959. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  2960. {
  2961. .pa_start = 0x44000000,
  2962. .pa_end = 0x44000fff,
  2963. .flags = ADDR_TYPE_RT
  2964. },
  2965. { }
  2966. };
  2967. /* mpu -> l3_main_1 */
  2968. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  2969. .master = &omap44xx_mpu_hwmod,
  2970. .slave = &omap44xx_l3_main_1_hwmod,
  2971. .clk = "l3_div_ck",
  2972. .addr = omap44xx_l3_main_1_addrs,
  2973. .user = OCP_USER_MPU,
  2974. };
  2975. /* dma_system -> l3_main_2 */
  2976. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  2977. .master = &omap44xx_dma_system_hwmod,
  2978. .slave = &omap44xx_l3_main_2_hwmod,
  2979. .clk = "l3_div_ck",
  2980. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2981. };
  2982. /* fdif -> l3_main_2 */
  2983. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  2984. .master = &omap44xx_fdif_hwmod,
  2985. .slave = &omap44xx_l3_main_2_hwmod,
  2986. .clk = "l3_div_ck",
  2987. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2988. };
  2989. /* gpu -> l3_main_2 */
  2990. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  2991. .master = &omap44xx_gpu_hwmod,
  2992. .slave = &omap44xx_l3_main_2_hwmod,
  2993. .clk = "l3_div_ck",
  2994. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2995. };
  2996. /* hsi -> l3_main_2 */
  2997. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  2998. .master = &omap44xx_hsi_hwmod,
  2999. .slave = &omap44xx_l3_main_2_hwmod,
  3000. .clk = "l3_div_ck",
  3001. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3002. };
  3003. /* ipu -> l3_main_2 */
  3004. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3005. .master = &omap44xx_ipu_hwmod,
  3006. .slave = &omap44xx_l3_main_2_hwmod,
  3007. .clk = "l3_div_ck",
  3008. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3009. };
  3010. /* iss -> l3_main_2 */
  3011. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3012. .master = &omap44xx_iss_hwmod,
  3013. .slave = &omap44xx_l3_main_2_hwmod,
  3014. .clk = "l3_div_ck",
  3015. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3016. };
  3017. /* iva -> l3_main_2 */
  3018. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3019. .master = &omap44xx_iva_hwmod,
  3020. .slave = &omap44xx_l3_main_2_hwmod,
  3021. .clk = "l3_div_ck",
  3022. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3023. };
  3024. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3025. {
  3026. .pa_start = 0x44800000,
  3027. .pa_end = 0x44801fff,
  3028. .flags = ADDR_TYPE_RT
  3029. },
  3030. { }
  3031. };
  3032. /* l3_main_1 -> l3_main_2 */
  3033. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3034. .master = &omap44xx_l3_main_1_hwmod,
  3035. .slave = &omap44xx_l3_main_2_hwmod,
  3036. .clk = "l3_div_ck",
  3037. .addr = omap44xx_l3_main_2_addrs,
  3038. .user = OCP_USER_MPU,
  3039. };
  3040. /* l4_cfg -> l3_main_2 */
  3041. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3042. .master = &omap44xx_l4_cfg_hwmod,
  3043. .slave = &omap44xx_l3_main_2_hwmod,
  3044. .clk = "l4_div_ck",
  3045. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3046. };
  3047. /* usb_host_hs -> l3_main_2 */
  3048. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3049. .master = &omap44xx_usb_host_hs_hwmod,
  3050. .slave = &omap44xx_l3_main_2_hwmod,
  3051. .clk = "l3_div_ck",
  3052. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3053. };
  3054. /* usb_otg_hs -> l3_main_2 */
  3055. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3056. .master = &omap44xx_usb_otg_hs_hwmod,
  3057. .slave = &omap44xx_l3_main_2_hwmod,
  3058. .clk = "l3_div_ck",
  3059. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3060. };
  3061. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3062. {
  3063. .pa_start = 0x45000000,
  3064. .pa_end = 0x45000fff,
  3065. .flags = ADDR_TYPE_RT
  3066. },
  3067. { }
  3068. };
  3069. /* l3_main_1 -> l3_main_3 */
  3070. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3071. .master = &omap44xx_l3_main_1_hwmod,
  3072. .slave = &omap44xx_l3_main_3_hwmod,
  3073. .clk = "l3_div_ck",
  3074. .addr = omap44xx_l3_main_3_addrs,
  3075. .user = OCP_USER_MPU,
  3076. };
  3077. /* l3_main_2 -> l3_main_3 */
  3078. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3079. .master = &omap44xx_l3_main_2_hwmod,
  3080. .slave = &omap44xx_l3_main_3_hwmod,
  3081. .clk = "l3_div_ck",
  3082. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3083. };
  3084. /* l4_cfg -> l3_main_3 */
  3085. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3086. .master = &omap44xx_l4_cfg_hwmod,
  3087. .slave = &omap44xx_l3_main_3_hwmod,
  3088. .clk = "l4_div_ck",
  3089. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3090. };
  3091. /* aess -> l4_abe */
  3092. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  3093. .master = &omap44xx_aess_hwmod,
  3094. .slave = &omap44xx_l4_abe_hwmod,
  3095. .clk = "ocp_abe_iclk",
  3096. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3097. };
  3098. /* dsp -> l4_abe */
  3099. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3100. .master = &omap44xx_dsp_hwmod,
  3101. .slave = &omap44xx_l4_abe_hwmod,
  3102. .clk = "ocp_abe_iclk",
  3103. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3104. };
  3105. /* l3_main_1 -> l4_abe */
  3106. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3107. .master = &omap44xx_l3_main_1_hwmod,
  3108. .slave = &omap44xx_l4_abe_hwmod,
  3109. .clk = "l3_div_ck",
  3110. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3111. };
  3112. /* mpu -> l4_abe */
  3113. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3114. .master = &omap44xx_mpu_hwmod,
  3115. .slave = &omap44xx_l4_abe_hwmod,
  3116. .clk = "ocp_abe_iclk",
  3117. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3118. };
  3119. /* l3_main_1 -> l4_cfg */
  3120. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3121. .master = &omap44xx_l3_main_1_hwmod,
  3122. .slave = &omap44xx_l4_cfg_hwmod,
  3123. .clk = "l3_div_ck",
  3124. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3125. };
  3126. /* l3_main_2 -> l4_per */
  3127. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3128. .master = &omap44xx_l3_main_2_hwmod,
  3129. .slave = &omap44xx_l4_per_hwmod,
  3130. .clk = "l3_div_ck",
  3131. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3132. };
  3133. /* l4_cfg -> l4_wkup */
  3134. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3135. .master = &omap44xx_l4_cfg_hwmod,
  3136. .slave = &omap44xx_l4_wkup_hwmod,
  3137. .clk = "l4_div_ck",
  3138. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3139. };
  3140. /* mpu -> mpu_private */
  3141. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3142. .master = &omap44xx_mpu_hwmod,
  3143. .slave = &omap44xx_mpu_private_hwmod,
  3144. .clk = "l3_div_ck",
  3145. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3146. };
  3147. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3148. {
  3149. .pa_start = 0x401f1000,
  3150. .pa_end = 0x401f13ff,
  3151. .flags = ADDR_TYPE_RT
  3152. },
  3153. { }
  3154. };
  3155. /* l4_abe -> aess */
  3156. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  3157. .master = &omap44xx_l4_abe_hwmod,
  3158. .slave = &omap44xx_aess_hwmod,
  3159. .clk = "ocp_abe_iclk",
  3160. .addr = omap44xx_aess_addrs,
  3161. .user = OCP_USER_MPU,
  3162. };
  3163. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3164. {
  3165. .pa_start = 0x490f1000,
  3166. .pa_end = 0x490f13ff,
  3167. .flags = ADDR_TYPE_RT
  3168. },
  3169. { }
  3170. };
  3171. /* l4_abe -> aess (dma) */
  3172. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  3173. .master = &omap44xx_l4_abe_hwmod,
  3174. .slave = &omap44xx_aess_hwmod,
  3175. .clk = "ocp_abe_iclk",
  3176. .addr = omap44xx_aess_dma_addrs,
  3177. .user = OCP_USER_SDMA,
  3178. };
  3179. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3180. {
  3181. .pa_start = 0x4a304000,
  3182. .pa_end = 0x4a30401f,
  3183. .flags = ADDR_TYPE_RT
  3184. },
  3185. { }
  3186. };
  3187. /* l4_wkup -> counter_32k */
  3188. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3189. .master = &omap44xx_l4_wkup_hwmod,
  3190. .slave = &omap44xx_counter_32k_hwmod,
  3191. .clk = "l4_wkup_clk_mux_ck",
  3192. .addr = omap44xx_counter_32k_addrs,
  3193. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3194. };
  3195. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3196. {
  3197. .pa_start = 0x4a056000,
  3198. .pa_end = 0x4a056fff,
  3199. .flags = ADDR_TYPE_RT
  3200. },
  3201. { }
  3202. };
  3203. /* l4_cfg -> dma_system */
  3204. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3205. .master = &omap44xx_l4_cfg_hwmod,
  3206. .slave = &omap44xx_dma_system_hwmod,
  3207. .clk = "l4_div_ck",
  3208. .addr = omap44xx_dma_system_addrs,
  3209. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3210. };
  3211. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3212. {
  3213. .name = "mpu",
  3214. .pa_start = 0x4012e000,
  3215. .pa_end = 0x4012e07f,
  3216. .flags = ADDR_TYPE_RT
  3217. },
  3218. { }
  3219. };
  3220. /* l4_abe -> dmic */
  3221. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3222. .master = &omap44xx_l4_abe_hwmod,
  3223. .slave = &omap44xx_dmic_hwmod,
  3224. .clk = "ocp_abe_iclk",
  3225. .addr = omap44xx_dmic_addrs,
  3226. .user = OCP_USER_MPU,
  3227. };
  3228. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3229. {
  3230. .name = "dma",
  3231. .pa_start = 0x4902e000,
  3232. .pa_end = 0x4902e07f,
  3233. .flags = ADDR_TYPE_RT
  3234. },
  3235. { }
  3236. };
  3237. /* l4_abe -> dmic (dma) */
  3238. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3239. .master = &omap44xx_l4_abe_hwmod,
  3240. .slave = &omap44xx_dmic_hwmod,
  3241. .clk = "ocp_abe_iclk",
  3242. .addr = omap44xx_dmic_dma_addrs,
  3243. .user = OCP_USER_SDMA,
  3244. };
  3245. /* dsp -> iva */
  3246. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3247. .master = &omap44xx_dsp_hwmod,
  3248. .slave = &omap44xx_iva_hwmod,
  3249. .clk = "dpll_iva_m5x2_ck",
  3250. .user = OCP_USER_DSP,
  3251. };
  3252. /* l4_cfg -> dsp */
  3253. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3254. .master = &omap44xx_l4_cfg_hwmod,
  3255. .slave = &omap44xx_dsp_hwmod,
  3256. .clk = "l4_div_ck",
  3257. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3258. };
  3259. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3260. {
  3261. .pa_start = 0x58000000,
  3262. .pa_end = 0x5800007f,
  3263. .flags = ADDR_TYPE_RT
  3264. },
  3265. { }
  3266. };
  3267. /* l3_main_2 -> dss */
  3268. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3269. .master = &omap44xx_l3_main_2_hwmod,
  3270. .slave = &omap44xx_dss_hwmod,
  3271. .clk = "dss_fck",
  3272. .addr = omap44xx_dss_dma_addrs,
  3273. .user = OCP_USER_SDMA,
  3274. };
  3275. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3276. {
  3277. .pa_start = 0x48040000,
  3278. .pa_end = 0x4804007f,
  3279. .flags = ADDR_TYPE_RT
  3280. },
  3281. { }
  3282. };
  3283. /* l4_per -> dss */
  3284. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3285. .master = &omap44xx_l4_per_hwmod,
  3286. .slave = &omap44xx_dss_hwmod,
  3287. .clk = "l4_div_ck",
  3288. .addr = omap44xx_dss_addrs,
  3289. .user = OCP_USER_MPU,
  3290. };
  3291. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3292. {
  3293. .pa_start = 0x58001000,
  3294. .pa_end = 0x58001fff,
  3295. .flags = ADDR_TYPE_RT
  3296. },
  3297. { }
  3298. };
  3299. /* l3_main_2 -> dss_dispc */
  3300. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3301. .master = &omap44xx_l3_main_2_hwmod,
  3302. .slave = &omap44xx_dss_dispc_hwmod,
  3303. .clk = "dss_fck",
  3304. .addr = omap44xx_dss_dispc_dma_addrs,
  3305. .user = OCP_USER_SDMA,
  3306. };
  3307. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3308. {
  3309. .pa_start = 0x48041000,
  3310. .pa_end = 0x48041fff,
  3311. .flags = ADDR_TYPE_RT
  3312. },
  3313. { }
  3314. };
  3315. /* l4_per -> dss_dispc */
  3316. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3317. .master = &omap44xx_l4_per_hwmod,
  3318. .slave = &omap44xx_dss_dispc_hwmod,
  3319. .clk = "l4_div_ck",
  3320. .addr = omap44xx_dss_dispc_addrs,
  3321. .user = OCP_USER_MPU,
  3322. };
  3323. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3324. {
  3325. .pa_start = 0x58004000,
  3326. .pa_end = 0x580041ff,
  3327. .flags = ADDR_TYPE_RT
  3328. },
  3329. { }
  3330. };
  3331. /* l3_main_2 -> dss_dsi1 */
  3332. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3333. .master = &omap44xx_l3_main_2_hwmod,
  3334. .slave = &omap44xx_dss_dsi1_hwmod,
  3335. .clk = "dss_fck",
  3336. .addr = omap44xx_dss_dsi1_dma_addrs,
  3337. .user = OCP_USER_SDMA,
  3338. };
  3339. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3340. {
  3341. .pa_start = 0x48044000,
  3342. .pa_end = 0x480441ff,
  3343. .flags = ADDR_TYPE_RT
  3344. },
  3345. { }
  3346. };
  3347. /* l4_per -> dss_dsi1 */
  3348. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3349. .master = &omap44xx_l4_per_hwmod,
  3350. .slave = &omap44xx_dss_dsi1_hwmod,
  3351. .clk = "l4_div_ck",
  3352. .addr = omap44xx_dss_dsi1_addrs,
  3353. .user = OCP_USER_MPU,
  3354. };
  3355. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3356. {
  3357. .pa_start = 0x58005000,
  3358. .pa_end = 0x580051ff,
  3359. .flags = ADDR_TYPE_RT
  3360. },
  3361. { }
  3362. };
  3363. /* l3_main_2 -> dss_dsi2 */
  3364. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3365. .master = &omap44xx_l3_main_2_hwmod,
  3366. .slave = &omap44xx_dss_dsi2_hwmod,
  3367. .clk = "dss_fck",
  3368. .addr = omap44xx_dss_dsi2_dma_addrs,
  3369. .user = OCP_USER_SDMA,
  3370. };
  3371. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3372. {
  3373. .pa_start = 0x48045000,
  3374. .pa_end = 0x480451ff,
  3375. .flags = ADDR_TYPE_RT
  3376. },
  3377. { }
  3378. };
  3379. /* l4_per -> dss_dsi2 */
  3380. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3381. .master = &omap44xx_l4_per_hwmod,
  3382. .slave = &omap44xx_dss_dsi2_hwmod,
  3383. .clk = "l4_div_ck",
  3384. .addr = omap44xx_dss_dsi2_addrs,
  3385. .user = OCP_USER_MPU,
  3386. };
  3387. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3388. {
  3389. .pa_start = 0x58006000,
  3390. .pa_end = 0x58006fff,
  3391. .flags = ADDR_TYPE_RT
  3392. },
  3393. { }
  3394. };
  3395. /* l3_main_2 -> dss_hdmi */
  3396. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3397. .master = &omap44xx_l3_main_2_hwmod,
  3398. .slave = &omap44xx_dss_hdmi_hwmod,
  3399. .clk = "dss_fck",
  3400. .addr = omap44xx_dss_hdmi_dma_addrs,
  3401. .user = OCP_USER_SDMA,
  3402. };
  3403. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3404. {
  3405. .pa_start = 0x48046000,
  3406. .pa_end = 0x48046fff,
  3407. .flags = ADDR_TYPE_RT
  3408. },
  3409. { }
  3410. };
  3411. /* l4_per -> dss_hdmi */
  3412. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3413. .master = &omap44xx_l4_per_hwmod,
  3414. .slave = &omap44xx_dss_hdmi_hwmod,
  3415. .clk = "l4_div_ck",
  3416. .addr = omap44xx_dss_hdmi_addrs,
  3417. .user = OCP_USER_MPU,
  3418. };
  3419. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3420. {
  3421. .pa_start = 0x58002000,
  3422. .pa_end = 0x580020ff,
  3423. .flags = ADDR_TYPE_RT
  3424. },
  3425. { }
  3426. };
  3427. /* l3_main_2 -> dss_rfbi */
  3428. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3429. .master = &omap44xx_l3_main_2_hwmod,
  3430. .slave = &omap44xx_dss_rfbi_hwmod,
  3431. .clk = "dss_fck",
  3432. .addr = omap44xx_dss_rfbi_dma_addrs,
  3433. .user = OCP_USER_SDMA,
  3434. };
  3435. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3436. {
  3437. .pa_start = 0x48042000,
  3438. .pa_end = 0x480420ff,
  3439. .flags = ADDR_TYPE_RT
  3440. },
  3441. { }
  3442. };
  3443. /* l4_per -> dss_rfbi */
  3444. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3445. .master = &omap44xx_l4_per_hwmod,
  3446. .slave = &omap44xx_dss_rfbi_hwmod,
  3447. .clk = "l4_div_ck",
  3448. .addr = omap44xx_dss_rfbi_addrs,
  3449. .user = OCP_USER_MPU,
  3450. };
  3451. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3452. {
  3453. .pa_start = 0x58003000,
  3454. .pa_end = 0x580030ff,
  3455. .flags = ADDR_TYPE_RT
  3456. },
  3457. { }
  3458. };
  3459. /* l3_main_2 -> dss_venc */
  3460. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3461. .master = &omap44xx_l3_main_2_hwmod,
  3462. .slave = &omap44xx_dss_venc_hwmod,
  3463. .clk = "dss_fck",
  3464. .addr = omap44xx_dss_venc_dma_addrs,
  3465. .user = OCP_USER_SDMA,
  3466. };
  3467. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3468. {
  3469. .pa_start = 0x48043000,
  3470. .pa_end = 0x480430ff,
  3471. .flags = ADDR_TYPE_RT
  3472. },
  3473. { }
  3474. };
  3475. /* l4_per -> dss_venc */
  3476. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3477. .master = &omap44xx_l4_per_hwmod,
  3478. .slave = &omap44xx_dss_venc_hwmod,
  3479. .clk = "l4_div_ck",
  3480. .addr = omap44xx_dss_venc_addrs,
  3481. .user = OCP_USER_MPU,
  3482. };
  3483. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3484. {
  3485. .pa_start = 0x4c000000,
  3486. .pa_end = 0x4c0000ff,
  3487. .flags = ADDR_TYPE_RT
  3488. },
  3489. { }
  3490. };
  3491. /* emif_fw -> emif1 */
  3492. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3493. .master = &omap44xx_emif_fw_hwmod,
  3494. .slave = &omap44xx_emif1_hwmod,
  3495. .clk = "l3_div_ck",
  3496. .addr = omap44xx_emif1_addrs,
  3497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3498. };
  3499. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3500. {
  3501. .pa_start = 0x4d000000,
  3502. .pa_end = 0x4d0000ff,
  3503. .flags = ADDR_TYPE_RT
  3504. },
  3505. { }
  3506. };
  3507. /* emif_fw -> emif2 */
  3508. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  3509. .master = &omap44xx_emif_fw_hwmod,
  3510. .slave = &omap44xx_emif2_hwmod,
  3511. .clk = "l3_div_ck",
  3512. .addr = omap44xx_emif2_addrs,
  3513. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3514. };
  3515. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  3516. {
  3517. .pa_start = 0x4a10a000,
  3518. .pa_end = 0x4a10a1ff,
  3519. .flags = ADDR_TYPE_RT
  3520. },
  3521. { }
  3522. };
  3523. /* l4_cfg -> fdif */
  3524. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  3525. .master = &omap44xx_l4_cfg_hwmod,
  3526. .slave = &omap44xx_fdif_hwmod,
  3527. .clk = "l4_div_ck",
  3528. .addr = omap44xx_fdif_addrs,
  3529. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3530. };
  3531. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  3532. {
  3533. .pa_start = 0x4a310000,
  3534. .pa_end = 0x4a3101ff,
  3535. .flags = ADDR_TYPE_RT
  3536. },
  3537. { }
  3538. };
  3539. /* l4_wkup -> gpio1 */
  3540. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  3541. .master = &omap44xx_l4_wkup_hwmod,
  3542. .slave = &omap44xx_gpio1_hwmod,
  3543. .clk = "l4_wkup_clk_mux_ck",
  3544. .addr = omap44xx_gpio1_addrs,
  3545. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3546. };
  3547. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  3548. {
  3549. .pa_start = 0x48055000,
  3550. .pa_end = 0x480551ff,
  3551. .flags = ADDR_TYPE_RT
  3552. },
  3553. { }
  3554. };
  3555. /* l4_per -> gpio2 */
  3556. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  3557. .master = &omap44xx_l4_per_hwmod,
  3558. .slave = &omap44xx_gpio2_hwmod,
  3559. .clk = "l4_div_ck",
  3560. .addr = omap44xx_gpio2_addrs,
  3561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3562. };
  3563. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  3564. {
  3565. .pa_start = 0x48057000,
  3566. .pa_end = 0x480571ff,
  3567. .flags = ADDR_TYPE_RT
  3568. },
  3569. { }
  3570. };
  3571. /* l4_per -> gpio3 */
  3572. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  3573. .master = &omap44xx_l4_per_hwmod,
  3574. .slave = &omap44xx_gpio3_hwmod,
  3575. .clk = "l4_div_ck",
  3576. .addr = omap44xx_gpio3_addrs,
  3577. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3578. };
  3579. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  3580. {
  3581. .pa_start = 0x48059000,
  3582. .pa_end = 0x480591ff,
  3583. .flags = ADDR_TYPE_RT
  3584. },
  3585. { }
  3586. };
  3587. /* l4_per -> gpio4 */
  3588. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  3589. .master = &omap44xx_l4_per_hwmod,
  3590. .slave = &omap44xx_gpio4_hwmod,
  3591. .clk = "l4_div_ck",
  3592. .addr = omap44xx_gpio4_addrs,
  3593. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3594. };
  3595. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  3596. {
  3597. .pa_start = 0x4805b000,
  3598. .pa_end = 0x4805b1ff,
  3599. .flags = ADDR_TYPE_RT
  3600. },
  3601. { }
  3602. };
  3603. /* l4_per -> gpio5 */
  3604. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  3605. .master = &omap44xx_l4_per_hwmod,
  3606. .slave = &omap44xx_gpio5_hwmod,
  3607. .clk = "l4_div_ck",
  3608. .addr = omap44xx_gpio5_addrs,
  3609. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3610. };
  3611. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  3612. {
  3613. .pa_start = 0x4805d000,
  3614. .pa_end = 0x4805d1ff,
  3615. .flags = ADDR_TYPE_RT
  3616. },
  3617. { }
  3618. };
  3619. /* l4_per -> gpio6 */
  3620. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  3621. .master = &omap44xx_l4_per_hwmod,
  3622. .slave = &omap44xx_gpio6_hwmod,
  3623. .clk = "l4_div_ck",
  3624. .addr = omap44xx_gpio6_addrs,
  3625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3626. };
  3627. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  3628. {
  3629. .pa_start = 0x50000000,
  3630. .pa_end = 0x500003ff,
  3631. .flags = ADDR_TYPE_RT
  3632. },
  3633. { }
  3634. };
  3635. /* l3_main_2 -> gpmc */
  3636. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  3637. .master = &omap44xx_l3_main_2_hwmod,
  3638. .slave = &omap44xx_gpmc_hwmod,
  3639. .clk = "l3_div_ck",
  3640. .addr = omap44xx_gpmc_addrs,
  3641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3642. };
  3643. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  3644. {
  3645. .pa_start = 0x56000000,
  3646. .pa_end = 0x5600ffff,
  3647. .flags = ADDR_TYPE_RT
  3648. },
  3649. { }
  3650. };
  3651. /* l3_main_2 -> gpu */
  3652. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  3653. .master = &omap44xx_l3_main_2_hwmod,
  3654. .slave = &omap44xx_gpu_hwmod,
  3655. .clk = "l3_div_ck",
  3656. .addr = omap44xx_gpu_addrs,
  3657. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3658. };
  3659. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  3660. {
  3661. .pa_start = 0x480b2000,
  3662. .pa_end = 0x480b201f,
  3663. .flags = ADDR_TYPE_RT
  3664. },
  3665. { }
  3666. };
  3667. /* l4_per -> hdq1w */
  3668. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  3669. .master = &omap44xx_l4_per_hwmod,
  3670. .slave = &omap44xx_hdq1w_hwmod,
  3671. .clk = "l4_div_ck",
  3672. .addr = omap44xx_hdq1w_addrs,
  3673. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3674. };
  3675. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  3676. {
  3677. .pa_start = 0x4a058000,
  3678. .pa_end = 0x4a05bfff,
  3679. .flags = ADDR_TYPE_RT
  3680. },
  3681. { }
  3682. };
  3683. /* l4_cfg -> hsi */
  3684. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  3685. .master = &omap44xx_l4_cfg_hwmod,
  3686. .slave = &omap44xx_hsi_hwmod,
  3687. .clk = "l4_div_ck",
  3688. .addr = omap44xx_hsi_addrs,
  3689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3690. };
  3691. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  3692. {
  3693. .pa_start = 0x48070000,
  3694. .pa_end = 0x480700ff,
  3695. .flags = ADDR_TYPE_RT
  3696. },
  3697. { }
  3698. };
  3699. /* l4_per -> i2c1 */
  3700. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  3701. .master = &omap44xx_l4_per_hwmod,
  3702. .slave = &omap44xx_i2c1_hwmod,
  3703. .clk = "l4_div_ck",
  3704. .addr = omap44xx_i2c1_addrs,
  3705. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3706. };
  3707. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  3708. {
  3709. .pa_start = 0x48072000,
  3710. .pa_end = 0x480720ff,
  3711. .flags = ADDR_TYPE_RT
  3712. },
  3713. { }
  3714. };
  3715. /* l4_per -> i2c2 */
  3716. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  3717. .master = &omap44xx_l4_per_hwmod,
  3718. .slave = &omap44xx_i2c2_hwmod,
  3719. .clk = "l4_div_ck",
  3720. .addr = omap44xx_i2c2_addrs,
  3721. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3722. };
  3723. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  3724. {
  3725. .pa_start = 0x48060000,
  3726. .pa_end = 0x480600ff,
  3727. .flags = ADDR_TYPE_RT
  3728. },
  3729. { }
  3730. };
  3731. /* l4_per -> i2c3 */
  3732. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  3733. .master = &omap44xx_l4_per_hwmod,
  3734. .slave = &omap44xx_i2c3_hwmod,
  3735. .clk = "l4_div_ck",
  3736. .addr = omap44xx_i2c3_addrs,
  3737. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3738. };
  3739. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  3740. {
  3741. .pa_start = 0x48350000,
  3742. .pa_end = 0x483500ff,
  3743. .flags = ADDR_TYPE_RT
  3744. },
  3745. { }
  3746. };
  3747. /* l4_per -> i2c4 */
  3748. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  3749. .master = &omap44xx_l4_per_hwmod,
  3750. .slave = &omap44xx_i2c4_hwmod,
  3751. .clk = "l4_div_ck",
  3752. .addr = omap44xx_i2c4_addrs,
  3753. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3754. };
  3755. /* l3_main_2 -> ipu */
  3756. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  3757. .master = &omap44xx_l3_main_2_hwmod,
  3758. .slave = &omap44xx_ipu_hwmod,
  3759. .clk = "l3_div_ck",
  3760. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3761. };
  3762. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  3763. {
  3764. .pa_start = 0x52000000,
  3765. .pa_end = 0x520000ff,
  3766. .flags = ADDR_TYPE_RT
  3767. },
  3768. { }
  3769. };
  3770. /* l3_main_2 -> iss */
  3771. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  3772. .master = &omap44xx_l3_main_2_hwmod,
  3773. .slave = &omap44xx_iss_hwmod,
  3774. .clk = "l3_div_ck",
  3775. .addr = omap44xx_iss_addrs,
  3776. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3777. };
  3778. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  3779. {
  3780. .pa_start = 0x5a000000,
  3781. .pa_end = 0x5a07ffff,
  3782. .flags = ADDR_TYPE_RT
  3783. },
  3784. { }
  3785. };
  3786. /* l3_main_2 -> iva */
  3787. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  3788. .master = &omap44xx_l3_main_2_hwmod,
  3789. .slave = &omap44xx_iva_hwmod,
  3790. .clk = "l3_div_ck",
  3791. .addr = omap44xx_iva_addrs,
  3792. .user = OCP_USER_MPU,
  3793. };
  3794. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  3795. {
  3796. .pa_start = 0x4a31c000,
  3797. .pa_end = 0x4a31c07f,
  3798. .flags = ADDR_TYPE_RT
  3799. },
  3800. { }
  3801. };
  3802. /* l4_wkup -> kbd */
  3803. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  3804. .master = &omap44xx_l4_wkup_hwmod,
  3805. .slave = &omap44xx_kbd_hwmod,
  3806. .clk = "l4_wkup_clk_mux_ck",
  3807. .addr = omap44xx_kbd_addrs,
  3808. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3809. };
  3810. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  3811. {
  3812. .pa_start = 0x4a0f4000,
  3813. .pa_end = 0x4a0f41ff,
  3814. .flags = ADDR_TYPE_RT
  3815. },
  3816. { }
  3817. };
  3818. /* l4_cfg -> mailbox */
  3819. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  3820. .master = &omap44xx_l4_cfg_hwmod,
  3821. .slave = &omap44xx_mailbox_hwmod,
  3822. .clk = "l4_div_ck",
  3823. .addr = omap44xx_mailbox_addrs,
  3824. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3825. };
  3826. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  3827. {
  3828. .pa_start = 0x40128000,
  3829. .pa_end = 0x401283ff,
  3830. .flags = ADDR_TYPE_RT
  3831. },
  3832. { }
  3833. };
  3834. /* l4_abe -> mcasp */
  3835. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  3836. .master = &omap44xx_l4_abe_hwmod,
  3837. .slave = &omap44xx_mcasp_hwmod,
  3838. .clk = "ocp_abe_iclk",
  3839. .addr = omap44xx_mcasp_addrs,
  3840. .user = OCP_USER_MPU,
  3841. };
  3842. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  3843. {
  3844. .pa_start = 0x49028000,
  3845. .pa_end = 0x490283ff,
  3846. .flags = ADDR_TYPE_RT
  3847. },
  3848. { }
  3849. };
  3850. /* l4_abe -> mcasp (dma) */
  3851. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  3852. .master = &omap44xx_l4_abe_hwmod,
  3853. .slave = &omap44xx_mcasp_hwmod,
  3854. .clk = "ocp_abe_iclk",
  3855. .addr = omap44xx_mcasp_dma_addrs,
  3856. .user = OCP_USER_SDMA,
  3857. };
  3858. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  3859. {
  3860. .name = "mpu",
  3861. .pa_start = 0x40122000,
  3862. .pa_end = 0x401220ff,
  3863. .flags = ADDR_TYPE_RT
  3864. },
  3865. { }
  3866. };
  3867. /* l4_abe -> mcbsp1 */
  3868. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  3869. .master = &omap44xx_l4_abe_hwmod,
  3870. .slave = &omap44xx_mcbsp1_hwmod,
  3871. .clk = "ocp_abe_iclk",
  3872. .addr = omap44xx_mcbsp1_addrs,
  3873. .user = OCP_USER_MPU,
  3874. };
  3875. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  3876. {
  3877. .name = "dma",
  3878. .pa_start = 0x49022000,
  3879. .pa_end = 0x490220ff,
  3880. .flags = ADDR_TYPE_RT
  3881. },
  3882. { }
  3883. };
  3884. /* l4_abe -> mcbsp1 (dma) */
  3885. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  3886. .master = &omap44xx_l4_abe_hwmod,
  3887. .slave = &omap44xx_mcbsp1_hwmod,
  3888. .clk = "ocp_abe_iclk",
  3889. .addr = omap44xx_mcbsp1_dma_addrs,
  3890. .user = OCP_USER_SDMA,
  3891. };
  3892. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  3893. {
  3894. .name = "mpu",
  3895. .pa_start = 0x40124000,
  3896. .pa_end = 0x401240ff,
  3897. .flags = ADDR_TYPE_RT
  3898. },
  3899. { }
  3900. };
  3901. /* l4_abe -> mcbsp2 */
  3902. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  3903. .master = &omap44xx_l4_abe_hwmod,
  3904. .slave = &omap44xx_mcbsp2_hwmod,
  3905. .clk = "ocp_abe_iclk",
  3906. .addr = omap44xx_mcbsp2_addrs,
  3907. .user = OCP_USER_MPU,
  3908. };
  3909. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  3910. {
  3911. .name = "dma",
  3912. .pa_start = 0x49024000,
  3913. .pa_end = 0x490240ff,
  3914. .flags = ADDR_TYPE_RT
  3915. },
  3916. { }
  3917. };
  3918. /* l4_abe -> mcbsp2 (dma) */
  3919. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  3920. .master = &omap44xx_l4_abe_hwmod,
  3921. .slave = &omap44xx_mcbsp2_hwmod,
  3922. .clk = "ocp_abe_iclk",
  3923. .addr = omap44xx_mcbsp2_dma_addrs,
  3924. .user = OCP_USER_SDMA,
  3925. };
  3926. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  3927. {
  3928. .name = "mpu",
  3929. .pa_start = 0x40126000,
  3930. .pa_end = 0x401260ff,
  3931. .flags = ADDR_TYPE_RT
  3932. },
  3933. { }
  3934. };
  3935. /* l4_abe -> mcbsp3 */
  3936. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  3937. .master = &omap44xx_l4_abe_hwmod,
  3938. .slave = &omap44xx_mcbsp3_hwmod,
  3939. .clk = "ocp_abe_iclk",
  3940. .addr = omap44xx_mcbsp3_addrs,
  3941. .user = OCP_USER_MPU,
  3942. };
  3943. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  3944. {
  3945. .name = "dma",
  3946. .pa_start = 0x49026000,
  3947. .pa_end = 0x490260ff,
  3948. .flags = ADDR_TYPE_RT
  3949. },
  3950. { }
  3951. };
  3952. /* l4_abe -> mcbsp3 (dma) */
  3953. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  3954. .master = &omap44xx_l4_abe_hwmod,
  3955. .slave = &omap44xx_mcbsp3_hwmod,
  3956. .clk = "ocp_abe_iclk",
  3957. .addr = omap44xx_mcbsp3_dma_addrs,
  3958. .user = OCP_USER_SDMA,
  3959. };
  3960. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  3961. {
  3962. .pa_start = 0x48096000,
  3963. .pa_end = 0x480960ff,
  3964. .flags = ADDR_TYPE_RT
  3965. },
  3966. { }
  3967. };
  3968. /* l4_per -> mcbsp4 */
  3969. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  3970. .master = &omap44xx_l4_per_hwmod,
  3971. .slave = &omap44xx_mcbsp4_hwmod,
  3972. .clk = "l4_div_ck",
  3973. .addr = omap44xx_mcbsp4_addrs,
  3974. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3975. };
  3976. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  3977. {
  3978. .pa_start = 0x40132000,
  3979. .pa_end = 0x4013207f,
  3980. .flags = ADDR_TYPE_RT
  3981. },
  3982. { }
  3983. };
  3984. /* l4_abe -> mcpdm */
  3985. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  3986. .master = &omap44xx_l4_abe_hwmod,
  3987. .slave = &omap44xx_mcpdm_hwmod,
  3988. .clk = "ocp_abe_iclk",
  3989. .addr = omap44xx_mcpdm_addrs,
  3990. .user = OCP_USER_MPU,
  3991. };
  3992. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  3993. {
  3994. .pa_start = 0x49032000,
  3995. .pa_end = 0x4903207f,
  3996. .flags = ADDR_TYPE_RT
  3997. },
  3998. { }
  3999. };
  4000. /* l4_abe -> mcpdm (dma) */
  4001. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4002. .master = &omap44xx_l4_abe_hwmod,
  4003. .slave = &omap44xx_mcpdm_hwmod,
  4004. .clk = "ocp_abe_iclk",
  4005. .addr = omap44xx_mcpdm_dma_addrs,
  4006. .user = OCP_USER_SDMA,
  4007. };
  4008. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4009. {
  4010. .pa_start = 0x48098000,
  4011. .pa_end = 0x480981ff,
  4012. .flags = ADDR_TYPE_RT
  4013. },
  4014. { }
  4015. };
  4016. /* l4_per -> mcspi1 */
  4017. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4018. .master = &omap44xx_l4_per_hwmod,
  4019. .slave = &omap44xx_mcspi1_hwmod,
  4020. .clk = "l4_div_ck",
  4021. .addr = omap44xx_mcspi1_addrs,
  4022. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4023. };
  4024. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4025. {
  4026. .pa_start = 0x4809a000,
  4027. .pa_end = 0x4809a1ff,
  4028. .flags = ADDR_TYPE_RT
  4029. },
  4030. { }
  4031. };
  4032. /* l4_per -> mcspi2 */
  4033. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4034. .master = &omap44xx_l4_per_hwmod,
  4035. .slave = &omap44xx_mcspi2_hwmod,
  4036. .clk = "l4_div_ck",
  4037. .addr = omap44xx_mcspi2_addrs,
  4038. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4039. };
  4040. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4041. {
  4042. .pa_start = 0x480b8000,
  4043. .pa_end = 0x480b81ff,
  4044. .flags = ADDR_TYPE_RT
  4045. },
  4046. { }
  4047. };
  4048. /* l4_per -> mcspi3 */
  4049. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4050. .master = &omap44xx_l4_per_hwmod,
  4051. .slave = &omap44xx_mcspi3_hwmod,
  4052. .clk = "l4_div_ck",
  4053. .addr = omap44xx_mcspi3_addrs,
  4054. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4055. };
  4056. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4057. {
  4058. .pa_start = 0x480ba000,
  4059. .pa_end = 0x480ba1ff,
  4060. .flags = ADDR_TYPE_RT
  4061. },
  4062. { }
  4063. };
  4064. /* l4_per -> mcspi4 */
  4065. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4066. .master = &omap44xx_l4_per_hwmod,
  4067. .slave = &omap44xx_mcspi4_hwmod,
  4068. .clk = "l4_div_ck",
  4069. .addr = omap44xx_mcspi4_addrs,
  4070. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4071. };
  4072. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4073. {
  4074. .pa_start = 0x4809c000,
  4075. .pa_end = 0x4809c3ff,
  4076. .flags = ADDR_TYPE_RT
  4077. },
  4078. { }
  4079. };
  4080. /* l4_per -> mmc1 */
  4081. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4082. .master = &omap44xx_l4_per_hwmod,
  4083. .slave = &omap44xx_mmc1_hwmod,
  4084. .clk = "l4_div_ck",
  4085. .addr = omap44xx_mmc1_addrs,
  4086. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4087. };
  4088. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4089. {
  4090. .pa_start = 0x480b4000,
  4091. .pa_end = 0x480b43ff,
  4092. .flags = ADDR_TYPE_RT
  4093. },
  4094. { }
  4095. };
  4096. /* l4_per -> mmc2 */
  4097. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4098. .master = &omap44xx_l4_per_hwmod,
  4099. .slave = &omap44xx_mmc2_hwmod,
  4100. .clk = "l4_div_ck",
  4101. .addr = omap44xx_mmc2_addrs,
  4102. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4103. };
  4104. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4105. {
  4106. .pa_start = 0x480ad000,
  4107. .pa_end = 0x480ad3ff,
  4108. .flags = ADDR_TYPE_RT
  4109. },
  4110. { }
  4111. };
  4112. /* l4_per -> mmc3 */
  4113. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4114. .master = &omap44xx_l4_per_hwmod,
  4115. .slave = &omap44xx_mmc3_hwmod,
  4116. .clk = "l4_div_ck",
  4117. .addr = omap44xx_mmc3_addrs,
  4118. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4119. };
  4120. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4121. {
  4122. .pa_start = 0x480d1000,
  4123. .pa_end = 0x480d13ff,
  4124. .flags = ADDR_TYPE_RT
  4125. },
  4126. { }
  4127. };
  4128. /* l4_per -> mmc4 */
  4129. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4130. .master = &omap44xx_l4_per_hwmod,
  4131. .slave = &omap44xx_mmc4_hwmod,
  4132. .clk = "l4_div_ck",
  4133. .addr = omap44xx_mmc4_addrs,
  4134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4135. };
  4136. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4137. {
  4138. .pa_start = 0x480d5000,
  4139. .pa_end = 0x480d53ff,
  4140. .flags = ADDR_TYPE_RT
  4141. },
  4142. { }
  4143. };
  4144. /* l4_per -> mmc5 */
  4145. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4146. .master = &omap44xx_l4_per_hwmod,
  4147. .slave = &omap44xx_mmc5_hwmod,
  4148. .clk = "l4_div_ck",
  4149. .addr = omap44xx_mmc5_addrs,
  4150. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4151. };
  4152. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4153. {
  4154. .pa_start = 0x4012c000,
  4155. .pa_end = 0x4012c3ff,
  4156. .flags = ADDR_TYPE_RT
  4157. },
  4158. { }
  4159. };
  4160. /* l4_abe -> slimbus1 */
  4161. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4162. .master = &omap44xx_l4_abe_hwmod,
  4163. .slave = &omap44xx_slimbus1_hwmod,
  4164. .clk = "ocp_abe_iclk",
  4165. .addr = omap44xx_slimbus1_addrs,
  4166. .user = OCP_USER_MPU,
  4167. };
  4168. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4169. {
  4170. .pa_start = 0x4902c000,
  4171. .pa_end = 0x4902c3ff,
  4172. .flags = ADDR_TYPE_RT
  4173. },
  4174. { }
  4175. };
  4176. /* l4_abe -> slimbus1 (dma) */
  4177. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4178. .master = &omap44xx_l4_abe_hwmod,
  4179. .slave = &omap44xx_slimbus1_hwmod,
  4180. .clk = "ocp_abe_iclk",
  4181. .addr = omap44xx_slimbus1_dma_addrs,
  4182. .user = OCP_USER_SDMA,
  4183. };
  4184. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4185. {
  4186. .pa_start = 0x48076000,
  4187. .pa_end = 0x480763ff,
  4188. .flags = ADDR_TYPE_RT
  4189. },
  4190. { }
  4191. };
  4192. /* l4_per -> slimbus2 */
  4193. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4194. .master = &omap44xx_l4_per_hwmod,
  4195. .slave = &omap44xx_slimbus2_hwmod,
  4196. .clk = "l4_div_ck",
  4197. .addr = omap44xx_slimbus2_addrs,
  4198. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4199. };
  4200. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4201. {
  4202. .pa_start = 0x4a0dd000,
  4203. .pa_end = 0x4a0dd03f,
  4204. .flags = ADDR_TYPE_RT
  4205. },
  4206. { }
  4207. };
  4208. /* l4_cfg -> smartreflex_core */
  4209. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4210. .master = &omap44xx_l4_cfg_hwmod,
  4211. .slave = &omap44xx_smartreflex_core_hwmod,
  4212. .clk = "l4_div_ck",
  4213. .addr = omap44xx_smartreflex_core_addrs,
  4214. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4215. };
  4216. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4217. {
  4218. .pa_start = 0x4a0db000,
  4219. .pa_end = 0x4a0db03f,
  4220. .flags = ADDR_TYPE_RT
  4221. },
  4222. { }
  4223. };
  4224. /* l4_cfg -> smartreflex_iva */
  4225. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4226. .master = &omap44xx_l4_cfg_hwmod,
  4227. .slave = &omap44xx_smartreflex_iva_hwmod,
  4228. .clk = "l4_div_ck",
  4229. .addr = omap44xx_smartreflex_iva_addrs,
  4230. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4231. };
  4232. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4233. {
  4234. .pa_start = 0x4a0d9000,
  4235. .pa_end = 0x4a0d903f,
  4236. .flags = ADDR_TYPE_RT
  4237. },
  4238. { }
  4239. };
  4240. /* l4_cfg -> smartreflex_mpu */
  4241. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4242. .master = &omap44xx_l4_cfg_hwmod,
  4243. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4244. .clk = "l4_div_ck",
  4245. .addr = omap44xx_smartreflex_mpu_addrs,
  4246. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4247. };
  4248. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4249. {
  4250. .pa_start = 0x4a0f6000,
  4251. .pa_end = 0x4a0f6fff,
  4252. .flags = ADDR_TYPE_RT
  4253. },
  4254. { }
  4255. };
  4256. /* l4_cfg -> spinlock */
  4257. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4258. .master = &omap44xx_l4_cfg_hwmod,
  4259. .slave = &omap44xx_spinlock_hwmod,
  4260. .clk = "l4_div_ck",
  4261. .addr = omap44xx_spinlock_addrs,
  4262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4263. };
  4264. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4265. {
  4266. .pa_start = 0x4a318000,
  4267. .pa_end = 0x4a31807f,
  4268. .flags = ADDR_TYPE_RT
  4269. },
  4270. { }
  4271. };
  4272. /* l4_wkup -> timer1 */
  4273. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4274. .master = &omap44xx_l4_wkup_hwmod,
  4275. .slave = &omap44xx_timer1_hwmod,
  4276. .clk = "l4_wkup_clk_mux_ck",
  4277. .addr = omap44xx_timer1_addrs,
  4278. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4279. };
  4280. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4281. {
  4282. .pa_start = 0x48032000,
  4283. .pa_end = 0x4803207f,
  4284. .flags = ADDR_TYPE_RT
  4285. },
  4286. { }
  4287. };
  4288. /* l4_per -> timer2 */
  4289. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4290. .master = &omap44xx_l4_per_hwmod,
  4291. .slave = &omap44xx_timer2_hwmod,
  4292. .clk = "l4_div_ck",
  4293. .addr = omap44xx_timer2_addrs,
  4294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4295. };
  4296. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4297. {
  4298. .pa_start = 0x48034000,
  4299. .pa_end = 0x4803407f,
  4300. .flags = ADDR_TYPE_RT
  4301. },
  4302. { }
  4303. };
  4304. /* l4_per -> timer3 */
  4305. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4306. .master = &omap44xx_l4_per_hwmod,
  4307. .slave = &omap44xx_timer3_hwmod,
  4308. .clk = "l4_div_ck",
  4309. .addr = omap44xx_timer3_addrs,
  4310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4311. };
  4312. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4313. {
  4314. .pa_start = 0x48036000,
  4315. .pa_end = 0x4803607f,
  4316. .flags = ADDR_TYPE_RT
  4317. },
  4318. { }
  4319. };
  4320. /* l4_per -> timer4 */
  4321. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4322. .master = &omap44xx_l4_per_hwmod,
  4323. .slave = &omap44xx_timer4_hwmod,
  4324. .clk = "l4_div_ck",
  4325. .addr = omap44xx_timer4_addrs,
  4326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4327. };
  4328. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4329. {
  4330. .pa_start = 0x40138000,
  4331. .pa_end = 0x4013807f,
  4332. .flags = ADDR_TYPE_RT
  4333. },
  4334. { }
  4335. };
  4336. /* l4_abe -> timer5 */
  4337. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4338. .master = &omap44xx_l4_abe_hwmod,
  4339. .slave = &omap44xx_timer5_hwmod,
  4340. .clk = "ocp_abe_iclk",
  4341. .addr = omap44xx_timer5_addrs,
  4342. .user = OCP_USER_MPU,
  4343. };
  4344. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4345. {
  4346. .pa_start = 0x49038000,
  4347. .pa_end = 0x4903807f,
  4348. .flags = ADDR_TYPE_RT
  4349. },
  4350. { }
  4351. };
  4352. /* l4_abe -> timer5 (dma) */
  4353. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4354. .master = &omap44xx_l4_abe_hwmod,
  4355. .slave = &omap44xx_timer5_hwmod,
  4356. .clk = "ocp_abe_iclk",
  4357. .addr = omap44xx_timer5_dma_addrs,
  4358. .user = OCP_USER_SDMA,
  4359. };
  4360. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4361. {
  4362. .pa_start = 0x4013a000,
  4363. .pa_end = 0x4013a07f,
  4364. .flags = ADDR_TYPE_RT
  4365. },
  4366. { }
  4367. };
  4368. /* l4_abe -> timer6 */
  4369. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4370. .master = &omap44xx_l4_abe_hwmod,
  4371. .slave = &omap44xx_timer6_hwmod,
  4372. .clk = "ocp_abe_iclk",
  4373. .addr = omap44xx_timer6_addrs,
  4374. .user = OCP_USER_MPU,
  4375. };
  4376. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4377. {
  4378. .pa_start = 0x4903a000,
  4379. .pa_end = 0x4903a07f,
  4380. .flags = ADDR_TYPE_RT
  4381. },
  4382. { }
  4383. };
  4384. /* l4_abe -> timer6 (dma) */
  4385. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4386. .master = &omap44xx_l4_abe_hwmod,
  4387. .slave = &omap44xx_timer6_hwmod,
  4388. .clk = "ocp_abe_iclk",
  4389. .addr = omap44xx_timer6_dma_addrs,
  4390. .user = OCP_USER_SDMA,
  4391. };
  4392. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4393. {
  4394. .pa_start = 0x4013c000,
  4395. .pa_end = 0x4013c07f,
  4396. .flags = ADDR_TYPE_RT
  4397. },
  4398. { }
  4399. };
  4400. /* l4_abe -> timer7 */
  4401. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4402. .master = &omap44xx_l4_abe_hwmod,
  4403. .slave = &omap44xx_timer7_hwmod,
  4404. .clk = "ocp_abe_iclk",
  4405. .addr = omap44xx_timer7_addrs,
  4406. .user = OCP_USER_MPU,
  4407. };
  4408. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4409. {
  4410. .pa_start = 0x4903c000,
  4411. .pa_end = 0x4903c07f,
  4412. .flags = ADDR_TYPE_RT
  4413. },
  4414. { }
  4415. };
  4416. /* l4_abe -> timer7 (dma) */
  4417. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4418. .master = &omap44xx_l4_abe_hwmod,
  4419. .slave = &omap44xx_timer7_hwmod,
  4420. .clk = "ocp_abe_iclk",
  4421. .addr = omap44xx_timer7_dma_addrs,
  4422. .user = OCP_USER_SDMA,
  4423. };
  4424. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4425. {
  4426. .pa_start = 0x4013e000,
  4427. .pa_end = 0x4013e07f,
  4428. .flags = ADDR_TYPE_RT
  4429. },
  4430. { }
  4431. };
  4432. /* l4_abe -> timer8 */
  4433. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4434. .master = &omap44xx_l4_abe_hwmod,
  4435. .slave = &omap44xx_timer8_hwmod,
  4436. .clk = "ocp_abe_iclk",
  4437. .addr = omap44xx_timer8_addrs,
  4438. .user = OCP_USER_MPU,
  4439. };
  4440. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4441. {
  4442. .pa_start = 0x4903e000,
  4443. .pa_end = 0x4903e07f,
  4444. .flags = ADDR_TYPE_RT
  4445. },
  4446. { }
  4447. };
  4448. /* l4_abe -> timer8 (dma) */
  4449. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4450. .master = &omap44xx_l4_abe_hwmod,
  4451. .slave = &omap44xx_timer8_hwmod,
  4452. .clk = "ocp_abe_iclk",
  4453. .addr = omap44xx_timer8_dma_addrs,
  4454. .user = OCP_USER_SDMA,
  4455. };
  4456. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4457. {
  4458. .pa_start = 0x4803e000,
  4459. .pa_end = 0x4803e07f,
  4460. .flags = ADDR_TYPE_RT
  4461. },
  4462. { }
  4463. };
  4464. /* l4_per -> timer9 */
  4465. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4466. .master = &omap44xx_l4_per_hwmod,
  4467. .slave = &omap44xx_timer9_hwmod,
  4468. .clk = "l4_div_ck",
  4469. .addr = omap44xx_timer9_addrs,
  4470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4471. };
  4472. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4473. {
  4474. .pa_start = 0x48086000,
  4475. .pa_end = 0x4808607f,
  4476. .flags = ADDR_TYPE_RT
  4477. },
  4478. { }
  4479. };
  4480. /* l4_per -> timer10 */
  4481. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4482. .master = &omap44xx_l4_per_hwmod,
  4483. .slave = &omap44xx_timer10_hwmod,
  4484. .clk = "l4_div_ck",
  4485. .addr = omap44xx_timer10_addrs,
  4486. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4487. };
  4488. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4489. {
  4490. .pa_start = 0x48088000,
  4491. .pa_end = 0x4808807f,
  4492. .flags = ADDR_TYPE_RT
  4493. },
  4494. { }
  4495. };
  4496. /* l4_per -> timer11 */
  4497. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4498. .master = &omap44xx_l4_per_hwmod,
  4499. .slave = &omap44xx_timer11_hwmod,
  4500. .clk = "l4_div_ck",
  4501. .addr = omap44xx_timer11_addrs,
  4502. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4503. };
  4504. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4505. {
  4506. .pa_start = 0x4806a000,
  4507. .pa_end = 0x4806a0ff,
  4508. .flags = ADDR_TYPE_RT
  4509. },
  4510. { }
  4511. };
  4512. /* l4_per -> uart1 */
  4513. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4514. .master = &omap44xx_l4_per_hwmod,
  4515. .slave = &omap44xx_uart1_hwmod,
  4516. .clk = "l4_div_ck",
  4517. .addr = omap44xx_uart1_addrs,
  4518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4519. };
  4520. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4521. {
  4522. .pa_start = 0x4806c000,
  4523. .pa_end = 0x4806c0ff,
  4524. .flags = ADDR_TYPE_RT
  4525. },
  4526. { }
  4527. };
  4528. /* l4_per -> uart2 */
  4529. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4530. .master = &omap44xx_l4_per_hwmod,
  4531. .slave = &omap44xx_uart2_hwmod,
  4532. .clk = "l4_div_ck",
  4533. .addr = omap44xx_uart2_addrs,
  4534. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4535. };
  4536. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4537. {
  4538. .pa_start = 0x48020000,
  4539. .pa_end = 0x480200ff,
  4540. .flags = ADDR_TYPE_RT
  4541. },
  4542. { }
  4543. };
  4544. /* l4_per -> uart3 */
  4545. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4546. .master = &omap44xx_l4_per_hwmod,
  4547. .slave = &omap44xx_uart3_hwmod,
  4548. .clk = "l4_div_ck",
  4549. .addr = omap44xx_uart3_addrs,
  4550. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4551. };
  4552. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4553. {
  4554. .pa_start = 0x4806e000,
  4555. .pa_end = 0x4806e0ff,
  4556. .flags = ADDR_TYPE_RT
  4557. },
  4558. { }
  4559. };
  4560. /* l4_per -> uart4 */
  4561. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4562. .master = &omap44xx_l4_per_hwmod,
  4563. .slave = &omap44xx_uart4_hwmod,
  4564. .clk = "l4_div_ck",
  4565. .addr = omap44xx_uart4_addrs,
  4566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4567. };
  4568. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4569. {
  4570. .name = "uhh",
  4571. .pa_start = 0x4a064000,
  4572. .pa_end = 0x4a0647ff,
  4573. .flags = ADDR_TYPE_RT
  4574. },
  4575. {
  4576. .name = "ohci",
  4577. .pa_start = 0x4a064800,
  4578. .pa_end = 0x4a064bff,
  4579. },
  4580. {
  4581. .name = "ehci",
  4582. .pa_start = 0x4a064c00,
  4583. .pa_end = 0x4a064fff,
  4584. },
  4585. {}
  4586. };
  4587. /* l4_cfg -> usb_host_hs */
  4588. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4589. .master = &omap44xx_l4_cfg_hwmod,
  4590. .slave = &omap44xx_usb_host_hs_hwmod,
  4591. .clk = "l4_div_ck",
  4592. .addr = omap44xx_usb_host_hs_addrs,
  4593. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4594. };
  4595. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4596. {
  4597. .pa_start = 0x4a0ab000,
  4598. .pa_end = 0x4a0ab003,
  4599. .flags = ADDR_TYPE_RT
  4600. },
  4601. { }
  4602. };
  4603. /* l4_cfg -> usb_otg_hs */
  4604. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4605. .master = &omap44xx_l4_cfg_hwmod,
  4606. .slave = &omap44xx_usb_otg_hs_hwmod,
  4607. .clk = "l4_div_ck",
  4608. .addr = omap44xx_usb_otg_hs_addrs,
  4609. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4610. };
  4611. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4612. {
  4613. .name = "tll",
  4614. .pa_start = 0x4a062000,
  4615. .pa_end = 0x4a063fff,
  4616. .flags = ADDR_TYPE_RT
  4617. },
  4618. {}
  4619. };
  4620. /* l4_cfg -> usb_tll_hs */
  4621. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4622. .master = &omap44xx_l4_cfg_hwmod,
  4623. .slave = &omap44xx_usb_tll_hs_hwmod,
  4624. .clk = "l4_div_ck",
  4625. .addr = omap44xx_usb_tll_hs_addrs,
  4626. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4627. };
  4628. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4629. {
  4630. .pa_start = 0x4a314000,
  4631. .pa_end = 0x4a31407f,
  4632. .flags = ADDR_TYPE_RT
  4633. },
  4634. { }
  4635. };
  4636. /* l4_wkup -> wd_timer2 */
  4637. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4638. .master = &omap44xx_l4_wkup_hwmod,
  4639. .slave = &omap44xx_wd_timer2_hwmod,
  4640. .clk = "l4_wkup_clk_mux_ck",
  4641. .addr = omap44xx_wd_timer2_addrs,
  4642. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4643. };
  4644. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4645. {
  4646. .pa_start = 0x40130000,
  4647. .pa_end = 0x4013007f,
  4648. .flags = ADDR_TYPE_RT
  4649. },
  4650. { }
  4651. };
  4652. /* l4_abe -> wd_timer3 */
  4653. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4654. .master = &omap44xx_l4_abe_hwmod,
  4655. .slave = &omap44xx_wd_timer3_hwmod,
  4656. .clk = "ocp_abe_iclk",
  4657. .addr = omap44xx_wd_timer3_addrs,
  4658. .user = OCP_USER_MPU,
  4659. };
  4660. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4661. {
  4662. .pa_start = 0x49030000,
  4663. .pa_end = 0x4903007f,
  4664. .flags = ADDR_TYPE_RT
  4665. },
  4666. { }
  4667. };
  4668. /* l4_abe -> wd_timer3 (dma) */
  4669. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4670. .master = &omap44xx_l4_abe_hwmod,
  4671. .slave = &omap44xx_wd_timer3_hwmod,
  4672. .clk = "ocp_abe_iclk",
  4673. .addr = omap44xx_wd_timer3_dma_addrs,
  4674. .user = OCP_USER_SDMA,
  4675. };
  4676. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  4677. &omap44xx_l3_main_1__dmm,
  4678. &omap44xx_mpu__dmm,
  4679. &omap44xx_dmm__emif_fw,
  4680. &omap44xx_l4_cfg__emif_fw,
  4681. &omap44xx_iva__l3_instr,
  4682. &omap44xx_l3_main_3__l3_instr,
  4683. &omap44xx_dsp__l3_main_1,
  4684. &omap44xx_dss__l3_main_1,
  4685. &omap44xx_l3_main_2__l3_main_1,
  4686. &omap44xx_l4_cfg__l3_main_1,
  4687. &omap44xx_mmc1__l3_main_1,
  4688. &omap44xx_mmc2__l3_main_1,
  4689. &omap44xx_mpu__l3_main_1,
  4690. &omap44xx_dma_system__l3_main_2,
  4691. &omap44xx_fdif__l3_main_2,
  4692. &omap44xx_gpu__l3_main_2,
  4693. &omap44xx_hsi__l3_main_2,
  4694. &omap44xx_ipu__l3_main_2,
  4695. &omap44xx_iss__l3_main_2,
  4696. &omap44xx_iva__l3_main_2,
  4697. &omap44xx_l3_main_1__l3_main_2,
  4698. &omap44xx_l4_cfg__l3_main_2,
  4699. &omap44xx_usb_host_hs__l3_main_2,
  4700. &omap44xx_usb_otg_hs__l3_main_2,
  4701. &omap44xx_l3_main_1__l3_main_3,
  4702. &omap44xx_l3_main_2__l3_main_3,
  4703. &omap44xx_l4_cfg__l3_main_3,
  4704. &omap44xx_aess__l4_abe,
  4705. &omap44xx_dsp__l4_abe,
  4706. &omap44xx_l3_main_1__l4_abe,
  4707. &omap44xx_mpu__l4_abe,
  4708. &omap44xx_l3_main_1__l4_cfg,
  4709. &omap44xx_l3_main_2__l4_per,
  4710. &omap44xx_l4_cfg__l4_wkup,
  4711. &omap44xx_mpu__mpu_private,
  4712. &omap44xx_l4_abe__aess,
  4713. &omap44xx_l4_abe__aess_dma,
  4714. &omap44xx_l4_wkup__counter_32k,
  4715. &omap44xx_l4_cfg__dma_system,
  4716. &omap44xx_l4_abe__dmic,
  4717. &omap44xx_l4_abe__dmic_dma,
  4718. &omap44xx_dsp__iva,
  4719. &omap44xx_l4_cfg__dsp,
  4720. &omap44xx_l3_main_2__dss,
  4721. &omap44xx_l4_per__dss,
  4722. &omap44xx_l3_main_2__dss_dispc,
  4723. &omap44xx_l4_per__dss_dispc,
  4724. &omap44xx_l3_main_2__dss_dsi1,
  4725. &omap44xx_l4_per__dss_dsi1,
  4726. &omap44xx_l3_main_2__dss_dsi2,
  4727. &omap44xx_l4_per__dss_dsi2,
  4728. &omap44xx_l3_main_2__dss_hdmi,
  4729. &omap44xx_l4_per__dss_hdmi,
  4730. &omap44xx_l3_main_2__dss_rfbi,
  4731. &omap44xx_l4_per__dss_rfbi,
  4732. &omap44xx_l3_main_2__dss_venc,
  4733. &omap44xx_l4_per__dss_venc,
  4734. &omap44xx_emif_fw__emif1,
  4735. &omap44xx_emif_fw__emif2,
  4736. &omap44xx_l4_cfg__fdif,
  4737. &omap44xx_l4_wkup__gpio1,
  4738. &omap44xx_l4_per__gpio2,
  4739. &omap44xx_l4_per__gpio3,
  4740. &omap44xx_l4_per__gpio4,
  4741. &omap44xx_l4_per__gpio5,
  4742. &omap44xx_l4_per__gpio6,
  4743. &omap44xx_l3_main_2__gpmc,
  4744. &omap44xx_l3_main_2__gpu,
  4745. &omap44xx_l4_per__hdq1w,
  4746. &omap44xx_l4_cfg__hsi,
  4747. &omap44xx_l4_per__i2c1,
  4748. &omap44xx_l4_per__i2c2,
  4749. &omap44xx_l4_per__i2c3,
  4750. &omap44xx_l4_per__i2c4,
  4751. &omap44xx_l3_main_2__ipu,
  4752. &omap44xx_l3_main_2__iss,
  4753. &omap44xx_l3_main_2__iva,
  4754. &omap44xx_l4_wkup__kbd,
  4755. &omap44xx_l4_cfg__mailbox,
  4756. &omap44xx_l4_abe__mcasp,
  4757. &omap44xx_l4_abe__mcasp_dma,
  4758. &omap44xx_l4_abe__mcbsp1,
  4759. &omap44xx_l4_abe__mcbsp1_dma,
  4760. &omap44xx_l4_abe__mcbsp2,
  4761. &omap44xx_l4_abe__mcbsp2_dma,
  4762. &omap44xx_l4_abe__mcbsp3,
  4763. &omap44xx_l4_abe__mcbsp3_dma,
  4764. &omap44xx_l4_per__mcbsp4,
  4765. &omap44xx_l4_abe__mcpdm,
  4766. &omap44xx_l4_abe__mcpdm_dma,
  4767. &omap44xx_l4_per__mcspi1,
  4768. &omap44xx_l4_per__mcspi2,
  4769. &omap44xx_l4_per__mcspi3,
  4770. &omap44xx_l4_per__mcspi4,
  4771. &omap44xx_l4_per__mmc1,
  4772. &omap44xx_l4_per__mmc2,
  4773. &omap44xx_l4_per__mmc3,
  4774. &omap44xx_l4_per__mmc4,
  4775. &omap44xx_l4_per__mmc5,
  4776. &omap44xx_l4_abe__slimbus1,
  4777. &omap44xx_l4_abe__slimbus1_dma,
  4778. &omap44xx_l4_per__slimbus2,
  4779. &omap44xx_l4_cfg__smartreflex_core,
  4780. &omap44xx_l4_cfg__smartreflex_iva,
  4781. &omap44xx_l4_cfg__smartreflex_mpu,
  4782. &omap44xx_l4_cfg__spinlock,
  4783. &omap44xx_l4_wkup__timer1,
  4784. &omap44xx_l4_per__timer2,
  4785. &omap44xx_l4_per__timer3,
  4786. &omap44xx_l4_per__timer4,
  4787. &omap44xx_l4_abe__timer5,
  4788. &omap44xx_l4_abe__timer5_dma,
  4789. &omap44xx_l4_abe__timer6,
  4790. &omap44xx_l4_abe__timer6_dma,
  4791. &omap44xx_l4_abe__timer7,
  4792. &omap44xx_l4_abe__timer7_dma,
  4793. &omap44xx_l4_abe__timer8,
  4794. &omap44xx_l4_abe__timer8_dma,
  4795. &omap44xx_l4_per__timer9,
  4796. &omap44xx_l4_per__timer10,
  4797. &omap44xx_l4_per__timer11,
  4798. &omap44xx_l4_per__uart1,
  4799. &omap44xx_l4_per__uart2,
  4800. &omap44xx_l4_per__uart3,
  4801. &omap44xx_l4_per__uart4,
  4802. &omap44xx_l4_cfg__usb_host_hs,
  4803. &omap44xx_l4_cfg__usb_otg_hs,
  4804. &omap44xx_l4_cfg__usb_tll_hs,
  4805. &omap44xx_l4_wkup__wd_timer2,
  4806. &omap44xx_l4_abe__wd_timer3,
  4807. &omap44xx_l4_abe__wd_timer3_dma,
  4808. NULL,
  4809. };
  4810. int __init omap44xx_hwmod_init(void)
  4811. {
  4812. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  4813. }