r600.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. /* get temperature in millidegrees */
  91. u32 rv6xx_get_temp(struct radeon_device *rdev)
  92. {
  93. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  94. ASIC_T_SHIFT;
  95. return temp * 1000;
  96. }
  97. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  98. {
  99. int i;
  100. rdev->pm.dynpm_can_upclock = true;
  101. rdev->pm.dynpm_can_downclock = true;
  102. /* power state array is low to high, default is first */
  103. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  104. int min_power_state_index = 0;
  105. if (rdev->pm.num_power_states > 2)
  106. min_power_state_index = 1;
  107. switch (rdev->pm.dynpm_planned_action) {
  108. case DYNPM_ACTION_MINIMUM:
  109. rdev->pm.requested_power_state_index = min_power_state_index;
  110. rdev->pm.requested_clock_mode_index = 0;
  111. rdev->pm.dynpm_can_downclock = false;
  112. break;
  113. case DYNPM_ACTION_DOWNCLOCK:
  114. if (rdev->pm.current_power_state_index == min_power_state_index) {
  115. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  116. rdev->pm.dynpm_can_downclock = false;
  117. } else {
  118. if (rdev->pm.active_crtc_count > 1) {
  119. for (i = 0; i < rdev->pm.num_power_states; i++) {
  120. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  121. continue;
  122. else if (i >= rdev->pm.current_power_state_index) {
  123. rdev->pm.requested_power_state_index =
  124. rdev->pm.current_power_state_index;
  125. break;
  126. } else {
  127. rdev->pm.requested_power_state_index = i;
  128. break;
  129. }
  130. }
  131. } else {
  132. if (rdev->pm.current_power_state_index == 0)
  133. rdev->pm.requested_power_state_index =
  134. rdev->pm.num_power_states - 1;
  135. else
  136. rdev->pm.requested_power_state_index =
  137. rdev->pm.current_power_state_index - 1;
  138. }
  139. }
  140. rdev->pm.requested_clock_mode_index = 0;
  141. /* don't use the power state if crtcs are active and no display flag is set */
  142. if ((rdev->pm.active_crtc_count > 0) &&
  143. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  144. clock_info[rdev->pm.requested_clock_mode_index].flags &
  145. RADEON_PM_MODE_NO_DISPLAY)) {
  146. rdev->pm.requested_power_state_index++;
  147. }
  148. break;
  149. case DYNPM_ACTION_UPCLOCK:
  150. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  151. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  152. rdev->pm.dynpm_can_upclock = false;
  153. } else {
  154. if (rdev->pm.active_crtc_count > 1) {
  155. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  156. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  157. continue;
  158. else if (i <= rdev->pm.current_power_state_index) {
  159. rdev->pm.requested_power_state_index =
  160. rdev->pm.current_power_state_index;
  161. break;
  162. } else {
  163. rdev->pm.requested_power_state_index = i;
  164. break;
  165. }
  166. }
  167. } else
  168. rdev->pm.requested_power_state_index =
  169. rdev->pm.current_power_state_index + 1;
  170. }
  171. rdev->pm.requested_clock_mode_index = 0;
  172. break;
  173. case DYNPM_ACTION_DEFAULT:
  174. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  175. rdev->pm.requested_clock_mode_index = 0;
  176. rdev->pm.dynpm_can_upclock = false;
  177. break;
  178. case DYNPM_ACTION_NONE:
  179. default:
  180. DRM_ERROR("Requested mode for not defined action\n");
  181. return;
  182. }
  183. } else {
  184. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  185. /* for now just select the first power state and switch between clock modes */
  186. /* power state array is low to high, default is first (0) */
  187. if (rdev->pm.active_crtc_count > 1) {
  188. rdev->pm.requested_power_state_index = -1;
  189. /* start at 1 as we don't want the default mode */
  190. for (i = 1; i < rdev->pm.num_power_states; i++) {
  191. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  192. continue;
  193. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  194. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  195. rdev->pm.requested_power_state_index = i;
  196. break;
  197. }
  198. }
  199. /* if nothing selected, grab the default state. */
  200. if (rdev->pm.requested_power_state_index == -1)
  201. rdev->pm.requested_power_state_index = 0;
  202. } else
  203. rdev->pm.requested_power_state_index = 1;
  204. switch (rdev->pm.dynpm_planned_action) {
  205. case DYNPM_ACTION_MINIMUM:
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_downclock = false;
  208. break;
  209. case DYNPM_ACTION_DOWNCLOCK:
  210. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  211. if (rdev->pm.current_clock_mode_index == 0) {
  212. rdev->pm.requested_clock_mode_index = 0;
  213. rdev->pm.dynpm_can_downclock = false;
  214. } else
  215. rdev->pm.requested_clock_mode_index =
  216. rdev->pm.current_clock_mode_index - 1;
  217. } else {
  218. rdev->pm.requested_clock_mode_index = 0;
  219. rdev->pm.dynpm_can_downclock = false;
  220. }
  221. /* don't use the power state if crtcs are active and no display flag is set */
  222. if ((rdev->pm.active_crtc_count > 0) &&
  223. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  224. clock_info[rdev->pm.requested_clock_mode_index].flags &
  225. RADEON_PM_MODE_NO_DISPLAY)) {
  226. rdev->pm.requested_clock_mode_index++;
  227. }
  228. break;
  229. case DYNPM_ACTION_UPCLOCK:
  230. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  231. if (rdev->pm.current_clock_mode_index ==
  232. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  233. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  234. rdev->pm.dynpm_can_upclock = false;
  235. } else
  236. rdev->pm.requested_clock_mode_index =
  237. rdev->pm.current_clock_mode_index + 1;
  238. } else {
  239. rdev->pm.requested_clock_mode_index =
  240. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  241. rdev->pm.dynpm_can_upclock = false;
  242. }
  243. break;
  244. case DYNPM_ACTION_DEFAULT:
  245. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  246. rdev->pm.requested_clock_mode_index = 0;
  247. rdev->pm.dynpm_can_upclock = false;
  248. break;
  249. case DYNPM_ACTION_NONE:
  250. default:
  251. DRM_ERROR("Requested mode for not defined action\n");
  252. return;
  253. }
  254. }
  255. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  256. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  257. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  258. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  259. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  260. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  261. pcie_lanes);
  262. }
  263. static int r600_pm_get_type_index(struct radeon_device *rdev,
  264. enum radeon_pm_state_type ps_type,
  265. int instance)
  266. {
  267. int i;
  268. int found_instance = -1;
  269. for (i = 0; i < rdev->pm.num_power_states; i++) {
  270. if (rdev->pm.power_state[i].type == ps_type) {
  271. found_instance++;
  272. if (found_instance == instance)
  273. return i;
  274. }
  275. }
  276. /* return default if no match */
  277. return rdev->pm.default_power_state_index;
  278. }
  279. void rs780_pm_init_profile(struct radeon_device *rdev)
  280. {
  281. if (rdev->pm.num_power_states == 2) {
  282. /* default */
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  287. /* low sh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  290. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  292. /* mid sh */
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  297. /* high sh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  302. /* low mh */
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  307. /* mid mh */
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  312. /* high mh */
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  315. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  317. } else if (rdev->pm.num_power_states == 3) {
  318. /* default */
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  321. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  323. /* low sh */
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  326. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  328. /* mid sh */
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  331. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  332. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  333. /* high sh */
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  337. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  338. /* low mh */
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  341. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  342. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  343. /* mid mh */
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  346. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  347. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  348. /* high mh */
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  351. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  353. } else {
  354. /* default */
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  357. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  358. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  359. /* low sh */
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  362. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  363. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  364. /* mid sh */
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  367. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  368. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  369. /* high sh */
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  372. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  374. /* low mh */
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  379. /* mid mh */
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  384. /* high mh */
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  387. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  388. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  389. }
  390. }
  391. void r600_pm_init_profile(struct radeon_device *rdev)
  392. {
  393. if (rdev->family == CHIP_R600) {
  394. /* XXX */
  395. /* default */
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  399. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  400. /* low sh */
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  404. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  405. /* mid sh */
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  409. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  410. /* high sh */
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  414. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  415. /* low mh */
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  419. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  420. /* mid mh */
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  424. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  425. /* high mh */
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  430. } else {
  431. if (rdev->pm.num_power_states < 4) {
  432. /* default */
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  437. /* low sh */
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  442. /* mid sh */
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  447. /* high sh */
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  452. /* low mh */
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  457. /* low mh */
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  461. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  462. /* high mh */
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  467. } else {
  468. /* default */
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  472. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  473. /* low sh */
  474. if (rdev->flags & RADEON_IS_MOBILITY) {
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  476. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  478. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. } else {
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  483. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  485. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  486. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  488. }
  489. /* mid sh */
  490. if (rdev->flags & RADEON_IS_MOBILITY) {
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  492. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  494. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  497. } else {
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  499. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  501. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  504. }
  505. /* high sh */
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  507. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  509. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  512. /* low mh */
  513. if (rdev->flags & RADEON_IS_MOBILITY) {
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  520. } else {
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  522. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  524. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  525. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  527. }
  528. /* mid mh */
  529. if (rdev->flags & RADEON_IS_MOBILITY) {
  530. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  531. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  532. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  533. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  534. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  536. } else {
  537. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  538. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  539. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  540. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  541. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  543. }
  544. /* high mh */
  545. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  546. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  547. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  548. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  549. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  550. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  551. }
  552. }
  553. }
  554. void r600_pm_misc(struct radeon_device *rdev)
  555. {
  556. int req_ps_idx = rdev->pm.requested_power_state_index;
  557. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  558. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  559. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  560. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  561. if (voltage->voltage != rdev->pm.current_vddc) {
  562. radeon_atom_set_voltage(rdev, voltage->voltage);
  563. rdev->pm.current_vddc = voltage->voltage;
  564. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  565. }
  566. }
  567. }
  568. bool r600_gui_idle(struct radeon_device *rdev)
  569. {
  570. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  571. return false;
  572. else
  573. return true;
  574. }
  575. /* hpd for digital panel detect/disconnect */
  576. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  577. {
  578. bool connected = false;
  579. if (ASIC_IS_DCE3(rdev)) {
  580. switch (hpd) {
  581. case RADEON_HPD_1:
  582. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. case RADEON_HPD_2:
  586. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  587. connected = true;
  588. break;
  589. case RADEON_HPD_3:
  590. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  591. connected = true;
  592. break;
  593. case RADEON_HPD_4:
  594. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  595. connected = true;
  596. break;
  597. /* DCE 3.2 */
  598. case RADEON_HPD_5:
  599. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  600. connected = true;
  601. break;
  602. case RADEON_HPD_6:
  603. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  604. connected = true;
  605. break;
  606. default:
  607. break;
  608. }
  609. } else {
  610. switch (hpd) {
  611. case RADEON_HPD_1:
  612. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  613. connected = true;
  614. break;
  615. case RADEON_HPD_2:
  616. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  617. connected = true;
  618. break;
  619. case RADEON_HPD_3:
  620. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  621. connected = true;
  622. break;
  623. default:
  624. break;
  625. }
  626. }
  627. return connected;
  628. }
  629. void r600_hpd_set_polarity(struct radeon_device *rdev,
  630. enum radeon_hpd_id hpd)
  631. {
  632. u32 tmp;
  633. bool connected = r600_hpd_sense(rdev, hpd);
  634. if (ASIC_IS_DCE3(rdev)) {
  635. switch (hpd) {
  636. case RADEON_HPD_1:
  637. tmp = RREG32(DC_HPD1_INT_CONTROL);
  638. if (connected)
  639. tmp &= ~DC_HPDx_INT_POLARITY;
  640. else
  641. tmp |= DC_HPDx_INT_POLARITY;
  642. WREG32(DC_HPD1_INT_CONTROL, tmp);
  643. break;
  644. case RADEON_HPD_2:
  645. tmp = RREG32(DC_HPD2_INT_CONTROL);
  646. if (connected)
  647. tmp &= ~DC_HPDx_INT_POLARITY;
  648. else
  649. tmp |= DC_HPDx_INT_POLARITY;
  650. WREG32(DC_HPD2_INT_CONTROL, tmp);
  651. break;
  652. case RADEON_HPD_3:
  653. tmp = RREG32(DC_HPD3_INT_CONTROL);
  654. if (connected)
  655. tmp &= ~DC_HPDx_INT_POLARITY;
  656. else
  657. tmp |= DC_HPDx_INT_POLARITY;
  658. WREG32(DC_HPD3_INT_CONTROL, tmp);
  659. break;
  660. case RADEON_HPD_4:
  661. tmp = RREG32(DC_HPD4_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD4_INT_CONTROL, tmp);
  667. break;
  668. case RADEON_HPD_5:
  669. tmp = RREG32(DC_HPD5_INT_CONTROL);
  670. if (connected)
  671. tmp &= ~DC_HPDx_INT_POLARITY;
  672. else
  673. tmp |= DC_HPDx_INT_POLARITY;
  674. WREG32(DC_HPD5_INT_CONTROL, tmp);
  675. break;
  676. /* DCE 3.2 */
  677. case RADEON_HPD_6:
  678. tmp = RREG32(DC_HPD6_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HPDx_INT_POLARITY;
  681. else
  682. tmp |= DC_HPDx_INT_POLARITY;
  683. WREG32(DC_HPD6_INT_CONTROL, tmp);
  684. break;
  685. default:
  686. break;
  687. }
  688. } else {
  689. switch (hpd) {
  690. case RADEON_HPD_1:
  691. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  692. if (connected)
  693. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  694. else
  695. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  696. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  697. break;
  698. case RADEON_HPD_2:
  699. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  700. if (connected)
  701. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  702. else
  703. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  704. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_3:
  707. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  710. else
  711. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  712. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  713. break;
  714. default:
  715. break;
  716. }
  717. }
  718. }
  719. void r600_hpd_init(struct radeon_device *rdev)
  720. {
  721. struct drm_device *dev = rdev->ddev;
  722. struct drm_connector *connector;
  723. if (ASIC_IS_DCE3(rdev)) {
  724. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  725. if (ASIC_IS_DCE32(rdev))
  726. tmp |= DC_HPDx_EN;
  727. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  728. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  729. switch (radeon_connector->hpd.hpd) {
  730. case RADEON_HPD_1:
  731. WREG32(DC_HPD1_CONTROL, tmp);
  732. rdev->irq.hpd[0] = true;
  733. break;
  734. case RADEON_HPD_2:
  735. WREG32(DC_HPD2_CONTROL, tmp);
  736. rdev->irq.hpd[1] = true;
  737. break;
  738. case RADEON_HPD_3:
  739. WREG32(DC_HPD3_CONTROL, tmp);
  740. rdev->irq.hpd[2] = true;
  741. break;
  742. case RADEON_HPD_4:
  743. WREG32(DC_HPD4_CONTROL, tmp);
  744. rdev->irq.hpd[3] = true;
  745. break;
  746. /* DCE 3.2 */
  747. case RADEON_HPD_5:
  748. WREG32(DC_HPD5_CONTROL, tmp);
  749. rdev->irq.hpd[4] = true;
  750. break;
  751. case RADEON_HPD_6:
  752. WREG32(DC_HPD6_CONTROL, tmp);
  753. rdev->irq.hpd[5] = true;
  754. break;
  755. default:
  756. break;
  757. }
  758. }
  759. } else {
  760. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  761. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  762. switch (radeon_connector->hpd.hpd) {
  763. case RADEON_HPD_1:
  764. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  765. rdev->irq.hpd[0] = true;
  766. break;
  767. case RADEON_HPD_2:
  768. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  769. rdev->irq.hpd[1] = true;
  770. break;
  771. case RADEON_HPD_3:
  772. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  773. rdev->irq.hpd[2] = true;
  774. break;
  775. default:
  776. break;
  777. }
  778. }
  779. }
  780. if (rdev->irq.installed)
  781. r600_irq_set(rdev);
  782. }
  783. void r600_hpd_fini(struct radeon_device *rdev)
  784. {
  785. struct drm_device *dev = rdev->ddev;
  786. struct drm_connector *connector;
  787. if (ASIC_IS_DCE3(rdev)) {
  788. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  789. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  790. switch (radeon_connector->hpd.hpd) {
  791. case RADEON_HPD_1:
  792. WREG32(DC_HPD1_CONTROL, 0);
  793. rdev->irq.hpd[0] = false;
  794. break;
  795. case RADEON_HPD_2:
  796. WREG32(DC_HPD2_CONTROL, 0);
  797. rdev->irq.hpd[1] = false;
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HPD3_CONTROL, 0);
  801. rdev->irq.hpd[2] = false;
  802. break;
  803. case RADEON_HPD_4:
  804. WREG32(DC_HPD4_CONTROL, 0);
  805. rdev->irq.hpd[3] = false;
  806. break;
  807. /* DCE 3.2 */
  808. case RADEON_HPD_5:
  809. WREG32(DC_HPD5_CONTROL, 0);
  810. rdev->irq.hpd[4] = false;
  811. break;
  812. case RADEON_HPD_6:
  813. WREG32(DC_HPD6_CONTROL, 0);
  814. rdev->irq.hpd[5] = false;
  815. break;
  816. default:
  817. break;
  818. }
  819. }
  820. } else {
  821. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  822. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  823. switch (radeon_connector->hpd.hpd) {
  824. case RADEON_HPD_1:
  825. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  826. rdev->irq.hpd[0] = false;
  827. break;
  828. case RADEON_HPD_2:
  829. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  830. rdev->irq.hpd[1] = false;
  831. break;
  832. case RADEON_HPD_3:
  833. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  834. rdev->irq.hpd[2] = false;
  835. break;
  836. default:
  837. break;
  838. }
  839. }
  840. }
  841. }
  842. /*
  843. * R600 PCIE GART
  844. */
  845. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  846. {
  847. unsigned i;
  848. u32 tmp;
  849. /* flush hdp cache so updates hit vram */
  850. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
  851. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  852. u32 tmp;
  853. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  854. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  855. */
  856. WREG32(HDP_DEBUG1, 0);
  857. tmp = readl((void __iomem *)ptr);
  858. } else
  859. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  860. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  861. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  862. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  863. for (i = 0; i < rdev->usec_timeout; i++) {
  864. /* read MC_STATUS */
  865. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  866. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  867. if (tmp == 2) {
  868. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  869. return;
  870. }
  871. if (tmp) {
  872. return;
  873. }
  874. udelay(1);
  875. }
  876. }
  877. int r600_pcie_gart_init(struct radeon_device *rdev)
  878. {
  879. int r;
  880. if (rdev->gart.table.vram.robj) {
  881. WARN(1, "R600 PCIE GART already initialized\n");
  882. return 0;
  883. }
  884. /* Initialize common gart structure */
  885. r = radeon_gart_init(rdev);
  886. if (r)
  887. return r;
  888. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  889. return radeon_gart_table_vram_alloc(rdev);
  890. }
  891. int r600_pcie_gart_enable(struct radeon_device *rdev)
  892. {
  893. u32 tmp;
  894. int r, i;
  895. if (rdev->gart.table.vram.robj == NULL) {
  896. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  897. return -EINVAL;
  898. }
  899. r = radeon_gart_table_vram_pin(rdev);
  900. if (r)
  901. return r;
  902. radeon_gart_restore(rdev);
  903. /* Setup L2 cache */
  904. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  905. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  906. EFFECTIVE_L2_QUEUE_SIZE(7));
  907. WREG32(VM_L2_CNTL2, 0);
  908. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  909. /* Setup TLB control */
  910. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  911. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  912. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  917. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  928. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  929. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  930. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  931. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  932. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  933. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  934. (u32)(rdev->dummy_page.addr >> 12));
  935. for (i = 1; i < 7; i++)
  936. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  937. r600_pcie_gart_tlb_flush(rdev);
  938. rdev->gart.ready = true;
  939. return 0;
  940. }
  941. void r600_pcie_gart_disable(struct radeon_device *rdev)
  942. {
  943. u32 tmp;
  944. int i, r;
  945. /* Disable all tables */
  946. for (i = 0; i < 7; i++)
  947. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  948. /* Disable L2 cache */
  949. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  950. EFFECTIVE_L2_QUEUE_SIZE(7));
  951. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  952. /* Setup L1 TLB control */
  953. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  954. ENABLE_WAIT_L2_QUERY;
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  969. if (rdev->gart.table.vram.robj) {
  970. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  971. if (likely(r == 0)) {
  972. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  973. radeon_bo_unpin(rdev->gart.table.vram.robj);
  974. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  975. }
  976. }
  977. }
  978. void r600_pcie_gart_fini(struct radeon_device *rdev)
  979. {
  980. radeon_gart_fini(rdev);
  981. r600_pcie_gart_disable(rdev);
  982. radeon_gart_table_vram_free(rdev);
  983. }
  984. void r600_agp_enable(struct radeon_device *rdev)
  985. {
  986. u32 tmp;
  987. int i;
  988. /* Setup L2 cache */
  989. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  990. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  991. EFFECTIVE_L2_QUEUE_SIZE(7));
  992. WREG32(VM_L2_CNTL2, 0);
  993. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  994. /* Setup TLB control */
  995. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  996. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  997. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  998. ENABLE_WAIT_L2_QUERY;
  999. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1000. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1001. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1002. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1003. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1004. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1005. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1006. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1007. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1009. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1012. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1013. for (i = 0; i < 7; i++)
  1014. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1015. }
  1016. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1017. {
  1018. unsigned i;
  1019. u32 tmp;
  1020. for (i = 0; i < rdev->usec_timeout; i++) {
  1021. /* read MC_STATUS */
  1022. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1023. if (!tmp)
  1024. return 0;
  1025. udelay(1);
  1026. }
  1027. return -1;
  1028. }
  1029. static void r600_mc_program(struct radeon_device *rdev)
  1030. {
  1031. struct rv515_mc_save save;
  1032. u32 tmp;
  1033. int i, j;
  1034. /* Initialize HDP */
  1035. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1036. WREG32((0x2c14 + j), 0x00000000);
  1037. WREG32((0x2c18 + j), 0x00000000);
  1038. WREG32((0x2c1c + j), 0x00000000);
  1039. WREG32((0x2c20 + j), 0x00000000);
  1040. WREG32((0x2c24 + j), 0x00000000);
  1041. }
  1042. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1043. rv515_mc_stop(rdev, &save);
  1044. if (r600_mc_wait_for_idle(rdev)) {
  1045. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1046. }
  1047. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1048. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1049. /* Update configuration */
  1050. if (rdev->flags & RADEON_IS_AGP) {
  1051. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1052. /* VRAM before AGP */
  1053. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1054. rdev->mc.vram_start >> 12);
  1055. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1056. rdev->mc.gtt_end >> 12);
  1057. } else {
  1058. /* VRAM after AGP */
  1059. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1060. rdev->mc.gtt_start >> 12);
  1061. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1062. rdev->mc.vram_end >> 12);
  1063. }
  1064. } else {
  1065. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1066. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1067. }
  1068. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1069. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1070. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1071. WREG32(MC_VM_FB_LOCATION, tmp);
  1072. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1073. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1074. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1075. if (rdev->flags & RADEON_IS_AGP) {
  1076. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1077. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1078. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1079. } else {
  1080. WREG32(MC_VM_AGP_BASE, 0);
  1081. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1082. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1083. }
  1084. if (r600_mc_wait_for_idle(rdev)) {
  1085. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1086. }
  1087. rv515_mc_resume(rdev, &save);
  1088. /* we need to own VRAM, so turn off the VGA renderer here
  1089. * to stop it overwriting our objects */
  1090. rv515_vga_render_disable(rdev);
  1091. }
  1092. /**
  1093. * r600_vram_gtt_location - try to find VRAM & GTT location
  1094. * @rdev: radeon device structure holding all necessary informations
  1095. * @mc: memory controller structure holding memory informations
  1096. *
  1097. * Function will place try to place VRAM at same place as in CPU (PCI)
  1098. * address space as some GPU seems to have issue when we reprogram at
  1099. * different address space.
  1100. *
  1101. * If there is not enough space to fit the unvisible VRAM after the
  1102. * aperture then we limit the VRAM size to the aperture.
  1103. *
  1104. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1105. * them to be in one from GPU point of view so that we can program GPU to
  1106. * catch access outside them (weird GPU policy see ??).
  1107. *
  1108. * This function will never fails, worst case are limiting VRAM or GTT.
  1109. *
  1110. * Note: GTT start, end, size should be initialized before calling this
  1111. * function on AGP platform.
  1112. */
  1113. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1114. {
  1115. u64 size_bf, size_af;
  1116. if (mc->mc_vram_size > 0xE0000000) {
  1117. /* leave room for at least 512M GTT */
  1118. dev_warn(rdev->dev, "limiting VRAM\n");
  1119. mc->real_vram_size = 0xE0000000;
  1120. mc->mc_vram_size = 0xE0000000;
  1121. }
  1122. if (rdev->flags & RADEON_IS_AGP) {
  1123. size_bf = mc->gtt_start;
  1124. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1125. if (size_bf > size_af) {
  1126. if (mc->mc_vram_size > size_bf) {
  1127. dev_warn(rdev->dev, "limiting VRAM\n");
  1128. mc->real_vram_size = size_bf;
  1129. mc->mc_vram_size = size_bf;
  1130. }
  1131. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1132. } else {
  1133. if (mc->mc_vram_size > size_af) {
  1134. dev_warn(rdev->dev, "limiting VRAM\n");
  1135. mc->real_vram_size = size_af;
  1136. mc->mc_vram_size = size_af;
  1137. }
  1138. mc->vram_start = mc->gtt_end;
  1139. }
  1140. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1141. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1142. mc->mc_vram_size >> 20, mc->vram_start,
  1143. mc->vram_end, mc->real_vram_size >> 20);
  1144. } else {
  1145. u64 base = 0;
  1146. if (rdev->flags & RADEON_IS_IGP) {
  1147. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1148. base <<= 24;
  1149. }
  1150. radeon_vram_location(rdev, &rdev->mc, base);
  1151. rdev->mc.gtt_base_align = 0;
  1152. radeon_gtt_location(rdev, mc);
  1153. }
  1154. }
  1155. int r600_mc_init(struct radeon_device *rdev)
  1156. {
  1157. u32 tmp;
  1158. int chansize, numchan;
  1159. /* Get VRAM informations */
  1160. rdev->mc.vram_is_ddr = true;
  1161. tmp = RREG32(RAMCFG);
  1162. if (tmp & CHANSIZE_OVERRIDE) {
  1163. chansize = 16;
  1164. } else if (tmp & CHANSIZE_MASK) {
  1165. chansize = 64;
  1166. } else {
  1167. chansize = 32;
  1168. }
  1169. tmp = RREG32(CHMAP);
  1170. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1171. case 0:
  1172. default:
  1173. numchan = 1;
  1174. break;
  1175. case 1:
  1176. numchan = 2;
  1177. break;
  1178. case 2:
  1179. numchan = 4;
  1180. break;
  1181. case 3:
  1182. numchan = 8;
  1183. break;
  1184. }
  1185. rdev->mc.vram_width = numchan * chansize;
  1186. /* Could aper size report 0 ? */
  1187. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1188. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1189. /* Setup GPU memory space */
  1190. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1191. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1192. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1193. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1194. r600_vram_gtt_location(rdev, &rdev->mc);
  1195. if (rdev->flags & RADEON_IS_IGP) {
  1196. rs690_pm_info(rdev);
  1197. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1198. }
  1199. radeon_update_bandwidth_info(rdev);
  1200. return 0;
  1201. }
  1202. /* We doesn't check that the GPU really needs a reset we simply do the
  1203. * reset, it's up to the caller to determine if the GPU needs one. We
  1204. * might add an helper function to check that.
  1205. */
  1206. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1207. {
  1208. struct rv515_mc_save save;
  1209. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1210. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1211. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1212. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1213. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1214. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1215. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1216. S_008010_GUI_ACTIVE(1);
  1217. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1218. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1219. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1220. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1221. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1222. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1223. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1224. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1225. u32 tmp;
  1226. dev_info(rdev->dev, "GPU softreset \n");
  1227. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1228. RREG32(R_008010_GRBM_STATUS));
  1229. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1230. RREG32(R_008014_GRBM_STATUS2));
  1231. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1232. RREG32(R_000E50_SRBM_STATUS));
  1233. rv515_mc_stop(rdev, &save);
  1234. if (r600_mc_wait_for_idle(rdev)) {
  1235. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1236. }
  1237. /* Disable CP parsing/prefetching */
  1238. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1239. /* Check if any of the rendering block is busy and reset it */
  1240. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1241. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1242. tmp = S_008020_SOFT_RESET_CR(1) |
  1243. S_008020_SOFT_RESET_DB(1) |
  1244. S_008020_SOFT_RESET_CB(1) |
  1245. S_008020_SOFT_RESET_PA(1) |
  1246. S_008020_SOFT_RESET_SC(1) |
  1247. S_008020_SOFT_RESET_SMX(1) |
  1248. S_008020_SOFT_RESET_SPI(1) |
  1249. S_008020_SOFT_RESET_SX(1) |
  1250. S_008020_SOFT_RESET_SH(1) |
  1251. S_008020_SOFT_RESET_TC(1) |
  1252. S_008020_SOFT_RESET_TA(1) |
  1253. S_008020_SOFT_RESET_VC(1) |
  1254. S_008020_SOFT_RESET_VGT(1);
  1255. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1256. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1257. RREG32(R_008020_GRBM_SOFT_RESET);
  1258. mdelay(15);
  1259. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1260. }
  1261. /* Reset CP (we always reset CP) */
  1262. tmp = S_008020_SOFT_RESET_CP(1);
  1263. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1264. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1265. RREG32(R_008020_GRBM_SOFT_RESET);
  1266. mdelay(15);
  1267. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1268. /* Wait a little for things to settle down */
  1269. mdelay(1);
  1270. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1271. RREG32(R_008010_GRBM_STATUS));
  1272. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1273. RREG32(R_008014_GRBM_STATUS2));
  1274. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1275. RREG32(R_000E50_SRBM_STATUS));
  1276. rv515_mc_resume(rdev, &save);
  1277. return 0;
  1278. }
  1279. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1280. {
  1281. u32 srbm_status;
  1282. u32 grbm_status;
  1283. u32 grbm_status2;
  1284. int r;
  1285. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1286. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1287. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1288. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1289. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1290. return false;
  1291. }
  1292. /* force CP activities */
  1293. r = radeon_ring_lock(rdev, 2);
  1294. if (!r) {
  1295. /* PACKET2 NOP */
  1296. radeon_ring_write(rdev, 0x80000000);
  1297. radeon_ring_write(rdev, 0x80000000);
  1298. radeon_ring_unlock_commit(rdev);
  1299. }
  1300. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1301. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1302. }
  1303. int r600_asic_reset(struct radeon_device *rdev)
  1304. {
  1305. return r600_gpu_soft_reset(rdev);
  1306. }
  1307. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1308. u32 num_backends,
  1309. u32 backend_disable_mask)
  1310. {
  1311. u32 backend_map = 0;
  1312. u32 enabled_backends_mask;
  1313. u32 enabled_backends_count;
  1314. u32 cur_pipe;
  1315. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1316. u32 cur_backend;
  1317. u32 i;
  1318. if (num_tile_pipes > R6XX_MAX_PIPES)
  1319. num_tile_pipes = R6XX_MAX_PIPES;
  1320. if (num_tile_pipes < 1)
  1321. num_tile_pipes = 1;
  1322. if (num_backends > R6XX_MAX_BACKENDS)
  1323. num_backends = R6XX_MAX_BACKENDS;
  1324. if (num_backends < 1)
  1325. num_backends = 1;
  1326. enabled_backends_mask = 0;
  1327. enabled_backends_count = 0;
  1328. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1329. if (((backend_disable_mask >> i) & 1) == 0) {
  1330. enabled_backends_mask |= (1 << i);
  1331. ++enabled_backends_count;
  1332. }
  1333. if (enabled_backends_count == num_backends)
  1334. break;
  1335. }
  1336. if (enabled_backends_count == 0) {
  1337. enabled_backends_mask = 1;
  1338. enabled_backends_count = 1;
  1339. }
  1340. if (enabled_backends_count != num_backends)
  1341. num_backends = enabled_backends_count;
  1342. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1343. switch (num_tile_pipes) {
  1344. case 1:
  1345. swizzle_pipe[0] = 0;
  1346. break;
  1347. case 2:
  1348. swizzle_pipe[0] = 0;
  1349. swizzle_pipe[1] = 1;
  1350. break;
  1351. case 3:
  1352. swizzle_pipe[0] = 0;
  1353. swizzle_pipe[1] = 1;
  1354. swizzle_pipe[2] = 2;
  1355. break;
  1356. case 4:
  1357. swizzle_pipe[0] = 0;
  1358. swizzle_pipe[1] = 1;
  1359. swizzle_pipe[2] = 2;
  1360. swizzle_pipe[3] = 3;
  1361. break;
  1362. case 5:
  1363. swizzle_pipe[0] = 0;
  1364. swizzle_pipe[1] = 1;
  1365. swizzle_pipe[2] = 2;
  1366. swizzle_pipe[3] = 3;
  1367. swizzle_pipe[4] = 4;
  1368. break;
  1369. case 6:
  1370. swizzle_pipe[0] = 0;
  1371. swizzle_pipe[1] = 2;
  1372. swizzle_pipe[2] = 4;
  1373. swizzle_pipe[3] = 5;
  1374. swizzle_pipe[4] = 1;
  1375. swizzle_pipe[5] = 3;
  1376. break;
  1377. case 7:
  1378. swizzle_pipe[0] = 0;
  1379. swizzle_pipe[1] = 2;
  1380. swizzle_pipe[2] = 4;
  1381. swizzle_pipe[3] = 6;
  1382. swizzle_pipe[4] = 1;
  1383. swizzle_pipe[5] = 3;
  1384. swizzle_pipe[6] = 5;
  1385. break;
  1386. case 8:
  1387. swizzle_pipe[0] = 0;
  1388. swizzle_pipe[1] = 2;
  1389. swizzle_pipe[2] = 4;
  1390. swizzle_pipe[3] = 6;
  1391. swizzle_pipe[4] = 1;
  1392. swizzle_pipe[5] = 3;
  1393. swizzle_pipe[6] = 5;
  1394. swizzle_pipe[7] = 7;
  1395. break;
  1396. }
  1397. cur_backend = 0;
  1398. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1399. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1400. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1401. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1402. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1403. }
  1404. return backend_map;
  1405. }
  1406. int r600_count_pipe_bits(uint32_t val)
  1407. {
  1408. int i, ret = 0;
  1409. for (i = 0; i < 32; i++) {
  1410. ret += val & 1;
  1411. val >>= 1;
  1412. }
  1413. return ret;
  1414. }
  1415. void r600_gpu_init(struct radeon_device *rdev)
  1416. {
  1417. u32 tiling_config;
  1418. u32 ramcfg;
  1419. u32 backend_map;
  1420. u32 cc_rb_backend_disable;
  1421. u32 cc_gc_shader_pipe_config;
  1422. u32 tmp;
  1423. int i, j;
  1424. u32 sq_config;
  1425. u32 sq_gpr_resource_mgmt_1 = 0;
  1426. u32 sq_gpr_resource_mgmt_2 = 0;
  1427. u32 sq_thread_resource_mgmt = 0;
  1428. u32 sq_stack_resource_mgmt_1 = 0;
  1429. u32 sq_stack_resource_mgmt_2 = 0;
  1430. /* FIXME: implement */
  1431. switch (rdev->family) {
  1432. case CHIP_R600:
  1433. rdev->config.r600.max_pipes = 4;
  1434. rdev->config.r600.max_tile_pipes = 8;
  1435. rdev->config.r600.max_simds = 4;
  1436. rdev->config.r600.max_backends = 4;
  1437. rdev->config.r600.max_gprs = 256;
  1438. rdev->config.r600.max_threads = 192;
  1439. rdev->config.r600.max_stack_entries = 256;
  1440. rdev->config.r600.max_hw_contexts = 8;
  1441. rdev->config.r600.max_gs_threads = 16;
  1442. rdev->config.r600.sx_max_export_size = 128;
  1443. rdev->config.r600.sx_max_export_pos_size = 16;
  1444. rdev->config.r600.sx_max_export_smx_size = 128;
  1445. rdev->config.r600.sq_num_cf_insts = 2;
  1446. break;
  1447. case CHIP_RV630:
  1448. case CHIP_RV635:
  1449. rdev->config.r600.max_pipes = 2;
  1450. rdev->config.r600.max_tile_pipes = 2;
  1451. rdev->config.r600.max_simds = 3;
  1452. rdev->config.r600.max_backends = 1;
  1453. rdev->config.r600.max_gprs = 128;
  1454. rdev->config.r600.max_threads = 192;
  1455. rdev->config.r600.max_stack_entries = 128;
  1456. rdev->config.r600.max_hw_contexts = 8;
  1457. rdev->config.r600.max_gs_threads = 4;
  1458. rdev->config.r600.sx_max_export_size = 128;
  1459. rdev->config.r600.sx_max_export_pos_size = 16;
  1460. rdev->config.r600.sx_max_export_smx_size = 128;
  1461. rdev->config.r600.sq_num_cf_insts = 2;
  1462. break;
  1463. case CHIP_RV610:
  1464. case CHIP_RV620:
  1465. case CHIP_RS780:
  1466. case CHIP_RS880:
  1467. rdev->config.r600.max_pipes = 1;
  1468. rdev->config.r600.max_tile_pipes = 1;
  1469. rdev->config.r600.max_simds = 2;
  1470. rdev->config.r600.max_backends = 1;
  1471. rdev->config.r600.max_gprs = 128;
  1472. rdev->config.r600.max_threads = 192;
  1473. rdev->config.r600.max_stack_entries = 128;
  1474. rdev->config.r600.max_hw_contexts = 4;
  1475. rdev->config.r600.max_gs_threads = 4;
  1476. rdev->config.r600.sx_max_export_size = 128;
  1477. rdev->config.r600.sx_max_export_pos_size = 16;
  1478. rdev->config.r600.sx_max_export_smx_size = 128;
  1479. rdev->config.r600.sq_num_cf_insts = 1;
  1480. break;
  1481. case CHIP_RV670:
  1482. rdev->config.r600.max_pipes = 4;
  1483. rdev->config.r600.max_tile_pipes = 4;
  1484. rdev->config.r600.max_simds = 4;
  1485. rdev->config.r600.max_backends = 4;
  1486. rdev->config.r600.max_gprs = 192;
  1487. rdev->config.r600.max_threads = 192;
  1488. rdev->config.r600.max_stack_entries = 256;
  1489. rdev->config.r600.max_hw_contexts = 8;
  1490. rdev->config.r600.max_gs_threads = 16;
  1491. rdev->config.r600.sx_max_export_size = 128;
  1492. rdev->config.r600.sx_max_export_pos_size = 16;
  1493. rdev->config.r600.sx_max_export_smx_size = 128;
  1494. rdev->config.r600.sq_num_cf_insts = 2;
  1495. break;
  1496. default:
  1497. break;
  1498. }
  1499. /* Initialize HDP */
  1500. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1501. WREG32((0x2c14 + j), 0x00000000);
  1502. WREG32((0x2c18 + j), 0x00000000);
  1503. WREG32((0x2c1c + j), 0x00000000);
  1504. WREG32((0x2c20 + j), 0x00000000);
  1505. WREG32((0x2c24 + j), 0x00000000);
  1506. }
  1507. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1508. /* Setup tiling */
  1509. tiling_config = 0;
  1510. ramcfg = RREG32(RAMCFG);
  1511. switch (rdev->config.r600.max_tile_pipes) {
  1512. case 1:
  1513. tiling_config |= PIPE_TILING(0);
  1514. break;
  1515. case 2:
  1516. tiling_config |= PIPE_TILING(1);
  1517. break;
  1518. case 4:
  1519. tiling_config |= PIPE_TILING(2);
  1520. break;
  1521. case 8:
  1522. tiling_config |= PIPE_TILING(3);
  1523. break;
  1524. default:
  1525. break;
  1526. }
  1527. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1528. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1529. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1530. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1531. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1532. rdev->config.r600.tiling_group_size = 512;
  1533. else
  1534. rdev->config.r600.tiling_group_size = 256;
  1535. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1536. if (tmp > 3) {
  1537. tiling_config |= ROW_TILING(3);
  1538. tiling_config |= SAMPLE_SPLIT(3);
  1539. } else {
  1540. tiling_config |= ROW_TILING(tmp);
  1541. tiling_config |= SAMPLE_SPLIT(tmp);
  1542. }
  1543. tiling_config |= BANK_SWAPS(1);
  1544. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1545. cc_rb_backend_disable |=
  1546. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1547. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1548. cc_gc_shader_pipe_config |=
  1549. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1550. cc_gc_shader_pipe_config |=
  1551. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1552. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1553. (R6XX_MAX_BACKENDS -
  1554. r600_count_pipe_bits((cc_rb_backend_disable &
  1555. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1556. (cc_rb_backend_disable >> 16));
  1557. rdev->config.r600.tile_config = tiling_config;
  1558. tiling_config |= BACKEND_MAP(backend_map);
  1559. WREG32(GB_TILING_CONFIG, tiling_config);
  1560. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1561. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1562. /* Setup pipes */
  1563. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1564. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1565. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1566. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1567. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1568. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1569. /* Setup some CP states */
  1570. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1571. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1572. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1573. SYNC_WALKER | SYNC_ALIGNER));
  1574. /* Setup various GPU states */
  1575. if (rdev->family == CHIP_RV670)
  1576. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1577. tmp = RREG32(SX_DEBUG_1);
  1578. tmp |= SMX_EVENT_RELEASE;
  1579. if ((rdev->family > CHIP_R600))
  1580. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1581. WREG32(SX_DEBUG_1, tmp);
  1582. if (((rdev->family) == CHIP_R600) ||
  1583. ((rdev->family) == CHIP_RV630) ||
  1584. ((rdev->family) == CHIP_RV610) ||
  1585. ((rdev->family) == CHIP_RV620) ||
  1586. ((rdev->family) == CHIP_RS780) ||
  1587. ((rdev->family) == CHIP_RS880)) {
  1588. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1589. } else {
  1590. WREG32(DB_DEBUG, 0);
  1591. }
  1592. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1593. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1594. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1595. WREG32(VGT_NUM_INSTANCES, 0);
  1596. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1597. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1598. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1599. if (((rdev->family) == CHIP_RV610) ||
  1600. ((rdev->family) == CHIP_RV620) ||
  1601. ((rdev->family) == CHIP_RS780) ||
  1602. ((rdev->family) == CHIP_RS880)) {
  1603. tmp = (CACHE_FIFO_SIZE(0xa) |
  1604. FETCH_FIFO_HIWATER(0xa) |
  1605. DONE_FIFO_HIWATER(0xe0) |
  1606. ALU_UPDATE_FIFO_HIWATER(0x8));
  1607. } else if (((rdev->family) == CHIP_R600) ||
  1608. ((rdev->family) == CHIP_RV630)) {
  1609. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1610. tmp |= DONE_FIFO_HIWATER(0x4);
  1611. }
  1612. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1613. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1614. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1615. */
  1616. sq_config = RREG32(SQ_CONFIG);
  1617. sq_config &= ~(PS_PRIO(3) |
  1618. VS_PRIO(3) |
  1619. GS_PRIO(3) |
  1620. ES_PRIO(3));
  1621. sq_config |= (DX9_CONSTS |
  1622. VC_ENABLE |
  1623. PS_PRIO(0) |
  1624. VS_PRIO(1) |
  1625. GS_PRIO(2) |
  1626. ES_PRIO(3));
  1627. if ((rdev->family) == CHIP_R600) {
  1628. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1629. NUM_VS_GPRS(124) |
  1630. NUM_CLAUSE_TEMP_GPRS(4));
  1631. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1632. NUM_ES_GPRS(0));
  1633. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1634. NUM_VS_THREADS(48) |
  1635. NUM_GS_THREADS(4) |
  1636. NUM_ES_THREADS(4));
  1637. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1638. NUM_VS_STACK_ENTRIES(128));
  1639. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1640. NUM_ES_STACK_ENTRIES(0));
  1641. } else if (((rdev->family) == CHIP_RV610) ||
  1642. ((rdev->family) == CHIP_RV620) ||
  1643. ((rdev->family) == CHIP_RS780) ||
  1644. ((rdev->family) == CHIP_RS880)) {
  1645. /* no vertex cache */
  1646. sq_config &= ~VC_ENABLE;
  1647. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1648. NUM_VS_GPRS(44) |
  1649. NUM_CLAUSE_TEMP_GPRS(2));
  1650. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1651. NUM_ES_GPRS(17));
  1652. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1653. NUM_VS_THREADS(78) |
  1654. NUM_GS_THREADS(4) |
  1655. NUM_ES_THREADS(31));
  1656. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1657. NUM_VS_STACK_ENTRIES(40));
  1658. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1659. NUM_ES_STACK_ENTRIES(16));
  1660. } else if (((rdev->family) == CHIP_RV630) ||
  1661. ((rdev->family) == CHIP_RV635)) {
  1662. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1663. NUM_VS_GPRS(44) |
  1664. NUM_CLAUSE_TEMP_GPRS(2));
  1665. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1666. NUM_ES_GPRS(18));
  1667. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1668. NUM_VS_THREADS(78) |
  1669. NUM_GS_THREADS(4) |
  1670. NUM_ES_THREADS(31));
  1671. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1672. NUM_VS_STACK_ENTRIES(40));
  1673. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1674. NUM_ES_STACK_ENTRIES(16));
  1675. } else if ((rdev->family) == CHIP_RV670) {
  1676. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1677. NUM_VS_GPRS(44) |
  1678. NUM_CLAUSE_TEMP_GPRS(2));
  1679. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1680. NUM_ES_GPRS(17));
  1681. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1682. NUM_VS_THREADS(78) |
  1683. NUM_GS_THREADS(4) |
  1684. NUM_ES_THREADS(31));
  1685. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1686. NUM_VS_STACK_ENTRIES(64));
  1687. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1688. NUM_ES_STACK_ENTRIES(64));
  1689. }
  1690. WREG32(SQ_CONFIG, sq_config);
  1691. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1692. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1693. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1694. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1695. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1696. if (((rdev->family) == CHIP_RV610) ||
  1697. ((rdev->family) == CHIP_RV620) ||
  1698. ((rdev->family) == CHIP_RS780) ||
  1699. ((rdev->family) == CHIP_RS880)) {
  1700. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1701. } else {
  1702. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1703. }
  1704. /* More default values. 2D/3D driver should adjust as needed */
  1705. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1706. S1_X(0x4) | S1_Y(0xc)));
  1707. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1708. S1_X(0x2) | S1_Y(0x2) |
  1709. S2_X(0xa) | S2_Y(0x6) |
  1710. S3_X(0x6) | S3_Y(0xa)));
  1711. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1712. S1_X(0x4) | S1_Y(0xc) |
  1713. S2_X(0x1) | S2_Y(0x6) |
  1714. S3_X(0xa) | S3_Y(0xe)));
  1715. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1716. S5_X(0x0) | S5_Y(0x0) |
  1717. S6_X(0xb) | S6_Y(0x4) |
  1718. S7_X(0x7) | S7_Y(0x8)));
  1719. WREG32(VGT_STRMOUT_EN, 0);
  1720. tmp = rdev->config.r600.max_pipes * 16;
  1721. switch (rdev->family) {
  1722. case CHIP_RV610:
  1723. case CHIP_RV620:
  1724. case CHIP_RS780:
  1725. case CHIP_RS880:
  1726. tmp += 32;
  1727. break;
  1728. case CHIP_RV670:
  1729. tmp += 128;
  1730. break;
  1731. default:
  1732. break;
  1733. }
  1734. if (tmp > 256) {
  1735. tmp = 256;
  1736. }
  1737. WREG32(VGT_ES_PER_GS, 128);
  1738. WREG32(VGT_GS_PER_ES, tmp);
  1739. WREG32(VGT_GS_PER_VS, 2);
  1740. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1741. /* more default values. 2D/3D driver should adjust as needed */
  1742. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1743. WREG32(VGT_STRMOUT_EN, 0);
  1744. WREG32(SX_MISC, 0);
  1745. WREG32(PA_SC_MODE_CNTL, 0);
  1746. WREG32(PA_SC_AA_CONFIG, 0);
  1747. WREG32(PA_SC_LINE_STIPPLE, 0);
  1748. WREG32(SPI_INPUT_Z, 0);
  1749. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1750. WREG32(CB_COLOR7_FRAG, 0);
  1751. /* Clear render buffer base addresses */
  1752. WREG32(CB_COLOR0_BASE, 0);
  1753. WREG32(CB_COLOR1_BASE, 0);
  1754. WREG32(CB_COLOR2_BASE, 0);
  1755. WREG32(CB_COLOR3_BASE, 0);
  1756. WREG32(CB_COLOR4_BASE, 0);
  1757. WREG32(CB_COLOR5_BASE, 0);
  1758. WREG32(CB_COLOR6_BASE, 0);
  1759. WREG32(CB_COLOR7_BASE, 0);
  1760. WREG32(CB_COLOR7_FRAG, 0);
  1761. switch (rdev->family) {
  1762. case CHIP_RV610:
  1763. case CHIP_RV620:
  1764. case CHIP_RS780:
  1765. case CHIP_RS880:
  1766. tmp = TC_L2_SIZE(8);
  1767. break;
  1768. case CHIP_RV630:
  1769. case CHIP_RV635:
  1770. tmp = TC_L2_SIZE(4);
  1771. break;
  1772. case CHIP_R600:
  1773. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1774. break;
  1775. default:
  1776. tmp = TC_L2_SIZE(0);
  1777. break;
  1778. }
  1779. WREG32(TC_CNTL, tmp);
  1780. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1781. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1782. tmp = RREG32(ARB_POP);
  1783. tmp |= ENABLE_TC128;
  1784. WREG32(ARB_POP, tmp);
  1785. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1786. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1787. NUM_CLIP_SEQ(3)));
  1788. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1789. }
  1790. /*
  1791. * Indirect registers accessor
  1792. */
  1793. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1794. {
  1795. u32 r;
  1796. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1797. (void)RREG32(PCIE_PORT_INDEX);
  1798. r = RREG32(PCIE_PORT_DATA);
  1799. return r;
  1800. }
  1801. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1802. {
  1803. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1804. (void)RREG32(PCIE_PORT_INDEX);
  1805. WREG32(PCIE_PORT_DATA, (v));
  1806. (void)RREG32(PCIE_PORT_DATA);
  1807. }
  1808. /*
  1809. * CP & Ring
  1810. */
  1811. void r600_cp_stop(struct radeon_device *rdev)
  1812. {
  1813. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1814. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1815. WREG32(SCRATCH_UMSK, 0);
  1816. }
  1817. int r600_init_microcode(struct radeon_device *rdev)
  1818. {
  1819. struct platform_device *pdev;
  1820. const char *chip_name;
  1821. const char *rlc_chip_name;
  1822. size_t pfp_req_size, me_req_size, rlc_req_size;
  1823. char fw_name[30];
  1824. int err;
  1825. DRM_DEBUG("\n");
  1826. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1827. err = IS_ERR(pdev);
  1828. if (err) {
  1829. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1830. return -EINVAL;
  1831. }
  1832. switch (rdev->family) {
  1833. case CHIP_R600:
  1834. chip_name = "R600";
  1835. rlc_chip_name = "R600";
  1836. break;
  1837. case CHIP_RV610:
  1838. chip_name = "RV610";
  1839. rlc_chip_name = "R600";
  1840. break;
  1841. case CHIP_RV630:
  1842. chip_name = "RV630";
  1843. rlc_chip_name = "R600";
  1844. break;
  1845. case CHIP_RV620:
  1846. chip_name = "RV620";
  1847. rlc_chip_name = "R600";
  1848. break;
  1849. case CHIP_RV635:
  1850. chip_name = "RV635";
  1851. rlc_chip_name = "R600";
  1852. break;
  1853. case CHIP_RV670:
  1854. chip_name = "RV670";
  1855. rlc_chip_name = "R600";
  1856. break;
  1857. case CHIP_RS780:
  1858. case CHIP_RS880:
  1859. chip_name = "RS780";
  1860. rlc_chip_name = "R600";
  1861. break;
  1862. case CHIP_RV770:
  1863. chip_name = "RV770";
  1864. rlc_chip_name = "R700";
  1865. break;
  1866. case CHIP_RV730:
  1867. case CHIP_RV740:
  1868. chip_name = "RV730";
  1869. rlc_chip_name = "R700";
  1870. break;
  1871. case CHIP_RV710:
  1872. chip_name = "RV710";
  1873. rlc_chip_name = "R700";
  1874. break;
  1875. case CHIP_CEDAR:
  1876. chip_name = "CEDAR";
  1877. rlc_chip_name = "CEDAR";
  1878. break;
  1879. case CHIP_REDWOOD:
  1880. chip_name = "REDWOOD";
  1881. rlc_chip_name = "REDWOOD";
  1882. break;
  1883. case CHIP_JUNIPER:
  1884. chip_name = "JUNIPER";
  1885. rlc_chip_name = "JUNIPER";
  1886. break;
  1887. case CHIP_CYPRESS:
  1888. case CHIP_HEMLOCK:
  1889. chip_name = "CYPRESS";
  1890. rlc_chip_name = "CYPRESS";
  1891. break;
  1892. default: BUG();
  1893. }
  1894. if (rdev->family >= CHIP_CEDAR) {
  1895. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1896. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1897. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1898. } else if (rdev->family >= CHIP_RV770) {
  1899. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1900. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1901. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1902. } else {
  1903. pfp_req_size = PFP_UCODE_SIZE * 4;
  1904. me_req_size = PM4_UCODE_SIZE * 12;
  1905. rlc_req_size = RLC_UCODE_SIZE * 4;
  1906. }
  1907. DRM_INFO("Loading %s Microcode\n", chip_name);
  1908. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1909. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1910. if (err)
  1911. goto out;
  1912. if (rdev->pfp_fw->size != pfp_req_size) {
  1913. printk(KERN_ERR
  1914. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1915. rdev->pfp_fw->size, fw_name);
  1916. err = -EINVAL;
  1917. goto out;
  1918. }
  1919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1920. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1921. if (err)
  1922. goto out;
  1923. if (rdev->me_fw->size != me_req_size) {
  1924. printk(KERN_ERR
  1925. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1926. rdev->me_fw->size, fw_name);
  1927. err = -EINVAL;
  1928. }
  1929. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1930. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1931. if (err)
  1932. goto out;
  1933. if (rdev->rlc_fw->size != rlc_req_size) {
  1934. printk(KERN_ERR
  1935. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1936. rdev->rlc_fw->size, fw_name);
  1937. err = -EINVAL;
  1938. }
  1939. out:
  1940. platform_device_unregister(pdev);
  1941. if (err) {
  1942. if (err != -EINVAL)
  1943. printk(KERN_ERR
  1944. "r600_cp: Failed to load firmware \"%s\"\n",
  1945. fw_name);
  1946. release_firmware(rdev->pfp_fw);
  1947. rdev->pfp_fw = NULL;
  1948. release_firmware(rdev->me_fw);
  1949. rdev->me_fw = NULL;
  1950. release_firmware(rdev->rlc_fw);
  1951. rdev->rlc_fw = NULL;
  1952. }
  1953. return err;
  1954. }
  1955. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1956. {
  1957. const __be32 *fw_data;
  1958. int i;
  1959. if (!rdev->me_fw || !rdev->pfp_fw)
  1960. return -EINVAL;
  1961. r600_cp_stop(rdev);
  1962. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1963. /* Reset cp */
  1964. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1965. RREG32(GRBM_SOFT_RESET);
  1966. mdelay(15);
  1967. WREG32(GRBM_SOFT_RESET, 0);
  1968. WREG32(CP_ME_RAM_WADDR, 0);
  1969. fw_data = (const __be32 *)rdev->me_fw->data;
  1970. WREG32(CP_ME_RAM_WADDR, 0);
  1971. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1972. WREG32(CP_ME_RAM_DATA,
  1973. be32_to_cpup(fw_data++));
  1974. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1975. WREG32(CP_PFP_UCODE_ADDR, 0);
  1976. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1977. WREG32(CP_PFP_UCODE_DATA,
  1978. be32_to_cpup(fw_data++));
  1979. WREG32(CP_PFP_UCODE_ADDR, 0);
  1980. WREG32(CP_ME_RAM_WADDR, 0);
  1981. WREG32(CP_ME_RAM_RADDR, 0);
  1982. return 0;
  1983. }
  1984. int r600_cp_start(struct radeon_device *rdev)
  1985. {
  1986. int r;
  1987. uint32_t cp_me;
  1988. r = radeon_ring_lock(rdev, 7);
  1989. if (r) {
  1990. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1991. return r;
  1992. }
  1993. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1994. radeon_ring_write(rdev, 0x1);
  1995. if (rdev->family >= CHIP_RV770) {
  1996. radeon_ring_write(rdev, 0x0);
  1997. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1998. } else {
  1999. radeon_ring_write(rdev, 0x3);
  2000. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2001. }
  2002. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2003. radeon_ring_write(rdev, 0);
  2004. radeon_ring_write(rdev, 0);
  2005. radeon_ring_unlock_commit(rdev);
  2006. cp_me = 0xff;
  2007. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2008. return 0;
  2009. }
  2010. int r600_cp_resume(struct radeon_device *rdev)
  2011. {
  2012. u32 tmp;
  2013. u32 rb_bufsz;
  2014. int r;
  2015. /* Reset cp */
  2016. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2017. RREG32(GRBM_SOFT_RESET);
  2018. mdelay(15);
  2019. WREG32(GRBM_SOFT_RESET, 0);
  2020. /* Set ring buffer size */
  2021. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2022. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2023. #ifdef __BIG_ENDIAN
  2024. tmp |= BUF_SWAP_32BIT;
  2025. #endif
  2026. WREG32(CP_RB_CNTL, tmp);
  2027. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2028. /* Set the write pointer delay */
  2029. WREG32(CP_RB_WPTR_DELAY, 0);
  2030. /* Initialize the ring buffer's read and write pointers */
  2031. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2032. WREG32(CP_RB_RPTR_WR, 0);
  2033. WREG32(CP_RB_WPTR, 0);
  2034. /* set the wb address whether it's enabled or not */
  2035. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2036. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2037. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2038. if (rdev->wb.enabled)
  2039. WREG32(SCRATCH_UMSK, 0xff);
  2040. else {
  2041. tmp |= RB_NO_UPDATE;
  2042. WREG32(SCRATCH_UMSK, 0);
  2043. }
  2044. mdelay(1);
  2045. WREG32(CP_RB_CNTL, tmp);
  2046. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2047. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2048. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2049. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2050. r600_cp_start(rdev);
  2051. rdev->cp.ready = true;
  2052. r = radeon_ring_test(rdev);
  2053. if (r) {
  2054. rdev->cp.ready = false;
  2055. return r;
  2056. }
  2057. return 0;
  2058. }
  2059. void r600_cp_commit(struct radeon_device *rdev)
  2060. {
  2061. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2062. (void)RREG32(CP_RB_WPTR);
  2063. }
  2064. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2065. {
  2066. u32 rb_bufsz;
  2067. /* Align ring size */
  2068. rb_bufsz = drm_order(ring_size / 8);
  2069. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2070. rdev->cp.ring_size = ring_size;
  2071. rdev->cp.align_mask = 16 - 1;
  2072. }
  2073. void r600_cp_fini(struct radeon_device *rdev)
  2074. {
  2075. r600_cp_stop(rdev);
  2076. radeon_ring_fini(rdev);
  2077. }
  2078. /*
  2079. * GPU scratch registers helpers function.
  2080. */
  2081. void r600_scratch_init(struct radeon_device *rdev)
  2082. {
  2083. int i;
  2084. rdev->scratch.num_reg = 7;
  2085. rdev->scratch.reg_base = SCRATCH_REG0;
  2086. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2087. rdev->scratch.free[i] = true;
  2088. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2089. }
  2090. }
  2091. int r600_ring_test(struct radeon_device *rdev)
  2092. {
  2093. uint32_t scratch;
  2094. uint32_t tmp = 0;
  2095. unsigned i;
  2096. int r;
  2097. r = radeon_scratch_get(rdev, &scratch);
  2098. if (r) {
  2099. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2100. return r;
  2101. }
  2102. WREG32(scratch, 0xCAFEDEAD);
  2103. r = radeon_ring_lock(rdev, 3);
  2104. if (r) {
  2105. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2106. radeon_scratch_free(rdev, scratch);
  2107. return r;
  2108. }
  2109. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2110. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2111. radeon_ring_write(rdev, 0xDEADBEEF);
  2112. radeon_ring_unlock_commit(rdev);
  2113. for (i = 0; i < rdev->usec_timeout; i++) {
  2114. tmp = RREG32(scratch);
  2115. if (tmp == 0xDEADBEEF)
  2116. break;
  2117. DRM_UDELAY(1);
  2118. }
  2119. if (i < rdev->usec_timeout) {
  2120. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2121. } else {
  2122. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2123. scratch, tmp);
  2124. r = -EINVAL;
  2125. }
  2126. radeon_scratch_free(rdev, scratch);
  2127. return r;
  2128. }
  2129. void r600_fence_ring_emit(struct radeon_device *rdev,
  2130. struct radeon_fence *fence)
  2131. {
  2132. if (rdev->wb.use_event) {
  2133. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2134. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2135. /* EVENT_WRITE_EOP - flush caches, send int */
  2136. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2137. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2138. radeon_ring_write(rdev, addr & 0xffffffff);
  2139. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2140. radeon_ring_write(rdev, fence->seq);
  2141. radeon_ring_write(rdev, 0);
  2142. } else {
  2143. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2144. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2145. /* wait for 3D idle clean */
  2146. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2147. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2148. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2149. /* Emit fence sequence & fire IRQ */
  2150. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2151. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2152. radeon_ring_write(rdev, fence->seq);
  2153. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2154. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2155. radeon_ring_write(rdev, RB_INT_STAT);
  2156. }
  2157. }
  2158. int r600_copy_blit(struct radeon_device *rdev,
  2159. uint64_t src_offset, uint64_t dst_offset,
  2160. unsigned num_pages, struct radeon_fence *fence)
  2161. {
  2162. int r;
  2163. mutex_lock(&rdev->r600_blit.mutex);
  2164. rdev->r600_blit.vb_ib = NULL;
  2165. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2166. if (r) {
  2167. if (rdev->r600_blit.vb_ib)
  2168. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2169. mutex_unlock(&rdev->r600_blit.mutex);
  2170. return r;
  2171. }
  2172. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2173. r600_blit_done_copy(rdev, fence);
  2174. mutex_unlock(&rdev->r600_blit.mutex);
  2175. return 0;
  2176. }
  2177. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2178. uint32_t tiling_flags, uint32_t pitch,
  2179. uint32_t offset, uint32_t obj_size)
  2180. {
  2181. /* FIXME: implement */
  2182. return 0;
  2183. }
  2184. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2185. {
  2186. /* FIXME: implement */
  2187. }
  2188. bool r600_card_posted(struct radeon_device *rdev)
  2189. {
  2190. uint32_t reg;
  2191. /* first check CRTCs */
  2192. reg = RREG32(D1CRTC_CONTROL) |
  2193. RREG32(D2CRTC_CONTROL);
  2194. if (reg & CRTC_EN)
  2195. return true;
  2196. /* then check MEM_SIZE, in case the crtcs are off */
  2197. if (RREG32(CONFIG_MEMSIZE))
  2198. return true;
  2199. return false;
  2200. }
  2201. int r600_startup(struct radeon_device *rdev)
  2202. {
  2203. int r;
  2204. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2205. r = r600_init_microcode(rdev);
  2206. if (r) {
  2207. DRM_ERROR("Failed to load firmware!\n");
  2208. return r;
  2209. }
  2210. }
  2211. r600_mc_program(rdev);
  2212. if (rdev->flags & RADEON_IS_AGP) {
  2213. r600_agp_enable(rdev);
  2214. } else {
  2215. r = r600_pcie_gart_enable(rdev);
  2216. if (r)
  2217. return r;
  2218. }
  2219. r600_gpu_init(rdev);
  2220. r = r600_blit_init(rdev);
  2221. if (r) {
  2222. r600_blit_fini(rdev);
  2223. rdev->asic->copy = NULL;
  2224. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2225. }
  2226. /* allocate wb buffer */
  2227. r = radeon_wb_init(rdev);
  2228. if (r)
  2229. return r;
  2230. /* Enable IRQ */
  2231. r = r600_irq_init(rdev);
  2232. if (r) {
  2233. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2234. radeon_irq_kms_fini(rdev);
  2235. return r;
  2236. }
  2237. r600_irq_set(rdev);
  2238. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2239. if (r)
  2240. return r;
  2241. r = r600_cp_load_microcode(rdev);
  2242. if (r)
  2243. return r;
  2244. r = r600_cp_resume(rdev);
  2245. if (r)
  2246. return r;
  2247. return 0;
  2248. }
  2249. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2250. {
  2251. uint32_t temp;
  2252. temp = RREG32(CONFIG_CNTL);
  2253. if (state == false) {
  2254. temp &= ~(1<<0);
  2255. temp |= (1<<1);
  2256. } else {
  2257. temp &= ~(1<<1);
  2258. }
  2259. WREG32(CONFIG_CNTL, temp);
  2260. }
  2261. int r600_resume(struct radeon_device *rdev)
  2262. {
  2263. int r;
  2264. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2265. * posting will perform necessary task to bring back GPU into good
  2266. * shape.
  2267. */
  2268. /* post card */
  2269. atom_asic_init(rdev->mode_info.atom_context);
  2270. r = r600_startup(rdev);
  2271. if (r) {
  2272. DRM_ERROR("r600 startup failed on resume\n");
  2273. return r;
  2274. }
  2275. r = r600_ib_test(rdev);
  2276. if (r) {
  2277. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2278. return r;
  2279. }
  2280. r = r600_audio_init(rdev);
  2281. if (r) {
  2282. DRM_ERROR("radeon: audio resume failed\n");
  2283. return r;
  2284. }
  2285. return r;
  2286. }
  2287. int r600_suspend(struct radeon_device *rdev)
  2288. {
  2289. int r;
  2290. r600_audio_fini(rdev);
  2291. /* FIXME: we should wait for ring to be empty */
  2292. r600_cp_stop(rdev);
  2293. rdev->cp.ready = false;
  2294. r600_irq_suspend(rdev);
  2295. radeon_wb_disable(rdev);
  2296. r600_pcie_gart_disable(rdev);
  2297. /* unpin shaders bo */
  2298. if (rdev->r600_blit.shader_obj) {
  2299. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2300. if (!r) {
  2301. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2302. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2303. }
  2304. }
  2305. return 0;
  2306. }
  2307. /* Plan is to move initialization in that function and use
  2308. * helper function so that radeon_device_init pretty much
  2309. * do nothing more than calling asic specific function. This
  2310. * should also allow to remove a bunch of callback function
  2311. * like vram_info.
  2312. */
  2313. int r600_init(struct radeon_device *rdev)
  2314. {
  2315. int r;
  2316. r = radeon_dummy_page_init(rdev);
  2317. if (r)
  2318. return r;
  2319. if (r600_debugfs_mc_info_init(rdev)) {
  2320. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2321. }
  2322. /* This don't do much */
  2323. r = radeon_gem_init(rdev);
  2324. if (r)
  2325. return r;
  2326. /* Read BIOS */
  2327. if (!radeon_get_bios(rdev)) {
  2328. if (ASIC_IS_AVIVO(rdev))
  2329. return -EINVAL;
  2330. }
  2331. /* Must be an ATOMBIOS */
  2332. if (!rdev->is_atom_bios) {
  2333. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2334. return -EINVAL;
  2335. }
  2336. r = radeon_atombios_init(rdev);
  2337. if (r)
  2338. return r;
  2339. /* Post card if necessary */
  2340. if (!r600_card_posted(rdev)) {
  2341. if (!rdev->bios) {
  2342. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2343. return -EINVAL;
  2344. }
  2345. DRM_INFO("GPU not posted. posting now...\n");
  2346. atom_asic_init(rdev->mode_info.atom_context);
  2347. }
  2348. /* Initialize scratch registers */
  2349. r600_scratch_init(rdev);
  2350. /* Initialize surface registers */
  2351. radeon_surface_init(rdev);
  2352. /* Initialize clocks */
  2353. radeon_get_clock_info(rdev->ddev);
  2354. /* Fence driver */
  2355. r = radeon_fence_driver_init(rdev);
  2356. if (r)
  2357. return r;
  2358. if (rdev->flags & RADEON_IS_AGP) {
  2359. r = radeon_agp_init(rdev);
  2360. if (r)
  2361. radeon_agp_disable(rdev);
  2362. }
  2363. r = r600_mc_init(rdev);
  2364. if (r)
  2365. return r;
  2366. /* Memory manager */
  2367. r = radeon_bo_init(rdev);
  2368. if (r)
  2369. return r;
  2370. r = radeon_irq_kms_init(rdev);
  2371. if (r)
  2372. return r;
  2373. rdev->cp.ring_obj = NULL;
  2374. r600_ring_init(rdev, 1024 * 1024);
  2375. rdev->ih.ring_obj = NULL;
  2376. r600_ih_ring_init(rdev, 64 * 1024);
  2377. r = r600_pcie_gart_init(rdev);
  2378. if (r)
  2379. return r;
  2380. rdev->accel_working = true;
  2381. r = r600_startup(rdev);
  2382. if (r) {
  2383. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2384. r600_cp_fini(rdev);
  2385. r600_irq_fini(rdev);
  2386. radeon_wb_fini(rdev);
  2387. radeon_irq_kms_fini(rdev);
  2388. r600_pcie_gart_fini(rdev);
  2389. rdev->accel_working = false;
  2390. }
  2391. if (rdev->accel_working) {
  2392. r = radeon_ib_pool_init(rdev);
  2393. if (r) {
  2394. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2395. rdev->accel_working = false;
  2396. } else {
  2397. r = r600_ib_test(rdev);
  2398. if (r) {
  2399. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2400. rdev->accel_working = false;
  2401. }
  2402. }
  2403. }
  2404. r = r600_audio_init(rdev);
  2405. if (r)
  2406. return r; /* TODO error handling */
  2407. return 0;
  2408. }
  2409. void r600_fini(struct radeon_device *rdev)
  2410. {
  2411. r600_audio_fini(rdev);
  2412. r600_blit_fini(rdev);
  2413. r600_cp_fini(rdev);
  2414. r600_irq_fini(rdev);
  2415. radeon_wb_fini(rdev);
  2416. radeon_irq_kms_fini(rdev);
  2417. r600_pcie_gart_fini(rdev);
  2418. radeon_agp_fini(rdev);
  2419. radeon_gem_fini(rdev);
  2420. radeon_fence_driver_fini(rdev);
  2421. radeon_bo_fini(rdev);
  2422. radeon_atombios_fini(rdev);
  2423. kfree(rdev->bios);
  2424. rdev->bios = NULL;
  2425. radeon_dummy_page_fini(rdev);
  2426. }
  2427. /*
  2428. * CS stuff
  2429. */
  2430. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2431. {
  2432. /* FIXME: implement */
  2433. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2434. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2435. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2436. radeon_ring_write(rdev, ib->length_dw);
  2437. }
  2438. int r600_ib_test(struct radeon_device *rdev)
  2439. {
  2440. struct radeon_ib *ib;
  2441. uint32_t scratch;
  2442. uint32_t tmp = 0;
  2443. unsigned i;
  2444. int r;
  2445. r = radeon_scratch_get(rdev, &scratch);
  2446. if (r) {
  2447. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2448. return r;
  2449. }
  2450. WREG32(scratch, 0xCAFEDEAD);
  2451. r = radeon_ib_get(rdev, &ib);
  2452. if (r) {
  2453. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2454. return r;
  2455. }
  2456. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2457. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2458. ib->ptr[2] = 0xDEADBEEF;
  2459. ib->ptr[3] = PACKET2(0);
  2460. ib->ptr[4] = PACKET2(0);
  2461. ib->ptr[5] = PACKET2(0);
  2462. ib->ptr[6] = PACKET2(0);
  2463. ib->ptr[7] = PACKET2(0);
  2464. ib->ptr[8] = PACKET2(0);
  2465. ib->ptr[9] = PACKET2(0);
  2466. ib->ptr[10] = PACKET2(0);
  2467. ib->ptr[11] = PACKET2(0);
  2468. ib->ptr[12] = PACKET2(0);
  2469. ib->ptr[13] = PACKET2(0);
  2470. ib->ptr[14] = PACKET2(0);
  2471. ib->ptr[15] = PACKET2(0);
  2472. ib->length_dw = 16;
  2473. r = radeon_ib_schedule(rdev, ib);
  2474. if (r) {
  2475. radeon_scratch_free(rdev, scratch);
  2476. radeon_ib_free(rdev, &ib);
  2477. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2478. return r;
  2479. }
  2480. r = radeon_fence_wait(ib->fence, false);
  2481. if (r) {
  2482. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2483. return r;
  2484. }
  2485. for (i = 0; i < rdev->usec_timeout; i++) {
  2486. tmp = RREG32(scratch);
  2487. if (tmp == 0xDEADBEEF)
  2488. break;
  2489. DRM_UDELAY(1);
  2490. }
  2491. if (i < rdev->usec_timeout) {
  2492. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2493. } else {
  2494. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2495. scratch, tmp);
  2496. r = -EINVAL;
  2497. }
  2498. radeon_scratch_free(rdev, scratch);
  2499. radeon_ib_free(rdev, &ib);
  2500. return r;
  2501. }
  2502. /*
  2503. * Interrupts
  2504. *
  2505. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2506. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2507. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2508. * and host consumes. As the host irq handler processes interrupts, it
  2509. * increments the rptr. When the rptr catches up with the wptr, all the
  2510. * current interrupts have been processed.
  2511. */
  2512. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2513. {
  2514. u32 rb_bufsz;
  2515. /* Align ring size */
  2516. rb_bufsz = drm_order(ring_size / 4);
  2517. ring_size = (1 << rb_bufsz) * 4;
  2518. rdev->ih.ring_size = ring_size;
  2519. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2520. rdev->ih.rptr = 0;
  2521. }
  2522. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2523. {
  2524. int r;
  2525. /* Allocate ring buffer */
  2526. if (rdev->ih.ring_obj == NULL) {
  2527. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2528. PAGE_SIZE, true,
  2529. RADEON_GEM_DOMAIN_GTT,
  2530. &rdev->ih.ring_obj);
  2531. if (r) {
  2532. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2533. return r;
  2534. }
  2535. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2536. if (unlikely(r != 0))
  2537. return r;
  2538. r = radeon_bo_pin(rdev->ih.ring_obj,
  2539. RADEON_GEM_DOMAIN_GTT,
  2540. &rdev->ih.gpu_addr);
  2541. if (r) {
  2542. radeon_bo_unreserve(rdev->ih.ring_obj);
  2543. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2544. return r;
  2545. }
  2546. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2547. (void **)&rdev->ih.ring);
  2548. radeon_bo_unreserve(rdev->ih.ring_obj);
  2549. if (r) {
  2550. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2551. return r;
  2552. }
  2553. }
  2554. return 0;
  2555. }
  2556. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2557. {
  2558. int r;
  2559. if (rdev->ih.ring_obj) {
  2560. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2561. if (likely(r == 0)) {
  2562. radeon_bo_kunmap(rdev->ih.ring_obj);
  2563. radeon_bo_unpin(rdev->ih.ring_obj);
  2564. radeon_bo_unreserve(rdev->ih.ring_obj);
  2565. }
  2566. radeon_bo_unref(&rdev->ih.ring_obj);
  2567. rdev->ih.ring = NULL;
  2568. rdev->ih.ring_obj = NULL;
  2569. }
  2570. }
  2571. void r600_rlc_stop(struct radeon_device *rdev)
  2572. {
  2573. if ((rdev->family >= CHIP_RV770) &&
  2574. (rdev->family <= CHIP_RV740)) {
  2575. /* r7xx asics need to soft reset RLC before halting */
  2576. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2577. RREG32(SRBM_SOFT_RESET);
  2578. udelay(15000);
  2579. WREG32(SRBM_SOFT_RESET, 0);
  2580. RREG32(SRBM_SOFT_RESET);
  2581. }
  2582. WREG32(RLC_CNTL, 0);
  2583. }
  2584. static void r600_rlc_start(struct radeon_device *rdev)
  2585. {
  2586. WREG32(RLC_CNTL, RLC_ENABLE);
  2587. }
  2588. static int r600_rlc_init(struct radeon_device *rdev)
  2589. {
  2590. u32 i;
  2591. const __be32 *fw_data;
  2592. if (!rdev->rlc_fw)
  2593. return -EINVAL;
  2594. r600_rlc_stop(rdev);
  2595. WREG32(RLC_HB_BASE, 0);
  2596. WREG32(RLC_HB_CNTL, 0);
  2597. WREG32(RLC_HB_RPTR, 0);
  2598. WREG32(RLC_HB_WPTR, 0);
  2599. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2600. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2601. WREG32(RLC_MC_CNTL, 0);
  2602. WREG32(RLC_UCODE_CNTL, 0);
  2603. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2604. if (rdev->family >= CHIP_CEDAR) {
  2605. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2606. WREG32(RLC_UCODE_ADDR, i);
  2607. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2608. }
  2609. } else if (rdev->family >= CHIP_RV770) {
  2610. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2611. WREG32(RLC_UCODE_ADDR, i);
  2612. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2613. }
  2614. } else {
  2615. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2616. WREG32(RLC_UCODE_ADDR, i);
  2617. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2618. }
  2619. }
  2620. WREG32(RLC_UCODE_ADDR, 0);
  2621. r600_rlc_start(rdev);
  2622. return 0;
  2623. }
  2624. static void r600_enable_interrupts(struct radeon_device *rdev)
  2625. {
  2626. u32 ih_cntl = RREG32(IH_CNTL);
  2627. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2628. ih_cntl |= ENABLE_INTR;
  2629. ih_rb_cntl |= IH_RB_ENABLE;
  2630. WREG32(IH_CNTL, ih_cntl);
  2631. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2632. rdev->ih.enabled = true;
  2633. }
  2634. void r600_disable_interrupts(struct radeon_device *rdev)
  2635. {
  2636. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2637. u32 ih_cntl = RREG32(IH_CNTL);
  2638. ih_rb_cntl &= ~IH_RB_ENABLE;
  2639. ih_cntl &= ~ENABLE_INTR;
  2640. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2641. WREG32(IH_CNTL, ih_cntl);
  2642. /* set rptr, wptr to 0 */
  2643. WREG32(IH_RB_RPTR, 0);
  2644. WREG32(IH_RB_WPTR, 0);
  2645. rdev->ih.enabled = false;
  2646. rdev->ih.wptr = 0;
  2647. rdev->ih.rptr = 0;
  2648. }
  2649. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2650. {
  2651. u32 tmp;
  2652. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2653. WREG32(GRBM_INT_CNTL, 0);
  2654. WREG32(DxMODE_INT_MASK, 0);
  2655. if (ASIC_IS_DCE3(rdev)) {
  2656. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2657. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2658. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2659. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2660. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2661. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2662. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2663. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2664. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2665. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2666. if (ASIC_IS_DCE32(rdev)) {
  2667. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2668. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2669. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2670. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2671. }
  2672. } else {
  2673. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2674. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2675. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2676. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2677. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2678. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2679. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2680. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2681. }
  2682. }
  2683. int r600_irq_init(struct radeon_device *rdev)
  2684. {
  2685. int ret = 0;
  2686. int rb_bufsz;
  2687. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2688. /* allocate ring */
  2689. ret = r600_ih_ring_alloc(rdev);
  2690. if (ret)
  2691. return ret;
  2692. /* disable irqs */
  2693. r600_disable_interrupts(rdev);
  2694. /* init rlc */
  2695. ret = r600_rlc_init(rdev);
  2696. if (ret) {
  2697. r600_ih_ring_fini(rdev);
  2698. return ret;
  2699. }
  2700. /* setup interrupt control */
  2701. /* set dummy read address to ring address */
  2702. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2703. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2704. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2705. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2706. */
  2707. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2708. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2709. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2710. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2711. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2712. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2713. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2714. IH_WPTR_OVERFLOW_CLEAR |
  2715. (rb_bufsz << 1));
  2716. if (rdev->wb.enabled)
  2717. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2718. /* set the writeback address whether it's enabled or not */
  2719. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2720. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2721. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2722. /* set rptr, wptr to 0 */
  2723. WREG32(IH_RB_RPTR, 0);
  2724. WREG32(IH_RB_WPTR, 0);
  2725. /* Default settings for IH_CNTL (disabled at first) */
  2726. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2727. /* RPTR_REARM only works if msi's are enabled */
  2728. if (rdev->msi_enabled)
  2729. ih_cntl |= RPTR_REARM;
  2730. #ifdef __BIG_ENDIAN
  2731. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2732. #endif
  2733. WREG32(IH_CNTL, ih_cntl);
  2734. /* force the active interrupt state to all disabled */
  2735. if (rdev->family >= CHIP_CEDAR)
  2736. evergreen_disable_interrupt_state(rdev);
  2737. else
  2738. r600_disable_interrupt_state(rdev);
  2739. /* enable irqs */
  2740. r600_enable_interrupts(rdev);
  2741. return ret;
  2742. }
  2743. void r600_irq_suspend(struct radeon_device *rdev)
  2744. {
  2745. r600_irq_disable(rdev);
  2746. r600_rlc_stop(rdev);
  2747. }
  2748. void r600_irq_fini(struct radeon_device *rdev)
  2749. {
  2750. r600_irq_suspend(rdev);
  2751. r600_ih_ring_fini(rdev);
  2752. }
  2753. int r600_irq_set(struct radeon_device *rdev)
  2754. {
  2755. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2756. u32 mode_int = 0;
  2757. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2758. u32 grbm_int_cntl = 0;
  2759. u32 hdmi1, hdmi2;
  2760. if (!rdev->irq.installed) {
  2761. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2762. return -EINVAL;
  2763. }
  2764. /* don't enable anything if the ih is disabled */
  2765. if (!rdev->ih.enabled) {
  2766. r600_disable_interrupts(rdev);
  2767. /* force the active interrupt state to all disabled */
  2768. r600_disable_interrupt_state(rdev);
  2769. return 0;
  2770. }
  2771. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2772. if (ASIC_IS_DCE3(rdev)) {
  2773. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2774. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2775. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2776. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2777. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2778. if (ASIC_IS_DCE32(rdev)) {
  2779. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2780. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2781. }
  2782. } else {
  2783. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2784. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2785. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2786. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2787. }
  2788. if (rdev->irq.sw_int) {
  2789. DRM_DEBUG("r600_irq_set: sw int\n");
  2790. cp_int_cntl |= RB_INT_ENABLE;
  2791. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2792. }
  2793. if (rdev->irq.crtc_vblank_int[0]) {
  2794. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2795. mode_int |= D1MODE_VBLANK_INT_MASK;
  2796. }
  2797. if (rdev->irq.crtc_vblank_int[1]) {
  2798. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2799. mode_int |= D2MODE_VBLANK_INT_MASK;
  2800. }
  2801. if (rdev->irq.hpd[0]) {
  2802. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2803. hpd1 |= DC_HPDx_INT_EN;
  2804. }
  2805. if (rdev->irq.hpd[1]) {
  2806. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2807. hpd2 |= DC_HPDx_INT_EN;
  2808. }
  2809. if (rdev->irq.hpd[2]) {
  2810. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2811. hpd3 |= DC_HPDx_INT_EN;
  2812. }
  2813. if (rdev->irq.hpd[3]) {
  2814. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2815. hpd4 |= DC_HPDx_INT_EN;
  2816. }
  2817. if (rdev->irq.hpd[4]) {
  2818. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2819. hpd5 |= DC_HPDx_INT_EN;
  2820. }
  2821. if (rdev->irq.hpd[5]) {
  2822. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2823. hpd6 |= DC_HPDx_INT_EN;
  2824. }
  2825. if (rdev->irq.hdmi[0]) {
  2826. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2827. hdmi1 |= R600_HDMI_INT_EN;
  2828. }
  2829. if (rdev->irq.hdmi[1]) {
  2830. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2831. hdmi2 |= R600_HDMI_INT_EN;
  2832. }
  2833. if (rdev->irq.gui_idle) {
  2834. DRM_DEBUG("gui idle\n");
  2835. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2836. }
  2837. WREG32(CP_INT_CNTL, cp_int_cntl);
  2838. WREG32(DxMODE_INT_MASK, mode_int);
  2839. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2840. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2841. if (ASIC_IS_DCE3(rdev)) {
  2842. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2843. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2844. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2845. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2846. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2847. if (ASIC_IS_DCE32(rdev)) {
  2848. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2849. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2850. }
  2851. } else {
  2852. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2853. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2854. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2855. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2856. }
  2857. return 0;
  2858. }
  2859. static inline void r600_irq_ack(struct radeon_device *rdev,
  2860. u32 *disp_int,
  2861. u32 *disp_int_cont,
  2862. u32 *disp_int_cont2)
  2863. {
  2864. u32 tmp;
  2865. if (ASIC_IS_DCE3(rdev)) {
  2866. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2867. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2868. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2869. } else {
  2870. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2871. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2872. *disp_int_cont2 = 0;
  2873. }
  2874. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2875. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2876. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2877. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2878. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2879. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2880. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2881. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2882. if (*disp_int & DC_HPD1_INTERRUPT) {
  2883. if (ASIC_IS_DCE3(rdev)) {
  2884. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2885. tmp |= DC_HPDx_INT_ACK;
  2886. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2887. } else {
  2888. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2889. tmp |= DC_HPDx_INT_ACK;
  2890. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2891. }
  2892. }
  2893. if (*disp_int & DC_HPD2_INTERRUPT) {
  2894. if (ASIC_IS_DCE3(rdev)) {
  2895. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2896. tmp |= DC_HPDx_INT_ACK;
  2897. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2898. } else {
  2899. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2900. tmp |= DC_HPDx_INT_ACK;
  2901. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2902. }
  2903. }
  2904. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2905. if (ASIC_IS_DCE3(rdev)) {
  2906. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2907. tmp |= DC_HPDx_INT_ACK;
  2908. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2909. } else {
  2910. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2911. tmp |= DC_HPDx_INT_ACK;
  2912. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2913. }
  2914. }
  2915. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2916. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2917. tmp |= DC_HPDx_INT_ACK;
  2918. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2919. }
  2920. if (ASIC_IS_DCE32(rdev)) {
  2921. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2922. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2923. tmp |= DC_HPDx_INT_ACK;
  2924. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2925. }
  2926. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2927. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2928. tmp |= DC_HPDx_INT_ACK;
  2929. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2930. }
  2931. }
  2932. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2933. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2934. }
  2935. if (ASIC_IS_DCE3(rdev)) {
  2936. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2937. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2938. }
  2939. } else {
  2940. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2941. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2942. }
  2943. }
  2944. }
  2945. void r600_irq_disable(struct radeon_device *rdev)
  2946. {
  2947. u32 disp_int, disp_int_cont, disp_int_cont2;
  2948. r600_disable_interrupts(rdev);
  2949. /* Wait and acknowledge irq */
  2950. mdelay(1);
  2951. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2952. r600_disable_interrupt_state(rdev);
  2953. }
  2954. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2955. {
  2956. u32 wptr, tmp;
  2957. if (rdev->wb.enabled)
  2958. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2959. else
  2960. wptr = RREG32(IH_RB_WPTR);
  2961. if (wptr & RB_OVERFLOW) {
  2962. /* When a ring buffer overflow happen start parsing interrupt
  2963. * from the last not overwritten vector (wptr + 16). Hopefully
  2964. * this should allow us to catchup.
  2965. */
  2966. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2967. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2968. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2969. tmp = RREG32(IH_RB_CNTL);
  2970. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2971. WREG32(IH_RB_CNTL, tmp);
  2972. }
  2973. return (wptr & rdev->ih.ptr_mask);
  2974. }
  2975. /* r600 IV Ring
  2976. * Each IV ring entry is 128 bits:
  2977. * [7:0] - interrupt source id
  2978. * [31:8] - reserved
  2979. * [59:32] - interrupt source data
  2980. * [127:60] - reserved
  2981. *
  2982. * The basic interrupt vector entries
  2983. * are decoded as follows:
  2984. * src_id src_data description
  2985. * 1 0 D1 Vblank
  2986. * 1 1 D1 Vline
  2987. * 5 0 D2 Vblank
  2988. * 5 1 D2 Vline
  2989. * 19 0 FP Hot plug detection A
  2990. * 19 1 FP Hot plug detection B
  2991. * 19 2 DAC A auto-detection
  2992. * 19 3 DAC B auto-detection
  2993. * 21 4 HDMI block A
  2994. * 21 5 HDMI block B
  2995. * 176 - CP_INT RB
  2996. * 177 - CP_INT IB1
  2997. * 178 - CP_INT IB2
  2998. * 181 - EOP Interrupt
  2999. * 233 - GUI Idle
  3000. *
  3001. * Note, these are based on r600 and may need to be
  3002. * adjusted or added to on newer asics
  3003. */
  3004. int r600_irq_process(struct radeon_device *rdev)
  3005. {
  3006. u32 wptr = r600_get_ih_wptr(rdev);
  3007. u32 rptr = rdev->ih.rptr;
  3008. u32 src_id, src_data;
  3009. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  3010. unsigned long flags;
  3011. bool queue_hotplug = false;
  3012. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3013. if (!rdev->ih.enabled)
  3014. return IRQ_NONE;
  3015. spin_lock_irqsave(&rdev->ih.lock, flags);
  3016. if (rptr == wptr) {
  3017. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3018. return IRQ_NONE;
  3019. }
  3020. if (rdev->shutdown) {
  3021. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3022. return IRQ_NONE;
  3023. }
  3024. restart_ih:
  3025. /* display interrupts */
  3026. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3027. rdev->ih.wptr = wptr;
  3028. while (rptr != wptr) {
  3029. /* wptr/rptr are in bytes! */
  3030. ring_index = rptr / 4;
  3031. src_id = rdev->ih.ring[ring_index] & 0xff;
  3032. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3033. switch (src_id) {
  3034. case 1: /* D1 vblank/vline */
  3035. switch (src_data) {
  3036. case 0: /* D1 vblank */
  3037. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  3038. drm_handle_vblank(rdev->ddev, 0);
  3039. rdev->pm.vblank_sync = true;
  3040. wake_up(&rdev->irq.vblank_queue);
  3041. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3042. DRM_DEBUG("IH: D1 vblank\n");
  3043. }
  3044. break;
  3045. case 1: /* D1 vline */
  3046. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  3047. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3048. DRM_DEBUG("IH: D1 vline\n");
  3049. }
  3050. break;
  3051. default:
  3052. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3053. break;
  3054. }
  3055. break;
  3056. case 5: /* D2 vblank/vline */
  3057. switch (src_data) {
  3058. case 0: /* D2 vblank */
  3059. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3060. drm_handle_vblank(rdev->ddev, 1);
  3061. rdev->pm.vblank_sync = true;
  3062. wake_up(&rdev->irq.vblank_queue);
  3063. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3064. DRM_DEBUG("IH: D2 vblank\n");
  3065. }
  3066. break;
  3067. case 1: /* D1 vline */
  3068. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3069. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3070. DRM_DEBUG("IH: D2 vline\n");
  3071. }
  3072. break;
  3073. default:
  3074. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3075. break;
  3076. }
  3077. break;
  3078. case 19: /* HPD/DAC hotplug */
  3079. switch (src_data) {
  3080. case 0:
  3081. if (disp_int & DC_HPD1_INTERRUPT) {
  3082. disp_int &= ~DC_HPD1_INTERRUPT;
  3083. queue_hotplug = true;
  3084. DRM_DEBUG("IH: HPD1\n");
  3085. }
  3086. break;
  3087. case 1:
  3088. if (disp_int & DC_HPD2_INTERRUPT) {
  3089. disp_int &= ~DC_HPD2_INTERRUPT;
  3090. queue_hotplug = true;
  3091. DRM_DEBUG("IH: HPD2\n");
  3092. }
  3093. break;
  3094. case 4:
  3095. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3096. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3097. queue_hotplug = true;
  3098. DRM_DEBUG("IH: HPD3\n");
  3099. }
  3100. break;
  3101. case 5:
  3102. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3103. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3104. queue_hotplug = true;
  3105. DRM_DEBUG("IH: HPD4\n");
  3106. }
  3107. break;
  3108. case 10:
  3109. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3110. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3111. queue_hotplug = true;
  3112. DRM_DEBUG("IH: HPD5\n");
  3113. }
  3114. break;
  3115. case 12:
  3116. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3117. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3118. queue_hotplug = true;
  3119. DRM_DEBUG("IH: HPD6\n");
  3120. }
  3121. break;
  3122. default:
  3123. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3124. break;
  3125. }
  3126. break;
  3127. case 21: /* HDMI */
  3128. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3129. r600_audio_schedule_polling(rdev);
  3130. break;
  3131. case 176: /* CP_INT in ring buffer */
  3132. case 177: /* CP_INT in IB1 */
  3133. case 178: /* CP_INT in IB2 */
  3134. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3135. radeon_fence_process(rdev);
  3136. break;
  3137. case 181: /* CP EOP event */
  3138. DRM_DEBUG("IH: CP EOP\n");
  3139. radeon_fence_process(rdev);
  3140. break;
  3141. case 233: /* GUI IDLE */
  3142. DRM_DEBUG("IH: CP EOP\n");
  3143. rdev->pm.gui_idle = true;
  3144. wake_up(&rdev->irq.idle_queue);
  3145. break;
  3146. default:
  3147. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3148. break;
  3149. }
  3150. /* wptr/rptr are in bytes! */
  3151. rptr += 16;
  3152. rptr &= rdev->ih.ptr_mask;
  3153. }
  3154. /* make sure wptr hasn't changed while processing */
  3155. wptr = r600_get_ih_wptr(rdev);
  3156. if (wptr != rdev->ih.wptr)
  3157. goto restart_ih;
  3158. if (queue_hotplug)
  3159. queue_work(rdev->wq, &rdev->hotplug_work);
  3160. rdev->ih.rptr = rptr;
  3161. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3162. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3163. return IRQ_HANDLED;
  3164. }
  3165. /*
  3166. * Debugfs info
  3167. */
  3168. #if defined(CONFIG_DEBUG_FS)
  3169. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3170. {
  3171. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3172. struct drm_device *dev = node->minor->dev;
  3173. struct radeon_device *rdev = dev->dev_private;
  3174. unsigned count, i, j;
  3175. radeon_ring_free_size(rdev);
  3176. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3177. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3178. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3179. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3180. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3181. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3182. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3183. seq_printf(m, "%u dwords in ring\n", count);
  3184. i = rdev->cp.rptr;
  3185. for (j = 0; j <= count; j++) {
  3186. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3187. i = (i + 1) & rdev->cp.ptr_mask;
  3188. }
  3189. return 0;
  3190. }
  3191. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3192. {
  3193. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3194. struct drm_device *dev = node->minor->dev;
  3195. struct radeon_device *rdev = dev->dev_private;
  3196. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3197. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3198. return 0;
  3199. }
  3200. static struct drm_info_list r600_mc_info_list[] = {
  3201. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3202. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3203. };
  3204. #endif
  3205. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3206. {
  3207. #if defined(CONFIG_DEBUG_FS)
  3208. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3209. #else
  3210. return 0;
  3211. #endif
  3212. }
  3213. /**
  3214. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3215. * rdev: radeon device structure
  3216. * bo: buffer object struct which userspace is waiting for idle
  3217. *
  3218. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3219. * through ring buffer, this leads to corruption in rendering, see
  3220. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3221. * directly perform HDP flush by writing register through MMIO.
  3222. */
  3223. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3224. {
  3225. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3226. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  3227. */
  3228. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3229. rdev->vram_scratch.ptr) {
  3230. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3231. u32 tmp;
  3232. WREG32(HDP_DEBUG1, 0);
  3233. tmp = readl((void __iomem *)ptr);
  3234. } else
  3235. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3236. }