x86.c 118 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/iommu.h>
  36. #include <linux/intel-iommu.h>
  37. #include <linux/cpufreq.h>
  38. #define CREATE_TRACE_POINTS
  39. #include "trace.h"
  40. #include <asm/uaccess.h>
  41. #include <asm/msr.h>
  42. #include <asm/desc.h>
  43. #include <asm/mtrr.h>
  44. #include <asm/mce.h>
  45. #define MAX_IO_MSRS 256
  46. #define CR0_RESERVED_BITS \
  47. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  48. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  49. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  50. #define CR4_RESERVED_BITS \
  51. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  52. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  53. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  54. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  55. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  56. #define KVM_MAX_MCE_BANKS 32
  57. #define KVM_MCE_CAP_SUPPORTED MCG_CTL_P
  58. /* EFER defaults:
  59. * - enable syscall per default because its emulated by KVM
  60. * - enable LME and LMA per default on 64 bit KVM
  61. */
  62. #ifdef CONFIG_X86_64
  63. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  64. #else
  65. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  66. #endif
  67. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  68. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  69. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  70. struct kvm_cpuid_entry2 __user *entries);
  71. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  72. u32 function, u32 index);
  73. struct kvm_x86_ops *kvm_x86_ops;
  74. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  75. struct kvm_stats_debugfs_item debugfs_entries[] = {
  76. { "pf_fixed", VCPU_STAT(pf_fixed) },
  77. { "pf_guest", VCPU_STAT(pf_guest) },
  78. { "tlb_flush", VCPU_STAT(tlb_flush) },
  79. { "invlpg", VCPU_STAT(invlpg) },
  80. { "exits", VCPU_STAT(exits) },
  81. { "io_exits", VCPU_STAT(io_exits) },
  82. { "mmio_exits", VCPU_STAT(mmio_exits) },
  83. { "signal_exits", VCPU_STAT(signal_exits) },
  84. { "irq_window", VCPU_STAT(irq_window_exits) },
  85. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  86. { "halt_exits", VCPU_STAT(halt_exits) },
  87. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  88. { "hypercalls", VCPU_STAT(hypercalls) },
  89. { "request_irq", VCPU_STAT(request_irq_exits) },
  90. { "irq_exits", VCPU_STAT(irq_exits) },
  91. { "host_state_reload", VCPU_STAT(host_state_reload) },
  92. { "efer_reload", VCPU_STAT(efer_reload) },
  93. { "fpu_reload", VCPU_STAT(fpu_reload) },
  94. { "insn_emulation", VCPU_STAT(insn_emulation) },
  95. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  96. { "irq_injections", VCPU_STAT(irq_injections) },
  97. { "nmi_injections", VCPU_STAT(nmi_injections) },
  98. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  99. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  100. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  101. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  102. { "mmu_flooded", VM_STAT(mmu_flooded) },
  103. { "mmu_recycled", VM_STAT(mmu_recycled) },
  104. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  105. { "mmu_unsync", VM_STAT(mmu_unsync) },
  106. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  107. { "largepages", VM_STAT(lpages) },
  108. { NULL }
  109. };
  110. unsigned long segment_base(u16 selector)
  111. {
  112. struct descriptor_table gdt;
  113. struct desc_struct *d;
  114. unsigned long table_base;
  115. unsigned long v;
  116. if (selector == 0)
  117. return 0;
  118. asm("sgdt %0" : "=m"(gdt));
  119. table_base = gdt.base;
  120. if (selector & 4) { /* from ldt */
  121. u16 ldt_selector;
  122. asm("sldt %0" : "=g"(ldt_selector));
  123. table_base = segment_base(ldt_selector);
  124. }
  125. d = (struct desc_struct *)(table_base + (selector & ~7));
  126. v = d->base0 | ((unsigned long)d->base1 << 16) |
  127. ((unsigned long)d->base2 << 24);
  128. #ifdef CONFIG_X86_64
  129. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  130. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  131. #endif
  132. return v;
  133. }
  134. EXPORT_SYMBOL_GPL(segment_base);
  135. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  136. {
  137. if (irqchip_in_kernel(vcpu->kvm))
  138. return vcpu->arch.apic_base;
  139. else
  140. return vcpu->arch.apic_base;
  141. }
  142. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  143. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  144. {
  145. /* TODO: reserve bits check */
  146. if (irqchip_in_kernel(vcpu->kvm))
  147. kvm_lapic_set_base(vcpu, data);
  148. else
  149. vcpu->arch.apic_base = data;
  150. }
  151. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  152. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  153. {
  154. WARN_ON(vcpu->arch.exception.pending);
  155. vcpu->arch.exception.pending = true;
  156. vcpu->arch.exception.has_error_code = false;
  157. vcpu->arch.exception.nr = nr;
  158. }
  159. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  160. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  161. u32 error_code)
  162. {
  163. ++vcpu->stat.pf_guest;
  164. if (vcpu->arch.exception.pending) {
  165. switch(vcpu->arch.exception.nr) {
  166. case DF_VECTOR:
  167. /* triple fault -> shutdown */
  168. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  169. return;
  170. case PF_VECTOR:
  171. vcpu->arch.exception.nr = DF_VECTOR;
  172. vcpu->arch.exception.error_code = 0;
  173. return;
  174. default:
  175. /* replace previous exception with a new one in a hope
  176. that instruction re-execution will regenerate lost
  177. exception */
  178. vcpu->arch.exception.pending = false;
  179. break;
  180. }
  181. }
  182. vcpu->arch.cr2 = addr;
  183. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  184. }
  185. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  186. {
  187. vcpu->arch.nmi_pending = 1;
  188. }
  189. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  190. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  191. {
  192. WARN_ON(vcpu->arch.exception.pending);
  193. vcpu->arch.exception.pending = true;
  194. vcpu->arch.exception.has_error_code = true;
  195. vcpu->arch.exception.nr = nr;
  196. vcpu->arch.exception.error_code = error_code;
  197. }
  198. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  199. static void __queue_exception(struct kvm_vcpu *vcpu)
  200. {
  201. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  202. vcpu->arch.exception.has_error_code,
  203. vcpu->arch.exception.error_code);
  204. }
  205. /*
  206. * Load the pae pdptrs. Return true is they are all valid.
  207. */
  208. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  209. {
  210. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  211. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  212. int i;
  213. int ret;
  214. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  215. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  216. offset * sizeof(u64), sizeof(pdpte));
  217. if (ret < 0) {
  218. ret = 0;
  219. goto out;
  220. }
  221. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  222. if (is_present_gpte(pdpte[i]) &&
  223. (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
  224. ret = 0;
  225. goto out;
  226. }
  227. }
  228. ret = 1;
  229. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  230. __set_bit(VCPU_EXREG_PDPTR,
  231. (unsigned long *)&vcpu->arch.regs_avail);
  232. __set_bit(VCPU_EXREG_PDPTR,
  233. (unsigned long *)&vcpu->arch.regs_dirty);
  234. out:
  235. return ret;
  236. }
  237. EXPORT_SYMBOL_GPL(load_pdptrs);
  238. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  239. {
  240. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  241. bool changed = true;
  242. int r;
  243. if (is_long_mode(vcpu) || !is_pae(vcpu))
  244. return false;
  245. if (!test_bit(VCPU_EXREG_PDPTR,
  246. (unsigned long *)&vcpu->arch.regs_avail))
  247. return true;
  248. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  249. if (r < 0)
  250. goto out;
  251. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  252. out:
  253. return changed;
  254. }
  255. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  256. {
  257. if (cr0 & CR0_RESERVED_BITS) {
  258. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  259. cr0, vcpu->arch.cr0);
  260. kvm_inject_gp(vcpu, 0);
  261. return;
  262. }
  263. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  264. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  265. kvm_inject_gp(vcpu, 0);
  266. return;
  267. }
  268. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  269. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  270. "and a clear PE flag\n");
  271. kvm_inject_gp(vcpu, 0);
  272. return;
  273. }
  274. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  275. #ifdef CONFIG_X86_64
  276. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  277. int cs_db, cs_l;
  278. if (!is_pae(vcpu)) {
  279. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  280. "in long mode while PAE is disabled\n");
  281. kvm_inject_gp(vcpu, 0);
  282. return;
  283. }
  284. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  285. if (cs_l) {
  286. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  287. "in long mode while CS.L == 1\n");
  288. kvm_inject_gp(vcpu, 0);
  289. return;
  290. }
  291. } else
  292. #endif
  293. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  294. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  295. "reserved bits\n");
  296. kvm_inject_gp(vcpu, 0);
  297. return;
  298. }
  299. }
  300. kvm_x86_ops->set_cr0(vcpu, cr0);
  301. vcpu->arch.cr0 = cr0;
  302. kvm_mmu_reset_context(vcpu);
  303. return;
  304. }
  305. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  306. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  307. {
  308. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  309. }
  310. EXPORT_SYMBOL_GPL(kvm_lmsw);
  311. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  312. {
  313. unsigned long old_cr4 = vcpu->arch.cr4;
  314. unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE;
  315. if (cr4 & CR4_RESERVED_BITS) {
  316. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  317. kvm_inject_gp(vcpu, 0);
  318. return;
  319. }
  320. if (is_long_mode(vcpu)) {
  321. if (!(cr4 & X86_CR4_PAE)) {
  322. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  323. "in long mode\n");
  324. kvm_inject_gp(vcpu, 0);
  325. return;
  326. }
  327. } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
  328. && ((cr4 ^ old_cr4) & pdptr_bits)
  329. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  330. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  331. kvm_inject_gp(vcpu, 0);
  332. return;
  333. }
  334. if (cr4 & X86_CR4_VMXE) {
  335. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  336. kvm_inject_gp(vcpu, 0);
  337. return;
  338. }
  339. kvm_x86_ops->set_cr4(vcpu, cr4);
  340. vcpu->arch.cr4 = cr4;
  341. vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
  342. kvm_mmu_reset_context(vcpu);
  343. }
  344. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  345. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  346. {
  347. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  348. kvm_mmu_sync_roots(vcpu);
  349. kvm_mmu_flush_tlb(vcpu);
  350. return;
  351. }
  352. if (is_long_mode(vcpu)) {
  353. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  354. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  355. kvm_inject_gp(vcpu, 0);
  356. return;
  357. }
  358. } else {
  359. if (is_pae(vcpu)) {
  360. if (cr3 & CR3_PAE_RESERVED_BITS) {
  361. printk(KERN_DEBUG
  362. "set_cr3: #GP, reserved bits\n");
  363. kvm_inject_gp(vcpu, 0);
  364. return;
  365. }
  366. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  367. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  368. "reserved bits\n");
  369. kvm_inject_gp(vcpu, 0);
  370. return;
  371. }
  372. }
  373. /*
  374. * We don't check reserved bits in nonpae mode, because
  375. * this isn't enforced, and VMware depends on this.
  376. */
  377. }
  378. /*
  379. * Does the new cr3 value map to physical memory? (Note, we
  380. * catch an invalid cr3 even in real-mode, because it would
  381. * cause trouble later on when we turn on paging anyway.)
  382. *
  383. * A real CPU would silently accept an invalid cr3 and would
  384. * attempt to use it - with largely undefined (and often hard
  385. * to debug) behavior on the guest side.
  386. */
  387. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  388. kvm_inject_gp(vcpu, 0);
  389. else {
  390. vcpu->arch.cr3 = cr3;
  391. vcpu->arch.mmu.new_cr3(vcpu);
  392. }
  393. }
  394. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  395. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  396. {
  397. if (cr8 & CR8_RESERVED_BITS) {
  398. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  399. kvm_inject_gp(vcpu, 0);
  400. return;
  401. }
  402. if (irqchip_in_kernel(vcpu->kvm))
  403. kvm_lapic_set_tpr(vcpu, cr8);
  404. else
  405. vcpu->arch.cr8 = cr8;
  406. }
  407. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  408. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  409. {
  410. if (irqchip_in_kernel(vcpu->kvm))
  411. return kvm_lapic_get_cr8(vcpu);
  412. else
  413. return vcpu->arch.cr8;
  414. }
  415. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  416. static inline u32 bit(int bitno)
  417. {
  418. return 1 << (bitno & 31);
  419. }
  420. /*
  421. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  422. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  423. *
  424. * This list is modified at module load time to reflect the
  425. * capabilities of the host cpu.
  426. */
  427. static u32 msrs_to_save[] = {
  428. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  429. MSR_K6_STAR,
  430. #ifdef CONFIG_X86_64
  431. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  432. #endif
  433. MSR_IA32_TSC, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  434. MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  435. };
  436. static unsigned num_msrs_to_save;
  437. static u32 emulated_msrs[] = {
  438. MSR_IA32_MISC_ENABLE,
  439. };
  440. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  441. {
  442. if (efer & efer_reserved_bits) {
  443. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  444. efer);
  445. kvm_inject_gp(vcpu, 0);
  446. return;
  447. }
  448. if (is_paging(vcpu)
  449. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  450. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  451. kvm_inject_gp(vcpu, 0);
  452. return;
  453. }
  454. if (efer & EFER_FFXSR) {
  455. struct kvm_cpuid_entry2 *feat;
  456. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  457. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
  458. printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
  459. kvm_inject_gp(vcpu, 0);
  460. return;
  461. }
  462. }
  463. if (efer & EFER_SVME) {
  464. struct kvm_cpuid_entry2 *feat;
  465. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  466. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
  467. printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
  468. kvm_inject_gp(vcpu, 0);
  469. return;
  470. }
  471. }
  472. kvm_x86_ops->set_efer(vcpu, efer);
  473. efer &= ~EFER_LMA;
  474. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  475. vcpu->arch.shadow_efer = efer;
  476. vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
  477. kvm_mmu_reset_context(vcpu);
  478. }
  479. void kvm_enable_efer_bits(u64 mask)
  480. {
  481. efer_reserved_bits &= ~mask;
  482. }
  483. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  484. /*
  485. * Writes msr value into into the appropriate "register".
  486. * Returns 0 on success, non-0 otherwise.
  487. * Assumes vcpu_load() was already called.
  488. */
  489. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  490. {
  491. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  492. }
  493. /*
  494. * Adapt set_msr() to msr_io()'s calling convention
  495. */
  496. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  497. {
  498. return kvm_set_msr(vcpu, index, *data);
  499. }
  500. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  501. {
  502. static int version;
  503. struct pvclock_wall_clock wc;
  504. struct timespec now, sys, boot;
  505. if (!wall_clock)
  506. return;
  507. version++;
  508. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  509. /*
  510. * The guest calculates current wall clock time by adding
  511. * system time (updated by kvm_write_guest_time below) to the
  512. * wall clock specified here. guest system time equals host
  513. * system time for us, thus we must fill in host boot time here.
  514. */
  515. now = current_kernel_time();
  516. ktime_get_ts(&sys);
  517. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  518. wc.sec = boot.tv_sec;
  519. wc.nsec = boot.tv_nsec;
  520. wc.version = version;
  521. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  522. version++;
  523. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  524. }
  525. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  526. {
  527. uint32_t quotient, remainder;
  528. /* Don't try to replace with do_div(), this one calculates
  529. * "(dividend << 32) / divisor" */
  530. __asm__ ( "divl %4"
  531. : "=a" (quotient), "=d" (remainder)
  532. : "0" (0), "1" (dividend), "r" (divisor) );
  533. return quotient;
  534. }
  535. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  536. {
  537. uint64_t nsecs = 1000000000LL;
  538. int32_t shift = 0;
  539. uint64_t tps64;
  540. uint32_t tps32;
  541. tps64 = tsc_khz * 1000LL;
  542. while (tps64 > nsecs*2) {
  543. tps64 >>= 1;
  544. shift--;
  545. }
  546. tps32 = (uint32_t)tps64;
  547. while (tps32 <= (uint32_t)nsecs) {
  548. tps32 <<= 1;
  549. shift++;
  550. }
  551. hv_clock->tsc_shift = shift;
  552. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  553. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  554. __func__, tsc_khz, hv_clock->tsc_shift,
  555. hv_clock->tsc_to_system_mul);
  556. }
  557. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  558. static void kvm_write_guest_time(struct kvm_vcpu *v)
  559. {
  560. struct timespec ts;
  561. unsigned long flags;
  562. struct kvm_vcpu_arch *vcpu = &v->arch;
  563. void *shared_kaddr;
  564. unsigned long this_tsc_khz;
  565. if ((!vcpu->time_page))
  566. return;
  567. this_tsc_khz = get_cpu_var(cpu_tsc_khz);
  568. if (unlikely(vcpu->hv_clock_tsc_khz != this_tsc_khz)) {
  569. kvm_set_time_scale(this_tsc_khz, &vcpu->hv_clock);
  570. vcpu->hv_clock_tsc_khz = this_tsc_khz;
  571. }
  572. put_cpu_var(cpu_tsc_khz);
  573. /* Keep irq disabled to prevent changes to the clock */
  574. local_irq_save(flags);
  575. kvm_get_msr(v, MSR_IA32_TSC, &vcpu->hv_clock.tsc_timestamp);
  576. ktime_get_ts(&ts);
  577. local_irq_restore(flags);
  578. /* With all the info we got, fill in the values */
  579. vcpu->hv_clock.system_time = ts.tv_nsec +
  580. (NSEC_PER_SEC * (u64)ts.tv_sec);
  581. /*
  582. * The interface expects us to write an even number signaling that the
  583. * update is finished. Since the guest won't see the intermediate
  584. * state, we just increase by 2 at the end.
  585. */
  586. vcpu->hv_clock.version += 2;
  587. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  588. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  589. sizeof(vcpu->hv_clock));
  590. kunmap_atomic(shared_kaddr, KM_USER0);
  591. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  592. }
  593. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  594. {
  595. struct kvm_vcpu_arch *vcpu = &v->arch;
  596. if (!vcpu->time_page)
  597. return 0;
  598. set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
  599. return 1;
  600. }
  601. static bool msr_mtrr_valid(unsigned msr)
  602. {
  603. switch (msr) {
  604. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  605. case MSR_MTRRfix64K_00000:
  606. case MSR_MTRRfix16K_80000:
  607. case MSR_MTRRfix16K_A0000:
  608. case MSR_MTRRfix4K_C0000:
  609. case MSR_MTRRfix4K_C8000:
  610. case MSR_MTRRfix4K_D0000:
  611. case MSR_MTRRfix4K_D8000:
  612. case MSR_MTRRfix4K_E0000:
  613. case MSR_MTRRfix4K_E8000:
  614. case MSR_MTRRfix4K_F0000:
  615. case MSR_MTRRfix4K_F8000:
  616. case MSR_MTRRdefType:
  617. case MSR_IA32_CR_PAT:
  618. return true;
  619. case 0x2f8:
  620. return true;
  621. }
  622. return false;
  623. }
  624. static bool valid_pat_type(unsigned t)
  625. {
  626. return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
  627. }
  628. static bool valid_mtrr_type(unsigned t)
  629. {
  630. return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
  631. }
  632. static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  633. {
  634. int i;
  635. if (!msr_mtrr_valid(msr))
  636. return false;
  637. if (msr == MSR_IA32_CR_PAT) {
  638. for (i = 0; i < 8; i++)
  639. if (!valid_pat_type((data >> (i * 8)) & 0xff))
  640. return false;
  641. return true;
  642. } else if (msr == MSR_MTRRdefType) {
  643. if (data & ~0xcff)
  644. return false;
  645. return valid_mtrr_type(data & 0xff);
  646. } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
  647. for (i = 0; i < 8 ; i++)
  648. if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
  649. return false;
  650. return true;
  651. }
  652. /* variable MTRRs */
  653. return valid_mtrr_type(data & 0xff);
  654. }
  655. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  656. {
  657. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  658. if (!mtrr_valid(vcpu, msr, data))
  659. return 1;
  660. if (msr == MSR_MTRRdefType) {
  661. vcpu->arch.mtrr_state.def_type = data;
  662. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  663. } else if (msr == MSR_MTRRfix64K_00000)
  664. p[0] = data;
  665. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  666. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  667. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  668. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  669. else if (msr == MSR_IA32_CR_PAT)
  670. vcpu->arch.pat = data;
  671. else { /* Variable MTRRs */
  672. int idx, is_mtrr_mask;
  673. u64 *pt;
  674. idx = (msr - 0x200) / 2;
  675. is_mtrr_mask = msr - 0x200 - 2 * idx;
  676. if (!is_mtrr_mask)
  677. pt =
  678. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  679. else
  680. pt =
  681. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  682. *pt = data;
  683. }
  684. kvm_mmu_reset_context(vcpu);
  685. return 0;
  686. }
  687. static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  688. {
  689. u64 mcg_cap = vcpu->arch.mcg_cap;
  690. unsigned bank_num = mcg_cap & 0xff;
  691. switch (msr) {
  692. case MSR_IA32_MCG_STATUS:
  693. vcpu->arch.mcg_status = data;
  694. break;
  695. case MSR_IA32_MCG_CTL:
  696. if (!(mcg_cap & MCG_CTL_P))
  697. return 1;
  698. if (data != 0 && data != ~(u64)0)
  699. return -1;
  700. vcpu->arch.mcg_ctl = data;
  701. break;
  702. default:
  703. if (msr >= MSR_IA32_MC0_CTL &&
  704. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  705. u32 offset = msr - MSR_IA32_MC0_CTL;
  706. /* only 0 or all 1s can be written to IA32_MCi_CTL */
  707. if ((offset & 0x3) == 0 &&
  708. data != 0 && data != ~(u64)0)
  709. return -1;
  710. vcpu->arch.mce_banks[offset] = data;
  711. break;
  712. }
  713. return 1;
  714. }
  715. return 0;
  716. }
  717. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  718. {
  719. switch (msr) {
  720. case MSR_EFER:
  721. set_efer(vcpu, data);
  722. break;
  723. case MSR_IA32_DEBUGCTLMSR:
  724. if (!data) {
  725. /* We support the non-activated case already */
  726. break;
  727. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  728. /* Values other than LBR and BTF are vendor-specific,
  729. thus reserved and should throw a #GP */
  730. return 1;
  731. }
  732. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  733. __func__, data);
  734. break;
  735. case MSR_IA32_UCODE_REV:
  736. case MSR_IA32_UCODE_WRITE:
  737. case MSR_VM_HSAVE_PA:
  738. break;
  739. case 0x200 ... 0x2ff:
  740. return set_msr_mtrr(vcpu, msr, data);
  741. case MSR_IA32_APICBASE:
  742. kvm_set_apic_base(vcpu, data);
  743. break;
  744. case MSR_IA32_MISC_ENABLE:
  745. vcpu->arch.ia32_misc_enable_msr = data;
  746. break;
  747. case MSR_KVM_WALL_CLOCK:
  748. vcpu->kvm->arch.wall_clock = data;
  749. kvm_write_wall_clock(vcpu->kvm, data);
  750. break;
  751. case MSR_KVM_SYSTEM_TIME: {
  752. if (vcpu->arch.time_page) {
  753. kvm_release_page_dirty(vcpu->arch.time_page);
  754. vcpu->arch.time_page = NULL;
  755. }
  756. vcpu->arch.time = data;
  757. /* we verify if the enable bit is set... */
  758. if (!(data & 1))
  759. break;
  760. /* ...but clean it before doing the actual write */
  761. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  762. vcpu->arch.time_page =
  763. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  764. if (is_error_page(vcpu->arch.time_page)) {
  765. kvm_release_page_clean(vcpu->arch.time_page);
  766. vcpu->arch.time_page = NULL;
  767. }
  768. kvm_request_guest_time_update(vcpu);
  769. break;
  770. }
  771. case MSR_IA32_MCG_CTL:
  772. case MSR_IA32_MCG_STATUS:
  773. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  774. return set_msr_mce(vcpu, msr, data);
  775. /* Performance counters are not protected by a CPUID bit,
  776. * so we should check all of them in the generic path for the sake of
  777. * cross vendor migration.
  778. * Writing a zero into the event select MSRs disables them,
  779. * which we perfectly emulate ;-). Any other value should be at least
  780. * reported, some guests depend on them.
  781. */
  782. case MSR_P6_EVNTSEL0:
  783. case MSR_P6_EVNTSEL1:
  784. case MSR_K7_EVNTSEL0:
  785. case MSR_K7_EVNTSEL1:
  786. case MSR_K7_EVNTSEL2:
  787. case MSR_K7_EVNTSEL3:
  788. if (data != 0)
  789. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  790. "0x%x data 0x%llx\n", msr, data);
  791. break;
  792. /* at least RHEL 4 unconditionally writes to the perfctr registers,
  793. * so we ignore writes to make it happy.
  794. */
  795. case MSR_P6_PERFCTR0:
  796. case MSR_P6_PERFCTR1:
  797. case MSR_K7_PERFCTR0:
  798. case MSR_K7_PERFCTR1:
  799. case MSR_K7_PERFCTR2:
  800. case MSR_K7_PERFCTR3:
  801. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
  802. "0x%x data 0x%llx\n", msr, data);
  803. break;
  804. default:
  805. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  806. return 1;
  807. }
  808. return 0;
  809. }
  810. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  811. /*
  812. * Reads an msr value (of 'msr_index') into 'pdata'.
  813. * Returns 0 on success, non-0 otherwise.
  814. * Assumes vcpu_load() was already called.
  815. */
  816. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  817. {
  818. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  819. }
  820. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  821. {
  822. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  823. if (!msr_mtrr_valid(msr))
  824. return 1;
  825. if (msr == MSR_MTRRdefType)
  826. *pdata = vcpu->arch.mtrr_state.def_type +
  827. (vcpu->arch.mtrr_state.enabled << 10);
  828. else if (msr == MSR_MTRRfix64K_00000)
  829. *pdata = p[0];
  830. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  831. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  832. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  833. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  834. else if (msr == MSR_IA32_CR_PAT)
  835. *pdata = vcpu->arch.pat;
  836. else { /* Variable MTRRs */
  837. int idx, is_mtrr_mask;
  838. u64 *pt;
  839. idx = (msr - 0x200) / 2;
  840. is_mtrr_mask = msr - 0x200 - 2 * idx;
  841. if (!is_mtrr_mask)
  842. pt =
  843. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  844. else
  845. pt =
  846. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  847. *pdata = *pt;
  848. }
  849. return 0;
  850. }
  851. static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  852. {
  853. u64 data;
  854. u64 mcg_cap = vcpu->arch.mcg_cap;
  855. unsigned bank_num = mcg_cap & 0xff;
  856. switch (msr) {
  857. case MSR_IA32_P5_MC_ADDR:
  858. case MSR_IA32_P5_MC_TYPE:
  859. data = 0;
  860. break;
  861. case MSR_IA32_MCG_CAP:
  862. data = vcpu->arch.mcg_cap;
  863. break;
  864. case MSR_IA32_MCG_CTL:
  865. if (!(mcg_cap & MCG_CTL_P))
  866. return 1;
  867. data = vcpu->arch.mcg_ctl;
  868. break;
  869. case MSR_IA32_MCG_STATUS:
  870. data = vcpu->arch.mcg_status;
  871. break;
  872. default:
  873. if (msr >= MSR_IA32_MC0_CTL &&
  874. msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
  875. u32 offset = msr - MSR_IA32_MC0_CTL;
  876. data = vcpu->arch.mce_banks[offset];
  877. break;
  878. }
  879. return 1;
  880. }
  881. *pdata = data;
  882. return 0;
  883. }
  884. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  885. {
  886. u64 data;
  887. switch (msr) {
  888. case MSR_IA32_PLATFORM_ID:
  889. case MSR_IA32_UCODE_REV:
  890. case MSR_IA32_EBL_CR_POWERON:
  891. case MSR_IA32_DEBUGCTLMSR:
  892. case MSR_IA32_LASTBRANCHFROMIP:
  893. case MSR_IA32_LASTBRANCHTOIP:
  894. case MSR_IA32_LASTINTFROMIP:
  895. case MSR_IA32_LASTINTTOIP:
  896. case MSR_K8_SYSCFG:
  897. case MSR_K7_HWCR:
  898. case MSR_VM_HSAVE_PA:
  899. case MSR_P6_EVNTSEL0:
  900. case MSR_P6_EVNTSEL1:
  901. case MSR_K7_EVNTSEL0:
  902. data = 0;
  903. break;
  904. case MSR_MTRRcap:
  905. data = 0x500 | KVM_NR_VAR_MTRR;
  906. break;
  907. case 0x200 ... 0x2ff:
  908. return get_msr_mtrr(vcpu, msr, pdata);
  909. case 0xcd: /* fsb frequency */
  910. data = 3;
  911. break;
  912. case MSR_IA32_APICBASE:
  913. data = kvm_get_apic_base(vcpu);
  914. break;
  915. case MSR_IA32_MISC_ENABLE:
  916. data = vcpu->arch.ia32_misc_enable_msr;
  917. break;
  918. case MSR_IA32_PERF_STATUS:
  919. /* TSC increment by tick */
  920. data = 1000ULL;
  921. /* CPU multiplier */
  922. data |= (((uint64_t)4ULL) << 40);
  923. break;
  924. case MSR_EFER:
  925. data = vcpu->arch.shadow_efer;
  926. break;
  927. case MSR_KVM_WALL_CLOCK:
  928. data = vcpu->kvm->arch.wall_clock;
  929. break;
  930. case MSR_KVM_SYSTEM_TIME:
  931. data = vcpu->arch.time;
  932. break;
  933. case MSR_IA32_P5_MC_ADDR:
  934. case MSR_IA32_P5_MC_TYPE:
  935. case MSR_IA32_MCG_CAP:
  936. case MSR_IA32_MCG_CTL:
  937. case MSR_IA32_MCG_STATUS:
  938. case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
  939. return get_msr_mce(vcpu, msr, pdata);
  940. default:
  941. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  942. return 1;
  943. }
  944. *pdata = data;
  945. return 0;
  946. }
  947. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  948. /*
  949. * Read or write a bunch of msrs. All parameters are kernel addresses.
  950. *
  951. * @return number of msrs set successfully.
  952. */
  953. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  954. struct kvm_msr_entry *entries,
  955. int (*do_msr)(struct kvm_vcpu *vcpu,
  956. unsigned index, u64 *data))
  957. {
  958. int i;
  959. vcpu_load(vcpu);
  960. down_read(&vcpu->kvm->slots_lock);
  961. for (i = 0; i < msrs->nmsrs; ++i)
  962. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  963. break;
  964. up_read(&vcpu->kvm->slots_lock);
  965. vcpu_put(vcpu);
  966. return i;
  967. }
  968. /*
  969. * Read or write a bunch of msrs. Parameters are user addresses.
  970. *
  971. * @return number of msrs set successfully.
  972. */
  973. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  974. int (*do_msr)(struct kvm_vcpu *vcpu,
  975. unsigned index, u64 *data),
  976. int writeback)
  977. {
  978. struct kvm_msrs msrs;
  979. struct kvm_msr_entry *entries;
  980. int r, n;
  981. unsigned size;
  982. r = -EFAULT;
  983. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  984. goto out;
  985. r = -E2BIG;
  986. if (msrs.nmsrs >= MAX_IO_MSRS)
  987. goto out;
  988. r = -ENOMEM;
  989. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  990. entries = vmalloc(size);
  991. if (!entries)
  992. goto out;
  993. r = -EFAULT;
  994. if (copy_from_user(entries, user_msrs->entries, size))
  995. goto out_free;
  996. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  997. if (r < 0)
  998. goto out_free;
  999. r = -EFAULT;
  1000. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  1001. goto out_free;
  1002. r = n;
  1003. out_free:
  1004. vfree(entries);
  1005. out:
  1006. return r;
  1007. }
  1008. int kvm_dev_ioctl_check_extension(long ext)
  1009. {
  1010. int r;
  1011. switch (ext) {
  1012. case KVM_CAP_IRQCHIP:
  1013. case KVM_CAP_HLT:
  1014. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  1015. case KVM_CAP_SET_TSS_ADDR:
  1016. case KVM_CAP_EXT_CPUID:
  1017. case KVM_CAP_CLOCKSOURCE:
  1018. case KVM_CAP_PIT:
  1019. case KVM_CAP_NOP_IO_DELAY:
  1020. case KVM_CAP_MP_STATE:
  1021. case KVM_CAP_SYNC_MMU:
  1022. case KVM_CAP_REINJECT_CONTROL:
  1023. case KVM_CAP_IRQ_INJECT_STATUS:
  1024. case KVM_CAP_ASSIGN_DEV_IRQ:
  1025. case KVM_CAP_IRQFD:
  1026. case KVM_CAP_PIT2:
  1027. r = 1;
  1028. break;
  1029. case KVM_CAP_COALESCED_MMIO:
  1030. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  1031. break;
  1032. case KVM_CAP_VAPIC:
  1033. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  1034. break;
  1035. case KVM_CAP_NR_VCPUS:
  1036. r = KVM_MAX_VCPUS;
  1037. break;
  1038. case KVM_CAP_NR_MEMSLOTS:
  1039. r = KVM_MEMORY_SLOTS;
  1040. break;
  1041. case KVM_CAP_PV_MMU:
  1042. r = !tdp_enabled;
  1043. break;
  1044. case KVM_CAP_IOMMU:
  1045. r = iommu_found();
  1046. break;
  1047. case KVM_CAP_MCE:
  1048. r = KVM_MAX_MCE_BANKS;
  1049. break;
  1050. default:
  1051. r = 0;
  1052. break;
  1053. }
  1054. return r;
  1055. }
  1056. long kvm_arch_dev_ioctl(struct file *filp,
  1057. unsigned int ioctl, unsigned long arg)
  1058. {
  1059. void __user *argp = (void __user *)arg;
  1060. long r;
  1061. switch (ioctl) {
  1062. case KVM_GET_MSR_INDEX_LIST: {
  1063. struct kvm_msr_list __user *user_msr_list = argp;
  1064. struct kvm_msr_list msr_list;
  1065. unsigned n;
  1066. r = -EFAULT;
  1067. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  1068. goto out;
  1069. n = msr_list.nmsrs;
  1070. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  1071. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  1072. goto out;
  1073. r = -E2BIG;
  1074. if (n < msr_list.nmsrs)
  1075. goto out;
  1076. r = -EFAULT;
  1077. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  1078. num_msrs_to_save * sizeof(u32)))
  1079. goto out;
  1080. if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
  1081. &emulated_msrs,
  1082. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  1083. goto out;
  1084. r = 0;
  1085. break;
  1086. }
  1087. case KVM_GET_SUPPORTED_CPUID: {
  1088. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1089. struct kvm_cpuid2 cpuid;
  1090. r = -EFAULT;
  1091. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1092. goto out;
  1093. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  1094. cpuid_arg->entries);
  1095. if (r)
  1096. goto out;
  1097. r = -EFAULT;
  1098. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1099. goto out;
  1100. r = 0;
  1101. break;
  1102. }
  1103. case KVM_X86_GET_MCE_CAP_SUPPORTED: {
  1104. u64 mce_cap;
  1105. mce_cap = KVM_MCE_CAP_SUPPORTED;
  1106. r = -EFAULT;
  1107. if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
  1108. goto out;
  1109. r = 0;
  1110. break;
  1111. }
  1112. default:
  1113. r = -EINVAL;
  1114. }
  1115. out:
  1116. return r;
  1117. }
  1118. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1119. {
  1120. kvm_x86_ops->vcpu_load(vcpu, cpu);
  1121. kvm_request_guest_time_update(vcpu);
  1122. }
  1123. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  1124. {
  1125. kvm_x86_ops->vcpu_put(vcpu);
  1126. kvm_put_guest_fpu(vcpu);
  1127. }
  1128. static int is_efer_nx(void)
  1129. {
  1130. unsigned long long efer = 0;
  1131. rdmsrl_safe(MSR_EFER, &efer);
  1132. return efer & EFER_NX;
  1133. }
  1134. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  1135. {
  1136. int i;
  1137. struct kvm_cpuid_entry2 *e, *entry;
  1138. entry = NULL;
  1139. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  1140. e = &vcpu->arch.cpuid_entries[i];
  1141. if (e->function == 0x80000001) {
  1142. entry = e;
  1143. break;
  1144. }
  1145. }
  1146. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1147. entry->edx &= ~(1 << 20);
  1148. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1149. }
  1150. }
  1151. /* when an old userspace process fills a new kernel module */
  1152. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1153. struct kvm_cpuid *cpuid,
  1154. struct kvm_cpuid_entry __user *entries)
  1155. {
  1156. int r, i;
  1157. struct kvm_cpuid_entry *cpuid_entries;
  1158. r = -E2BIG;
  1159. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1160. goto out;
  1161. r = -ENOMEM;
  1162. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1163. if (!cpuid_entries)
  1164. goto out;
  1165. r = -EFAULT;
  1166. if (copy_from_user(cpuid_entries, entries,
  1167. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1168. goto out_free;
  1169. for (i = 0; i < cpuid->nent; i++) {
  1170. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1171. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1172. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1173. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1174. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1175. vcpu->arch.cpuid_entries[i].index = 0;
  1176. vcpu->arch.cpuid_entries[i].flags = 0;
  1177. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1178. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1179. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1180. }
  1181. vcpu->arch.cpuid_nent = cpuid->nent;
  1182. cpuid_fix_nx_cap(vcpu);
  1183. r = 0;
  1184. out_free:
  1185. vfree(cpuid_entries);
  1186. out:
  1187. return r;
  1188. }
  1189. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1190. struct kvm_cpuid2 *cpuid,
  1191. struct kvm_cpuid_entry2 __user *entries)
  1192. {
  1193. int r;
  1194. r = -E2BIG;
  1195. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1196. goto out;
  1197. r = -EFAULT;
  1198. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1199. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1200. goto out;
  1201. vcpu->arch.cpuid_nent = cpuid->nent;
  1202. return 0;
  1203. out:
  1204. return r;
  1205. }
  1206. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1207. struct kvm_cpuid2 *cpuid,
  1208. struct kvm_cpuid_entry2 __user *entries)
  1209. {
  1210. int r;
  1211. r = -E2BIG;
  1212. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1213. goto out;
  1214. r = -EFAULT;
  1215. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1216. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1217. goto out;
  1218. return 0;
  1219. out:
  1220. cpuid->nent = vcpu->arch.cpuid_nent;
  1221. return r;
  1222. }
  1223. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1224. u32 index)
  1225. {
  1226. entry->function = function;
  1227. entry->index = index;
  1228. cpuid_count(entry->function, entry->index,
  1229. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1230. entry->flags = 0;
  1231. }
  1232. #define F(x) bit(X86_FEATURE_##x)
  1233. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1234. u32 index, int *nent, int maxnent)
  1235. {
  1236. unsigned f_nx = is_efer_nx() ? F(NX) : 0;
  1237. #ifdef CONFIG_X86_64
  1238. unsigned f_lm = F(LM);
  1239. #else
  1240. unsigned f_lm = 0;
  1241. #endif
  1242. /* cpuid 1.edx */
  1243. const u32 kvm_supported_word0_x86_features =
  1244. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1245. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1246. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
  1247. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1248. F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
  1249. 0 /* Reserved, DS, ACPI */ | F(MMX) |
  1250. F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
  1251. 0 /* HTT, TM, Reserved, PBE */;
  1252. /* cpuid 0x80000001.edx */
  1253. const u32 kvm_supported_word1_x86_features =
  1254. F(FPU) | F(VME) | F(DE) | F(PSE) |
  1255. F(TSC) | F(MSR) | F(PAE) | F(MCE) |
  1256. F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
  1257. F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
  1258. F(PAT) | F(PSE36) | 0 /* Reserved */ |
  1259. f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
  1260. F(FXSR) | F(FXSR_OPT) | 0 /* GBPAGES */ | 0 /* RDTSCP */ |
  1261. 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
  1262. /* cpuid 1.ecx */
  1263. const u32 kvm_supported_word4_x86_features =
  1264. F(XMM3) | 0 /* Reserved, DTES64, MONITOR */ |
  1265. 0 /* DS-CPL, VMX, SMX, EST */ |
  1266. 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
  1267. 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
  1268. 0 /* Reserved, DCA */ | F(XMM4_1) |
  1269. F(XMM4_2) | 0 /* x2APIC */ | F(MOVBE) | F(POPCNT) |
  1270. 0 /* Reserved, XSAVE, OSXSAVE */;
  1271. /* cpuid 0x80000001.ecx */
  1272. const u32 kvm_supported_word6_x86_features =
  1273. F(LAHF_LM) | F(CMP_LEGACY) | F(SVM) | 0 /* ExtApicSpace */ |
  1274. F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
  1275. F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(SSE5) |
  1276. 0 /* SKINIT */ | 0 /* WDT */;
  1277. /* all calls to cpuid_count() should be made on the same cpu */
  1278. get_cpu();
  1279. do_cpuid_1_ent(entry, function, index);
  1280. ++*nent;
  1281. switch (function) {
  1282. case 0:
  1283. entry->eax = min(entry->eax, (u32)0xb);
  1284. break;
  1285. case 1:
  1286. entry->edx &= kvm_supported_word0_x86_features;
  1287. entry->ecx &= kvm_supported_word4_x86_features;
  1288. break;
  1289. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1290. * may return different values. This forces us to get_cpu() before
  1291. * issuing the first command, and also to emulate this annoying behavior
  1292. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1293. case 2: {
  1294. int t, times = entry->eax & 0xff;
  1295. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1296. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1297. for (t = 1; t < times && *nent < maxnent; ++t) {
  1298. do_cpuid_1_ent(&entry[t], function, 0);
  1299. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1300. ++*nent;
  1301. }
  1302. break;
  1303. }
  1304. /* function 4 and 0xb have additional index. */
  1305. case 4: {
  1306. int i, cache_type;
  1307. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1308. /* read more entries until cache_type is zero */
  1309. for (i = 1; *nent < maxnent; ++i) {
  1310. cache_type = entry[i - 1].eax & 0x1f;
  1311. if (!cache_type)
  1312. break;
  1313. do_cpuid_1_ent(&entry[i], function, i);
  1314. entry[i].flags |=
  1315. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1316. ++*nent;
  1317. }
  1318. break;
  1319. }
  1320. case 0xb: {
  1321. int i, level_type;
  1322. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1323. /* read more entries until level_type is zero */
  1324. for (i = 1; *nent < maxnent; ++i) {
  1325. level_type = entry[i - 1].ecx & 0xff00;
  1326. if (!level_type)
  1327. break;
  1328. do_cpuid_1_ent(&entry[i], function, i);
  1329. entry[i].flags |=
  1330. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1331. ++*nent;
  1332. }
  1333. break;
  1334. }
  1335. case 0x80000000:
  1336. entry->eax = min(entry->eax, 0x8000001a);
  1337. break;
  1338. case 0x80000001:
  1339. entry->edx &= kvm_supported_word1_x86_features;
  1340. entry->ecx &= kvm_supported_word6_x86_features;
  1341. break;
  1342. }
  1343. put_cpu();
  1344. }
  1345. #undef F
  1346. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1347. struct kvm_cpuid_entry2 __user *entries)
  1348. {
  1349. struct kvm_cpuid_entry2 *cpuid_entries;
  1350. int limit, nent = 0, r = -E2BIG;
  1351. u32 func;
  1352. if (cpuid->nent < 1)
  1353. goto out;
  1354. r = -ENOMEM;
  1355. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1356. if (!cpuid_entries)
  1357. goto out;
  1358. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1359. limit = cpuid_entries[0].eax;
  1360. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1361. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1362. &nent, cpuid->nent);
  1363. r = -E2BIG;
  1364. if (nent >= cpuid->nent)
  1365. goto out_free;
  1366. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1367. limit = cpuid_entries[nent - 1].eax;
  1368. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1369. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1370. &nent, cpuid->nent);
  1371. r = -E2BIG;
  1372. if (nent >= cpuid->nent)
  1373. goto out_free;
  1374. r = -EFAULT;
  1375. if (copy_to_user(entries, cpuid_entries,
  1376. nent * sizeof(struct kvm_cpuid_entry2)))
  1377. goto out_free;
  1378. cpuid->nent = nent;
  1379. r = 0;
  1380. out_free:
  1381. vfree(cpuid_entries);
  1382. out:
  1383. return r;
  1384. }
  1385. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1386. struct kvm_lapic_state *s)
  1387. {
  1388. vcpu_load(vcpu);
  1389. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1390. vcpu_put(vcpu);
  1391. return 0;
  1392. }
  1393. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1394. struct kvm_lapic_state *s)
  1395. {
  1396. vcpu_load(vcpu);
  1397. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1398. kvm_apic_post_state_restore(vcpu);
  1399. vcpu_put(vcpu);
  1400. return 0;
  1401. }
  1402. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1403. struct kvm_interrupt *irq)
  1404. {
  1405. if (irq->irq < 0 || irq->irq >= 256)
  1406. return -EINVAL;
  1407. if (irqchip_in_kernel(vcpu->kvm))
  1408. return -ENXIO;
  1409. vcpu_load(vcpu);
  1410. kvm_queue_interrupt(vcpu, irq->irq, false);
  1411. vcpu_put(vcpu);
  1412. return 0;
  1413. }
  1414. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1415. {
  1416. vcpu_load(vcpu);
  1417. kvm_inject_nmi(vcpu);
  1418. vcpu_put(vcpu);
  1419. return 0;
  1420. }
  1421. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1422. struct kvm_tpr_access_ctl *tac)
  1423. {
  1424. if (tac->flags)
  1425. return -EINVAL;
  1426. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1427. return 0;
  1428. }
  1429. static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
  1430. u64 mcg_cap)
  1431. {
  1432. int r;
  1433. unsigned bank_num = mcg_cap & 0xff, bank;
  1434. r = -EINVAL;
  1435. if (!bank_num)
  1436. goto out;
  1437. if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
  1438. goto out;
  1439. r = 0;
  1440. vcpu->arch.mcg_cap = mcg_cap;
  1441. /* Init IA32_MCG_CTL to all 1s */
  1442. if (mcg_cap & MCG_CTL_P)
  1443. vcpu->arch.mcg_ctl = ~(u64)0;
  1444. /* Init IA32_MCi_CTL to all 1s */
  1445. for (bank = 0; bank < bank_num; bank++)
  1446. vcpu->arch.mce_banks[bank*4] = ~(u64)0;
  1447. out:
  1448. return r;
  1449. }
  1450. static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
  1451. struct kvm_x86_mce *mce)
  1452. {
  1453. u64 mcg_cap = vcpu->arch.mcg_cap;
  1454. unsigned bank_num = mcg_cap & 0xff;
  1455. u64 *banks = vcpu->arch.mce_banks;
  1456. if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
  1457. return -EINVAL;
  1458. /*
  1459. * if IA32_MCG_CTL is not all 1s, the uncorrected error
  1460. * reporting is disabled
  1461. */
  1462. if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
  1463. vcpu->arch.mcg_ctl != ~(u64)0)
  1464. return 0;
  1465. banks += 4 * mce->bank;
  1466. /*
  1467. * if IA32_MCi_CTL is not all 1s, the uncorrected error
  1468. * reporting is disabled for the bank
  1469. */
  1470. if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
  1471. return 0;
  1472. if (mce->status & MCI_STATUS_UC) {
  1473. if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
  1474. !(vcpu->arch.cr4 & X86_CR4_MCE)) {
  1475. printk(KERN_DEBUG "kvm: set_mce: "
  1476. "injects mce exception while "
  1477. "previous one is in progress!\n");
  1478. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1479. return 0;
  1480. }
  1481. if (banks[1] & MCI_STATUS_VAL)
  1482. mce->status |= MCI_STATUS_OVER;
  1483. banks[2] = mce->addr;
  1484. banks[3] = mce->misc;
  1485. vcpu->arch.mcg_status = mce->mcg_status;
  1486. banks[1] = mce->status;
  1487. kvm_queue_exception(vcpu, MC_VECTOR);
  1488. } else if (!(banks[1] & MCI_STATUS_VAL)
  1489. || !(banks[1] & MCI_STATUS_UC)) {
  1490. if (banks[1] & MCI_STATUS_VAL)
  1491. mce->status |= MCI_STATUS_OVER;
  1492. banks[2] = mce->addr;
  1493. banks[3] = mce->misc;
  1494. banks[1] = mce->status;
  1495. } else
  1496. banks[1] |= MCI_STATUS_OVER;
  1497. return 0;
  1498. }
  1499. long kvm_arch_vcpu_ioctl(struct file *filp,
  1500. unsigned int ioctl, unsigned long arg)
  1501. {
  1502. struct kvm_vcpu *vcpu = filp->private_data;
  1503. void __user *argp = (void __user *)arg;
  1504. int r;
  1505. struct kvm_lapic_state *lapic = NULL;
  1506. switch (ioctl) {
  1507. case KVM_GET_LAPIC: {
  1508. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1509. r = -ENOMEM;
  1510. if (!lapic)
  1511. goto out;
  1512. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1513. if (r)
  1514. goto out;
  1515. r = -EFAULT;
  1516. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1517. goto out;
  1518. r = 0;
  1519. break;
  1520. }
  1521. case KVM_SET_LAPIC: {
  1522. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1523. r = -ENOMEM;
  1524. if (!lapic)
  1525. goto out;
  1526. r = -EFAULT;
  1527. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1528. goto out;
  1529. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1530. if (r)
  1531. goto out;
  1532. r = 0;
  1533. break;
  1534. }
  1535. case KVM_INTERRUPT: {
  1536. struct kvm_interrupt irq;
  1537. r = -EFAULT;
  1538. if (copy_from_user(&irq, argp, sizeof irq))
  1539. goto out;
  1540. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1541. if (r)
  1542. goto out;
  1543. r = 0;
  1544. break;
  1545. }
  1546. case KVM_NMI: {
  1547. r = kvm_vcpu_ioctl_nmi(vcpu);
  1548. if (r)
  1549. goto out;
  1550. r = 0;
  1551. break;
  1552. }
  1553. case KVM_SET_CPUID: {
  1554. struct kvm_cpuid __user *cpuid_arg = argp;
  1555. struct kvm_cpuid cpuid;
  1556. r = -EFAULT;
  1557. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1558. goto out;
  1559. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1560. if (r)
  1561. goto out;
  1562. break;
  1563. }
  1564. case KVM_SET_CPUID2: {
  1565. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1566. struct kvm_cpuid2 cpuid;
  1567. r = -EFAULT;
  1568. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1569. goto out;
  1570. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1571. cpuid_arg->entries);
  1572. if (r)
  1573. goto out;
  1574. break;
  1575. }
  1576. case KVM_GET_CPUID2: {
  1577. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1578. struct kvm_cpuid2 cpuid;
  1579. r = -EFAULT;
  1580. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1581. goto out;
  1582. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1583. cpuid_arg->entries);
  1584. if (r)
  1585. goto out;
  1586. r = -EFAULT;
  1587. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1588. goto out;
  1589. r = 0;
  1590. break;
  1591. }
  1592. case KVM_GET_MSRS:
  1593. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1594. break;
  1595. case KVM_SET_MSRS:
  1596. r = msr_io(vcpu, argp, do_set_msr, 0);
  1597. break;
  1598. case KVM_TPR_ACCESS_REPORTING: {
  1599. struct kvm_tpr_access_ctl tac;
  1600. r = -EFAULT;
  1601. if (copy_from_user(&tac, argp, sizeof tac))
  1602. goto out;
  1603. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1604. if (r)
  1605. goto out;
  1606. r = -EFAULT;
  1607. if (copy_to_user(argp, &tac, sizeof tac))
  1608. goto out;
  1609. r = 0;
  1610. break;
  1611. };
  1612. case KVM_SET_VAPIC_ADDR: {
  1613. struct kvm_vapic_addr va;
  1614. r = -EINVAL;
  1615. if (!irqchip_in_kernel(vcpu->kvm))
  1616. goto out;
  1617. r = -EFAULT;
  1618. if (copy_from_user(&va, argp, sizeof va))
  1619. goto out;
  1620. r = 0;
  1621. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1622. break;
  1623. }
  1624. case KVM_X86_SETUP_MCE: {
  1625. u64 mcg_cap;
  1626. r = -EFAULT;
  1627. if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
  1628. goto out;
  1629. r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
  1630. break;
  1631. }
  1632. case KVM_X86_SET_MCE: {
  1633. struct kvm_x86_mce mce;
  1634. r = -EFAULT;
  1635. if (copy_from_user(&mce, argp, sizeof mce))
  1636. goto out;
  1637. r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
  1638. break;
  1639. }
  1640. default:
  1641. r = -EINVAL;
  1642. }
  1643. out:
  1644. kfree(lapic);
  1645. return r;
  1646. }
  1647. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1648. {
  1649. int ret;
  1650. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1651. return -1;
  1652. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1653. return ret;
  1654. }
  1655. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1656. u32 kvm_nr_mmu_pages)
  1657. {
  1658. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1659. return -EINVAL;
  1660. down_write(&kvm->slots_lock);
  1661. spin_lock(&kvm->mmu_lock);
  1662. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1663. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1664. spin_unlock(&kvm->mmu_lock);
  1665. up_write(&kvm->slots_lock);
  1666. return 0;
  1667. }
  1668. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1669. {
  1670. return kvm->arch.n_alloc_mmu_pages;
  1671. }
  1672. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1673. {
  1674. int i;
  1675. struct kvm_mem_alias *alias;
  1676. for (i = 0; i < kvm->arch.naliases; ++i) {
  1677. alias = &kvm->arch.aliases[i];
  1678. if (gfn >= alias->base_gfn
  1679. && gfn < alias->base_gfn + alias->npages)
  1680. return alias->target_gfn + gfn - alias->base_gfn;
  1681. }
  1682. return gfn;
  1683. }
  1684. /*
  1685. * Set a new alias region. Aliases map a portion of physical memory into
  1686. * another portion. This is useful for memory windows, for example the PC
  1687. * VGA region.
  1688. */
  1689. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1690. struct kvm_memory_alias *alias)
  1691. {
  1692. int r, n;
  1693. struct kvm_mem_alias *p;
  1694. r = -EINVAL;
  1695. /* General sanity checks */
  1696. if (alias->memory_size & (PAGE_SIZE - 1))
  1697. goto out;
  1698. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1699. goto out;
  1700. if (alias->slot >= KVM_ALIAS_SLOTS)
  1701. goto out;
  1702. if (alias->guest_phys_addr + alias->memory_size
  1703. < alias->guest_phys_addr)
  1704. goto out;
  1705. if (alias->target_phys_addr + alias->memory_size
  1706. < alias->target_phys_addr)
  1707. goto out;
  1708. down_write(&kvm->slots_lock);
  1709. spin_lock(&kvm->mmu_lock);
  1710. p = &kvm->arch.aliases[alias->slot];
  1711. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1712. p->npages = alias->memory_size >> PAGE_SHIFT;
  1713. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1714. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1715. if (kvm->arch.aliases[n - 1].npages)
  1716. break;
  1717. kvm->arch.naliases = n;
  1718. spin_unlock(&kvm->mmu_lock);
  1719. kvm_mmu_zap_all(kvm);
  1720. up_write(&kvm->slots_lock);
  1721. return 0;
  1722. out:
  1723. return r;
  1724. }
  1725. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1726. {
  1727. int r;
  1728. r = 0;
  1729. switch (chip->chip_id) {
  1730. case KVM_IRQCHIP_PIC_MASTER:
  1731. memcpy(&chip->chip.pic,
  1732. &pic_irqchip(kvm)->pics[0],
  1733. sizeof(struct kvm_pic_state));
  1734. break;
  1735. case KVM_IRQCHIP_PIC_SLAVE:
  1736. memcpy(&chip->chip.pic,
  1737. &pic_irqchip(kvm)->pics[1],
  1738. sizeof(struct kvm_pic_state));
  1739. break;
  1740. case KVM_IRQCHIP_IOAPIC:
  1741. memcpy(&chip->chip.ioapic,
  1742. ioapic_irqchip(kvm),
  1743. sizeof(struct kvm_ioapic_state));
  1744. break;
  1745. default:
  1746. r = -EINVAL;
  1747. break;
  1748. }
  1749. return r;
  1750. }
  1751. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1752. {
  1753. int r;
  1754. r = 0;
  1755. switch (chip->chip_id) {
  1756. case KVM_IRQCHIP_PIC_MASTER:
  1757. spin_lock(&pic_irqchip(kvm)->lock);
  1758. memcpy(&pic_irqchip(kvm)->pics[0],
  1759. &chip->chip.pic,
  1760. sizeof(struct kvm_pic_state));
  1761. spin_unlock(&pic_irqchip(kvm)->lock);
  1762. break;
  1763. case KVM_IRQCHIP_PIC_SLAVE:
  1764. spin_lock(&pic_irqchip(kvm)->lock);
  1765. memcpy(&pic_irqchip(kvm)->pics[1],
  1766. &chip->chip.pic,
  1767. sizeof(struct kvm_pic_state));
  1768. spin_unlock(&pic_irqchip(kvm)->lock);
  1769. break;
  1770. case KVM_IRQCHIP_IOAPIC:
  1771. mutex_lock(&kvm->irq_lock);
  1772. memcpy(ioapic_irqchip(kvm),
  1773. &chip->chip.ioapic,
  1774. sizeof(struct kvm_ioapic_state));
  1775. mutex_unlock(&kvm->irq_lock);
  1776. break;
  1777. default:
  1778. r = -EINVAL;
  1779. break;
  1780. }
  1781. kvm_pic_update_irq(pic_irqchip(kvm));
  1782. return r;
  1783. }
  1784. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1785. {
  1786. int r = 0;
  1787. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1788. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1789. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1790. return r;
  1791. }
  1792. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1793. {
  1794. int r = 0;
  1795. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1796. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1797. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1798. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1799. return r;
  1800. }
  1801. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  1802. struct kvm_reinject_control *control)
  1803. {
  1804. if (!kvm->arch.vpit)
  1805. return -ENXIO;
  1806. mutex_lock(&kvm->arch.vpit->pit_state.lock);
  1807. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  1808. mutex_unlock(&kvm->arch.vpit->pit_state.lock);
  1809. return 0;
  1810. }
  1811. /*
  1812. * Get (and clear) the dirty memory log for a memory slot.
  1813. */
  1814. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1815. struct kvm_dirty_log *log)
  1816. {
  1817. int r;
  1818. int n;
  1819. struct kvm_memory_slot *memslot;
  1820. int is_dirty = 0;
  1821. down_write(&kvm->slots_lock);
  1822. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1823. if (r)
  1824. goto out;
  1825. /* If nothing is dirty, don't bother messing with page tables. */
  1826. if (is_dirty) {
  1827. spin_lock(&kvm->mmu_lock);
  1828. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1829. spin_unlock(&kvm->mmu_lock);
  1830. kvm_flush_remote_tlbs(kvm);
  1831. memslot = &kvm->memslots[log->slot];
  1832. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1833. memset(memslot->dirty_bitmap, 0, n);
  1834. }
  1835. r = 0;
  1836. out:
  1837. up_write(&kvm->slots_lock);
  1838. return r;
  1839. }
  1840. long kvm_arch_vm_ioctl(struct file *filp,
  1841. unsigned int ioctl, unsigned long arg)
  1842. {
  1843. struct kvm *kvm = filp->private_data;
  1844. void __user *argp = (void __user *)arg;
  1845. int r = -EINVAL;
  1846. /*
  1847. * This union makes it completely explicit to gcc-3.x
  1848. * that these two variables' stack usage should be
  1849. * combined, not added together.
  1850. */
  1851. union {
  1852. struct kvm_pit_state ps;
  1853. struct kvm_memory_alias alias;
  1854. struct kvm_pit_config pit_config;
  1855. } u;
  1856. switch (ioctl) {
  1857. case KVM_SET_TSS_ADDR:
  1858. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1859. if (r < 0)
  1860. goto out;
  1861. break;
  1862. case KVM_SET_MEMORY_REGION: {
  1863. struct kvm_memory_region kvm_mem;
  1864. struct kvm_userspace_memory_region kvm_userspace_mem;
  1865. r = -EFAULT;
  1866. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1867. goto out;
  1868. kvm_userspace_mem.slot = kvm_mem.slot;
  1869. kvm_userspace_mem.flags = kvm_mem.flags;
  1870. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1871. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1872. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1873. if (r)
  1874. goto out;
  1875. break;
  1876. }
  1877. case KVM_SET_NR_MMU_PAGES:
  1878. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1879. if (r)
  1880. goto out;
  1881. break;
  1882. case KVM_GET_NR_MMU_PAGES:
  1883. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1884. break;
  1885. case KVM_SET_MEMORY_ALIAS:
  1886. r = -EFAULT;
  1887. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  1888. goto out;
  1889. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  1890. if (r)
  1891. goto out;
  1892. break;
  1893. case KVM_CREATE_IRQCHIP:
  1894. r = -ENOMEM;
  1895. kvm->arch.vpic = kvm_create_pic(kvm);
  1896. if (kvm->arch.vpic) {
  1897. r = kvm_ioapic_init(kvm);
  1898. if (r) {
  1899. kfree(kvm->arch.vpic);
  1900. kvm->arch.vpic = NULL;
  1901. goto out;
  1902. }
  1903. } else
  1904. goto out;
  1905. r = kvm_setup_default_irq_routing(kvm);
  1906. if (r) {
  1907. kfree(kvm->arch.vpic);
  1908. kfree(kvm->arch.vioapic);
  1909. goto out;
  1910. }
  1911. break;
  1912. case KVM_CREATE_PIT:
  1913. u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
  1914. goto create_pit;
  1915. case KVM_CREATE_PIT2:
  1916. r = -EFAULT;
  1917. if (copy_from_user(&u.pit_config, argp,
  1918. sizeof(struct kvm_pit_config)))
  1919. goto out;
  1920. create_pit:
  1921. mutex_lock(&kvm->lock);
  1922. r = -EEXIST;
  1923. if (kvm->arch.vpit)
  1924. goto create_pit_unlock;
  1925. r = -ENOMEM;
  1926. kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
  1927. if (kvm->arch.vpit)
  1928. r = 0;
  1929. create_pit_unlock:
  1930. mutex_unlock(&kvm->lock);
  1931. break;
  1932. case KVM_IRQ_LINE_STATUS:
  1933. case KVM_IRQ_LINE: {
  1934. struct kvm_irq_level irq_event;
  1935. r = -EFAULT;
  1936. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1937. goto out;
  1938. if (irqchip_in_kernel(kvm)) {
  1939. __s32 status;
  1940. mutex_lock(&kvm->irq_lock);
  1941. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  1942. irq_event.irq, irq_event.level);
  1943. mutex_unlock(&kvm->irq_lock);
  1944. if (ioctl == KVM_IRQ_LINE_STATUS) {
  1945. irq_event.status = status;
  1946. if (copy_to_user(argp, &irq_event,
  1947. sizeof irq_event))
  1948. goto out;
  1949. }
  1950. r = 0;
  1951. }
  1952. break;
  1953. }
  1954. case KVM_GET_IRQCHIP: {
  1955. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1956. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1957. r = -ENOMEM;
  1958. if (!chip)
  1959. goto out;
  1960. r = -EFAULT;
  1961. if (copy_from_user(chip, argp, sizeof *chip))
  1962. goto get_irqchip_out;
  1963. r = -ENXIO;
  1964. if (!irqchip_in_kernel(kvm))
  1965. goto get_irqchip_out;
  1966. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  1967. if (r)
  1968. goto get_irqchip_out;
  1969. r = -EFAULT;
  1970. if (copy_to_user(argp, chip, sizeof *chip))
  1971. goto get_irqchip_out;
  1972. r = 0;
  1973. get_irqchip_out:
  1974. kfree(chip);
  1975. if (r)
  1976. goto out;
  1977. break;
  1978. }
  1979. case KVM_SET_IRQCHIP: {
  1980. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1981. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1982. r = -ENOMEM;
  1983. if (!chip)
  1984. goto out;
  1985. r = -EFAULT;
  1986. if (copy_from_user(chip, argp, sizeof *chip))
  1987. goto set_irqchip_out;
  1988. r = -ENXIO;
  1989. if (!irqchip_in_kernel(kvm))
  1990. goto set_irqchip_out;
  1991. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  1992. if (r)
  1993. goto set_irqchip_out;
  1994. r = 0;
  1995. set_irqchip_out:
  1996. kfree(chip);
  1997. if (r)
  1998. goto out;
  1999. break;
  2000. }
  2001. case KVM_GET_PIT: {
  2002. r = -EFAULT;
  2003. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  2004. goto out;
  2005. r = -ENXIO;
  2006. if (!kvm->arch.vpit)
  2007. goto out;
  2008. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  2009. if (r)
  2010. goto out;
  2011. r = -EFAULT;
  2012. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  2013. goto out;
  2014. r = 0;
  2015. break;
  2016. }
  2017. case KVM_SET_PIT: {
  2018. r = -EFAULT;
  2019. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  2020. goto out;
  2021. r = -ENXIO;
  2022. if (!kvm->arch.vpit)
  2023. goto out;
  2024. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  2025. if (r)
  2026. goto out;
  2027. r = 0;
  2028. break;
  2029. }
  2030. case KVM_REINJECT_CONTROL: {
  2031. struct kvm_reinject_control control;
  2032. r = -EFAULT;
  2033. if (copy_from_user(&control, argp, sizeof(control)))
  2034. goto out;
  2035. r = kvm_vm_ioctl_reinject(kvm, &control);
  2036. if (r)
  2037. goto out;
  2038. r = 0;
  2039. break;
  2040. }
  2041. default:
  2042. ;
  2043. }
  2044. out:
  2045. return r;
  2046. }
  2047. static void kvm_init_msr_list(void)
  2048. {
  2049. u32 dummy[2];
  2050. unsigned i, j;
  2051. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  2052. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  2053. continue;
  2054. if (j < i)
  2055. msrs_to_save[j] = msrs_to_save[i];
  2056. j++;
  2057. }
  2058. num_msrs_to_save = j;
  2059. }
  2060. /*
  2061. * Only apic need an MMIO device hook, so shortcut now..
  2062. */
  2063. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  2064. gpa_t addr, int len,
  2065. int is_write)
  2066. {
  2067. struct kvm_io_device *dev;
  2068. if (vcpu->arch.apic) {
  2069. dev = &vcpu->arch.apic->dev;
  2070. if (kvm_iodevice_in_range(dev, addr, len, is_write))
  2071. return dev;
  2072. }
  2073. return NULL;
  2074. }
  2075. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  2076. gpa_t addr, int len,
  2077. int is_write)
  2078. {
  2079. struct kvm_io_device *dev;
  2080. dev = vcpu_find_pervcpu_dev(vcpu, addr, len, is_write);
  2081. if (dev == NULL)
  2082. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr, len,
  2083. is_write);
  2084. return dev;
  2085. }
  2086. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2087. struct kvm_vcpu *vcpu)
  2088. {
  2089. void *data = val;
  2090. int r = X86EMUL_CONTINUE;
  2091. while (bytes) {
  2092. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2093. unsigned offset = addr & (PAGE_SIZE-1);
  2094. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  2095. int ret;
  2096. if (gpa == UNMAPPED_GVA) {
  2097. r = X86EMUL_PROPAGATE_FAULT;
  2098. goto out;
  2099. }
  2100. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  2101. if (ret < 0) {
  2102. r = X86EMUL_UNHANDLEABLE;
  2103. goto out;
  2104. }
  2105. bytes -= toread;
  2106. data += toread;
  2107. addr += toread;
  2108. }
  2109. out:
  2110. return r;
  2111. }
  2112. static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
  2113. struct kvm_vcpu *vcpu)
  2114. {
  2115. void *data = val;
  2116. int r = X86EMUL_CONTINUE;
  2117. while (bytes) {
  2118. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2119. unsigned offset = addr & (PAGE_SIZE-1);
  2120. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  2121. int ret;
  2122. if (gpa == UNMAPPED_GVA) {
  2123. r = X86EMUL_PROPAGATE_FAULT;
  2124. goto out;
  2125. }
  2126. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  2127. if (ret < 0) {
  2128. r = X86EMUL_UNHANDLEABLE;
  2129. goto out;
  2130. }
  2131. bytes -= towrite;
  2132. data += towrite;
  2133. addr += towrite;
  2134. }
  2135. out:
  2136. return r;
  2137. }
  2138. static int emulator_read_emulated(unsigned long addr,
  2139. void *val,
  2140. unsigned int bytes,
  2141. struct kvm_vcpu *vcpu)
  2142. {
  2143. struct kvm_io_device *mmio_dev;
  2144. gpa_t gpa;
  2145. if (vcpu->mmio_read_completed) {
  2146. memcpy(val, vcpu->mmio_data, bytes);
  2147. vcpu->mmio_read_completed = 0;
  2148. return X86EMUL_CONTINUE;
  2149. }
  2150. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2151. /* For APIC access vmexit */
  2152. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2153. goto mmio;
  2154. if (kvm_read_guest_virt(addr, val, bytes, vcpu)
  2155. == X86EMUL_CONTINUE)
  2156. return X86EMUL_CONTINUE;
  2157. if (gpa == UNMAPPED_GVA)
  2158. return X86EMUL_PROPAGATE_FAULT;
  2159. mmio:
  2160. /*
  2161. * Is this MMIO handled locally?
  2162. */
  2163. mutex_lock(&vcpu->kvm->lock);
  2164. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 0);
  2165. mutex_unlock(&vcpu->kvm->lock);
  2166. if (mmio_dev) {
  2167. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  2168. return X86EMUL_CONTINUE;
  2169. }
  2170. vcpu->mmio_needed = 1;
  2171. vcpu->mmio_phys_addr = gpa;
  2172. vcpu->mmio_size = bytes;
  2173. vcpu->mmio_is_write = 0;
  2174. return X86EMUL_UNHANDLEABLE;
  2175. }
  2176. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  2177. const void *val, int bytes)
  2178. {
  2179. int ret;
  2180. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  2181. if (ret < 0)
  2182. return 0;
  2183. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  2184. return 1;
  2185. }
  2186. static int emulator_write_emulated_onepage(unsigned long addr,
  2187. const void *val,
  2188. unsigned int bytes,
  2189. struct kvm_vcpu *vcpu)
  2190. {
  2191. struct kvm_io_device *mmio_dev;
  2192. gpa_t gpa;
  2193. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2194. if (gpa == UNMAPPED_GVA) {
  2195. kvm_inject_page_fault(vcpu, addr, 2);
  2196. return X86EMUL_PROPAGATE_FAULT;
  2197. }
  2198. /* For APIC access vmexit */
  2199. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2200. goto mmio;
  2201. if (emulator_write_phys(vcpu, gpa, val, bytes))
  2202. return X86EMUL_CONTINUE;
  2203. mmio:
  2204. /*
  2205. * Is this MMIO handled locally?
  2206. */
  2207. mutex_lock(&vcpu->kvm->lock);
  2208. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 1);
  2209. mutex_unlock(&vcpu->kvm->lock);
  2210. if (mmio_dev) {
  2211. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  2212. return X86EMUL_CONTINUE;
  2213. }
  2214. vcpu->mmio_needed = 1;
  2215. vcpu->mmio_phys_addr = gpa;
  2216. vcpu->mmio_size = bytes;
  2217. vcpu->mmio_is_write = 1;
  2218. memcpy(vcpu->mmio_data, val, bytes);
  2219. return X86EMUL_CONTINUE;
  2220. }
  2221. int emulator_write_emulated(unsigned long addr,
  2222. const void *val,
  2223. unsigned int bytes,
  2224. struct kvm_vcpu *vcpu)
  2225. {
  2226. /* Crossing a page boundary? */
  2227. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  2228. int rc, now;
  2229. now = -addr & ~PAGE_MASK;
  2230. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  2231. if (rc != X86EMUL_CONTINUE)
  2232. return rc;
  2233. addr += now;
  2234. val += now;
  2235. bytes -= now;
  2236. }
  2237. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  2238. }
  2239. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  2240. static int emulator_cmpxchg_emulated(unsigned long addr,
  2241. const void *old,
  2242. const void *new,
  2243. unsigned int bytes,
  2244. struct kvm_vcpu *vcpu)
  2245. {
  2246. static int reported;
  2247. if (!reported) {
  2248. reported = 1;
  2249. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  2250. }
  2251. #ifndef CONFIG_X86_64
  2252. /* guests cmpxchg8b have to be emulated atomically */
  2253. if (bytes == 8) {
  2254. gpa_t gpa;
  2255. struct page *page;
  2256. char *kaddr;
  2257. u64 val;
  2258. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  2259. if (gpa == UNMAPPED_GVA ||
  2260. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  2261. goto emul_write;
  2262. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  2263. goto emul_write;
  2264. val = *(u64 *)new;
  2265. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2266. kaddr = kmap_atomic(page, KM_USER0);
  2267. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  2268. kunmap_atomic(kaddr, KM_USER0);
  2269. kvm_release_page_dirty(page);
  2270. }
  2271. emul_write:
  2272. #endif
  2273. return emulator_write_emulated(addr, new, bytes, vcpu);
  2274. }
  2275. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2276. {
  2277. return kvm_x86_ops->get_segment_base(vcpu, seg);
  2278. }
  2279. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  2280. {
  2281. kvm_mmu_invlpg(vcpu, address);
  2282. return X86EMUL_CONTINUE;
  2283. }
  2284. int emulate_clts(struct kvm_vcpu *vcpu)
  2285. {
  2286. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  2287. return X86EMUL_CONTINUE;
  2288. }
  2289. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  2290. {
  2291. struct kvm_vcpu *vcpu = ctxt->vcpu;
  2292. switch (dr) {
  2293. case 0 ... 3:
  2294. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  2295. return X86EMUL_CONTINUE;
  2296. default:
  2297. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  2298. return X86EMUL_UNHANDLEABLE;
  2299. }
  2300. }
  2301. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  2302. {
  2303. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  2304. int exception;
  2305. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  2306. if (exception) {
  2307. /* FIXME: better handling */
  2308. return X86EMUL_UNHANDLEABLE;
  2309. }
  2310. return X86EMUL_CONTINUE;
  2311. }
  2312. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  2313. {
  2314. u8 opcodes[4];
  2315. unsigned long rip = kvm_rip_read(vcpu);
  2316. unsigned long rip_linear;
  2317. if (!printk_ratelimit())
  2318. return;
  2319. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  2320. kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
  2321. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  2322. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  2323. }
  2324. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  2325. static struct x86_emulate_ops emulate_ops = {
  2326. .read_std = kvm_read_guest_virt,
  2327. .read_emulated = emulator_read_emulated,
  2328. .write_emulated = emulator_write_emulated,
  2329. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  2330. };
  2331. static void cache_all_regs(struct kvm_vcpu *vcpu)
  2332. {
  2333. kvm_register_read(vcpu, VCPU_REGS_RAX);
  2334. kvm_register_read(vcpu, VCPU_REGS_RSP);
  2335. kvm_register_read(vcpu, VCPU_REGS_RIP);
  2336. vcpu->arch.regs_dirty = ~0;
  2337. }
  2338. int emulate_instruction(struct kvm_vcpu *vcpu,
  2339. struct kvm_run *run,
  2340. unsigned long cr2,
  2341. u16 error_code,
  2342. int emulation_type)
  2343. {
  2344. int r, shadow_mask;
  2345. struct decode_cache *c;
  2346. kvm_clear_exception_queue(vcpu);
  2347. vcpu->arch.mmio_fault_cr2 = cr2;
  2348. /*
  2349. * TODO: fix x86_emulate.c to use guest_read/write_register
  2350. * instead of direct ->regs accesses, can save hundred cycles
  2351. * on Intel for instructions that don't read/change RSP, for
  2352. * for example.
  2353. */
  2354. cache_all_regs(vcpu);
  2355. vcpu->mmio_is_write = 0;
  2356. vcpu->arch.pio.string = 0;
  2357. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  2358. int cs_db, cs_l;
  2359. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  2360. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  2361. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  2362. vcpu->arch.emulate_ctxt.mode =
  2363. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  2364. ? X86EMUL_MODE_REAL : cs_l
  2365. ? X86EMUL_MODE_PROT64 : cs_db
  2366. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  2367. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2368. /* Only allow emulation of specific instructions on #UD
  2369. * (namely VMMCALL, sysenter, sysexit, syscall)*/
  2370. c = &vcpu->arch.emulate_ctxt.decode;
  2371. if (emulation_type & EMULTYPE_TRAP_UD) {
  2372. if (!c->twobyte)
  2373. return EMULATE_FAIL;
  2374. switch (c->b) {
  2375. case 0x01: /* VMMCALL */
  2376. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2377. return EMULATE_FAIL;
  2378. break;
  2379. case 0x34: /* sysenter */
  2380. case 0x35: /* sysexit */
  2381. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2382. return EMULATE_FAIL;
  2383. break;
  2384. case 0x05: /* syscall */
  2385. if (c->modrm_mod != 0 || c->modrm_rm != 0)
  2386. return EMULATE_FAIL;
  2387. break;
  2388. default:
  2389. return EMULATE_FAIL;
  2390. }
  2391. if (!(c->modrm_reg == 0 || c->modrm_reg == 3))
  2392. return EMULATE_FAIL;
  2393. }
  2394. ++vcpu->stat.insn_emulation;
  2395. if (r) {
  2396. ++vcpu->stat.insn_emulation_fail;
  2397. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2398. return EMULATE_DONE;
  2399. return EMULATE_FAIL;
  2400. }
  2401. }
  2402. if (emulation_type & EMULTYPE_SKIP) {
  2403. kvm_rip_write(vcpu, vcpu->arch.emulate_ctxt.decode.eip);
  2404. return EMULATE_DONE;
  2405. }
  2406. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2407. shadow_mask = vcpu->arch.emulate_ctxt.interruptibility;
  2408. if (r == 0)
  2409. kvm_x86_ops->set_interrupt_shadow(vcpu, shadow_mask);
  2410. if (vcpu->arch.pio.string)
  2411. return EMULATE_DO_MMIO;
  2412. if ((r || vcpu->mmio_is_write) && run) {
  2413. run->exit_reason = KVM_EXIT_MMIO;
  2414. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2415. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2416. run->mmio.len = vcpu->mmio_size;
  2417. run->mmio.is_write = vcpu->mmio_is_write;
  2418. }
  2419. if (r) {
  2420. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2421. return EMULATE_DONE;
  2422. if (!vcpu->mmio_needed) {
  2423. kvm_report_emulation_failure(vcpu, "mmio");
  2424. return EMULATE_FAIL;
  2425. }
  2426. return EMULATE_DO_MMIO;
  2427. }
  2428. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2429. if (vcpu->mmio_is_write) {
  2430. vcpu->mmio_needed = 0;
  2431. return EMULATE_DO_MMIO;
  2432. }
  2433. return EMULATE_DONE;
  2434. }
  2435. EXPORT_SYMBOL_GPL(emulate_instruction);
  2436. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2437. {
  2438. void *p = vcpu->arch.pio_data;
  2439. gva_t q = vcpu->arch.pio.guest_gva;
  2440. unsigned bytes;
  2441. int ret;
  2442. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2443. if (vcpu->arch.pio.in)
  2444. ret = kvm_write_guest_virt(q, p, bytes, vcpu);
  2445. else
  2446. ret = kvm_read_guest_virt(q, p, bytes, vcpu);
  2447. return ret;
  2448. }
  2449. int complete_pio(struct kvm_vcpu *vcpu)
  2450. {
  2451. struct kvm_pio_request *io = &vcpu->arch.pio;
  2452. long delta;
  2453. int r;
  2454. unsigned long val;
  2455. if (!io->string) {
  2456. if (io->in) {
  2457. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2458. memcpy(&val, vcpu->arch.pio_data, io->size);
  2459. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2460. }
  2461. } else {
  2462. if (io->in) {
  2463. r = pio_copy_data(vcpu);
  2464. if (r)
  2465. return r;
  2466. }
  2467. delta = 1;
  2468. if (io->rep) {
  2469. delta *= io->cur_count;
  2470. /*
  2471. * The size of the register should really depend on
  2472. * current address size.
  2473. */
  2474. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2475. val -= delta;
  2476. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2477. }
  2478. if (io->down)
  2479. delta = -delta;
  2480. delta *= io->size;
  2481. if (io->in) {
  2482. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2483. val += delta;
  2484. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2485. } else {
  2486. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2487. val += delta;
  2488. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2489. }
  2490. }
  2491. io->count -= io->cur_count;
  2492. io->cur_count = 0;
  2493. return 0;
  2494. }
  2495. static void kernel_pio(struct kvm_io_device *pio_dev,
  2496. struct kvm_vcpu *vcpu,
  2497. void *pd)
  2498. {
  2499. /* TODO: String I/O for in kernel device */
  2500. if (vcpu->arch.pio.in)
  2501. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  2502. vcpu->arch.pio.size,
  2503. pd);
  2504. else
  2505. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  2506. vcpu->arch.pio.size,
  2507. pd);
  2508. }
  2509. static void pio_string_write(struct kvm_io_device *pio_dev,
  2510. struct kvm_vcpu *vcpu)
  2511. {
  2512. struct kvm_pio_request *io = &vcpu->arch.pio;
  2513. void *pd = vcpu->arch.pio_data;
  2514. int i;
  2515. for (i = 0; i < io->cur_count; i++) {
  2516. kvm_iodevice_write(pio_dev, io->port,
  2517. io->size,
  2518. pd);
  2519. pd += io->size;
  2520. }
  2521. }
  2522. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  2523. gpa_t addr, int len,
  2524. int is_write)
  2525. {
  2526. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr, len, is_write);
  2527. }
  2528. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2529. int size, unsigned port)
  2530. {
  2531. struct kvm_io_device *pio_dev;
  2532. unsigned long val;
  2533. vcpu->run->exit_reason = KVM_EXIT_IO;
  2534. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2535. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2536. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2537. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2538. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2539. vcpu->arch.pio.in = in;
  2540. vcpu->arch.pio.string = 0;
  2541. vcpu->arch.pio.down = 0;
  2542. vcpu->arch.pio.rep = 0;
  2543. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2544. size, 1);
  2545. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2546. memcpy(vcpu->arch.pio_data, &val, 4);
  2547. mutex_lock(&vcpu->kvm->lock);
  2548. pio_dev = vcpu_find_pio_dev(vcpu, port, size, !in);
  2549. mutex_unlock(&vcpu->kvm->lock);
  2550. if (pio_dev) {
  2551. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  2552. complete_pio(vcpu);
  2553. return 1;
  2554. }
  2555. return 0;
  2556. }
  2557. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2558. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2559. int size, unsigned long count, int down,
  2560. gva_t address, int rep, unsigned port)
  2561. {
  2562. unsigned now, in_page;
  2563. int ret = 0;
  2564. struct kvm_io_device *pio_dev;
  2565. vcpu->run->exit_reason = KVM_EXIT_IO;
  2566. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2567. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2568. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2569. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2570. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2571. vcpu->arch.pio.in = in;
  2572. vcpu->arch.pio.string = 1;
  2573. vcpu->arch.pio.down = down;
  2574. vcpu->arch.pio.rep = rep;
  2575. trace_kvm_pio(vcpu->run->io.direction == KVM_EXIT_IO_OUT, port,
  2576. size, count);
  2577. if (!count) {
  2578. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2579. return 1;
  2580. }
  2581. if (!down)
  2582. in_page = PAGE_SIZE - offset_in_page(address);
  2583. else
  2584. in_page = offset_in_page(address) + size;
  2585. now = min(count, (unsigned long)in_page / size);
  2586. if (!now)
  2587. now = 1;
  2588. if (down) {
  2589. /*
  2590. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2591. */
  2592. pr_unimpl(vcpu, "guest string pio down\n");
  2593. kvm_inject_gp(vcpu, 0);
  2594. return 1;
  2595. }
  2596. vcpu->run->io.count = now;
  2597. vcpu->arch.pio.cur_count = now;
  2598. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2599. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2600. vcpu->arch.pio.guest_gva = address;
  2601. mutex_lock(&vcpu->kvm->lock);
  2602. pio_dev = vcpu_find_pio_dev(vcpu, port,
  2603. vcpu->arch.pio.cur_count,
  2604. !vcpu->arch.pio.in);
  2605. mutex_unlock(&vcpu->kvm->lock);
  2606. if (!vcpu->arch.pio.in) {
  2607. /* string PIO write */
  2608. ret = pio_copy_data(vcpu);
  2609. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2610. kvm_inject_gp(vcpu, 0);
  2611. return 1;
  2612. }
  2613. if (ret == 0 && pio_dev) {
  2614. pio_string_write(pio_dev, vcpu);
  2615. complete_pio(vcpu);
  2616. if (vcpu->arch.pio.count == 0)
  2617. ret = 1;
  2618. }
  2619. } else if (pio_dev)
  2620. pr_unimpl(vcpu, "no string pio read support yet, "
  2621. "port %x size %d count %ld\n",
  2622. port, size, count);
  2623. return ret;
  2624. }
  2625. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2626. static void bounce_off(void *info)
  2627. {
  2628. /* nothing */
  2629. }
  2630. static unsigned int ref_freq;
  2631. static unsigned long tsc_khz_ref;
  2632. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  2633. void *data)
  2634. {
  2635. struct cpufreq_freqs *freq = data;
  2636. struct kvm *kvm;
  2637. struct kvm_vcpu *vcpu;
  2638. int i, send_ipi = 0;
  2639. if (!ref_freq)
  2640. ref_freq = freq->old;
  2641. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  2642. return 0;
  2643. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  2644. return 0;
  2645. per_cpu(cpu_tsc_khz, freq->cpu) = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
  2646. spin_lock(&kvm_lock);
  2647. list_for_each_entry(kvm, &vm_list, vm_list) {
  2648. kvm_for_each_vcpu(i, vcpu, kvm) {
  2649. if (vcpu->cpu != freq->cpu)
  2650. continue;
  2651. if (!kvm_request_guest_time_update(vcpu))
  2652. continue;
  2653. if (vcpu->cpu != smp_processor_id())
  2654. send_ipi++;
  2655. }
  2656. }
  2657. spin_unlock(&kvm_lock);
  2658. if (freq->old < freq->new && send_ipi) {
  2659. /*
  2660. * We upscale the frequency. Must make the guest
  2661. * doesn't see old kvmclock values while running with
  2662. * the new frequency, otherwise we risk the guest sees
  2663. * time go backwards.
  2664. *
  2665. * In case we update the frequency for another cpu
  2666. * (which might be in guest context) send an interrupt
  2667. * to kick the cpu out of guest context. Next time
  2668. * guest context is entered kvmclock will be updated,
  2669. * so the guest will not see stale values.
  2670. */
  2671. smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
  2672. }
  2673. return 0;
  2674. }
  2675. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  2676. .notifier_call = kvmclock_cpufreq_notifier
  2677. };
  2678. int kvm_arch_init(void *opaque)
  2679. {
  2680. int r, cpu;
  2681. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2682. if (kvm_x86_ops) {
  2683. printk(KERN_ERR "kvm: already loaded the other module\n");
  2684. r = -EEXIST;
  2685. goto out;
  2686. }
  2687. if (!ops->cpu_has_kvm_support()) {
  2688. printk(KERN_ERR "kvm: no hardware support\n");
  2689. r = -EOPNOTSUPP;
  2690. goto out;
  2691. }
  2692. if (ops->disabled_by_bios()) {
  2693. printk(KERN_ERR "kvm: disabled by bios\n");
  2694. r = -EOPNOTSUPP;
  2695. goto out;
  2696. }
  2697. r = kvm_mmu_module_init();
  2698. if (r)
  2699. goto out;
  2700. kvm_init_msr_list();
  2701. kvm_x86_ops = ops;
  2702. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2703. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2704. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2705. PT_DIRTY_MASK, PT64_NX_MASK, 0);
  2706. for_each_possible_cpu(cpu)
  2707. per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
  2708. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  2709. tsc_khz_ref = tsc_khz;
  2710. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  2711. CPUFREQ_TRANSITION_NOTIFIER);
  2712. }
  2713. return 0;
  2714. out:
  2715. return r;
  2716. }
  2717. void kvm_arch_exit(void)
  2718. {
  2719. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  2720. cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
  2721. CPUFREQ_TRANSITION_NOTIFIER);
  2722. kvm_x86_ops = NULL;
  2723. kvm_mmu_module_exit();
  2724. }
  2725. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2726. {
  2727. ++vcpu->stat.halt_exits;
  2728. if (irqchip_in_kernel(vcpu->kvm)) {
  2729. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2730. return 1;
  2731. } else {
  2732. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2733. return 0;
  2734. }
  2735. }
  2736. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2737. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2738. unsigned long a1)
  2739. {
  2740. if (is_long_mode(vcpu))
  2741. return a0;
  2742. else
  2743. return a0 | ((gpa_t)a1 << 32);
  2744. }
  2745. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2746. {
  2747. unsigned long nr, a0, a1, a2, a3, ret;
  2748. int r = 1;
  2749. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2750. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2751. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2752. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2753. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2754. trace_kvm_hypercall(nr, a0, a1, a2, a3);
  2755. if (!is_long_mode(vcpu)) {
  2756. nr &= 0xFFFFFFFF;
  2757. a0 &= 0xFFFFFFFF;
  2758. a1 &= 0xFFFFFFFF;
  2759. a2 &= 0xFFFFFFFF;
  2760. a3 &= 0xFFFFFFFF;
  2761. }
  2762. switch (nr) {
  2763. case KVM_HC_VAPIC_POLL_IRQ:
  2764. ret = 0;
  2765. break;
  2766. case KVM_HC_MMU_OP:
  2767. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2768. break;
  2769. default:
  2770. ret = -KVM_ENOSYS;
  2771. break;
  2772. }
  2773. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  2774. ++vcpu->stat.hypercalls;
  2775. return r;
  2776. }
  2777. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2778. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2779. {
  2780. char instruction[3];
  2781. int ret = 0;
  2782. unsigned long rip = kvm_rip_read(vcpu);
  2783. /*
  2784. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2785. * to ensure that the updated hypercall appears atomically across all
  2786. * VCPUs.
  2787. */
  2788. kvm_mmu_zap_all(vcpu->kvm);
  2789. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2790. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  2791. != X86EMUL_CONTINUE)
  2792. ret = -EFAULT;
  2793. return ret;
  2794. }
  2795. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2796. {
  2797. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2798. }
  2799. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2800. {
  2801. struct descriptor_table dt = { limit, base };
  2802. kvm_x86_ops->set_gdt(vcpu, &dt);
  2803. }
  2804. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2805. {
  2806. struct descriptor_table dt = { limit, base };
  2807. kvm_x86_ops->set_idt(vcpu, &dt);
  2808. }
  2809. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2810. unsigned long *rflags)
  2811. {
  2812. kvm_lmsw(vcpu, msw);
  2813. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2814. }
  2815. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2816. {
  2817. unsigned long value;
  2818. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2819. switch (cr) {
  2820. case 0:
  2821. value = vcpu->arch.cr0;
  2822. break;
  2823. case 2:
  2824. value = vcpu->arch.cr2;
  2825. break;
  2826. case 3:
  2827. value = vcpu->arch.cr3;
  2828. break;
  2829. case 4:
  2830. value = vcpu->arch.cr4;
  2831. break;
  2832. case 8:
  2833. value = kvm_get_cr8(vcpu);
  2834. break;
  2835. default:
  2836. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2837. return 0;
  2838. }
  2839. return value;
  2840. }
  2841. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2842. unsigned long *rflags)
  2843. {
  2844. switch (cr) {
  2845. case 0:
  2846. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2847. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2848. break;
  2849. case 2:
  2850. vcpu->arch.cr2 = val;
  2851. break;
  2852. case 3:
  2853. kvm_set_cr3(vcpu, val);
  2854. break;
  2855. case 4:
  2856. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2857. break;
  2858. case 8:
  2859. kvm_set_cr8(vcpu, val & 0xfUL);
  2860. break;
  2861. default:
  2862. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2863. }
  2864. }
  2865. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2866. {
  2867. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2868. int j, nent = vcpu->arch.cpuid_nent;
  2869. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2870. /* when no next entry is found, the current entry[i] is reselected */
  2871. for (j = i + 1; ; j = (j + 1) % nent) {
  2872. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2873. if (ej->function == e->function) {
  2874. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2875. return j;
  2876. }
  2877. }
  2878. return 0; /* silence gcc, even though control never reaches here */
  2879. }
  2880. /* find an entry with matching function, matching index (if needed), and that
  2881. * should be read next (if it's stateful) */
  2882. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2883. u32 function, u32 index)
  2884. {
  2885. if (e->function != function)
  2886. return 0;
  2887. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2888. return 0;
  2889. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2890. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2891. return 0;
  2892. return 1;
  2893. }
  2894. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  2895. u32 function, u32 index)
  2896. {
  2897. int i;
  2898. struct kvm_cpuid_entry2 *best = NULL;
  2899. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2900. struct kvm_cpuid_entry2 *e;
  2901. e = &vcpu->arch.cpuid_entries[i];
  2902. if (is_matching_cpuid_entry(e, function, index)) {
  2903. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2904. move_to_next_stateful_cpuid_entry(vcpu, i);
  2905. best = e;
  2906. break;
  2907. }
  2908. /*
  2909. * Both basic or both extended?
  2910. */
  2911. if (((e->function ^ function) & 0x80000000) == 0)
  2912. if (!best || e->function > best->function)
  2913. best = e;
  2914. }
  2915. return best;
  2916. }
  2917. int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
  2918. {
  2919. struct kvm_cpuid_entry2 *best;
  2920. best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
  2921. if (best)
  2922. return best->eax & 0xff;
  2923. return 36;
  2924. }
  2925. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2926. {
  2927. u32 function, index;
  2928. struct kvm_cpuid_entry2 *best;
  2929. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2930. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2931. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  2932. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  2933. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  2934. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  2935. best = kvm_find_cpuid_entry(vcpu, function, index);
  2936. if (best) {
  2937. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  2938. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  2939. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  2940. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  2941. }
  2942. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2943. trace_kvm_cpuid(function,
  2944. kvm_register_read(vcpu, VCPU_REGS_RAX),
  2945. kvm_register_read(vcpu, VCPU_REGS_RBX),
  2946. kvm_register_read(vcpu, VCPU_REGS_RCX),
  2947. kvm_register_read(vcpu, VCPU_REGS_RDX));
  2948. }
  2949. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2950. /*
  2951. * Check if userspace requested an interrupt window, and that the
  2952. * interrupt window is open.
  2953. *
  2954. * No need to exit to userspace if we already have an interrupt queued.
  2955. */
  2956. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2957. struct kvm_run *kvm_run)
  2958. {
  2959. return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
  2960. kvm_run->request_interrupt_window &&
  2961. kvm_arch_interrupt_allowed(vcpu));
  2962. }
  2963. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2964. struct kvm_run *kvm_run)
  2965. {
  2966. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2967. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2968. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2969. if (irqchip_in_kernel(vcpu->kvm))
  2970. kvm_run->ready_for_interrupt_injection = 1;
  2971. else
  2972. kvm_run->ready_for_interrupt_injection =
  2973. kvm_arch_interrupt_allowed(vcpu) &&
  2974. !kvm_cpu_has_interrupt(vcpu) &&
  2975. !kvm_event_needs_reinjection(vcpu);
  2976. }
  2977. static void vapic_enter(struct kvm_vcpu *vcpu)
  2978. {
  2979. struct kvm_lapic *apic = vcpu->arch.apic;
  2980. struct page *page;
  2981. if (!apic || !apic->vapic_addr)
  2982. return;
  2983. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2984. vcpu->arch.apic->vapic_page = page;
  2985. }
  2986. static void vapic_exit(struct kvm_vcpu *vcpu)
  2987. {
  2988. struct kvm_lapic *apic = vcpu->arch.apic;
  2989. if (!apic || !apic->vapic_addr)
  2990. return;
  2991. down_read(&vcpu->kvm->slots_lock);
  2992. kvm_release_page_dirty(apic->vapic_page);
  2993. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2994. up_read(&vcpu->kvm->slots_lock);
  2995. }
  2996. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  2997. {
  2998. int max_irr, tpr;
  2999. if (!kvm_x86_ops->update_cr8_intercept)
  3000. return;
  3001. if (!vcpu->arch.apic->vapic_addr)
  3002. max_irr = kvm_lapic_find_highest_irr(vcpu);
  3003. else
  3004. max_irr = -1;
  3005. if (max_irr != -1)
  3006. max_irr >>= 4;
  3007. tpr = kvm_lapic_get_cr8(vcpu);
  3008. kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
  3009. }
  3010. static void inject_pending_irq(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3011. {
  3012. /* try to reinject previous events if any */
  3013. if (vcpu->arch.nmi_injected) {
  3014. kvm_x86_ops->set_nmi(vcpu);
  3015. return;
  3016. }
  3017. if (vcpu->arch.interrupt.pending) {
  3018. kvm_x86_ops->set_irq(vcpu);
  3019. return;
  3020. }
  3021. /* try to inject new event if pending */
  3022. if (vcpu->arch.nmi_pending) {
  3023. if (kvm_x86_ops->nmi_allowed(vcpu)) {
  3024. vcpu->arch.nmi_pending = false;
  3025. vcpu->arch.nmi_injected = true;
  3026. kvm_x86_ops->set_nmi(vcpu);
  3027. }
  3028. } else if (kvm_cpu_has_interrupt(vcpu)) {
  3029. if (kvm_x86_ops->interrupt_allowed(vcpu)) {
  3030. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
  3031. false);
  3032. kvm_x86_ops->set_irq(vcpu);
  3033. }
  3034. }
  3035. }
  3036. static int vcpu_enter_guest(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3037. {
  3038. int r;
  3039. bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
  3040. kvm_run->request_interrupt_window;
  3041. if (vcpu->requests)
  3042. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  3043. kvm_mmu_unload(vcpu);
  3044. r = kvm_mmu_reload(vcpu);
  3045. if (unlikely(r))
  3046. goto out;
  3047. if (vcpu->requests) {
  3048. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  3049. __kvm_migrate_timers(vcpu);
  3050. if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
  3051. kvm_write_guest_time(vcpu);
  3052. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  3053. kvm_mmu_sync_roots(vcpu);
  3054. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  3055. kvm_x86_ops->tlb_flush(vcpu);
  3056. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  3057. &vcpu->requests)) {
  3058. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  3059. r = 0;
  3060. goto out;
  3061. }
  3062. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  3063. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  3064. r = 0;
  3065. goto out;
  3066. }
  3067. }
  3068. preempt_disable();
  3069. kvm_x86_ops->prepare_guest_switch(vcpu);
  3070. kvm_load_guest_fpu(vcpu);
  3071. local_irq_disable();
  3072. clear_bit(KVM_REQ_KICK, &vcpu->requests);
  3073. smp_mb__after_clear_bit();
  3074. if (vcpu->requests || need_resched() || signal_pending(current)) {
  3075. local_irq_enable();
  3076. preempt_enable();
  3077. r = 1;
  3078. goto out;
  3079. }
  3080. if (vcpu->arch.exception.pending)
  3081. __queue_exception(vcpu);
  3082. else
  3083. inject_pending_irq(vcpu, kvm_run);
  3084. /* enable NMI/IRQ window open exits if needed */
  3085. if (vcpu->arch.nmi_pending)
  3086. kvm_x86_ops->enable_nmi_window(vcpu);
  3087. else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
  3088. kvm_x86_ops->enable_irq_window(vcpu);
  3089. if (kvm_lapic_enabled(vcpu)) {
  3090. update_cr8_intercept(vcpu);
  3091. kvm_lapic_sync_to_vapic(vcpu);
  3092. }
  3093. up_read(&vcpu->kvm->slots_lock);
  3094. kvm_guest_enter();
  3095. get_debugreg(vcpu->arch.host_dr6, 6);
  3096. get_debugreg(vcpu->arch.host_dr7, 7);
  3097. if (unlikely(vcpu->arch.switch_db_regs)) {
  3098. get_debugreg(vcpu->arch.host_db[0], 0);
  3099. get_debugreg(vcpu->arch.host_db[1], 1);
  3100. get_debugreg(vcpu->arch.host_db[2], 2);
  3101. get_debugreg(vcpu->arch.host_db[3], 3);
  3102. set_debugreg(0, 7);
  3103. set_debugreg(vcpu->arch.eff_db[0], 0);
  3104. set_debugreg(vcpu->arch.eff_db[1], 1);
  3105. set_debugreg(vcpu->arch.eff_db[2], 2);
  3106. set_debugreg(vcpu->arch.eff_db[3], 3);
  3107. }
  3108. trace_kvm_entry(vcpu->vcpu_id);
  3109. kvm_x86_ops->run(vcpu, kvm_run);
  3110. if (unlikely(vcpu->arch.switch_db_regs)) {
  3111. set_debugreg(0, 7);
  3112. set_debugreg(vcpu->arch.host_db[0], 0);
  3113. set_debugreg(vcpu->arch.host_db[1], 1);
  3114. set_debugreg(vcpu->arch.host_db[2], 2);
  3115. set_debugreg(vcpu->arch.host_db[3], 3);
  3116. }
  3117. set_debugreg(vcpu->arch.host_dr6, 6);
  3118. set_debugreg(vcpu->arch.host_dr7, 7);
  3119. set_bit(KVM_REQ_KICK, &vcpu->requests);
  3120. local_irq_enable();
  3121. ++vcpu->stat.exits;
  3122. /*
  3123. * We must have an instruction between local_irq_enable() and
  3124. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  3125. * the interrupt shadow. The stat.exits increment will do nicely.
  3126. * But we need to prevent reordering, hence this barrier():
  3127. */
  3128. barrier();
  3129. kvm_guest_exit();
  3130. preempt_enable();
  3131. down_read(&vcpu->kvm->slots_lock);
  3132. /*
  3133. * Profile KVM exit RIPs:
  3134. */
  3135. if (unlikely(prof_on == KVM_PROFILING)) {
  3136. unsigned long rip = kvm_rip_read(vcpu);
  3137. profile_hit(KVM_PROFILING, (void *)rip);
  3138. }
  3139. kvm_lapic_sync_from_vapic(vcpu);
  3140. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  3141. out:
  3142. return r;
  3143. }
  3144. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3145. {
  3146. int r;
  3147. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  3148. pr_debug("vcpu %d received sipi with vector # %x\n",
  3149. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  3150. kvm_lapic_reset(vcpu);
  3151. r = kvm_arch_vcpu_reset(vcpu);
  3152. if (r)
  3153. return r;
  3154. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3155. }
  3156. down_read(&vcpu->kvm->slots_lock);
  3157. vapic_enter(vcpu);
  3158. r = 1;
  3159. while (r > 0) {
  3160. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  3161. r = vcpu_enter_guest(vcpu, kvm_run);
  3162. else {
  3163. up_read(&vcpu->kvm->slots_lock);
  3164. kvm_vcpu_block(vcpu);
  3165. down_read(&vcpu->kvm->slots_lock);
  3166. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  3167. {
  3168. switch(vcpu->arch.mp_state) {
  3169. case KVM_MP_STATE_HALTED:
  3170. vcpu->arch.mp_state =
  3171. KVM_MP_STATE_RUNNABLE;
  3172. case KVM_MP_STATE_RUNNABLE:
  3173. break;
  3174. case KVM_MP_STATE_SIPI_RECEIVED:
  3175. default:
  3176. r = -EINTR;
  3177. break;
  3178. }
  3179. }
  3180. }
  3181. if (r <= 0)
  3182. break;
  3183. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  3184. if (kvm_cpu_has_pending_timer(vcpu))
  3185. kvm_inject_pending_timer_irqs(vcpu);
  3186. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  3187. r = -EINTR;
  3188. kvm_run->exit_reason = KVM_EXIT_INTR;
  3189. ++vcpu->stat.request_irq_exits;
  3190. }
  3191. if (signal_pending(current)) {
  3192. r = -EINTR;
  3193. kvm_run->exit_reason = KVM_EXIT_INTR;
  3194. ++vcpu->stat.signal_exits;
  3195. }
  3196. if (need_resched()) {
  3197. up_read(&vcpu->kvm->slots_lock);
  3198. kvm_resched(vcpu);
  3199. down_read(&vcpu->kvm->slots_lock);
  3200. }
  3201. }
  3202. up_read(&vcpu->kvm->slots_lock);
  3203. post_kvm_run_save(vcpu, kvm_run);
  3204. vapic_exit(vcpu);
  3205. return r;
  3206. }
  3207. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3208. {
  3209. int r;
  3210. sigset_t sigsaved;
  3211. vcpu_load(vcpu);
  3212. if (vcpu->sigset_active)
  3213. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  3214. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  3215. kvm_vcpu_block(vcpu);
  3216. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  3217. r = -EAGAIN;
  3218. goto out;
  3219. }
  3220. /* re-sync apic's tpr */
  3221. if (!irqchip_in_kernel(vcpu->kvm))
  3222. kvm_set_cr8(vcpu, kvm_run->cr8);
  3223. if (vcpu->arch.pio.cur_count) {
  3224. r = complete_pio(vcpu);
  3225. if (r)
  3226. goto out;
  3227. }
  3228. #if CONFIG_HAS_IOMEM
  3229. if (vcpu->mmio_needed) {
  3230. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  3231. vcpu->mmio_read_completed = 1;
  3232. vcpu->mmio_needed = 0;
  3233. down_read(&vcpu->kvm->slots_lock);
  3234. r = emulate_instruction(vcpu, kvm_run,
  3235. vcpu->arch.mmio_fault_cr2, 0,
  3236. EMULTYPE_NO_DECODE);
  3237. up_read(&vcpu->kvm->slots_lock);
  3238. if (r == EMULATE_DO_MMIO) {
  3239. /*
  3240. * Read-modify-write. Back to userspace.
  3241. */
  3242. r = 0;
  3243. goto out;
  3244. }
  3245. }
  3246. #endif
  3247. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  3248. kvm_register_write(vcpu, VCPU_REGS_RAX,
  3249. kvm_run->hypercall.ret);
  3250. r = __vcpu_run(vcpu, kvm_run);
  3251. out:
  3252. if (vcpu->sigset_active)
  3253. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  3254. vcpu_put(vcpu);
  3255. return r;
  3256. }
  3257. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3258. {
  3259. vcpu_load(vcpu);
  3260. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3261. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3262. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3263. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3264. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3265. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3266. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3267. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3268. #ifdef CONFIG_X86_64
  3269. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  3270. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  3271. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  3272. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  3273. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  3274. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  3275. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  3276. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  3277. #endif
  3278. regs->rip = kvm_rip_read(vcpu);
  3279. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  3280. /*
  3281. * Don't leak debug flags in case they were set for guest debugging
  3282. */
  3283. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3284. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  3285. vcpu_put(vcpu);
  3286. return 0;
  3287. }
  3288. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  3289. {
  3290. vcpu_load(vcpu);
  3291. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  3292. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  3293. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  3294. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  3295. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  3296. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  3297. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  3298. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  3299. #ifdef CONFIG_X86_64
  3300. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  3301. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  3302. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  3303. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  3304. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  3305. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  3306. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  3307. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  3308. #endif
  3309. kvm_rip_write(vcpu, regs->rip);
  3310. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  3311. vcpu->arch.exception.pending = false;
  3312. vcpu_put(vcpu);
  3313. return 0;
  3314. }
  3315. void kvm_get_segment(struct kvm_vcpu *vcpu,
  3316. struct kvm_segment *var, int seg)
  3317. {
  3318. kvm_x86_ops->get_segment(vcpu, var, seg);
  3319. }
  3320. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3321. {
  3322. struct kvm_segment cs;
  3323. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3324. *db = cs.db;
  3325. *l = cs.l;
  3326. }
  3327. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  3328. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  3329. struct kvm_sregs *sregs)
  3330. {
  3331. struct descriptor_table dt;
  3332. vcpu_load(vcpu);
  3333. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3334. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3335. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3336. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3337. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3338. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3339. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3340. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3341. kvm_x86_ops->get_idt(vcpu, &dt);
  3342. sregs->idt.limit = dt.limit;
  3343. sregs->idt.base = dt.base;
  3344. kvm_x86_ops->get_gdt(vcpu, &dt);
  3345. sregs->gdt.limit = dt.limit;
  3346. sregs->gdt.base = dt.base;
  3347. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3348. sregs->cr0 = vcpu->arch.cr0;
  3349. sregs->cr2 = vcpu->arch.cr2;
  3350. sregs->cr3 = vcpu->arch.cr3;
  3351. sregs->cr4 = vcpu->arch.cr4;
  3352. sregs->cr8 = kvm_get_cr8(vcpu);
  3353. sregs->efer = vcpu->arch.shadow_efer;
  3354. sregs->apic_base = kvm_get_apic_base(vcpu);
  3355. memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
  3356. if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
  3357. set_bit(vcpu->arch.interrupt.nr,
  3358. (unsigned long *)sregs->interrupt_bitmap);
  3359. vcpu_put(vcpu);
  3360. return 0;
  3361. }
  3362. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  3363. struct kvm_mp_state *mp_state)
  3364. {
  3365. vcpu_load(vcpu);
  3366. mp_state->mp_state = vcpu->arch.mp_state;
  3367. vcpu_put(vcpu);
  3368. return 0;
  3369. }
  3370. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  3371. struct kvm_mp_state *mp_state)
  3372. {
  3373. vcpu_load(vcpu);
  3374. vcpu->arch.mp_state = mp_state->mp_state;
  3375. vcpu_put(vcpu);
  3376. return 0;
  3377. }
  3378. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3379. struct kvm_segment *var, int seg)
  3380. {
  3381. kvm_x86_ops->set_segment(vcpu, var, seg);
  3382. }
  3383. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  3384. struct kvm_segment *kvm_desct)
  3385. {
  3386. kvm_desct->base = seg_desc->base0;
  3387. kvm_desct->base |= seg_desc->base1 << 16;
  3388. kvm_desct->base |= seg_desc->base2 << 24;
  3389. kvm_desct->limit = seg_desc->limit0;
  3390. kvm_desct->limit |= seg_desc->limit << 16;
  3391. if (seg_desc->g) {
  3392. kvm_desct->limit <<= 12;
  3393. kvm_desct->limit |= 0xfff;
  3394. }
  3395. kvm_desct->selector = selector;
  3396. kvm_desct->type = seg_desc->type;
  3397. kvm_desct->present = seg_desc->p;
  3398. kvm_desct->dpl = seg_desc->dpl;
  3399. kvm_desct->db = seg_desc->d;
  3400. kvm_desct->s = seg_desc->s;
  3401. kvm_desct->l = seg_desc->l;
  3402. kvm_desct->g = seg_desc->g;
  3403. kvm_desct->avl = seg_desc->avl;
  3404. if (!selector)
  3405. kvm_desct->unusable = 1;
  3406. else
  3407. kvm_desct->unusable = 0;
  3408. kvm_desct->padding = 0;
  3409. }
  3410. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  3411. u16 selector,
  3412. struct descriptor_table *dtable)
  3413. {
  3414. if (selector & 1 << 2) {
  3415. struct kvm_segment kvm_seg;
  3416. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  3417. if (kvm_seg.unusable)
  3418. dtable->limit = 0;
  3419. else
  3420. dtable->limit = kvm_seg.limit;
  3421. dtable->base = kvm_seg.base;
  3422. }
  3423. else
  3424. kvm_x86_ops->get_gdt(vcpu, dtable);
  3425. }
  3426. /* allowed just for 8 bytes segments */
  3427. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3428. struct desc_struct *seg_desc)
  3429. {
  3430. gpa_t gpa;
  3431. struct descriptor_table dtable;
  3432. u16 index = selector >> 3;
  3433. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3434. if (dtable.limit < index * 8 + 7) {
  3435. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  3436. return 1;
  3437. }
  3438. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3439. gpa += index * 8;
  3440. return kvm_read_guest(vcpu->kvm, gpa, seg_desc, 8);
  3441. }
  3442. /* allowed just for 8 bytes segments */
  3443. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3444. struct desc_struct *seg_desc)
  3445. {
  3446. gpa_t gpa;
  3447. struct descriptor_table dtable;
  3448. u16 index = selector >> 3;
  3449. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3450. if (dtable.limit < index * 8 + 7)
  3451. return 1;
  3452. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3453. gpa += index * 8;
  3454. return kvm_write_guest(vcpu->kvm, gpa, seg_desc, 8);
  3455. }
  3456. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  3457. struct desc_struct *seg_desc)
  3458. {
  3459. u32 base_addr;
  3460. base_addr = seg_desc->base0;
  3461. base_addr |= (seg_desc->base1 << 16);
  3462. base_addr |= (seg_desc->base2 << 24);
  3463. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  3464. }
  3465. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3466. {
  3467. struct kvm_segment kvm_seg;
  3468. kvm_get_segment(vcpu, &kvm_seg, seg);
  3469. return kvm_seg.selector;
  3470. }
  3471. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3472. u16 selector,
  3473. struct kvm_segment *kvm_seg)
  3474. {
  3475. struct desc_struct seg_desc;
  3476. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3477. return 1;
  3478. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3479. return 0;
  3480. }
  3481. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3482. {
  3483. struct kvm_segment segvar = {
  3484. .base = selector << 4,
  3485. .limit = 0xffff,
  3486. .selector = selector,
  3487. .type = 3,
  3488. .present = 1,
  3489. .dpl = 3,
  3490. .db = 0,
  3491. .s = 1,
  3492. .l = 0,
  3493. .g = 0,
  3494. .avl = 0,
  3495. .unusable = 0,
  3496. };
  3497. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3498. return 0;
  3499. }
  3500. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3501. int type_bits, int seg)
  3502. {
  3503. struct kvm_segment kvm_seg;
  3504. if (!(vcpu->arch.cr0 & X86_CR0_PE))
  3505. return kvm_load_realmode_segment(vcpu, selector, seg);
  3506. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3507. return 1;
  3508. kvm_seg.type |= type_bits;
  3509. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3510. seg != VCPU_SREG_LDTR)
  3511. if (!kvm_seg.s)
  3512. kvm_seg.unusable = 1;
  3513. kvm_set_segment(vcpu, &kvm_seg, seg);
  3514. return 0;
  3515. }
  3516. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3517. struct tss_segment_32 *tss)
  3518. {
  3519. tss->cr3 = vcpu->arch.cr3;
  3520. tss->eip = kvm_rip_read(vcpu);
  3521. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  3522. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3523. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3524. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3525. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3526. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3527. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3528. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3529. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3530. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3531. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3532. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3533. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3534. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3535. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3536. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3537. }
  3538. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3539. struct tss_segment_32 *tss)
  3540. {
  3541. kvm_set_cr3(vcpu, tss->cr3);
  3542. kvm_rip_write(vcpu, tss->eip);
  3543. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  3544. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3545. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3546. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3547. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3548. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3549. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3550. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3551. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3552. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3553. return 1;
  3554. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3555. return 1;
  3556. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3557. return 1;
  3558. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3559. return 1;
  3560. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3561. return 1;
  3562. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3563. return 1;
  3564. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3565. return 1;
  3566. return 0;
  3567. }
  3568. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3569. struct tss_segment_16 *tss)
  3570. {
  3571. tss->ip = kvm_rip_read(vcpu);
  3572. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  3573. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3574. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3575. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3576. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3577. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3578. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3579. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3580. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3581. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3582. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3583. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3584. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3585. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3586. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3587. }
  3588. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3589. struct tss_segment_16 *tss)
  3590. {
  3591. kvm_rip_write(vcpu, tss->ip);
  3592. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  3593. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3594. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3595. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3596. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3597. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3598. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3599. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3600. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3601. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3602. return 1;
  3603. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3604. return 1;
  3605. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3606. return 1;
  3607. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3608. return 1;
  3609. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3610. return 1;
  3611. return 0;
  3612. }
  3613. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3614. u16 old_tss_sel, u32 old_tss_base,
  3615. struct desc_struct *nseg_desc)
  3616. {
  3617. struct tss_segment_16 tss_segment_16;
  3618. int ret = 0;
  3619. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3620. sizeof tss_segment_16))
  3621. goto out;
  3622. save_state_to_tss16(vcpu, &tss_segment_16);
  3623. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3624. sizeof tss_segment_16))
  3625. goto out;
  3626. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3627. &tss_segment_16, sizeof tss_segment_16))
  3628. goto out;
  3629. if (old_tss_sel != 0xffff) {
  3630. tss_segment_16.prev_task_link = old_tss_sel;
  3631. if (kvm_write_guest(vcpu->kvm,
  3632. get_tss_base_addr(vcpu, nseg_desc),
  3633. &tss_segment_16.prev_task_link,
  3634. sizeof tss_segment_16.prev_task_link))
  3635. goto out;
  3636. }
  3637. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3638. goto out;
  3639. ret = 1;
  3640. out:
  3641. return ret;
  3642. }
  3643. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3644. u16 old_tss_sel, u32 old_tss_base,
  3645. struct desc_struct *nseg_desc)
  3646. {
  3647. struct tss_segment_32 tss_segment_32;
  3648. int ret = 0;
  3649. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3650. sizeof tss_segment_32))
  3651. goto out;
  3652. save_state_to_tss32(vcpu, &tss_segment_32);
  3653. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3654. sizeof tss_segment_32))
  3655. goto out;
  3656. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3657. &tss_segment_32, sizeof tss_segment_32))
  3658. goto out;
  3659. if (old_tss_sel != 0xffff) {
  3660. tss_segment_32.prev_task_link = old_tss_sel;
  3661. if (kvm_write_guest(vcpu->kvm,
  3662. get_tss_base_addr(vcpu, nseg_desc),
  3663. &tss_segment_32.prev_task_link,
  3664. sizeof tss_segment_32.prev_task_link))
  3665. goto out;
  3666. }
  3667. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3668. goto out;
  3669. ret = 1;
  3670. out:
  3671. return ret;
  3672. }
  3673. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3674. {
  3675. struct kvm_segment tr_seg;
  3676. struct desc_struct cseg_desc;
  3677. struct desc_struct nseg_desc;
  3678. int ret = 0;
  3679. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3680. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3681. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3682. /* FIXME: Handle errors. Failure to read either TSS or their
  3683. * descriptors should generate a pagefault.
  3684. */
  3685. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3686. goto out;
  3687. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3688. goto out;
  3689. if (reason != TASK_SWITCH_IRET) {
  3690. int cpl;
  3691. cpl = kvm_x86_ops->get_cpl(vcpu);
  3692. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3693. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3694. return 1;
  3695. }
  3696. }
  3697. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  3698. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3699. return 1;
  3700. }
  3701. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3702. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3703. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  3704. }
  3705. if (reason == TASK_SWITCH_IRET) {
  3706. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3707. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3708. }
  3709. /* set back link to prev task only if NT bit is set in eflags
  3710. note that old_tss_sel is not used afetr this point */
  3711. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3712. old_tss_sel = 0xffff;
  3713. /* set back link to prev task only if NT bit is set in eflags
  3714. note that old_tss_sel is not used afetr this point */
  3715. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  3716. old_tss_sel = 0xffff;
  3717. if (nseg_desc.type & 8)
  3718. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_sel,
  3719. old_tss_base, &nseg_desc);
  3720. else
  3721. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_sel,
  3722. old_tss_base, &nseg_desc);
  3723. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3724. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3725. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3726. }
  3727. if (reason != TASK_SWITCH_IRET) {
  3728. nseg_desc.type |= (1 << 1);
  3729. save_guest_segment_descriptor(vcpu, tss_selector,
  3730. &nseg_desc);
  3731. }
  3732. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3733. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3734. tr_seg.type = 11;
  3735. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3736. out:
  3737. return ret;
  3738. }
  3739. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3740. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3741. struct kvm_sregs *sregs)
  3742. {
  3743. int mmu_reset_needed = 0;
  3744. int pending_vec, max_bits;
  3745. struct descriptor_table dt;
  3746. vcpu_load(vcpu);
  3747. dt.limit = sregs->idt.limit;
  3748. dt.base = sregs->idt.base;
  3749. kvm_x86_ops->set_idt(vcpu, &dt);
  3750. dt.limit = sregs->gdt.limit;
  3751. dt.base = sregs->gdt.base;
  3752. kvm_x86_ops->set_gdt(vcpu, &dt);
  3753. vcpu->arch.cr2 = sregs->cr2;
  3754. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3755. down_read(&vcpu->kvm->slots_lock);
  3756. if (gfn_to_memslot(vcpu->kvm, sregs->cr3 >> PAGE_SHIFT))
  3757. vcpu->arch.cr3 = sregs->cr3;
  3758. else
  3759. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  3760. up_read(&vcpu->kvm->slots_lock);
  3761. kvm_set_cr8(vcpu, sregs->cr8);
  3762. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3763. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3764. kvm_set_apic_base(vcpu, sregs->apic_base);
  3765. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3766. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3767. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3768. vcpu->arch.cr0 = sregs->cr0;
  3769. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3770. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3771. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3772. load_pdptrs(vcpu, vcpu->arch.cr3);
  3773. if (mmu_reset_needed)
  3774. kvm_mmu_reset_context(vcpu);
  3775. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3776. pending_vec = find_first_bit(
  3777. (const unsigned long *)sregs->interrupt_bitmap, max_bits);
  3778. if (pending_vec < max_bits) {
  3779. kvm_queue_interrupt(vcpu, pending_vec, false);
  3780. pr_debug("Set back pending irq %d\n", pending_vec);
  3781. if (irqchip_in_kernel(vcpu->kvm))
  3782. kvm_pic_clear_isr_ack(vcpu->kvm);
  3783. }
  3784. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3785. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3786. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3787. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3788. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3789. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3790. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3791. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3792. /* Older userspace won't unhalt the vcpu on reset. */
  3793. if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
  3794. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  3795. !(vcpu->arch.cr0 & X86_CR0_PE))
  3796. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3797. vcpu_put(vcpu);
  3798. return 0;
  3799. }
  3800. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  3801. struct kvm_guest_debug *dbg)
  3802. {
  3803. int i, r;
  3804. vcpu_load(vcpu);
  3805. if ((dbg->control & (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) ==
  3806. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) {
  3807. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  3808. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  3809. vcpu->arch.switch_db_regs =
  3810. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  3811. } else {
  3812. for (i = 0; i < KVM_NR_DB_REGS; i++)
  3813. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  3814. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  3815. }
  3816. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3817. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  3818. kvm_queue_exception(vcpu, DB_VECTOR);
  3819. else if (dbg->control & KVM_GUESTDBG_INJECT_BP)
  3820. kvm_queue_exception(vcpu, BP_VECTOR);
  3821. vcpu_put(vcpu);
  3822. return r;
  3823. }
  3824. /*
  3825. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3826. * we have asm/x86/processor.h
  3827. */
  3828. struct fxsave {
  3829. u16 cwd;
  3830. u16 swd;
  3831. u16 twd;
  3832. u16 fop;
  3833. u64 rip;
  3834. u64 rdp;
  3835. u32 mxcsr;
  3836. u32 mxcsr_mask;
  3837. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3838. #ifdef CONFIG_X86_64
  3839. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3840. #else
  3841. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3842. #endif
  3843. };
  3844. /*
  3845. * Translate a guest virtual address to a guest physical address.
  3846. */
  3847. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3848. struct kvm_translation *tr)
  3849. {
  3850. unsigned long vaddr = tr->linear_address;
  3851. gpa_t gpa;
  3852. vcpu_load(vcpu);
  3853. down_read(&vcpu->kvm->slots_lock);
  3854. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3855. up_read(&vcpu->kvm->slots_lock);
  3856. tr->physical_address = gpa;
  3857. tr->valid = gpa != UNMAPPED_GVA;
  3858. tr->writeable = 1;
  3859. tr->usermode = 0;
  3860. vcpu_put(vcpu);
  3861. return 0;
  3862. }
  3863. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3864. {
  3865. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3866. vcpu_load(vcpu);
  3867. memcpy(fpu->fpr, fxsave->st_space, 128);
  3868. fpu->fcw = fxsave->cwd;
  3869. fpu->fsw = fxsave->swd;
  3870. fpu->ftwx = fxsave->twd;
  3871. fpu->last_opcode = fxsave->fop;
  3872. fpu->last_ip = fxsave->rip;
  3873. fpu->last_dp = fxsave->rdp;
  3874. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3875. vcpu_put(vcpu);
  3876. return 0;
  3877. }
  3878. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3879. {
  3880. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3881. vcpu_load(vcpu);
  3882. memcpy(fxsave->st_space, fpu->fpr, 128);
  3883. fxsave->cwd = fpu->fcw;
  3884. fxsave->swd = fpu->fsw;
  3885. fxsave->twd = fpu->ftwx;
  3886. fxsave->fop = fpu->last_opcode;
  3887. fxsave->rip = fpu->last_ip;
  3888. fxsave->rdp = fpu->last_dp;
  3889. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3890. vcpu_put(vcpu);
  3891. return 0;
  3892. }
  3893. void fx_init(struct kvm_vcpu *vcpu)
  3894. {
  3895. unsigned after_mxcsr_mask;
  3896. /*
  3897. * Touch the fpu the first time in non atomic context as if
  3898. * this is the first fpu instruction the exception handler
  3899. * will fire before the instruction returns and it'll have to
  3900. * allocate ram with GFP_KERNEL.
  3901. */
  3902. if (!used_math())
  3903. kvm_fx_save(&vcpu->arch.host_fx_image);
  3904. /* Initialize guest FPU by resetting ours and saving into guest's */
  3905. preempt_disable();
  3906. kvm_fx_save(&vcpu->arch.host_fx_image);
  3907. kvm_fx_finit();
  3908. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3909. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3910. preempt_enable();
  3911. vcpu->arch.cr0 |= X86_CR0_ET;
  3912. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3913. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3914. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3915. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3916. }
  3917. EXPORT_SYMBOL_GPL(fx_init);
  3918. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3919. {
  3920. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3921. return;
  3922. vcpu->guest_fpu_loaded = 1;
  3923. kvm_fx_save(&vcpu->arch.host_fx_image);
  3924. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  3925. }
  3926. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3927. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3928. {
  3929. if (!vcpu->guest_fpu_loaded)
  3930. return;
  3931. vcpu->guest_fpu_loaded = 0;
  3932. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3933. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3934. ++vcpu->stat.fpu_reload;
  3935. }
  3936. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3937. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3938. {
  3939. if (vcpu->arch.time_page) {
  3940. kvm_release_page_dirty(vcpu->arch.time_page);
  3941. vcpu->arch.time_page = NULL;
  3942. }
  3943. kvm_x86_ops->vcpu_free(vcpu);
  3944. }
  3945. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3946. unsigned int id)
  3947. {
  3948. return kvm_x86_ops->vcpu_create(kvm, id);
  3949. }
  3950. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3951. {
  3952. int r;
  3953. /* We do fxsave: this must be aligned. */
  3954. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3955. vcpu->arch.mtrr_state.have_fixed = 1;
  3956. vcpu_load(vcpu);
  3957. r = kvm_arch_vcpu_reset(vcpu);
  3958. if (r == 0)
  3959. r = kvm_mmu_setup(vcpu);
  3960. vcpu_put(vcpu);
  3961. if (r < 0)
  3962. goto free_vcpu;
  3963. return 0;
  3964. free_vcpu:
  3965. kvm_x86_ops->vcpu_free(vcpu);
  3966. return r;
  3967. }
  3968. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3969. {
  3970. vcpu_load(vcpu);
  3971. kvm_mmu_unload(vcpu);
  3972. vcpu_put(vcpu);
  3973. kvm_x86_ops->vcpu_free(vcpu);
  3974. }
  3975. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3976. {
  3977. vcpu->arch.nmi_pending = false;
  3978. vcpu->arch.nmi_injected = false;
  3979. vcpu->arch.switch_db_regs = 0;
  3980. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  3981. vcpu->arch.dr6 = DR6_FIXED_1;
  3982. vcpu->arch.dr7 = DR7_FIXED_1;
  3983. return kvm_x86_ops->vcpu_reset(vcpu);
  3984. }
  3985. void kvm_arch_hardware_enable(void *garbage)
  3986. {
  3987. kvm_x86_ops->hardware_enable(garbage);
  3988. }
  3989. void kvm_arch_hardware_disable(void *garbage)
  3990. {
  3991. kvm_x86_ops->hardware_disable(garbage);
  3992. }
  3993. int kvm_arch_hardware_setup(void)
  3994. {
  3995. return kvm_x86_ops->hardware_setup();
  3996. }
  3997. void kvm_arch_hardware_unsetup(void)
  3998. {
  3999. kvm_x86_ops->hardware_unsetup();
  4000. }
  4001. void kvm_arch_check_processor_compat(void *rtn)
  4002. {
  4003. kvm_x86_ops->check_processor_compatibility(rtn);
  4004. }
  4005. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  4006. {
  4007. struct page *page;
  4008. struct kvm *kvm;
  4009. int r;
  4010. BUG_ON(vcpu->kvm == NULL);
  4011. kvm = vcpu->kvm;
  4012. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  4013. if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
  4014. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  4015. else
  4016. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  4017. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  4018. if (!page) {
  4019. r = -ENOMEM;
  4020. goto fail;
  4021. }
  4022. vcpu->arch.pio_data = page_address(page);
  4023. r = kvm_mmu_create(vcpu);
  4024. if (r < 0)
  4025. goto fail_free_pio_data;
  4026. if (irqchip_in_kernel(kvm)) {
  4027. r = kvm_create_lapic(vcpu);
  4028. if (r < 0)
  4029. goto fail_mmu_destroy;
  4030. }
  4031. vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
  4032. GFP_KERNEL);
  4033. if (!vcpu->arch.mce_banks) {
  4034. r = -ENOMEM;
  4035. goto fail_mmu_destroy;
  4036. }
  4037. vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
  4038. return 0;
  4039. fail_mmu_destroy:
  4040. kvm_mmu_destroy(vcpu);
  4041. fail_free_pio_data:
  4042. free_page((unsigned long)vcpu->arch.pio_data);
  4043. fail:
  4044. return r;
  4045. }
  4046. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  4047. {
  4048. kvm_free_lapic(vcpu);
  4049. down_read(&vcpu->kvm->slots_lock);
  4050. kvm_mmu_destroy(vcpu);
  4051. up_read(&vcpu->kvm->slots_lock);
  4052. free_page((unsigned long)vcpu->arch.pio_data);
  4053. }
  4054. struct kvm *kvm_arch_create_vm(void)
  4055. {
  4056. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  4057. if (!kvm)
  4058. return ERR_PTR(-ENOMEM);
  4059. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  4060. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  4061. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  4062. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  4063. rdtscll(kvm->arch.vm_init_tsc);
  4064. return kvm;
  4065. }
  4066. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  4067. {
  4068. vcpu_load(vcpu);
  4069. kvm_mmu_unload(vcpu);
  4070. vcpu_put(vcpu);
  4071. }
  4072. static void kvm_free_vcpus(struct kvm *kvm)
  4073. {
  4074. unsigned int i;
  4075. struct kvm_vcpu *vcpu;
  4076. /*
  4077. * Unpin any mmu pages first.
  4078. */
  4079. kvm_for_each_vcpu(i, vcpu, kvm)
  4080. kvm_unload_vcpu_mmu(vcpu);
  4081. kvm_for_each_vcpu(i, vcpu, kvm)
  4082. kvm_arch_vcpu_free(vcpu);
  4083. mutex_lock(&kvm->lock);
  4084. for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
  4085. kvm->vcpus[i] = NULL;
  4086. atomic_set(&kvm->online_vcpus, 0);
  4087. mutex_unlock(&kvm->lock);
  4088. }
  4089. void kvm_arch_sync_events(struct kvm *kvm)
  4090. {
  4091. kvm_free_all_assigned_devices(kvm);
  4092. }
  4093. void kvm_arch_destroy_vm(struct kvm *kvm)
  4094. {
  4095. kvm_iommu_unmap_guest(kvm);
  4096. kvm_free_pit(kvm);
  4097. kfree(kvm->arch.vpic);
  4098. kfree(kvm->arch.vioapic);
  4099. kvm_free_vcpus(kvm);
  4100. kvm_free_physmem(kvm);
  4101. if (kvm->arch.apic_access_page)
  4102. put_page(kvm->arch.apic_access_page);
  4103. if (kvm->arch.ept_identity_pagetable)
  4104. put_page(kvm->arch.ept_identity_pagetable);
  4105. kfree(kvm);
  4106. }
  4107. int kvm_arch_set_memory_region(struct kvm *kvm,
  4108. struct kvm_userspace_memory_region *mem,
  4109. struct kvm_memory_slot old,
  4110. int user_alloc)
  4111. {
  4112. int npages = mem->memory_size >> PAGE_SHIFT;
  4113. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  4114. /*To keep backward compatibility with older userspace,
  4115. *x86 needs to hanlde !user_alloc case.
  4116. */
  4117. if (!user_alloc) {
  4118. if (npages && !old.rmap) {
  4119. unsigned long userspace_addr;
  4120. down_write(&current->mm->mmap_sem);
  4121. userspace_addr = do_mmap(NULL, 0,
  4122. npages * PAGE_SIZE,
  4123. PROT_READ | PROT_WRITE,
  4124. MAP_PRIVATE | MAP_ANONYMOUS,
  4125. 0);
  4126. up_write(&current->mm->mmap_sem);
  4127. if (IS_ERR((void *)userspace_addr))
  4128. return PTR_ERR((void *)userspace_addr);
  4129. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  4130. spin_lock(&kvm->mmu_lock);
  4131. memslot->userspace_addr = userspace_addr;
  4132. spin_unlock(&kvm->mmu_lock);
  4133. } else {
  4134. if (!old.user_alloc && old.rmap) {
  4135. int ret;
  4136. down_write(&current->mm->mmap_sem);
  4137. ret = do_munmap(current->mm, old.userspace_addr,
  4138. old.npages * PAGE_SIZE);
  4139. up_write(&current->mm->mmap_sem);
  4140. if (ret < 0)
  4141. printk(KERN_WARNING
  4142. "kvm_vm_ioctl_set_memory_region: "
  4143. "failed to munmap memory\n");
  4144. }
  4145. }
  4146. }
  4147. spin_lock(&kvm->mmu_lock);
  4148. if (!kvm->arch.n_requested_mmu_pages) {
  4149. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  4150. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  4151. }
  4152. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  4153. spin_unlock(&kvm->mmu_lock);
  4154. kvm_flush_remote_tlbs(kvm);
  4155. return 0;
  4156. }
  4157. void kvm_arch_flush_shadow(struct kvm *kvm)
  4158. {
  4159. kvm_mmu_zap_all(kvm);
  4160. kvm_reload_remote_mmus(kvm);
  4161. }
  4162. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  4163. {
  4164. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  4165. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  4166. || vcpu->arch.nmi_pending;
  4167. }
  4168. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  4169. {
  4170. int me;
  4171. int cpu = vcpu->cpu;
  4172. if (waitqueue_active(&vcpu->wq)) {
  4173. wake_up_interruptible(&vcpu->wq);
  4174. ++vcpu->stat.halt_wakeup;
  4175. }
  4176. me = get_cpu();
  4177. if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
  4178. if (!test_and_set_bit(KVM_REQ_KICK, &vcpu->requests))
  4179. smp_send_reschedule(cpu);
  4180. put_cpu();
  4181. }
  4182. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
  4183. {
  4184. return kvm_x86_ops->interrupt_allowed(vcpu);
  4185. }
  4186. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
  4187. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
  4188. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
  4189. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
  4190. EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);