clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-sys.h>
  24. #include <mach/regs-clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/devs.h>
  27. #include <plat/cpu-freq.h>
  28. #include <plat/clock.h>
  29. #include <plat/clock-clksrc.h>
  30. #include <plat/pll.h>
  31. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  32. * ext_xtal_mux for want of an actual name from the manual.
  33. */
  34. static struct clk clk_ext_xtal_mux = {
  35. .name = "ext_xtal",
  36. };
  37. #define clk_fin_apll clk_ext_xtal_mux
  38. #define clk_fin_mpll clk_ext_xtal_mux
  39. #define clk_fin_epll clk_ext_xtal_mux
  40. #define clk_fout_mpll clk_mpll
  41. #define clk_fout_epll clk_epll
  42. struct clk clk_h2 = {
  43. .name = "hclk2",
  44. .rate = 0,
  45. };
  46. struct clk clk_27m = {
  47. .name = "clk_27m",
  48. .rate = 27000000,
  49. };
  50. static int clk_48m_ctrl(struct clk *clk, int enable)
  51. {
  52. unsigned long flags;
  53. u32 val;
  54. /* can't rely on clock lock, this register has other usages */
  55. local_irq_save(flags);
  56. val = __raw_readl(S3C64XX_OTHERS);
  57. if (enable)
  58. val |= S3C64XX_OTHERS_USBMASK;
  59. else
  60. val &= ~S3C64XX_OTHERS_USBMASK;
  61. __raw_writel(val, S3C64XX_OTHERS);
  62. local_irq_restore(flags);
  63. return 0;
  64. }
  65. struct clk clk_48m = {
  66. .name = "clk_48m",
  67. .rate = 48000000,
  68. .enable = clk_48m_ctrl,
  69. };
  70. struct clk clk_xusbxti = {
  71. .name = "xusbxti",
  72. .rate = 48000000,
  73. };
  74. static int inline s3c64xx_gate(void __iomem *reg,
  75. struct clk *clk,
  76. int enable)
  77. {
  78. unsigned int ctrlbit = clk->ctrlbit;
  79. u32 con;
  80. con = __raw_readl(reg);
  81. if (enable)
  82. con |= ctrlbit;
  83. else
  84. con &= ~ctrlbit;
  85. __raw_writel(con, reg);
  86. return 0;
  87. }
  88. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  89. {
  90. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  91. }
  92. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  93. {
  94. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  95. }
  96. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  97. {
  98. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  99. }
  100. static struct clk init_clocks_off[] = {
  101. {
  102. .name = "nand",
  103. .parent = &clk_h,
  104. }, {
  105. .name = "rtc",
  106. .parent = &clk_p,
  107. .enable = s3c64xx_pclk_ctrl,
  108. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  109. }, {
  110. .name = "adc",
  111. .parent = &clk_p,
  112. .enable = s3c64xx_pclk_ctrl,
  113. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  114. }, {
  115. .name = "i2c",
  116. .parent = &clk_p,
  117. .enable = s3c64xx_pclk_ctrl,
  118. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  119. }, {
  120. .name = "i2c",
  121. .devname = "s3c2440-i2c.1",
  122. .parent = &clk_p,
  123. .enable = s3c64xx_pclk_ctrl,
  124. .ctrlbit = S3C6410_CLKCON_PCLK_I2C1,
  125. }, {
  126. .name = "iis",
  127. .devname = "samsung-i2s.0",
  128. .parent = &clk_p,
  129. .enable = s3c64xx_pclk_ctrl,
  130. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  131. }, {
  132. .name = "iis",
  133. .devname = "samsung-i2s.1",
  134. .parent = &clk_p,
  135. .enable = s3c64xx_pclk_ctrl,
  136. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  137. }, {
  138. #ifdef CONFIG_CPU_S3C6410
  139. .name = "iis",
  140. .parent = &clk_p,
  141. .enable = s3c64xx_pclk_ctrl,
  142. .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
  143. }, {
  144. #endif
  145. .name = "keypad",
  146. .parent = &clk_p,
  147. .enable = s3c64xx_pclk_ctrl,
  148. .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
  149. }, {
  150. .name = "spi",
  151. .devname = "s3c64xx-spi.0",
  152. .parent = &clk_p,
  153. .enable = s3c64xx_pclk_ctrl,
  154. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  155. }, {
  156. .name = "spi",
  157. .devname = "s3c64xx-spi.1",
  158. .parent = &clk_p,
  159. .enable = s3c64xx_pclk_ctrl,
  160. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  161. }, {
  162. .name = "48m",
  163. .devname = "s3c-sdhci.0",
  164. .parent = &clk_48m,
  165. .enable = s3c64xx_sclk_ctrl,
  166. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  167. }, {
  168. .name = "48m",
  169. .devname = "s3c-sdhci.1",
  170. .parent = &clk_48m,
  171. .enable = s3c64xx_sclk_ctrl,
  172. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  173. }, {
  174. .name = "48m",
  175. .devname = "s3c-sdhci.2",
  176. .parent = &clk_48m,
  177. .enable = s3c64xx_sclk_ctrl,
  178. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  179. }, {
  180. .name = "ac97",
  181. .parent = &clk_p,
  182. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  183. }, {
  184. .name = "cfcon",
  185. .parent = &clk_h,
  186. .enable = s3c64xx_hclk_ctrl,
  187. .ctrlbit = S3C_CLKCON_HCLK_IHOST,
  188. }, {
  189. .name = "dma0",
  190. .parent = &clk_h,
  191. .enable = s3c64xx_hclk_ctrl,
  192. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  193. }, {
  194. .name = "dma1",
  195. .parent = &clk_h,
  196. .enable = s3c64xx_hclk_ctrl,
  197. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  198. }, {
  199. .name = "3dse",
  200. .parent = &clk_h,
  201. .enable = s3c64xx_hclk_ctrl,
  202. .ctrlbit = S3C_CLKCON_HCLK_3DSE,
  203. }, {
  204. .name = "hclk_secur",
  205. .parent = &clk_h,
  206. .enable = s3c64xx_hclk_ctrl,
  207. .ctrlbit = S3C_CLKCON_HCLK_SECUR,
  208. }, {
  209. .name = "sdma1",
  210. .parent = &clk_h,
  211. .enable = s3c64xx_hclk_ctrl,
  212. .ctrlbit = S3C_CLKCON_HCLK_SDMA1,
  213. }, {
  214. .name = "sdma0",
  215. .parent = &clk_h,
  216. .enable = s3c64xx_hclk_ctrl,
  217. .ctrlbit = S3C_CLKCON_HCLK_SDMA0,
  218. }, {
  219. .name = "hclk_jpeg",
  220. .parent = &clk_h,
  221. .enable = s3c64xx_hclk_ctrl,
  222. .ctrlbit = S3C_CLKCON_HCLK_JPEG,
  223. }, {
  224. .name = "camif",
  225. .parent = &clk_h,
  226. .enable = s3c64xx_hclk_ctrl,
  227. .ctrlbit = S3C_CLKCON_HCLK_CAMIF,
  228. }, {
  229. .name = "hclk_scaler",
  230. .parent = &clk_h,
  231. .enable = s3c64xx_hclk_ctrl,
  232. .ctrlbit = S3C_CLKCON_HCLK_SCALER,
  233. }, {
  234. .name = "2d",
  235. .parent = &clk_h,
  236. .enable = s3c64xx_hclk_ctrl,
  237. .ctrlbit = S3C_CLKCON_HCLK_2D,
  238. }, {
  239. .name = "tv",
  240. .parent = &clk_h,
  241. .enable = s3c64xx_hclk_ctrl,
  242. .ctrlbit = S3C_CLKCON_HCLK_TV,
  243. }, {
  244. .name = "post0",
  245. .parent = &clk_h,
  246. .enable = s3c64xx_hclk_ctrl,
  247. .ctrlbit = S3C_CLKCON_HCLK_POST0,
  248. }, {
  249. .name = "rot",
  250. .parent = &clk_h,
  251. .enable = s3c64xx_hclk_ctrl,
  252. .ctrlbit = S3C_CLKCON_HCLK_ROT,
  253. }, {
  254. .name = "hclk_mfc",
  255. .parent = &clk_h,
  256. .enable = s3c64xx_hclk_ctrl,
  257. .ctrlbit = S3C_CLKCON_HCLK_MFC,
  258. }, {
  259. .name = "pclk_mfc",
  260. .parent = &clk_p,
  261. .enable = s3c64xx_pclk_ctrl,
  262. .ctrlbit = S3C_CLKCON_PCLK_MFC,
  263. }, {
  264. .name = "dac27",
  265. .enable = s3c64xx_sclk_ctrl,
  266. .ctrlbit = S3C_CLKCON_SCLK_DAC27,
  267. }, {
  268. .name = "tv27",
  269. .enable = s3c64xx_sclk_ctrl,
  270. .ctrlbit = S3C_CLKCON_SCLK_TV27,
  271. }, {
  272. .name = "scaler27",
  273. .enable = s3c64xx_sclk_ctrl,
  274. .ctrlbit = S3C_CLKCON_SCLK_SCALER27,
  275. }, {
  276. .name = "sclk_scaler",
  277. .enable = s3c64xx_sclk_ctrl,
  278. .ctrlbit = S3C_CLKCON_SCLK_SCALER,
  279. }, {
  280. .name = "post0_27",
  281. .enable = s3c64xx_sclk_ctrl,
  282. .ctrlbit = S3C_CLKCON_SCLK_POST0_27,
  283. }, {
  284. .name = "secur",
  285. .enable = s3c64xx_sclk_ctrl,
  286. .ctrlbit = S3C_CLKCON_SCLK_SECUR,
  287. }, {
  288. .name = "sclk_mfc",
  289. .enable = s3c64xx_sclk_ctrl,
  290. .ctrlbit = S3C_CLKCON_SCLK_MFC,
  291. }, {
  292. .name = "cam",
  293. .enable = s3c64xx_sclk_ctrl,
  294. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  295. }, {
  296. .name = "sclk_jpeg",
  297. .enable = s3c64xx_sclk_ctrl,
  298. .ctrlbit = S3C_CLKCON_SCLK_JPEG,
  299. },
  300. };
  301. static struct clk clk_48m_spi0 = {
  302. .name = "spi_48m",
  303. .devname = "s3c64xx-spi.0",
  304. .parent = &clk_48m,
  305. .enable = s3c64xx_sclk_ctrl,
  306. .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
  307. };
  308. static struct clk clk_48m_spi1 = {
  309. .name = "spi_48m",
  310. .devname = "s3c64xx-spi.1",
  311. .parent = &clk_48m,
  312. .enable = s3c64xx_sclk_ctrl,
  313. .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
  314. };
  315. static struct clk init_clocks[] = {
  316. {
  317. .name = "lcd",
  318. .parent = &clk_h,
  319. .enable = s3c64xx_hclk_ctrl,
  320. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  321. }, {
  322. .name = "gpio",
  323. .parent = &clk_p,
  324. .enable = s3c64xx_pclk_ctrl,
  325. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  326. }, {
  327. .name = "usb-host",
  328. .parent = &clk_h,
  329. .enable = s3c64xx_hclk_ctrl,
  330. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  331. }, {
  332. .name = "otg",
  333. .parent = &clk_h,
  334. .enable = s3c64xx_hclk_ctrl,
  335. .ctrlbit = S3C_CLKCON_HCLK_USB,
  336. }, {
  337. .name = "timers",
  338. .parent = &clk_p,
  339. .enable = s3c64xx_pclk_ctrl,
  340. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  341. }, {
  342. .name = "uart",
  343. .devname = "s3c6400-uart.0",
  344. .parent = &clk_p,
  345. .enable = s3c64xx_pclk_ctrl,
  346. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  347. }, {
  348. .name = "uart",
  349. .devname = "s3c6400-uart.1",
  350. .parent = &clk_p,
  351. .enable = s3c64xx_pclk_ctrl,
  352. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  353. }, {
  354. .name = "uart",
  355. .devname = "s3c6400-uart.2",
  356. .parent = &clk_p,
  357. .enable = s3c64xx_pclk_ctrl,
  358. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  359. }, {
  360. .name = "uart",
  361. .devname = "s3c6400-uart.3",
  362. .parent = &clk_p,
  363. .enable = s3c64xx_pclk_ctrl,
  364. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  365. }, {
  366. .name = "watchdog",
  367. .parent = &clk_p,
  368. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  369. },
  370. };
  371. static struct clk clk_hsmmc0 = {
  372. .name = "hsmmc",
  373. .devname = "s3c-sdhci.0",
  374. .parent = &clk_h,
  375. .enable = s3c64xx_hclk_ctrl,
  376. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  377. };
  378. static struct clk clk_hsmmc1 = {
  379. .name = "hsmmc",
  380. .devname = "s3c-sdhci.1",
  381. .parent = &clk_h,
  382. .enable = s3c64xx_hclk_ctrl,
  383. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  384. };
  385. static struct clk clk_hsmmc2 = {
  386. .name = "hsmmc",
  387. .devname = "s3c-sdhci.2",
  388. .parent = &clk_h,
  389. .enable = s3c64xx_hclk_ctrl,
  390. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  391. };
  392. static struct clk clk_fout_apll = {
  393. .name = "fout_apll",
  394. };
  395. static struct clk *clk_src_apll_list[] = {
  396. [0] = &clk_fin_apll,
  397. [1] = &clk_fout_apll,
  398. };
  399. static struct clksrc_sources clk_src_apll = {
  400. .sources = clk_src_apll_list,
  401. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  402. };
  403. static struct clksrc_clk clk_mout_apll = {
  404. .clk = {
  405. .name = "mout_apll",
  406. },
  407. .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
  408. .sources = &clk_src_apll,
  409. };
  410. static struct clk *clk_src_epll_list[] = {
  411. [0] = &clk_fin_epll,
  412. [1] = &clk_fout_epll,
  413. };
  414. static struct clksrc_sources clk_src_epll = {
  415. .sources = clk_src_epll_list,
  416. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  417. };
  418. static struct clksrc_clk clk_mout_epll = {
  419. .clk = {
  420. .name = "mout_epll",
  421. },
  422. .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
  423. .sources = &clk_src_epll,
  424. };
  425. static struct clk *clk_src_mpll_list[] = {
  426. [0] = &clk_fin_mpll,
  427. [1] = &clk_fout_mpll,
  428. };
  429. static struct clksrc_sources clk_src_mpll = {
  430. .sources = clk_src_mpll_list,
  431. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  432. };
  433. static struct clksrc_clk clk_mout_mpll = {
  434. .clk = {
  435. .name = "mout_mpll",
  436. },
  437. .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
  438. .sources = &clk_src_mpll,
  439. };
  440. static unsigned int armclk_mask;
  441. static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
  442. {
  443. unsigned long rate = clk_get_rate(clk->parent);
  444. u32 clkdiv;
  445. /* divisor mask starts at bit0, so no need to shift */
  446. clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
  447. return rate / (clkdiv + 1);
  448. }
  449. static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
  450. unsigned long rate)
  451. {
  452. unsigned long parent = clk_get_rate(clk->parent);
  453. u32 div;
  454. if (parent < rate)
  455. return parent;
  456. div = (parent / rate) - 1;
  457. if (div > armclk_mask)
  458. div = armclk_mask;
  459. return parent / (div + 1);
  460. }
  461. static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
  462. {
  463. unsigned long parent = clk_get_rate(clk->parent);
  464. u32 div;
  465. u32 val;
  466. if (rate < parent / (armclk_mask + 1))
  467. return -EINVAL;
  468. rate = clk_round_rate(clk, rate);
  469. div = clk_get_rate(clk->parent) / rate;
  470. val = __raw_readl(S3C_CLK_DIV0);
  471. val &= ~armclk_mask;
  472. val |= (div - 1);
  473. __raw_writel(val, S3C_CLK_DIV0);
  474. return 0;
  475. }
  476. static struct clk clk_arm = {
  477. .name = "armclk",
  478. .parent = &clk_mout_apll.clk,
  479. .ops = &(struct clk_ops) {
  480. .get_rate = s3c64xx_clk_arm_get_rate,
  481. .set_rate = s3c64xx_clk_arm_set_rate,
  482. .round_rate = s3c64xx_clk_arm_round_rate,
  483. },
  484. };
  485. static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
  486. {
  487. unsigned long rate = clk_get_rate(clk->parent);
  488. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  489. if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
  490. rate /= 2;
  491. return rate;
  492. }
  493. static struct clk_ops clk_dout_ops = {
  494. .get_rate = s3c64xx_clk_doutmpll_get_rate,
  495. };
  496. static struct clk clk_dout_mpll = {
  497. .name = "dout_mpll",
  498. .parent = &clk_mout_mpll.clk,
  499. .ops = &clk_dout_ops,
  500. };
  501. static struct clk *clkset_spi_mmc_list[] = {
  502. &clk_mout_epll.clk,
  503. &clk_dout_mpll,
  504. &clk_fin_epll,
  505. &clk_27m,
  506. };
  507. static struct clksrc_sources clkset_spi_mmc = {
  508. .sources = clkset_spi_mmc_list,
  509. .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
  510. };
  511. static struct clk *clkset_irda_list[] = {
  512. &clk_mout_epll.clk,
  513. &clk_dout_mpll,
  514. NULL,
  515. &clk_27m,
  516. };
  517. static struct clksrc_sources clkset_irda = {
  518. .sources = clkset_irda_list,
  519. .nr_sources = ARRAY_SIZE(clkset_irda_list),
  520. };
  521. static struct clk *clkset_uart_list[] = {
  522. &clk_mout_epll.clk,
  523. &clk_dout_mpll,
  524. NULL,
  525. NULL
  526. };
  527. static struct clksrc_sources clkset_uart = {
  528. .sources = clkset_uart_list,
  529. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  530. };
  531. static struct clk *clkset_uhost_list[] = {
  532. &clk_48m,
  533. &clk_mout_epll.clk,
  534. &clk_dout_mpll,
  535. &clk_fin_epll,
  536. };
  537. static struct clksrc_sources clkset_uhost = {
  538. .sources = clkset_uhost_list,
  539. .nr_sources = ARRAY_SIZE(clkset_uhost_list),
  540. };
  541. /* The peripheral clocks are all controlled via clocksource followed
  542. * by an optional divider and gate stage. We currently roll this into
  543. * one clock which hides the intermediate clock from the mux.
  544. *
  545. * Note, the JPEG clock can only be an even divider...
  546. *
  547. * The scaler and LCD clocks depend on the S3C64XX version, and also
  548. * have a common parent divisor so are not included here.
  549. */
  550. /* clocks that feed other parts of the clock source tree */
  551. static struct clk clk_iis_cd0 = {
  552. .name = "iis_cdclk0",
  553. };
  554. static struct clk clk_iis_cd1 = {
  555. .name = "iis_cdclk1",
  556. };
  557. static struct clk clk_iisv4_cd = {
  558. .name = "iis_cdclk_v4",
  559. };
  560. static struct clk clk_pcm_cd = {
  561. .name = "pcm_cdclk",
  562. };
  563. static struct clk *clkset_audio0_list[] = {
  564. [0] = &clk_mout_epll.clk,
  565. [1] = &clk_dout_mpll,
  566. [2] = &clk_fin_epll,
  567. [3] = &clk_iis_cd0,
  568. [4] = &clk_pcm_cd,
  569. };
  570. static struct clksrc_sources clkset_audio0 = {
  571. .sources = clkset_audio0_list,
  572. .nr_sources = ARRAY_SIZE(clkset_audio0_list),
  573. };
  574. static struct clk *clkset_audio1_list[] = {
  575. [0] = &clk_mout_epll.clk,
  576. [1] = &clk_dout_mpll,
  577. [2] = &clk_fin_epll,
  578. [3] = &clk_iis_cd1,
  579. [4] = &clk_pcm_cd,
  580. };
  581. static struct clksrc_sources clkset_audio1 = {
  582. .sources = clkset_audio1_list,
  583. .nr_sources = ARRAY_SIZE(clkset_audio1_list),
  584. };
  585. static struct clk *clkset_audio2_list[] = {
  586. [0] = &clk_mout_epll.clk,
  587. [1] = &clk_dout_mpll,
  588. [2] = &clk_fin_epll,
  589. [3] = &clk_iisv4_cd,
  590. [4] = &clk_pcm_cd,
  591. };
  592. static struct clksrc_sources clkset_audio2 = {
  593. .sources = clkset_audio2_list,
  594. .nr_sources = ARRAY_SIZE(clkset_audio2_list),
  595. };
  596. static struct clk *clkset_camif_list[] = {
  597. &clk_h2,
  598. };
  599. static struct clksrc_sources clkset_camif = {
  600. .sources = clkset_camif_list,
  601. .nr_sources = ARRAY_SIZE(clkset_camif_list),
  602. };
  603. static struct clksrc_clk clksrcs[] = {
  604. {
  605. .clk = {
  606. .name = "usb-bus-host",
  607. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  608. .enable = s3c64xx_sclk_ctrl,
  609. },
  610. .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
  611. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
  612. .sources = &clkset_uhost,
  613. }, {
  614. .clk = {
  615. .name = "audio-bus",
  616. .devname = "samsung-i2s.0",
  617. .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
  618. .enable = s3c64xx_sclk_ctrl,
  619. },
  620. .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
  621. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
  622. .sources = &clkset_audio0,
  623. }, {
  624. .clk = {
  625. .name = "audio-bus",
  626. .devname = "samsung-i2s.1",
  627. .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
  628. .enable = s3c64xx_sclk_ctrl,
  629. },
  630. .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
  631. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
  632. .sources = &clkset_audio1,
  633. }, {
  634. .clk = {
  635. .name = "audio-bus",
  636. .devname = "samsung-i2s.2",
  637. .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
  638. .enable = s3c64xx_sclk_ctrl,
  639. },
  640. .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
  641. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
  642. .sources = &clkset_audio2,
  643. }, {
  644. .clk = {
  645. .name = "irda-bus",
  646. .ctrlbit = S3C_CLKCON_SCLK_IRDA,
  647. .enable = s3c64xx_sclk_ctrl,
  648. },
  649. .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
  650. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
  651. .sources = &clkset_irda,
  652. }, {
  653. .clk = {
  654. .name = "camera",
  655. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  656. .enable = s3c64xx_sclk_ctrl,
  657. },
  658. .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
  659. .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
  660. .sources = &clkset_camif,
  661. },
  662. };
  663. /* Where does UCLK0 come from? */
  664. static struct clksrc_clk clk_sclk_uclk = {
  665. .clk = {
  666. .name = "uclk1",
  667. .ctrlbit = S3C_CLKCON_SCLK_UART,
  668. .enable = s3c64xx_sclk_ctrl,
  669. },
  670. .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
  671. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
  672. .sources = &clkset_uart,
  673. };
  674. static struct clksrc_clk clk_sclk_mmc0 = {
  675. .clk = {
  676. .name = "mmc_bus",
  677. .devname = "s3c-sdhci.0",
  678. .ctrlbit = S3C_CLKCON_SCLK_MMC0,
  679. .enable = s3c64xx_sclk_ctrl,
  680. },
  681. .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
  682. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
  683. .sources = &clkset_spi_mmc,
  684. };
  685. static struct clksrc_clk clk_sclk_mmc1 = {
  686. .clk = {
  687. .name = "mmc_bus",
  688. .devname = "s3c-sdhci.1",
  689. .ctrlbit = S3C_CLKCON_SCLK_MMC1,
  690. .enable = s3c64xx_sclk_ctrl,
  691. },
  692. .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
  693. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
  694. .sources = &clkset_spi_mmc,
  695. };
  696. static struct clksrc_clk clk_sclk_mmc2 = {
  697. .clk = {
  698. .name = "mmc_bus",
  699. .devname = "s3c-sdhci.2",
  700. .ctrlbit = S3C_CLKCON_SCLK_MMC2,
  701. .enable = s3c64xx_sclk_ctrl,
  702. },
  703. .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
  704. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
  705. .sources = &clkset_spi_mmc,
  706. };
  707. static struct clksrc_clk clk_sclk_spi0 = {
  708. .clk = {
  709. .name = "spi-bus",
  710. .devname = "s3c64xx-spi.0",
  711. .ctrlbit = S3C_CLKCON_SCLK_SPI0,
  712. .enable = s3c64xx_sclk_ctrl,
  713. },
  714. .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
  715. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
  716. .sources = &clkset_spi_mmc,
  717. };
  718. static struct clksrc_clk clk_sclk_spi1 = {
  719. .clk = {
  720. .name = "spi-bus",
  721. .devname = "s3c64xx-spi.1",
  722. .ctrlbit = S3C_CLKCON_SCLK_SPI1,
  723. .enable = s3c64xx_sclk_ctrl,
  724. },
  725. .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
  726. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
  727. .sources = &clkset_spi_mmc,
  728. };
  729. /* Clock initialisation code */
  730. static struct clksrc_clk *init_parents[] = {
  731. &clk_mout_apll,
  732. &clk_mout_epll,
  733. &clk_mout_mpll,
  734. };
  735. static struct clksrc_clk *clksrc_cdev[] = {
  736. &clk_sclk_uclk,
  737. &clk_sclk_mmc0,
  738. &clk_sclk_mmc1,
  739. &clk_sclk_mmc2,
  740. &clk_sclk_spi0,
  741. &clk_sclk_spi1,
  742. };
  743. static struct clk *clk_cdev[] = {
  744. &clk_hsmmc0,
  745. &clk_hsmmc1,
  746. &clk_hsmmc2,
  747. &clk_48m_spi0,
  748. &clk_48m_spi1,
  749. };
  750. static struct clk_lookup s3c64xx_clk_lookup[] = {
  751. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
  752. CLKDEV_INIT(NULL, "clk_uart_baud3", &clk_sclk_uclk.clk),
  753. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0),
  754. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1),
  755. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2),
  756. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
  757. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
  758. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
  759. CLKDEV_INIT(NULL, "spi_busclk0", &clk_p),
  760. CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk1", &clk_sclk_spi0.clk),
  761. CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk2", &clk_48m_spi0),
  762. CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk1", &clk_sclk_spi1.clk),
  763. CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk2", &clk_48m_spi1),
  764. };
  765. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  766. void __init_or_cpufreq s3c64xx_setup_clocks(void)
  767. {
  768. struct clk *xtal_clk;
  769. unsigned long xtal;
  770. unsigned long fclk;
  771. unsigned long hclk;
  772. unsigned long hclk2;
  773. unsigned long pclk;
  774. unsigned long epll;
  775. unsigned long apll;
  776. unsigned long mpll;
  777. unsigned int ptr;
  778. u32 clkdiv0;
  779. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  780. clkdiv0 = __raw_readl(S3C_CLK_DIV0);
  781. printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
  782. xtal_clk = clk_get(NULL, "xtal");
  783. BUG_ON(IS_ERR(xtal_clk));
  784. xtal = clk_get_rate(xtal_clk);
  785. clk_put(xtal_clk);
  786. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  787. /* For now assume the mux always selects the crystal */
  788. clk_ext_xtal_mux.parent = xtal_clk;
  789. epll = s3c_get_pll6553x(xtal, __raw_readl(S3C_EPLL_CON0),
  790. __raw_readl(S3C_EPLL_CON1));
  791. mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
  792. apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
  793. fclk = mpll;
  794. printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
  795. apll, mpll, epll);
  796. if(__raw_readl(S3C64XX_OTHERS) & S3C64XX_OTHERS_SYNCMUXSEL)
  797. /* Synchronous mode */
  798. hclk2 = apll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  799. else
  800. /* Asynchronous mode */
  801. hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  802. hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
  803. pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
  804. printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
  805. hclk2, hclk, pclk);
  806. clk_fout_mpll.rate = mpll;
  807. clk_fout_epll.rate = epll;
  808. clk_fout_apll.rate = apll;
  809. clk_h2.rate = hclk2;
  810. clk_h.rate = hclk;
  811. clk_p.rate = pclk;
  812. clk_f.rate = fclk;
  813. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  814. s3c_set_clksrc(init_parents[ptr], true);
  815. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  816. s3c_set_clksrc(&clksrcs[ptr], true);
  817. }
  818. static struct clk *clks1[] __initdata = {
  819. &clk_ext_xtal_mux,
  820. &clk_iis_cd0,
  821. &clk_iis_cd1,
  822. &clk_iisv4_cd,
  823. &clk_pcm_cd,
  824. &clk_mout_epll.clk,
  825. &clk_mout_mpll.clk,
  826. &clk_dout_mpll,
  827. &clk_arm,
  828. };
  829. static struct clk *clks[] __initdata = {
  830. &clk_ext,
  831. &clk_epll,
  832. &clk_27m,
  833. &clk_48m,
  834. &clk_h2,
  835. &clk_xusbxti,
  836. };
  837. /**
  838. * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
  839. * @xtal: The rate for the clock crystal feeding the PLLs.
  840. * @armclk_divlimit: Divisor mask for ARMCLK.
  841. *
  842. * Register the clocks for the S3C6400 and S3C6410 SoC range, such
  843. * as ARMCLK as well as the necessary parent clocks.
  844. *
  845. * This call does not setup the clocks, which is left to the
  846. * s3c64xx_setup_clocks() call which may be needed by the cpufreq
  847. * or resume code to re-set the clocks if the bootloader has changed
  848. * them.
  849. */
  850. void __init s3c64xx_register_clocks(unsigned long xtal,
  851. unsigned armclk_divlimit)
  852. {
  853. unsigned int cnt;
  854. armclk_mask = armclk_divlimit;
  855. s3c24xx_register_baseclocks(xtal);
  856. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  857. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  858. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  859. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  860. s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
  861. for (cnt = 0; cnt < ARRAY_SIZE(clk_cdev); cnt++)
  862. s3c_disable_clocks(clk_cdev[cnt], 1);
  863. s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
  864. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  865. for (cnt = 0; cnt < ARRAY_SIZE(clksrc_cdev); cnt++)
  866. s3c_register_clksrc(clksrc_cdev[cnt], 1);
  867. clkdev_add_table(s3c64xx_clk_lookup, ARRAY_SIZE(s3c64xx_clk_lookup));
  868. s3c_pwmclk_init();
  869. }