b44.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. *
  6. * Distribute under GPL.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/types.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_ether.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/version.h>
  21. #include <linux/dma-mapping.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. #include "b44.h"
  26. #define DRV_MODULE_NAME "b44"
  27. #define PFX DRV_MODULE_NAME ": "
  28. #define DRV_MODULE_VERSION "0.95"
  29. #define DRV_MODULE_RELDATE "Aug 3, 2004"
  30. #define B44_DEF_MSG_ENABLE \
  31. (NETIF_MSG_DRV | \
  32. NETIF_MSG_PROBE | \
  33. NETIF_MSG_LINK | \
  34. NETIF_MSG_TIMER | \
  35. NETIF_MSG_IFDOWN | \
  36. NETIF_MSG_IFUP | \
  37. NETIF_MSG_RX_ERR | \
  38. NETIF_MSG_TX_ERR)
  39. /* length of time before we decide the hardware is borked,
  40. * and dev->tx_timeout() should be called to fix the problem
  41. */
  42. #define B44_TX_TIMEOUT (5 * HZ)
  43. /* hardware minimum and maximum for a single frame's data payload */
  44. #define B44_MIN_MTU 60
  45. #define B44_MAX_MTU 1500
  46. #define B44_RX_RING_SIZE 512
  47. #define B44_DEF_RX_RING_PENDING 200
  48. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  49. B44_RX_RING_SIZE)
  50. #define B44_TX_RING_SIZE 512
  51. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  52. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  53. B44_TX_RING_SIZE)
  54. #define B44_DMA_MASK 0x3fffffff
  55. #define TX_RING_GAP(BP) \
  56. (B44_TX_RING_SIZE - (BP)->tx_pending)
  57. #define TX_BUFFS_AVAIL(BP) \
  58. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  59. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  60. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  61. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  62. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  63. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  64. /* minimum number of free TX descriptors required to wake up TX process */
  65. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  66. static char version[] __devinitdata =
  67. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  68. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  69. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  70. MODULE_LICENSE("GPL");
  71. MODULE_VERSION(DRV_MODULE_VERSION);
  72. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  73. module_param(b44_debug, int, 0);
  74. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  75. static struct pci_device_id b44_pci_tbl[] = {
  76. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  77. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  78. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  79. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  80. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  81. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  82. { } /* terminate list with empty entry */
  83. };
  84. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  85. static void b44_halt(struct b44 *);
  86. static void b44_init_rings(struct b44 *);
  87. static void b44_init_hw(struct b44 *);
  88. static int b44_poll(struct net_device *dev, int *budget);
  89. #ifdef CONFIG_NET_POLL_CONTROLLER
  90. static void b44_poll_controller(struct net_device *dev);
  91. #endif
  92. static int dma_desc_align_mask;
  93. static int dma_desc_sync_size;
  94. static inline void b44_sync_dma_desc_for_device(struct pci_dev *pdev,
  95. dma_addr_t dma_base,
  96. unsigned long offset,
  97. enum dma_data_direction dir)
  98. {
  99. dma_sync_single_range_for_device(&pdev->dev, dma_base,
  100. offset & dma_desc_align_mask,
  101. dma_desc_sync_size, dir);
  102. }
  103. static inline void b44_sync_dma_desc_for_cpu(struct pci_dev *pdev,
  104. dma_addr_t dma_base,
  105. unsigned long offset,
  106. enum dma_data_direction dir)
  107. {
  108. dma_sync_single_range_for_cpu(&pdev->dev, dma_base,
  109. offset & dma_desc_align_mask,
  110. dma_desc_sync_size, dir);
  111. }
  112. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  113. {
  114. return readl(bp->regs + reg);
  115. }
  116. static inline void bw32(const struct b44 *bp,
  117. unsigned long reg, unsigned long val)
  118. {
  119. writel(val, bp->regs + reg);
  120. }
  121. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  122. u32 bit, unsigned long timeout, const int clear)
  123. {
  124. unsigned long i;
  125. for (i = 0; i < timeout; i++) {
  126. u32 val = br32(bp, reg);
  127. if (clear && !(val & bit))
  128. break;
  129. if (!clear && (val & bit))
  130. break;
  131. udelay(10);
  132. }
  133. if (i == timeout) {
  134. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  135. "%lx to %s.\n",
  136. bp->dev->name,
  137. bit, reg,
  138. (clear ? "clear" : "set"));
  139. return -ENODEV;
  140. }
  141. return 0;
  142. }
  143. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  144. * buzz words used on this company's website :-)
  145. *
  146. * All of these routines must be invoked with bp->lock held and
  147. * interrupts disabled.
  148. */
  149. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  150. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  151. static u32 ssb_get_core_rev(struct b44 *bp)
  152. {
  153. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  154. }
  155. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  156. {
  157. u32 bar_orig, pci_rev, val;
  158. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  159. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  160. pci_rev = ssb_get_core_rev(bp);
  161. val = br32(bp, B44_SBINTVEC);
  162. val |= cores;
  163. bw32(bp, B44_SBINTVEC, val);
  164. val = br32(bp, SSB_PCI_TRANS_2);
  165. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  166. bw32(bp, SSB_PCI_TRANS_2, val);
  167. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  168. return pci_rev;
  169. }
  170. static void ssb_core_disable(struct b44 *bp)
  171. {
  172. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  173. return;
  174. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  175. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  176. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  177. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  178. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  179. br32(bp, B44_SBTMSLOW);
  180. udelay(1);
  181. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  182. br32(bp, B44_SBTMSLOW);
  183. udelay(1);
  184. }
  185. static void ssb_core_reset(struct b44 *bp)
  186. {
  187. u32 val;
  188. ssb_core_disable(bp);
  189. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  190. br32(bp, B44_SBTMSLOW);
  191. udelay(1);
  192. /* Clear SERR if set, this is a hw bug workaround. */
  193. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  194. bw32(bp, B44_SBTMSHIGH, 0);
  195. val = br32(bp, B44_SBIMSTATE);
  196. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  197. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  198. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  199. br32(bp, B44_SBTMSLOW);
  200. udelay(1);
  201. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  202. br32(bp, B44_SBTMSLOW);
  203. udelay(1);
  204. }
  205. static int ssb_core_unit(struct b44 *bp)
  206. {
  207. #if 0
  208. u32 val = br32(bp, B44_SBADMATCH0);
  209. u32 base;
  210. type = val & SBADMATCH0_TYPE_MASK;
  211. switch (type) {
  212. case 0:
  213. base = val & SBADMATCH0_BS0_MASK;
  214. break;
  215. case 1:
  216. base = val & SBADMATCH0_BS1_MASK;
  217. break;
  218. case 2:
  219. default:
  220. base = val & SBADMATCH0_BS2_MASK;
  221. break;
  222. };
  223. #endif
  224. return 0;
  225. }
  226. static int ssb_is_core_up(struct b44 *bp)
  227. {
  228. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  229. == SBTMSLOW_CLOCK);
  230. }
  231. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  232. {
  233. u32 val;
  234. val = ((u32) data[2]) << 24;
  235. val |= ((u32) data[3]) << 16;
  236. val |= ((u32) data[4]) << 8;
  237. val |= ((u32) data[5]) << 0;
  238. bw32(bp, B44_CAM_DATA_LO, val);
  239. val = (CAM_DATA_HI_VALID |
  240. (((u32) data[0]) << 8) |
  241. (((u32) data[1]) << 0));
  242. bw32(bp, B44_CAM_DATA_HI, val);
  243. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  244. (index << CAM_CTRL_INDEX_SHIFT)));
  245. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  246. }
  247. static inline void __b44_disable_ints(struct b44 *bp)
  248. {
  249. bw32(bp, B44_IMASK, 0);
  250. }
  251. static void b44_disable_ints(struct b44 *bp)
  252. {
  253. __b44_disable_ints(bp);
  254. /* Flush posted writes. */
  255. br32(bp, B44_IMASK);
  256. }
  257. static void b44_enable_ints(struct b44 *bp)
  258. {
  259. bw32(bp, B44_IMASK, bp->imask);
  260. }
  261. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  262. {
  263. int err;
  264. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  265. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  266. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  267. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  268. (reg << MDIO_DATA_RA_SHIFT) |
  269. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  270. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  271. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  272. return err;
  273. }
  274. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  275. {
  276. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  277. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  278. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  279. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  280. (reg << MDIO_DATA_RA_SHIFT) |
  281. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  282. (val & MDIO_DATA_DATA)));
  283. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  284. }
  285. /* miilib interface */
  286. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  287. * due to code existing before miilib use was added to this driver.
  288. * Someone should remove this artificial driver limitation in
  289. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  290. */
  291. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  292. {
  293. u32 val;
  294. struct b44 *bp = netdev_priv(dev);
  295. int rc = b44_readphy(bp, location, &val);
  296. if (rc)
  297. return 0xffffffff;
  298. return val;
  299. }
  300. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  301. int val)
  302. {
  303. struct b44 *bp = netdev_priv(dev);
  304. b44_writephy(bp, location, val);
  305. }
  306. static int b44_phy_reset(struct b44 *bp)
  307. {
  308. u32 val;
  309. int err;
  310. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  311. if (err)
  312. return err;
  313. udelay(100);
  314. err = b44_readphy(bp, MII_BMCR, &val);
  315. if (!err) {
  316. if (val & BMCR_RESET) {
  317. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  318. bp->dev->name);
  319. err = -ENODEV;
  320. }
  321. }
  322. return 0;
  323. }
  324. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  325. {
  326. u32 val;
  327. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  328. bp->flags |= pause_flags;
  329. val = br32(bp, B44_RXCONFIG);
  330. if (pause_flags & B44_FLAG_RX_PAUSE)
  331. val |= RXCONFIG_FLOW;
  332. else
  333. val &= ~RXCONFIG_FLOW;
  334. bw32(bp, B44_RXCONFIG, val);
  335. val = br32(bp, B44_MAC_FLOW);
  336. if (pause_flags & B44_FLAG_TX_PAUSE)
  337. val |= (MAC_FLOW_PAUSE_ENAB |
  338. (0xc0 & MAC_FLOW_RX_HI_WATER));
  339. else
  340. val &= ~MAC_FLOW_PAUSE_ENAB;
  341. bw32(bp, B44_MAC_FLOW, val);
  342. }
  343. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  344. {
  345. u32 pause_enab = bp->flags & (B44_FLAG_TX_PAUSE |
  346. B44_FLAG_RX_PAUSE);
  347. if (local & ADVERTISE_PAUSE_CAP) {
  348. if (local & ADVERTISE_PAUSE_ASYM) {
  349. if (remote & LPA_PAUSE_CAP)
  350. pause_enab |= (B44_FLAG_TX_PAUSE |
  351. B44_FLAG_RX_PAUSE);
  352. else if (remote & LPA_PAUSE_ASYM)
  353. pause_enab |= B44_FLAG_RX_PAUSE;
  354. } else {
  355. if (remote & LPA_PAUSE_CAP)
  356. pause_enab |= (B44_FLAG_TX_PAUSE |
  357. B44_FLAG_RX_PAUSE);
  358. }
  359. } else if (local & ADVERTISE_PAUSE_ASYM) {
  360. if ((remote & LPA_PAUSE_CAP) &&
  361. (remote & LPA_PAUSE_ASYM))
  362. pause_enab |= B44_FLAG_TX_PAUSE;
  363. }
  364. __b44_set_flow_ctrl(bp, pause_enab);
  365. }
  366. static int b44_setup_phy(struct b44 *bp)
  367. {
  368. u32 val;
  369. int err;
  370. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  371. goto out;
  372. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  373. val & MII_ALEDCTRL_ALLMSK)) != 0)
  374. goto out;
  375. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  376. goto out;
  377. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  378. val | MII_TLEDCTRL_ENABLE)) != 0)
  379. goto out;
  380. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  381. u32 adv = ADVERTISE_CSMA;
  382. if (bp->flags & B44_FLAG_ADV_10HALF)
  383. adv |= ADVERTISE_10HALF;
  384. if (bp->flags & B44_FLAG_ADV_10FULL)
  385. adv |= ADVERTISE_10FULL;
  386. if (bp->flags & B44_FLAG_ADV_100HALF)
  387. adv |= ADVERTISE_100HALF;
  388. if (bp->flags & B44_FLAG_ADV_100FULL)
  389. adv |= ADVERTISE_100FULL;
  390. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  391. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  392. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  393. goto out;
  394. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  395. BMCR_ANRESTART))) != 0)
  396. goto out;
  397. } else {
  398. u32 bmcr;
  399. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  400. goto out;
  401. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  402. if (bp->flags & B44_FLAG_100_BASE_T)
  403. bmcr |= BMCR_SPEED100;
  404. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  405. bmcr |= BMCR_FULLDPLX;
  406. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  407. goto out;
  408. /* Since we will not be negotiating there is no safe way
  409. * to determine if the link partner supports flow control
  410. * or not. So just disable it completely in this case.
  411. */
  412. b44_set_flow_ctrl(bp, 0, 0);
  413. }
  414. out:
  415. return err;
  416. }
  417. static void b44_stats_update(struct b44 *bp)
  418. {
  419. unsigned long reg;
  420. u32 *val;
  421. val = &bp->hw_stats.tx_good_octets;
  422. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  423. *val++ += br32(bp, reg);
  424. }
  425. val = &bp->hw_stats.rx_good_octets;
  426. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  427. *val++ += br32(bp, reg);
  428. }
  429. }
  430. static void b44_link_report(struct b44 *bp)
  431. {
  432. if (!netif_carrier_ok(bp->dev)) {
  433. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  434. } else {
  435. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  436. bp->dev->name,
  437. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  438. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  439. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  440. "%s for RX.\n",
  441. bp->dev->name,
  442. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  443. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  444. }
  445. }
  446. static void b44_check_phy(struct b44 *bp)
  447. {
  448. u32 bmsr, aux;
  449. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  450. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  451. (bmsr != 0xffff)) {
  452. if (aux & MII_AUXCTRL_SPEED)
  453. bp->flags |= B44_FLAG_100_BASE_T;
  454. else
  455. bp->flags &= ~B44_FLAG_100_BASE_T;
  456. if (aux & MII_AUXCTRL_DUPLEX)
  457. bp->flags |= B44_FLAG_FULL_DUPLEX;
  458. else
  459. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  460. if (!netif_carrier_ok(bp->dev) &&
  461. (bmsr & BMSR_LSTATUS)) {
  462. u32 val = br32(bp, B44_TX_CTRL);
  463. u32 local_adv, remote_adv;
  464. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  465. val |= TX_CTRL_DUPLEX;
  466. else
  467. val &= ~TX_CTRL_DUPLEX;
  468. bw32(bp, B44_TX_CTRL, val);
  469. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  470. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  471. !b44_readphy(bp, MII_LPA, &remote_adv))
  472. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  473. /* Link now up */
  474. netif_carrier_on(bp->dev);
  475. b44_link_report(bp);
  476. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  477. /* Link now down */
  478. netif_carrier_off(bp->dev);
  479. b44_link_report(bp);
  480. }
  481. if (bmsr & BMSR_RFAULT)
  482. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  483. bp->dev->name);
  484. if (bmsr & BMSR_JCD)
  485. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  486. bp->dev->name);
  487. }
  488. }
  489. static void b44_timer(unsigned long __opaque)
  490. {
  491. struct b44 *bp = (struct b44 *) __opaque;
  492. spin_lock_irq(&bp->lock);
  493. b44_check_phy(bp);
  494. b44_stats_update(bp);
  495. spin_unlock_irq(&bp->lock);
  496. bp->timer.expires = jiffies + HZ;
  497. add_timer(&bp->timer);
  498. }
  499. static void b44_tx(struct b44 *bp)
  500. {
  501. u32 cur, cons;
  502. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  503. cur /= sizeof(struct dma_desc);
  504. /* XXX needs updating when NETIF_F_SG is supported */
  505. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  506. struct ring_info *rp = &bp->tx_buffers[cons];
  507. struct sk_buff *skb = rp->skb;
  508. if (unlikely(skb == NULL))
  509. BUG();
  510. pci_unmap_single(bp->pdev,
  511. pci_unmap_addr(rp, mapping),
  512. skb->len,
  513. PCI_DMA_TODEVICE);
  514. rp->skb = NULL;
  515. dev_kfree_skb_irq(skb);
  516. }
  517. bp->tx_cons = cons;
  518. if (netif_queue_stopped(bp->dev) &&
  519. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  520. netif_wake_queue(bp->dev);
  521. bw32(bp, B44_GPTIMER, 0);
  522. }
  523. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  524. * before the DMA address you give it. So we allocate 30 more bytes
  525. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  526. * point the chip at 30 bytes past where the rx_header will go.
  527. */
  528. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  529. {
  530. struct dma_desc *dp;
  531. struct ring_info *src_map, *map;
  532. struct rx_header *rh;
  533. struct sk_buff *skb;
  534. dma_addr_t mapping;
  535. int dest_idx;
  536. u32 ctrl;
  537. src_map = NULL;
  538. if (src_idx >= 0)
  539. src_map = &bp->rx_buffers[src_idx];
  540. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  541. map = &bp->rx_buffers[dest_idx];
  542. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  543. if (skb == NULL)
  544. return -ENOMEM;
  545. mapping = pci_map_single(bp->pdev, skb->data,
  546. RX_PKT_BUF_SZ,
  547. PCI_DMA_FROMDEVICE);
  548. /* Hardware bug work-around, the chip is unable to do PCI DMA
  549. to/from anything above 1GB :-( */
  550. if(mapping+RX_PKT_BUF_SZ > B44_DMA_MASK) {
  551. /* Sigh... */
  552. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  553. dev_kfree_skb_any(skb);
  554. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  555. if (skb == NULL)
  556. return -ENOMEM;
  557. mapping = pci_map_single(bp->pdev, skb->data,
  558. RX_PKT_BUF_SZ,
  559. PCI_DMA_FROMDEVICE);
  560. if(mapping+RX_PKT_BUF_SZ > B44_DMA_MASK) {
  561. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  562. dev_kfree_skb_any(skb);
  563. return -ENOMEM;
  564. }
  565. }
  566. skb->dev = bp->dev;
  567. skb_reserve(skb, bp->rx_offset);
  568. rh = (struct rx_header *)
  569. (skb->data - bp->rx_offset);
  570. rh->len = 0;
  571. rh->flags = 0;
  572. map->skb = skb;
  573. pci_unmap_addr_set(map, mapping, mapping);
  574. if (src_map != NULL)
  575. src_map->skb = NULL;
  576. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  577. if (dest_idx == (B44_RX_RING_SIZE - 1))
  578. ctrl |= DESC_CTRL_EOT;
  579. dp = &bp->rx_ring[dest_idx];
  580. dp->ctrl = cpu_to_le32(ctrl);
  581. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  582. if (bp->flags & B44_FLAG_RX_RING_HACK)
  583. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  584. dest_idx * sizeof(dp),
  585. DMA_BIDIRECTIONAL);
  586. return RX_PKT_BUF_SZ;
  587. }
  588. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  589. {
  590. struct dma_desc *src_desc, *dest_desc;
  591. struct ring_info *src_map, *dest_map;
  592. struct rx_header *rh;
  593. int dest_idx;
  594. u32 ctrl;
  595. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  596. dest_desc = &bp->rx_ring[dest_idx];
  597. dest_map = &bp->rx_buffers[dest_idx];
  598. src_desc = &bp->rx_ring[src_idx];
  599. src_map = &bp->rx_buffers[src_idx];
  600. dest_map->skb = src_map->skb;
  601. rh = (struct rx_header *) src_map->skb->data;
  602. rh->len = 0;
  603. rh->flags = 0;
  604. pci_unmap_addr_set(dest_map, mapping,
  605. pci_unmap_addr(src_map, mapping));
  606. if (bp->flags & B44_FLAG_RX_RING_HACK)
  607. b44_sync_dma_desc_for_cpu(bp->pdev, bp->rx_ring_dma,
  608. src_idx * sizeof(src_desc),
  609. DMA_BIDIRECTIONAL);
  610. ctrl = src_desc->ctrl;
  611. if (dest_idx == (B44_RX_RING_SIZE - 1))
  612. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  613. else
  614. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  615. dest_desc->ctrl = ctrl;
  616. dest_desc->addr = src_desc->addr;
  617. src_map->skb = NULL;
  618. if (bp->flags & B44_FLAG_RX_RING_HACK)
  619. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  620. dest_idx * sizeof(dest_desc),
  621. DMA_BIDIRECTIONAL);
  622. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  623. RX_PKT_BUF_SZ,
  624. PCI_DMA_FROMDEVICE);
  625. }
  626. static int b44_rx(struct b44 *bp, int budget)
  627. {
  628. int received;
  629. u32 cons, prod;
  630. received = 0;
  631. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  632. prod /= sizeof(struct dma_desc);
  633. cons = bp->rx_cons;
  634. while (cons != prod && budget > 0) {
  635. struct ring_info *rp = &bp->rx_buffers[cons];
  636. struct sk_buff *skb = rp->skb;
  637. dma_addr_t map = pci_unmap_addr(rp, mapping);
  638. struct rx_header *rh;
  639. u16 len;
  640. pci_dma_sync_single_for_cpu(bp->pdev, map,
  641. RX_PKT_BUF_SZ,
  642. PCI_DMA_FROMDEVICE);
  643. rh = (struct rx_header *) skb->data;
  644. len = cpu_to_le16(rh->len);
  645. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  646. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  647. drop_it:
  648. b44_recycle_rx(bp, cons, bp->rx_prod);
  649. drop_it_no_recycle:
  650. bp->stats.rx_dropped++;
  651. goto next_pkt;
  652. }
  653. if (len == 0) {
  654. int i = 0;
  655. do {
  656. udelay(2);
  657. barrier();
  658. len = cpu_to_le16(rh->len);
  659. } while (len == 0 && i++ < 5);
  660. if (len == 0)
  661. goto drop_it;
  662. }
  663. /* Omit CRC. */
  664. len -= 4;
  665. if (len > RX_COPY_THRESHOLD) {
  666. int skb_size;
  667. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  668. if (skb_size < 0)
  669. goto drop_it;
  670. pci_unmap_single(bp->pdev, map,
  671. skb_size, PCI_DMA_FROMDEVICE);
  672. /* Leave out rx_header */
  673. skb_put(skb, len+bp->rx_offset);
  674. skb_pull(skb,bp->rx_offset);
  675. } else {
  676. struct sk_buff *copy_skb;
  677. b44_recycle_rx(bp, cons, bp->rx_prod);
  678. copy_skb = dev_alloc_skb(len + 2);
  679. if (copy_skb == NULL)
  680. goto drop_it_no_recycle;
  681. copy_skb->dev = bp->dev;
  682. skb_reserve(copy_skb, 2);
  683. skb_put(copy_skb, len);
  684. /* DMA sync done above, copy just the actual packet */
  685. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  686. skb = copy_skb;
  687. }
  688. skb->ip_summed = CHECKSUM_NONE;
  689. skb->protocol = eth_type_trans(skb, bp->dev);
  690. netif_receive_skb(skb);
  691. bp->dev->last_rx = jiffies;
  692. received++;
  693. budget--;
  694. next_pkt:
  695. bp->rx_prod = (bp->rx_prod + 1) &
  696. (B44_RX_RING_SIZE - 1);
  697. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  698. }
  699. bp->rx_cons = cons;
  700. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  701. return received;
  702. }
  703. static int b44_poll(struct net_device *netdev, int *budget)
  704. {
  705. struct b44 *bp = netdev_priv(netdev);
  706. int done;
  707. spin_lock_irq(&bp->lock);
  708. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  709. /* spin_lock(&bp->tx_lock); */
  710. b44_tx(bp);
  711. /* spin_unlock(&bp->tx_lock); */
  712. }
  713. spin_unlock_irq(&bp->lock);
  714. done = 1;
  715. if (bp->istat & ISTAT_RX) {
  716. int orig_budget = *budget;
  717. int work_done;
  718. if (orig_budget > netdev->quota)
  719. orig_budget = netdev->quota;
  720. work_done = b44_rx(bp, orig_budget);
  721. *budget -= work_done;
  722. netdev->quota -= work_done;
  723. if (work_done >= orig_budget)
  724. done = 0;
  725. }
  726. if (bp->istat & ISTAT_ERRORS) {
  727. spin_lock_irq(&bp->lock);
  728. b44_halt(bp);
  729. b44_init_rings(bp);
  730. b44_init_hw(bp);
  731. netif_wake_queue(bp->dev);
  732. spin_unlock_irq(&bp->lock);
  733. done = 1;
  734. }
  735. if (done) {
  736. netif_rx_complete(netdev);
  737. b44_enable_ints(bp);
  738. }
  739. return (done ? 0 : 1);
  740. }
  741. static irqreturn_t b44_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  742. {
  743. struct net_device *dev = dev_id;
  744. struct b44 *bp = netdev_priv(dev);
  745. unsigned long flags;
  746. u32 istat, imask;
  747. int handled = 0;
  748. spin_lock_irqsave(&bp->lock, flags);
  749. istat = br32(bp, B44_ISTAT);
  750. imask = br32(bp, B44_IMASK);
  751. /* ??? What the fuck is the purpose of the interrupt mask
  752. * ??? register if we have to mask it out by hand anyways?
  753. */
  754. istat &= imask;
  755. if (istat) {
  756. handled = 1;
  757. if (netif_rx_schedule_prep(dev)) {
  758. /* NOTE: These writes are posted by the readback of
  759. * the ISTAT register below.
  760. */
  761. bp->istat = istat;
  762. __b44_disable_ints(bp);
  763. __netif_rx_schedule(dev);
  764. } else {
  765. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  766. dev->name);
  767. }
  768. bw32(bp, B44_ISTAT, istat);
  769. br32(bp, B44_ISTAT);
  770. }
  771. spin_unlock_irqrestore(&bp->lock, flags);
  772. return IRQ_RETVAL(handled);
  773. }
  774. static void b44_tx_timeout(struct net_device *dev)
  775. {
  776. struct b44 *bp = netdev_priv(dev);
  777. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  778. dev->name);
  779. spin_lock_irq(&bp->lock);
  780. b44_halt(bp);
  781. b44_init_rings(bp);
  782. b44_init_hw(bp);
  783. spin_unlock_irq(&bp->lock);
  784. b44_enable_ints(bp);
  785. netif_wake_queue(dev);
  786. }
  787. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  788. {
  789. struct b44 *bp = netdev_priv(dev);
  790. struct sk_buff *bounce_skb;
  791. dma_addr_t mapping;
  792. u32 len, entry, ctrl;
  793. len = skb->len;
  794. spin_lock_irq(&bp->lock);
  795. /* This is a hard error, log it. */
  796. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  797. netif_stop_queue(dev);
  798. spin_unlock_irq(&bp->lock);
  799. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  800. dev->name);
  801. return 1;
  802. }
  803. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  804. if(mapping+len > B44_DMA_MASK) {
  805. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  806. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  807. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  808. GFP_ATOMIC|GFP_DMA);
  809. if (!bounce_skb)
  810. return NETDEV_TX_BUSY;
  811. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  812. len, PCI_DMA_TODEVICE);
  813. if(mapping+len > B44_DMA_MASK) {
  814. pci_unmap_single(bp->pdev, mapping,
  815. len, PCI_DMA_TODEVICE);
  816. dev_kfree_skb_any(bounce_skb);
  817. return NETDEV_TX_BUSY;
  818. }
  819. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  820. dev_kfree_skb_any(skb);
  821. skb = bounce_skb;
  822. }
  823. entry = bp->tx_prod;
  824. bp->tx_buffers[entry].skb = skb;
  825. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  826. ctrl = (len & DESC_CTRL_LEN);
  827. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  828. if (entry == (B44_TX_RING_SIZE - 1))
  829. ctrl |= DESC_CTRL_EOT;
  830. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  831. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  832. if (bp->flags & B44_FLAG_TX_RING_HACK)
  833. b44_sync_dma_desc_for_device(bp->pdev, bp->tx_ring_dma,
  834. entry * sizeof(bp->tx_ring[0]),
  835. DMA_TO_DEVICE);
  836. entry = NEXT_TX(entry);
  837. bp->tx_prod = entry;
  838. wmb();
  839. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  840. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  841. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  842. if (bp->flags & B44_FLAG_REORDER_BUG)
  843. br32(bp, B44_DMATX_PTR);
  844. if (TX_BUFFS_AVAIL(bp) < 1)
  845. netif_stop_queue(dev);
  846. spin_unlock_irq(&bp->lock);
  847. dev->trans_start = jiffies;
  848. return 0;
  849. }
  850. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  851. {
  852. struct b44 *bp = netdev_priv(dev);
  853. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  854. return -EINVAL;
  855. if (!netif_running(dev)) {
  856. /* We'll just catch it later when the
  857. * device is up'd.
  858. */
  859. dev->mtu = new_mtu;
  860. return 0;
  861. }
  862. spin_lock_irq(&bp->lock);
  863. b44_halt(bp);
  864. dev->mtu = new_mtu;
  865. b44_init_rings(bp);
  866. b44_init_hw(bp);
  867. spin_unlock_irq(&bp->lock);
  868. b44_enable_ints(bp);
  869. return 0;
  870. }
  871. /* Free up pending packets in all rx/tx rings.
  872. *
  873. * The chip has been shut down and the driver detached from
  874. * the networking, so no interrupts or new tx packets will
  875. * end up in the driver. bp->lock is not held and we are not
  876. * in an interrupt context and thus may sleep.
  877. */
  878. static void b44_free_rings(struct b44 *bp)
  879. {
  880. struct ring_info *rp;
  881. int i;
  882. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  883. rp = &bp->rx_buffers[i];
  884. if (rp->skb == NULL)
  885. continue;
  886. pci_unmap_single(bp->pdev,
  887. pci_unmap_addr(rp, mapping),
  888. RX_PKT_BUF_SZ,
  889. PCI_DMA_FROMDEVICE);
  890. dev_kfree_skb_any(rp->skb);
  891. rp->skb = NULL;
  892. }
  893. /* XXX needs changes once NETIF_F_SG is set... */
  894. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  895. rp = &bp->tx_buffers[i];
  896. if (rp->skb == NULL)
  897. continue;
  898. pci_unmap_single(bp->pdev,
  899. pci_unmap_addr(rp, mapping),
  900. rp->skb->len,
  901. PCI_DMA_TODEVICE);
  902. dev_kfree_skb_any(rp->skb);
  903. rp->skb = NULL;
  904. }
  905. }
  906. /* Initialize tx/rx rings for packet processing.
  907. *
  908. * The chip has been shut down and the driver detached from
  909. * the networking, so no interrupts or new tx packets will
  910. * end up in the driver. bp->lock is not held and we are not
  911. * in an interrupt context and thus may sleep.
  912. */
  913. static void b44_init_rings(struct b44 *bp)
  914. {
  915. int i;
  916. b44_free_rings(bp);
  917. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  918. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  919. if (bp->flags & B44_FLAG_RX_RING_HACK)
  920. dma_sync_single_for_device(&bp->pdev->dev, bp->rx_ring_dma,
  921. DMA_TABLE_BYTES,
  922. PCI_DMA_BIDIRECTIONAL);
  923. if (bp->flags & B44_FLAG_TX_RING_HACK)
  924. dma_sync_single_for_device(&bp->pdev->dev, bp->tx_ring_dma,
  925. DMA_TABLE_BYTES,
  926. PCI_DMA_TODEVICE);
  927. for (i = 0; i < bp->rx_pending; i++) {
  928. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  929. break;
  930. }
  931. }
  932. /*
  933. * Must not be invoked with interrupt sources disabled and
  934. * the hardware shutdown down.
  935. */
  936. static void b44_free_consistent(struct b44 *bp)
  937. {
  938. if (bp->rx_buffers) {
  939. kfree(bp->rx_buffers);
  940. bp->rx_buffers = NULL;
  941. }
  942. if (bp->tx_buffers) {
  943. kfree(bp->tx_buffers);
  944. bp->tx_buffers = NULL;
  945. }
  946. if (bp->rx_ring) {
  947. if (bp->flags & B44_FLAG_RX_RING_HACK) {
  948. dma_unmap_single(&bp->pdev->dev, bp->rx_ring_dma,
  949. DMA_TABLE_BYTES,
  950. DMA_BIDIRECTIONAL);
  951. kfree(bp->rx_ring);
  952. } else
  953. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  954. bp->rx_ring, bp->rx_ring_dma);
  955. bp->rx_ring = NULL;
  956. bp->flags &= ~B44_FLAG_RX_RING_HACK;
  957. }
  958. if (bp->tx_ring) {
  959. if (bp->flags & B44_FLAG_TX_RING_HACK) {
  960. dma_unmap_single(&bp->pdev->dev, bp->tx_ring_dma,
  961. DMA_TABLE_BYTES,
  962. DMA_TO_DEVICE);
  963. kfree(bp->tx_ring);
  964. } else
  965. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  966. bp->tx_ring, bp->tx_ring_dma);
  967. bp->tx_ring = NULL;
  968. bp->flags &= ~B44_FLAG_TX_RING_HACK;
  969. }
  970. }
  971. /*
  972. * Must not be invoked with interrupt sources disabled and
  973. * the hardware shutdown down. Can sleep.
  974. */
  975. static int b44_alloc_consistent(struct b44 *bp)
  976. {
  977. int size;
  978. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  979. bp->rx_buffers = kmalloc(size, GFP_KERNEL);
  980. if (!bp->rx_buffers)
  981. goto out_err;
  982. memset(bp->rx_buffers, 0, size);
  983. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  984. bp->tx_buffers = kmalloc(size, GFP_KERNEL);
  985. if (!bp->tx_buffers)
  986. goto out_err;
  987. memset(bp->tx_buffers, 0, size);
  988. size = DMA_TABLE_BYTES;
  989. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  990. if (!bp->rx_ring) {
  991. /* Allocation may have failed due to pci_alloc_consistent
  992. insisting on use of GFP_DMA, which is more restrictive
  993. than necessary... */
  994. struct dma_desc *rx_ring;
  995. dma_addr_t rx_ring_dma;
  996. if (!(rx_ring = (struct dma_desc *)kmalloc(size, GFP_KERNEL)))
  997. goto out_err;
  998. memset(rx_ring, 0, size);
  999. rx_ring_dma = dma_map_single(&bp->pdev->dev, rx_ring,
  1000. DMA_TABLE_BYTES,
  1001. DMA_BIDIRECTIONAL);
  1002. if (rx_ring_dma + size > B44_DMA_MASK) {
  1003. kfree(rx_ring);
  1004. goto out_err;
  1005. }
  1006. bp->rx_ring = rx_ring;
  1007. bp->rx_ring_dma = rx_ring_dma;
  1008. bp->flags |= B44_FLAG_RX_RING_HACK;
  1009. }
  1010. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  1011. if (!bp->tx_ring) {
  1012. /* Allocation may have failed due to pci_alloc_consistent
  1013. insisting on use of GFP_DMA, which is more restrictive
  1014. than necessary... */
  1015. struct dma_desc *tx_ring;
  1016. dma_addr_t tx_ring_dma;
  1017. if (!(tx_ring = (struct dma_desc *)kmalloc(size, GFP_KERNEL)))
  1018. goto out_err;
  1019. memset(tx_ring, 0, size);
  1020. tx_ring_dma = dma_map_single(&bp->pdev->dev, tx_ring,
  1021. DMA_TABLE_BYTES,
  1022. DMA_TO_DEVICE);
  1023. if (tx_ring_dma + size > B44_DMA_MASK) {
  1024. kfree(tx_ring);
  1025. goto out_err;
  1026. }
  1027. bp->tx_ring = tx_ring;
  1028. bp->tx_ring_dma = tx_ring_dma;
  1029. bp->flags |= B44_FLAG_TX_RING_HACK;
  1030. }
  1031. return 0;
  1032. out_err:
  1033. b44_free_consistent(bp);
  1034. return -ENOMEM;
  1035. }
  1036. /* bp->lock is held. */
  1037. static void b44_clear_stats(struct b44 *bp)
  1038. {
  1039. unsigned long reg;
  1040. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1041. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  1042. br32(bp, reg);
  1043. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  1044. br32(bp, reg);
  1045. }
  1046. /* bp->lock is held. */
  1047. static void b44_chip_reset(struct b44 *bp)
  1048. {
  1049. if (ssb_is_core_up(bp)) {
  1050. bw32(bp, B44_RCV_LAZY, 0);
  1051. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  1052. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  1053. bw32(bp, B44_DMATX_CTRL, 0);
  1054. bp->tx_prod = bp->tx_cons = 0;
  1055. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  1056. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  1057. 100, 0);
  1058. }
  1059. bw32(bp, B44_DMARX_CTRL, 0);
  1060. bp->rx_prod = bp->rx_cons = 0;
  1061. } else {
  1062. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  1063. SBINTVEC_ENET0 :
  1064. SBINTVEC_ENET1));
  1065. }
  1066. ssb_core_reset(bp);
  1067. b44_clear_stats(bp);
  1068. /* Make PHY accessible. */
  1069. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  1070. (0x0d & MDIO_CTRL_MAXF_MASK)));
  1071. br32(bp, B44_MDIO_CTRL);
  1072. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  1073. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  1074. br32(bp, B44_ENET_CTRL);
  1075. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  1076. } else {
  1077. u32 val = br32(bp, B44_DEVCTRL);
  1078. if (val & DEVCTRL_EPR) {
  1079. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  1080. br32(bp, B44_DEVCTRL);
  1081. udelay(100);
  1082. }
  1083. bp->flags |= B44_FLAG_INTERNAL_PHY;
  1084. }
  1085. }
  1086. /* bp->lock is held. */
  1087. static void b44_halt(struct b44 *bp)
  1088. {
  1089. b44_disable_ints(bp);
  1090. b44_chip_reset(bp);
  1091. }
  1092. /* bp->lock is held. */
  1093. static void __b44_set_mac_addr(struct b44 *bp)
  1094. {
  1095. bw32(bp, B44_CAM_CTRL, 0);
  1096. if (!(bp->dev->flags & IFF_PROMISC)) {
  1097. u32 val;
  1098. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1099. val = br32(bp, B44_CAM_CTRL);
  1100. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1101. }
  1102. }
  1103. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1104. {
  1105. struct b44 *bp = netdev_priv(dev);
  1106. struct sockaddr *addr = p;
  1107. if (netif_running(dev))
  1108. return -EBUSY;
  1109. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1110. spin_lock_irq(&bp->lock);
  1111. __b44_set_mac_addr(bp);
  1112. spin_unlock_irq(&bp->lock);
  1113. return 0;
  1114. }
  1115. /* Called at device open time to get the chip ready for
  1116. * packet processing. Invoked with bp->lock held.
  1117. */
  1118. static void __b44_set_rx_mode(struct net_device *);
  1119. static void b44_init_hw(struct b44 *bp)
  1120. {
  1121. u32 val;
  1122. b44_chip_reset(bp);
  1123. b44_phy_reset(bp);
  1124. b44_setup_phy(bp);
  1125. /* Enable CRC32, set proper LED modes and power on PHY */
  1126. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1127. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1128. /* This sets the MAC address too. */
  1129. __b44_set_rx_mode(bp->dev);
  1130. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1131. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1132. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1133. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1134. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1135. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1136. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1137. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1138. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1139. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1140. bp->rx_prod = bp->rx_pending;
  1141. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1142. val = br32(bp, B44_ENET_CTRL);
  1143. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1144. }
  1145. static int b44_open(struct net_device *dev)
  1146. {
  1147. struct b44 *bp = netdev_priv(dev);
  1148. int err;
  1149. err = b44_alloc_consistent(bp);
  1150. if (err)
  1151. return err;
  1152. err = request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev);
  1153. if (err)
  1154. goto err_out_free;
  1155. spin_lock_irq(&bp->lock);
  1156. b44_init_rings(bp);
  1157. b44_init_hw(bp);
  1158. bp->flags |= B44_FLAG_INIT_COMPLETE;
  1159. netif_carrier_off(dev);
  1160. b44_check_phy(bp);
  1161. spin_unlock_irq(&bp->lock);
  1162. init_timer(&bp->timer);
  1163. bp->timer.expires = jiffies + HZ;
  1164. bp->timer.data = (unsigned long) bp;
  1165. bp->timer.function = b44_timer;
  1166. add_timer(&bp->timer);
  1167. b44_enable_ints(bp);
  1168. return 0;
  1169. err_out_free:
  1170. b44_free_consistent(bp);
  1171. return err;
  1172. }
  1173. #if 0
  1174. /*static*/ void b44_dump_state(struct b44 *bp)
  1175. {
  1176. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1177. u16 val16;
  1178. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1179. printk("DEBUG: PCI status [%04x] \n", val16);
  1180. }
  1181. #endif
  1182. #ifdef CONFIG_NET_POLL_CONTROLLER
  1183. /*
  1184. * Polling receive - used by netconsole and other diagnostic tools
  1185. * to allow network i/o with interrupts disabled.
  1186. */
  1187. static void b44_poll_controller(struct net_device *dev)
  1188. {
  1189. disable_irq(dev->irq);
  1190. b44_interrupt(dev->irq, dev, NULL);
  1191. enable_irq(dev->irq);
  1192. }
  1193. #endif
  1194. static int b44_close(struct net_device *dev)
  1195. {
  1196. struct b44 *bp = netdev_priv(dev);
  1197. netif_stop_queue(dev);
  1198. del_timer_sync(&bp->timer);
  1199. spin_lock_irq(&bp->lock);
  1200. #if 0
  1201. b44_dump_state(bp);
  1202. #endif
  1203. b44_halt(bp);
  1204. b44_free_rings(bp);
  1205. bp->flags &= ~B44_FLAG_INIT_COMPLETE;
  1206. netif_carrier_off(bp->dev);
  1207. spin_unlock_irq(&bp->lock);
  1208. free_irq(dev->irq, dev);
  1209. b44_free_consistent(bp);
  1210. return 0;
  1211. }
  1212. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1213. {
  1214. struct b44 *bp = netdev_priv(dev);
  1215. struct net_device_stats *nstat = &bp->stats;
  1216. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1217. /* Convert HW stats into netdevice stats. */
  1218. nstat->rx_packets = hwstat->rx_pkts;
  1219. nstat->tx_packets = hwstat->tx_pkts;
  1220. nstat->rx_bytes = hwstat->rx_octets;
  1221. nstat->tx_bytes = hwstat->tx_octets;
  1222. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1223. hwstat->tx_oversize_pkts +
  1224. hwstat->tx_underruns +
  1225. hwstat->tx_excessive_cols +
  1226. hwstat->tx_late_cols);
  1227. nstat->multicast = hwstat->tx_multicast_pkts;
  1228. nstat->collisions = hwstat->tx_total_cols;
  1229. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1230. hwstat->rx_undersize);
  1231. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1232. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1233. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1234. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1235. hwstat->rx_oversize_pkts +
  1236. hwstat->rx_missed_pkts +
  1237. hwstat->rx_crc_align_errs +
  1238. hwstat->rx_undersize +
  1239. hwstat->rx_crc_errs +
  1240. hwstat->rx_align_errs +
  1241. hwstat->rx_symbol_errs);
  1242. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1243. #if 0
  1244. /* Carrier lost counter seems to be broken for some devices */
  1245. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1246. #endif
  1247. return nstat;
  1248. }
  1249. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1250. {
  1251. struct dev_mc_list *mclist;
  1252. int i, num_ents;
  1253. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1254. mclist = dev->mc_list;
  1255. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1256. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1257. }
  1258. return i+1;
  1259. }
  1260. static void __b44_set_rx_mode(struct net_device *dev)
  1261. {
  1262. struct b44 *bp = netdev_priv(dev);
  1263. u32 val;
  1264. int i=0;
  1265. unsigned char zero[6] = {0,0,0,0,0,0};
  1266. val = br32(bp, B44_RXCONFIG);
  1267. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1268. if (dev->flags & IFF_PROMISC) {
  1269. val |= RXCONFIG_PROMISC;
  1270. bw32(bp, B44_RXCONFIG, val);
  1271. } else {
  1272. __b44_set_mac_addr(bp);
  1273. if (dev->flags & IFF_ALLMULTI)
  1274. val |= RXCONFIG_ALLMULTI;
  1275. else
  1276. i=__b44_load_mcast(bp, dev);
  1277. for(;i<64;i++) {
  1278. __b44_cam_write(bp, zero, i);
  1279. }
  1280. bw32(bp, B44_RXCONFIG, val);
  1281. val = br32(bp, B44_CAM_CTRL);
  1282. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1283. }
  1284. }
  1285. static void b44_set_rx_mode(struct net_device *dev)
  1286. {
  1287. struct b44 *bp = netdev_priv(dev);
  1288. spin_lock_irq(&bp->lock);
  1289. __b44_set_rx_mode(dev);
  1290. spin_unlock_irq(&bp->lock);
  1291. }
  1292. static u32 b44_get_msglevel(struct net_device *dev)
  1293. {
  1294. struct b44 *bp = netdev_priv(dev);
  1295. return bp->msg_enable;
  1296. }
  1297. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1298. {
  1299. struct b44 *bp = netdev_priv(dev);
  1300. bp->msg_enable = value;
  1301. }
  1302. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1303. {
  1304. struct b44 *bp = netdev_priv(dev);
  1305. struct pci_dev *pci_dev = bp->pdev;
  1306. strcpy (info->driver, DRV_MODULE_NAME);
  1307. strcpy (info->version, DRV_MODULE_VERSION);
  1308. strcpy (info->bus_info, pci_name(pci_dev));
  1309. }
  1310. static int b44_nway_reset(struct net_device *dev)
  1311. {
  1312. struct b44 *bp = netdev_priv(dev);
  1313. u32 bmcr;
  1314. int r;
  1315. spin_lock_irq(&bp->lock);
  1316. b44_readphy(bp, MII_BMCR, &bmcr);
  1317. b44_readphy(bp, MII_BMCR, &bmcr);
  1318. r = -EINVAL;
  1319. if (bmcr & BMCR_ANENABLE) {
  1320. b44_writephy(bp, MII_BMCR,
  1321. bmcr | BMCR_ANRESTART);
  1322. r = 0;
  1323. }
  1324. spin_unlock_irq(&bp->lock);
  1325. return r;
  1326. }
  1327. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1328. {
  1329. struct b44 *bp = netdev_priv(dev);
  1330. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1331. return -EAGAIN;
  1332. cmd->supported = (SUPPORTED_Autoneg);
  1333. cmd->supported |= (SUPPORTED_100baseT_Half |
  1334. SUPPORTED_100baseT_Full |
  1335. SUPPORTED_10baseT_Half |
  1336. SUPPORTED_10baseT_Full |
  1337. SUPPORTED_MII);
  1338. cmd->advertising = 0;
  1339. if (bp->flags & B44_FLAG_ADV_10HALF)
  1340. cmd->advertising |= ADVERTISED_10baseT_Half;
  1341. if (bp->flags & B44_FLAG_ADV_10FULL)
  1342. cmd->advertising |= ADVERTISED_10baseT_Full;
  1343. if (bp->flags & B44_FLAG_ADV_100HALF)
  1344. cmd->advertising |= ADVERTISED_100baseT_Half;
  1345. if (bp->flags & B44_FLAG_ADV_100FULL)
  1346. cmd->advertising |= ADVERTISED_100baseT_Full;
  1347. cmd->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
  1348. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1349. SPEED_100 : SPEED_10;
  1350. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1351. DUPLEX_FULL : DUPLEX_HALF;
  1352. cmd->port = 0;
  1353. cmd->phy_address = bp->phy_addr;
  1354. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1355. XCVR_INTERNAL : XCVR_EXTERNAL;
  1356. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1357. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1358. cmd->maxtxpkt = 0;
  1359. cmd->maxrxpkt = 0;
  1360. return 0;
  1361. }
  1362. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1363. {
  1364. struct b44 *bp = netdev_priv(dev);
  1365. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1366. return -EAGAIN;
  1367. /* We do not support gigabit. */
  1368. if (cmd->autoneg == AUTONEG_ENABLE) {
  1369. if (cmd->advertising &
  1370. (ADVERTISED_1000baseT_Half |
  1371. ADVERTISED_1000baseT_Full))
  1372. return -EINVAL;
  1373. } else if ((cmd->speed != SPEED_100 &&
  1374. cmd->speed != SPEED_10) ||
  1375. (cmd->duplex != DUPLEX_HALF &&
  1376. cmd->duplex != DUPLEX_FULL)) {
  1377. return -EINVAL;
  1378. }
  1379. spin_lock_irq(&bp->lock);
  1380. if (cmd->autoneg == AUTONEG_ENABLE) {
  1381. bp->flags &= ~B44_FLAG_FORCE_LINK;
  1382. bp->flags &= ~(B44_FLAG_ADV_10HALF |
  1383. B44_FLAG_ADV_10FULL |
  1384. B44_FLAG_ADV_100HALF |
  1385. B44_FLAG_ADV_100FULL);
  1386. if (cmd->advertising & ADVERTISE_10HALF)
  1387. bp->flags |= B44_FLAG_ADV_10HALF;
  1388. if (cmd->advertising & ADVERTISE_10FULL)
  1389. bp->flags |= B44_FLAG_ADV_10FULL;
  1390. if (cmd->advertising & ADVERTISE_100HALF)
  1391. bp->flags |= B44_FLAG_ADV_100HALF;
  1392. if (cmd->advertising & ADVERTISE_100FULL)
  1393. bp->flags |= B44_FLAG_ADV_100FULL;
  1394. } else {
  1395. bp->flags |= B44_FLAG_FORCE_LINK;
  1396. if (cmd->speed == SPEED_100)
  1397. bp->flags |= B44_FLAG_100_BASE_T;
  1398. if (cmd->duplex == DUPLEX_FULL)
  1399. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1400. }
  1401. b44_setup_phy(bp);
  1402. spin_unlock_irq(&bp->lock);
  1403. return 0;
  1404. }
  1405. static void b44_get_ringparam(struct net_device *dev,
  1406. struct ethtool_ringparam *ering)
  1407. {
  1408. struct b44 *bp = netdev_priv(dev);
  1409. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1410. ering->rx_pending = bp->rx_pending;
  1411. /* XXX ethtool lacks a tx_max_pending, oops... */
  1412. }
  1413. static int b44_set_ringparam(struct net_device *dev,
  1414. struct ethtool_ringparam *ering)
  1415. {
  1416. struct b44 *bp = netdev_priv(dev);
  1417. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1418. (ering->rx_mini_pending != 0) ||
  1419. (ering->rx_jumbo_pending != 0) ||
  1420. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1421. return -EINVAL;
  1422. spin_lock_irq(&bp->lock);
  1423. bp->rx_pending = ering->rx_pending;
  1424. bp->tx_pending = ering->tx_pending;
  1425. b44_halt(bp);
  1426. b44_init_rings(bp);
  1427. b44_init_hw(bp);
  1428. netif_wake_queue(bp->dev);
  1429. spin_unlock_irq(&bp->lock);
  1430. b44_enable_ints(bp);
  1431. return 0;
  1432. }
  1433. static void b44_get_pauseparam(struct net_device *dev,
  1434. struct ethtool_pauseparam *epause)
  1435. {
  1436. struct b44 *bp = netdev_priv(dev);
  1437. epause->autoneg =
  1438. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1439. epause->rx_pause =
  1440. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1441. epause->tx_pause =
  1442. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1443. }
  1444. static int b44_set_pauseparam(struct net_device *dev,
  1445. struct ethtool_pauseparam *epause)
  1446. {
  1447. struct b44 *bp = netdev_priv(dev);
  1448. spin_lock_irq(&bp->lock);
  1449. if (epause->autoneg)
  1450. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1451. else
  1452. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1453. if (epause->rx_pause)
  1454. bp->flags |= B44_FLAG_RX_PAUSE;
  1455. else
  1456. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1457. if (epause->tx_pause)
  1458. bp->flags |= B44_FLAG_TX_PAUSE;
  1459. else
  1460. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1461. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1462. b44_halt(bp);
  1463. b44_init_rings(bp);
  1464. b44_init_hw(bp);
  1465. } else {
  1466. __b44_set_flow_ctrl(bp, bp->flags);
  1467. }
  1468. spin_unlock_irq(&bp->lock);
  1469. b44_enable_ints(bp);
  1470. return 0;
  1471. }
  1472. static struct ethtool_ops b44_ethtool_ops = {
  1473. .get_drvinfo = b44_get_drvinfo,
  1474. .get_settings = b44_get_settings,
  1475. .set_settings = b44_set_settings,
  1476. .nway_reset = b44_nway_reset,
  1477. .get_link = ethtool_op_get_link,
  1478. .get_ringparam = b44_get_ringparam,
  1479. .set_ringparam = b44_set_ringparam,
  1480. .get_pauseparam = b44_get_pauseparam,
  1481. .set_pauseparam = b44_set_pauseparam,
  1482. .get_msglevel = b44_get_msglevel,
  1483. .set_msglevel = b44_set_msglevel,
  1484. .get_perm_addr = ethtool_op_get_perm_addr,
  1485. };
  1486. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1487. {
  1488. struct mii_ioctl_data *data = if_mii(ifr);
  1489. struct b44 *bp = netdev_priv(dev);
  1490. int err;
  1491. spin_lock_irq(&bp->lock);
  1492. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1493. spin_unlock_irq(&bp->lock);
  1494. return err;
  1495. }
  1496. /* Read 128-bytes of EEPROM. */
  1497. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1498. {
  1499. long i;
  1500. u16 *ptr = (u16 *) data;
  1501. for (i = 0; i < 128; i += 2)
  1502. ptr[i / 2] = readw(bp->regs + 4096 + i);
  1503. return 0;
  1504. }
  1505. static int __devinit b44_get_invariants(struct b44 *bp)
  1506. {
  1507. u8 eeprom[128];
  1508. int err;
  1509. err = b44_read_eeprom(bp, &eeprom[0]);
  1510. if (err)
  1511. goto out;
  1512. bp->dev->dev_addr[0] = eeprom[79];
  1513. bp->dev->dev_addr[1] = eeprom[78];
  1514. bp->dev->dev_addr[2] = eeprom[81];
  1515. bp->dev->dev_addr[3] = eeprom[80];
  1516. bp->dev->dev_addr[4] = eeprom[83];
  1517. bp->dev->dev_addr[5] = eeprom[82];
  1518. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, bp->dev->addr_len);
  1519. bp->phy_addr = eeprom[90] & 0x1f;
  1520. /* With this, plus the rx_header prepended to the data by the
  1521. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1522. */
  1523. bp->rx_offset = 30;
  1524. bp->imask = IMASK_DEF;
  1525. bp->core_unit = ssb_core_unit(bp);
  1526. bp->dma_offset = SB_PCI_DMA;
  1527. /* XXX - really required?
  1528. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1529. */
  1530. out:
  1531. return err;
  1532. }
  1533. static int __devinit b44_init_one(struct pci_dev *pdev,
  1534. const struct pci_device_id *ent)
  1535. {
  1536. static int b44_version_printed = 0;
  1537. unsigned long b44reg_base, b44reg_len;
  1538. struct net_device *dev;
  1539. struct b44 *bp;
  1540. int err, i;
  1541. if (b44_version_printed++ == 0)
  1542. printk(KERN_INFO "%s", version);
  1543. err = pci_enable_device(pdev);
  1544. if (err) {
  1545. printk(KERN_ERR PFX "Cannot enable PCI device, "
  1546. "aborting.\n");
  1547. return err;
  1548. }
  1549. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1550. printk(KERN_ERR PFX "Cannot find proper PCI device "
  1551. "base address, aborting.\n");
  1552. err = -ENODEV;
  1553. goto err_out_disable_pdev;
  1554. }
  1555. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1556. if (err) {
  1557. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  1558. "aborting.\n");
  1559. goto err_out_disable_pdev;
  1560. }
  1561. pci_set_master(pdev);
  1562. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1563. if (err) {
  1564. printk(KERN_ERR PFX "No usable DMA configuration, "
  1565. "aborting.\n");
  1566. goto err_out_free_res;
  1567. }
  1568. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1569. if (err) {
  1570. printk(KERN_ERR PFX "No usable DMA configuration, "
  1571. "aborting.\n");
  1572. goto err_out_free_res;
  1573. }
  1574. b44reg_base = pci_resource_start(pdev, 0);
  1575. b44reg_len = pci_resource_len(pdev, 0);
  1576. dev = alloc_etherdev(sizeof(*bp));
  1577. if (!dev) {
  1578. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  1579. err = -ENOMEM;
  1580. goto err_out_free_res;
  1581. }
  1582. SET_MODULE_OWNER(dev);
  1583. SET_NETDEV_DEV(dev,&pdev->dev);
  1584. /* No interesting netdevice features in this card... */
  1585. dev->features |= 0;
  1586. bp = netdev_priv(dev);
  1587. bp->pdev = pdev;
  1588. bp->dev = dev;
  1589. if (b44_debug >= 0)
  1590. bp->msg_enable = (1 << b44_debug) - 1;
  1591. else
  1592. bp->msg_enable = B44_DEF_MSG_ENABLE;
  1593. spin_lock_init(&bp->lock);
  1594. bp->regs = ioremap(b44reg_base, b44reg_len);
  1595. if (bp->regs == 0UL) {
  1596. printk(KERN_ERR PFX "Cannot map device registers, "
  1597. "aborting.\n");
  1598. err = -ENOMEM;
  1599. goto err_out_free_dev;
  1600. }
  1601. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1602. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1603. dev->open = b44_open;
  1604. dev->stop = b44_close;
  1605. dev->hard_start_xmit = b44_start_xmit;
  1606. dev->get_stats = b44_get_stats;
  1607. dev->set_multicast_list = b44_set_rx_mode;
  1608. dev->set_mac_address = b44_set_mac_addr;
  1609. dev->do_ioctl = b44_ioctl;
  1610. dev->tx_timeout = b44_tx_timeout;
  1611. dev->poll = b44_poll;
  1612. dev->weight = 64;
  1613. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1614. #ifdef CONFIG_NET_POLL_CONTROLLER
  1615. dev->poll_controller = b44_poll_controller;
  1616. #endif
  1617. dev->change_mtu = b44_change_mtu;
  1618. dev->irq = pdev->irq;
  1619. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1620. err = b44_get_invariants(bp);
  1621. if (err) {
  1622. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  1623. "aborting.\n");
  1624. goto err_out_iounmap;
  1625. }
  1626. bp->mii_if.dev = dev;
  1627. bp->mii_if.mdio_read = b44_mii_read;
  1628. bp->mii_if.mdio_write = b44_mii_write;
  1629. bp->mii_if.phy_id = bp->phy_addr;
  1630. bp->mii_if.phy_id_mask = 0x1f;
  1631. bp->mii_if.reg_num_mask = 0x1f;
  1632. /* By default, advertise all speed/duplex settings. */
  1633. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1634. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1635. /* By default, auto-negotiate PAUSE. */
  1636. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1637. err = register_netdev(dev);
  1638. if (err) {
  1639. printk(KERN_ERR PFX "Cannot register net device, "
  1640. "aborting.\n");
  1641. goto err_out_iounmap;
  1642. }
  1643. pci_set_drvdata(pdev, dev);
  1644. pci_save_state(bp->pdev);
  1645. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1646. for (i = 0; i < 6; i++)
  1647. printk("%2.2x%c", dev->dev_addr[i],
  1648. i == 5 ? '\n' : ':');
  1649. return 0;
  1650. err_out_iounmap:
  1651. iounmap(bp->regs);
  1652. err_out_free_dev:
  1653. free_netdev(dev);
  1654. err_out_free_res:
  1655. pci_release_regions(pdev);
  1656. err_out_disable_pdev:
  1657. pci_disable_device(pdev);
  1658. pci_set_drvdata(pdev, NULL);
  1659. return err;
  1660. }
  1661. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1662. {
  1663. struct net_device *dev = pci_get_drvdata(pdev);
  1664. if (dev) {
  1665. struct b44 *bp = netdev_priv(dev);
  1666. unregister_netdev(dev);
  1667. iounmap(bp->regs);
  1668. free_netdev(dev);
  1669. pci_release_regions(pdev);
  1670. pci_disable_device(pdev);
  1671. pci_set_drvdata(pdev, NULL);
  1672. }
  1673. }
  1674. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1675. {
  1676. struct net_device *dev = pci_get_drvdata(pdev);
  1677. struct b44 *bp = netdev_priv(dev);
  1678. if (!netif_running(dev))
  1679. return 0;
  1680. del_timer_sync(&bp->timer);
  1681. spin_lock_irq(&bp->lock);
  1682. b44_halt(bp);
  1683. netif_carrier_off(bp->dev);
  1684. netif_device_detach(bp->dev);
  1685. b44_free_rings(bp);
  1686. spin_unlock_irq(&bp->lock);
  1687. pci_disable_device(pdev);
  1688. return 0;
  1689. }
  1690. static int b44_resume(struct pci_dev *pdev)
  1691. {
  1692. struct net_device *dev = pci_get_drvdata(pdev);
  1693. struct b44 *bp = netdev_priv(dev);
  1694. pci_restore_state(pdev);
  1695. pci_enable_device(pdev);
  1696. pci_set_master(pdev);
  1697. if (!netif_running(dev))
  1698. return 0;
  1699. spin_lock_irq(&bp->lock);
  1700. b44_init_rings(bp);
  1701. b44_init_hw(bp);
  1702. netif_device_attach(bp->dev);
  1703. spin_unlock_irq(&bp->lock);
  1704. bp->timer.expires = jiffies + HZ;
  1705. add_timer(&bp->timer);
  1706. b44_enable_ints(bp);
  1707. return 0;
  1708. }
  1709. static struct pci_driver b44_driver = {
  1710. .name = DRV_MODULE_NAME,
  1711. .id_table = b44_pci_tbl,
  1712. .probe = b44_init_one,
  1713. .remove = __devexit_p(b44_remove_one),
  1714. .suspend = b44_suspend,
  1715. .resume = b44_resume,
  1716. };
  1717. static int __init b44_init(void)
  1718. {
  1719. unsigned int dma_desc_align_size = dma_get_cache_alignment();
  1720. /* Setup paramaters for syncing RX/TX DMA descriptors */
  1721. dma_desc_align_mask = ~(dma_desc_align_size - 1);
  1722. dma_desc_sync_size = max(dma_desc_align_size, sizeof(struct dma_desc));
  1723. return pci_module_init(&b44_driver);
  1724. }
  1725. static void __exit b44_cleanup(void)
  1726. {
  1727. pci_unregister_driver(&b44_driver);
  1728. }
  1729. module_init(b44_init);
  1730. module_exit(b44_cleanup);