ata_piix.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <scsi/scsi_host.h>
  93. #include <linux/libata.h>
  94. #include <linux/dmi.h>
  95. #define DRV_NAME "ata_piix"
  96. #define DRV_VERSION "2.13"
  97. enum {
  98. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  99. ICH5_PMR = 0x90, /* port mapping register */
  100. ICH5_PCS = 0x92, /* port control and status */
  101. PIIX_SIDPR_BAR = 5,
  102. PIIX_SIDPR_LEN = 16,
  103. PIIX_SIDPR_IDX = 0,
  104. PIIX_SIDPR_DATA = 4,
  105. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  106. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  107. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  108. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* constants for mapping table */
  112. P0 = 0, /* port 0 */
  113. P1 = 1, /* port 1 */
  114. P2 = 2, /* port 2 */
  115. P3 = 3, /* port 3 */
  116. IDE = -1, /* IDE */
  117. NA = -2, /* not avaliable */
  118. RV = -3, /* reserved */
  119. PIIX_AHCI_DEVICE = 6,
  120. /* host->flags bits */
  121. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  122. };
  123. enum piix_controller_ids {
  124. /* controller IDs */
  125. piix_pata_mwdma, /* PIIX3 MWDMA only */
  126. piix_pata_33, /* PIIX4 at 33Mhz */
  127. ich_pata_33, /* ICH up to UDMA 33 only */
  128. ich_pata_66, /* ICH up to 66 Mhz */
  129. ich_pata_100, /* ICH up to UDMA 100 */
  130. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  131. ich5_sata,
  132. ich6_sata,
  133. ich6m_sata,
  134. ich8_sata,
  135. ich8_2port_sata,
  136. ich8m_apple_sata, /* locks up on second port enable */
  137. tolapai_sata,
  138. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  139. };
  140. struct piix_map_db {
  141. const u32 mask;
  142. const u16 port_enable;
  143. const int map[][4];
  144. };
  145. struct piix_host_priv {
  146. const int *map;
  147. u32 saved_iocfg;
  148. void __iomem *sidpr;
  149. };
  150. static int piix_init_one(struct pci_dev *pdev,
  151. const struct pci_device_id *ent);
  152. static void piix_remove_one(struct pci_dev *pdev);
  153. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  154. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  155. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  156. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  157. static int ich_pata_cable_detect(struct ata_port *ap);
  158. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  159. static int piix_sidpr_scr_read(struct ata_link *link,
  160. unsigned int reg, u32 *val);
  161. static int piix_sidpr_scr_write(struct ata_link *link,
  162. unsigned int reg, u32 val);
  163. #ifdef CONFIG_PM
  164. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  165. static int piix_pci_device_resume(struct pci_dev *pdev);
  166. #endif
  167. static unsigned int in_module_init = 1;
  168. static const struct pci_device_id piix_pci_tbl[] = {
  169. /* Intel PIIX3 for the 430HX etc */
  170. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  171. /* VMware ICH4 */
  172. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  173. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  174. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  175. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel PIIX4 */
  177. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  178. /* Intel PIIX4 */
  179. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  180. /* Intel PIIX */
  181. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  182. /* Intel ICH (i810, i815, i840) UDMA 66*/
  183. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  184. /* Intel ICH0 : UDMA 33*/
  185. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  186. /* Intel ICH2M */
  187. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  189. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH3M */
  191. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* Intel ICH3 (E7500/1) UDMA 100 */
  193. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  195. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* Intel ICH5 */
  198. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* C-ICH (i810E2) */
  200. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  202. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* ICH6 (and 6) (i915) UDMA 100 */
  204. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. /* ICH7/7-R (i945, i975) UDMA 100*/
  206. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  207. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  208. /* ICH8 Mobile PATA Controller */
  209. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  210. /* SATA ports */
  211. /* 82801EB (ICH5) */
  212. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 82801EB (ICH5) */
  214. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  216. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  217. /* 6300ESB pretending RAID */
  218. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  219. /* 82801FB/FW (ICH6/ICH6W) */
  220. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  221. /* 82801FR/FRW (ICH6R/ICH6RW) */
  222. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  223. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  224. * Attach iff the controller is in IDE mode. */
  225. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  226. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  227. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  228. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  229. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  230. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  231. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  232. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  233. /* SATA Controller 1 IDE (ICH8) */
  234. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  235. /* SATA Controller 2 IDE (ICH8) */
  236. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  237. /* Mobile SATA Controller IDE (ICH8M), Apple */
  238. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  239. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  240. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  241. /* Mobile SATA Controller IDE (ICH8M) */
  242. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  243. /* SATA Controller IDE (ICH9) */
  244. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  245. /* SATA Controller IDE (ICH9) */
  246. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9) */
  248. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9M) */
  250. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH9M) */
  252. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  253. /* SATA Controller IDE (ICH9M) */
  254. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  255. /* SATA Controller IDE (Tolapai) */
  256. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. /* SATA Controller IDE (ICH10) */
  262. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  263. /* SATA Controller IDE (ICH10) */
  264. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  267. /* SATA Controller IDE (PCH) */
  268. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  269. /* SATA Controller IDE (PCH) */
  270. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  271. /* SATA Controller IDE (PCH) */
  272. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  273. /* SATA Controller IDE (PCH) */
  274. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  275. /* SATA Controller IDE (PCH) */
  276. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  277. /* SATA Controller IDE (CPT) */
  278. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  279. /* SATA Controller IDE (CPT) */
  280. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  281. /* SATA Controller IDE (CPT) */
  282. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  283. /* SATA Controller IDE (CPT) */
  284. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  285. { } /* terminate list */
  286. };
  287. static struct pci_driver piix_pci_driver = {
  288. .name = DRV_NAME,
  289. .id_table = piix_pci_tbl,
  290. .probe = piix_init_one,
  291. .remove = piix_remove_one,
  292. #ifdef CONFIG_PM
  293. .suspend = piix_pci_device_suspend,
  294. .resume = piix_pci_device_resume,
  295. #endif
  296. };
  297. static struct scsi_host_template piix_sht = {
  298. ATA_BMDMA_SHT(DRV_NAME),
  299. };
  300. static struct ata_port_operations piix_pata_ops = {
  301. .inherits = &ata_bmdma32_port_ops,
  302. .cable_detect = ata_cable_40wire,
  303. .set_piomode = piix_set_piomode,
  304. .set_dmamode = piix_set_dmamode,
  305. .prereset = piix_pata_prereset,
  306. };
  307. static struct ata_port_operations piix_vmw_ops = {
  308. .inherits = &piix_pata_ops,
  309. .bmdma_status = piix_vmw_bmdma_status,
  310. };
  311. static struct ata_port_operations ich_pata_ops = {
  312. .inherits = &piix_pata_ops,
  313. .cable_detect = ich_pata_cable_detect,
  314. .set_dmamode = ich_set_dmamode,
  315. };
  316. static struct ata_port_operations piix_sata_ops = {
  317. .inherits = &ata_bmdma32_port_ops,
  318. };
  319. static struct ata_port_operations piix_sidpr_sata_ops = {
  320. .inherits = &piix_sata_ops,
  321. .hardreset = sata_std_hardreset,
  322. .scr_read = piix_sidpr_scr_read,
  323. .scr_write = piix_sidpr_scr_write,
  324. };
  325. static const struct piix_map_db ich5_map_db = {
  326. .mask = 0x7,
  327. .port_enable = 0x3,
  328. .map = {
  329. /* PM PS SM SS MAP */
  330. { P0, NA, P1, NA }, /* 000b */
  331. { P1, NA, P0, NA }, /* 001b */
  332. { RV, RV, RV, RV },
  333. { RV, RV, RV, RV },
  334. { P0, P1, IDE, IDE }, /* 100b */
  335. { P1, P0, IDE, IDE }, /* 101b */
  336. { IDE, IDE, P0, P1 }, /* 110b */
  337. { IDE, IDE, P1, P0 }, /* 111b */
  338. },
  339. };
  340. static const struct piix_map_db ich6_map_db = {
  341. .mask = 0x3,
  342. .port_enable = 0xf,
  343. .map = {
  344. /* PM PS SM SS MAP */
  345. { P0, P2, P1, P3 }, /* 00b */
  346. { IDE, IDE, P1, P3 }, /* 01b */
  347. { P0, P2, IDE, IDE }, /* 10b */
  348. { RV, RV, RV, RV },
  349. },
  350. };
  351. static const struct piix_map_db ich6m_map_db = {
  352. .mask = 0x3,
  353. .port_enable = 0x5,
  354. /* Map 01b isn't specified in the doc but some notebooks use
  355. * it anyway. MAP 01b have been spotted on both ICH6M and
  356. * ICH7M.
  357. */
  358. .map = {
  359. /* PM PS SM SS MAP */
  360. { P0, P2, NA, NA }, /* 00b */
  361. { IDE, IDE, P1, P3 }, /* 01b */
  362. { P0, P2, IDE, IDE }, /* 10b */
  363. { RV, RV, RV, RV },
  364. },
  365. };
  366. static const struct piix_map_db ich8_map_db = {
  367. .mask = 0x3,
  368. .port_enable = 0xf,
  369. .map = {
  370. /* PM PS SM SS MAP */
  371. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  372. { RV, RV, RV, RV },
  373. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  374. { RV, RV, RV, RV },
  375. },
  376. };
  377. static const struct piix_map_db ich8_2port_map_db = {
  378. .mask = 0x3,
  379. .port_enable = 0x3,
  380. .map = {
  381. /* PM PS SM SS MAP */
  382. { P0, NA, P1, NA }, /* 00b */
  383. { RV, RV, RV, RV }, /* 01b */
  384. { RV, RV, RV, RV }, /* 10b */
  385. { RV, RV, RV, RV },
  386. },
  387. };
  388. static const struct piix_map_db ich8m_apple_map_db = {
  389. .mask = 0x3,
  390. .port_enable = 0x1,
  391. .map = {
  392. /* PM PS SM SS MAP */
  393. { P0, NA, NA, NA }, /* 00b */
  394. { RV, RV, RV, RV },
  395. { P0, P2, IDE, IDE }, /* 10b */
  396. { RV, RV, RV, RV },
  397. },
  398. };
  399. static const struct piix_map_db tolapai_map_db = {
  400. .mask = 0x3,
  401. .port_enable = 0x3,
  402. .map = {
  403. /* PM PS SM SS MAP */
  404. { P0, NA, P1, NA }, /* 00b */
  405. { RV, RV, RV, RV }, /* 01b */
  406. { RV, RV, RV, RV }, /* 10b */
  407. { RV, RV, RV, RV },
  408. },
  409. };
  410. static const struct piix_map_db *piix_map_db_table[] = {
  411. [ich5_sata] = &ich5_map_db,
  412. [ich6_sata] = &ich6_map_db,
  413. [ich6m_sata] = &ich6m_map_db,
  414. [ich8_sata] = &ich8_map_db,
  415. [ich8_2port_sata] = &ich8_2port_map_db,
  416. [ich8m_apple_sata] = &ich8m_apple_map_db,
  417. [tolapai_sata] = &tolapai_map_db,
  418. };
  419. static struct ata_port_info piix_port_info[] = {
  420. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  421. {
  422. .flags = PIIX_PATA_FLAGS,
  423. .pio_mask = ATA_PIO4,
  424. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  425. .port_ops = &piix_pata_ops,
  426. },
  427. [piix_pata_33] = /* PIIX4 at 33MHz */
  428. {
  429. .flags = PIIX_PATA_FLAGS,
  430. .pio_mask = ATA_PIO4,
  431. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  432. .udma_mask = ATA_UDMA2,
  433. .port_ops = &piix_pata_ops,
  434. },
  435. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  436. {
  437. .flags = PIIX_PATA_FLAGS,
  438. .pio_mask = ATA_PIO4,
  439. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  440. .udma_mask = ATA_UDMA2,
  441. .port_ops = &ich_pata_ops,
  442. },
  443. [ich_pata_66] = /* ICH controllers up to 66MHz */
  444. {
  445. .flags = PIIX_PATA_FLAGS,
  446. .pio_mask = ATA_PIO4,
  447. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  448. .udma_mask = ATA_UDMA4,
  449. .port_ops = &ich_pata_ops,
  450. },
  451. [ich_pata_100] =
  452. {
  453. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  454. .pio_mask = ATA_PIO4,
  455. .mwdma_mask = ATA_MWDMA12_ONLY,
  456. .udma_mask = ATA_UDMA5,
  457. .port_ops = &ich_pata_ops,
  458. },
  459. [ich_pata_100_nomwdma1] =
  460. {
  461. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  462. .pio_mask = ATA_PIO4,
  463. .mwdma_mask = ATA_MWDMA2_ONLY,
  464. .udma_mask = ATA_UDMA5,
  465. .port_ops = &ich_pata_ops,
  466. },
  467. [ich5_sata] =
  468. {
  469. .flags = PIIX_SATA_FLAGS,
  470. .pio_mask = ATA_PIO4,
  471. .mwdma_mask = ATA_MWDMA2,
  472. .udma_mask = ATA_UDMA6,
  473. .port_ops = &piix_sata_ops,
  474. },
  475. [ich6_sata] =
  476. {
  477. .flags = PIIX_SATA_FLAGS,
  478. .pio_mask = ATA_PIO4,
  479. .mwdma_mask = ATA_MWDMA2,
  480. .udma_mask = ATA_UDMA6,
  481. .port_ops = &piix_sata_ops,
  482. },
  483. [ich6m_sata] =
  484. {
  485. .flags = PIIX_SATA_FLAGS,
  486. .pio_mask = ATA_PIO4,
  487. .mwdma_mask = ATA_MWDMA2,
  488. .udma_mask = ATA_UDMA6,
  489. .port_ops = &piix_sata_ops,
  490. },
  491. [ich8_sata] =
  492. {
  493. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  494. .pio_mask = ATA_PIO4,
  495. .mwdma_mask = ATA_MWDMA2,
  496. .udma_mask = ATA_UDMA6,
  497. .port_ops = &piix_sata_ops,
  498. },
  499. [ich8_2port_sata] =
  500. {
  501. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  502. .pio_mask = ATA_PIO4,
  503. .mwdma_mask = ATA_MWDMA2,
  504. .udma_mask = ATA_UDMA6,
  505. .port_ops = &piix_sata_ops,
  506. },
  507. [tolapai_sata] =
  508. {
  509. .flags = PIIX_SATA_FLAGS,
  510. .pio_mask = ATA_PIO4,
  511. .mwdma_mask = ATA_MWDMA2,
  512. .udma_mask = ATA_UDMA6,
  513. .port_ops = &piix_sata_ops,
  514. },
  515. [ich8m_apple_sata] =
  516. {
  517. .flags = PIIX_SATA_FLAGS,
  518. .pio_mask = ATA_PIO4,
  519. .mwdma_mask = ATA_MWDMA2,
  520. .udma_mask = ATA_UDMA6,
  521. .port_ops = &piix_sata_ops,
  522. },
  523. [piix_pata_vmw] =
  524. {
  525. .flags = PIIX_PATA_FLAGS,
  526. .pio_mask = ATA_PIO4,
  527. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  528. .udma_mask = ATA_UDMA2,
  529. .port_ops = &piix_vmw_ops,
  530. },
  531. };
  532. static struct pci_bits piix_enable_bits[] = {
  533. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  534. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  535. };
  536. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  537. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  538. MODULE_LICENSE("GPL");
  539. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  540. MODULE_VERSION(DRV_VERSION);
  541. struct ich_laptop {
  542. u16 device;
  543. u16 subvendor;
  544. u16 subdevice;
  545. };
  546. /*
  547. * List of laptops that use short cables rather than 80 wire
  548. */
  549. static const struct ich_laptop ich_laptop[] = {
  550. /* devid, subvendor, subdev */
  551. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  552. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  553. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  554. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  555. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  556. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  557. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  558. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  559. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  560. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  561. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  562. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  563. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  564. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  565. /* end marker */
  566. { 0, }
  567. };
  568. /**
  569. * ich_pata_cable_detect - Probe host controller cable detect info
  570. * @ap: Port for which cable detect info is desired
  571. *
  572. * Read 80c cable indicator from ATA PCI device's PCI config
  573. * register. This register is normally set by firmware (BIOS).
  574. *
  575. * LOCKING:
  576. * None (inherited from caller).
  577. */
  578. static int ich_pata_cable_detect(struct ata_port *ap)
  579. {
  580. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  581. struct piix_host_priv *hpriv = ap->host->private_data;
  582. const struct ich_laptop *lap = &ich_laptop[0];
  583. u8 mask;
  584. /* Check for specials - Acer Aspire 5602WLMi */
  585. while (lap->device) {
  586. if (lap->device == pdev->device &&
  587. lap->subvendor == pdev->subsystem_vendor &&
  588. lap->subdevice == pdev->subsystem_device)
  589. return ATA_CBL_PATA40_SHORT;
  590. lap++;
  591. }
  592. /* check BIOS cable detect results */
  593. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  594. if ((hpriv->saved_iocfg & mask) == 0)
  595. return ATA_CBL_PATA40;
  596. return ATA_CBL_PATA80;
  597. }
  598. /**
  599. * piix_pata_prereset - prereset for PATA host controller
  600. * @link: Target link
  601. * @deadline: deadline jiffies for the operation
  602. *
  603. * LOCKING:
  604. * None (inherited from caller).
  605. */
  606. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  607. {
  608. struct ata_port *ap = link->ap;
  609. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  610. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  611. return -ENOENT;
  612. return ata_sff_prereset(link, deadline);
  613. }
  614. static DEFINE_SPINLOCK(piix_lock);
  615. /**
  616. * piix_set_piomode - Initialize host controller PATA PIO timings
  617. * @ap: Port whose timings we are configuring
  618. * @adev: um
  619. *
  620. * Set PIO mode for device, in host controller PCI config space.
  621. *
  622. * LOCKING:
  623. * None (inherited from caller).
  624. */
  625. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  626. {
  627. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  628. unsigned long flags;
  629. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  630. unsigned int is_slave = (adev->devno != 0);
  631. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  632. unsigned int slave_port = 0x44;
  633. u16 master_data;
  634. u8 slave_data;
  635. u8 udma_enable;
  636. int control = 0;
  637. /*
  638. * See Intel Document 298600-004 for the timing programing rules
  639. * for ICH controllers.
  640. */
  641. static const /* ISP RTC */
  642. u8 timings[][2] = { { 0, 0 },
  643. { 0, 0 },
  644. { 1, 0 },
  645. { 2, 1 },
  646. { 2, 3 }, };
  647. if (pio >= 2)
  648. control |= 1; /* TIME1 enable */
  649. if (ata_pio_need_iordy(adev))
  650. control |= 2; /* IE enable */
  651. /* Intel specifies that the PPE functionality is for disk only */
  652. if (adev->class == ATA_DEV_ATA)
  653. control |= 4; /* PPE enable */
  654. spin_lock_irqsave(&piix_lock, flags);
  655. /* PIO configuration clears DTE unconditionally. It will be
  656. * programmed in set_dmamode which is guaranteed to be called
  657. * after set_piomode if any DMA mode is available.
  658. */
  659. pci_read_config_word(dev, master_port, &master_data);
  660. if (is_slave) {
  661. /* clear TIME1|IE1|PPE1|DTE1 */
  662. master_data &= 0xff0f;
  663. /* Enable SITRE (separate slave timing register) */
  664. master_data |= 0x4000;
  665. /* enable PPE1, IE1 and TIME1 as needed */
  666. master_data |= (control << 4);
  667. pci_read_config_byte(dev, slave_port, &slave_data);
  668. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  669. /* Load the timing nibble for this slave */
  670. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  671. << (ap->port_no ? 4 : 0);
  672. } else {
  673. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  674. master_data &= 0xccf0;
  675. /* Enable PPE, IE and TIME as appropriate */
  676. master_data |= control;
  677. /* load ISP and RCT */
  678. master_data |=
  679. (timings[pio][0] << 12) |
  680. (timings[pio][1] << 8);
  681. }
  682. pci_write_config_word(dev, master_port, master_data);
  683. if (is_slave)
  684. pci_write_config_byte(dev, slave_port, slave_data);
  685. /* Ensure the UDMA bit is off - it will be turned back on if
  686. UDMA is selected */
  687. if (ap->udma_mask) {
  688. pci_read_config_byte(dev, 0x48, &udma_enable);
  689. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  690. pci_write_config_byte(dev, 0x48, udma_enable);
  691. }
  692. spin_unlock_irqrestore(&piix_lock, flags);
  693. }
  694. /**
  695. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  696. * @ap: Port whose timings we are configuring
  697. * @adev: Drive in question
  698. * @isich: set if the chip is an ICH device
  699. *
  700. * Set UDMA mode for device, in host controller PCI config space.
  701. *
  702. * LOCKING:
  703. * None (inherited from caller).
  704. */
  705. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  706. {
  707. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  708. unsigned long flags;
  709. u8 master_port = ap->port_no ? 0x42 : 0x40;
  710. u16 master_data;
  711. u8 speed = adev->dma_mode;
  712. int devid = adev->devno + 2 * ap->port_no;
  713. u8 udma_enable = 0;
  714. static const /* ISP RTC */
  715. u8 timings[][2] = { { 0, 0 },
  716. { 0, 0 },
  717. { 1, 0 },
  718. { 2, 1 },
  719. { 2, 3 }, };
  720. spin_lock_irqsave(&piix_lock, flags);
  721. pci_read_config_word(dev, master_port, &master_data);
  722. if (ap->udma_mask)
  723. pci_read_config_byte(dev, 0x48, &udma_enable);
  724. if (speed >= XFER_UDMA_0) {
  725. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  726. u16 udma_timing;
  727. u16 ideconf;
  728. int u_clock, u_speed;
  729. /*
  730. * UDMA is handled by a combination of clock switching and
  731. * selection of dividers
  732. *
  733. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  734. * except UDMA0 which is 00
  735. */
  736. u_speed = min(2 - (udma & 1), udma);
  737. if (udma == 5)
  738. u_clock = 0x1000; /* 100Mhz */
  739. else if (udma > 2)
  740. u_clock = 1; /* 66Mhz */
  741. else
  742. u_clock = 0; /* 33Mhz */
  743. udma_enable |= (1 << devid);
  744. /* Load the CT/RP selection */
  745. pci_read_config_word(dev, 0x4A, &udma_timing);
  746. udma_timing &= ~(3 << (4 * devid));
  747. udma_timing |= u_speed << (4 * devid);
  748. pci_write_config_word(dev, 0x4A, udma_timing);
  749. if (isich) {
  750. /* Select a 33/66/100Mhz clock */
  751. pci_read_config_word(dev, 0x54, &ideconf);
  752. ideconf &= ~(0x1001 << devid);
  753. ideconf |= u_clock << devid;
  754. /* For ICH or later we should set bit 10 for better
  755. performance (WR_PingPong_En) */
  756. pci_write_config_word(dev, 0x54, ideconf);
  757. }
  758. } else {
  759. /*
  760. * MWDMA is driven by the PIO timings. We must also enable
  761. * IORDY unconditionally along with TIME1. PPE has already
  762. * been set when the PIO timing was set.
  763. */
  764. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  765. unsigned int control;
  766. u8 slave_data;
  767. const unsigned int needed_pio[3] = {
  768. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  769. };
  770. int pio = needed_pio[mwdma] - XFER_PIO_0;
  771. control = 3; /* IORDY|TIME1 */
  772. /* If the drive MWDMA is faster than it can do PIO then
  773. we must force PIO into PIO0 */
  774. if (adev->pio_mode < needed_pio[mwdma])
  775. /* Enable DMA timing only */
  776. control |= 8; /* PIO cycles in PIO0 */
  777. if (adev->devno) { /* Slave */
  778. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  779. master_data |= control << 4;
  780. pci_read_config_byte(dev, 0x44, &slave_data);
  781. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  782. /* Load the matching timing */
  783. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  784. pci_write_config_byte(dev, 0x44, slave_data);
  785. } else { /* Master */
  786. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  787. and master timing bits */
  788. master_data |= control;
  789. master_data |=
  790. (timings[pio][0] << 12) |
  791. (timings[pio][1] << 8);
  792. }
  793. if (ap->udma_mask)
  794. udma_enable &= ~(1 << devid);
  795. pci_write_config_word(dev, master_port, master_data);
  796. }
  797. /* Don't scribble on 0x48 if the controller does not support UDMA */
  798. if (ap->udma_mask)
  799. pci_write_config_byte(dev, 0x48, udma_enable);
  800. spin_unlock_irqrestore(&piix_lock, flags);
  801. }
  802. /**
  803. * piix_set_dmamode - Initialize host controller PATA DMA timings
  804. * @ap: Port whose timings we are configuring
  805. * @adev: um
  806. *
  807. * Set MW/UDMA mode for device, in host controller PCI config space.
  808. *
  809. * LOCKING:
  810. * None (inherited from caller).
  811. */
  812. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  813. {
  814. do_pata_set_dmamode(ap, adev, 0);
  815. }
  816. /**
  817. * ich_set_dmamode - Initialize host controller PATA DMA timings
  818. * @ap: Port whose timings we are configuring
  819. * @adev: um
  820. *
  821. * Set MW/UDMA mode for device, in host controller PCI config space.
  822. *
  823. * LOCKING:
  824. * None (inherited from caller).
  825. */
  826. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  827. {
  828. do_pata_set_dmamode(ap, adev, 1);
  829. }
  830. /*
  831. * Serial ATA Index/Data Pair Superset Registers access
  832. *
  833. * Beginning from ICH8, there's a sane way to access SCRs using index
  834. * and data register pair located at BAR5 which means that we have
  835. * separate SCRs for master and slave. This is handled using libata
  836. * slave_link facility.
  837. */
  838. static const int piix_sidx_map[] = {
  839. [SCR_STATUS] = 0,
  840. [SCR_ERROR] = 2,
  841. [SCR_CONTROL] = 1,
  842. };
  843. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  844. {
  845. struct ata_port *ap = link->ap;
  846. struct piix_host_priv *hpriv = ap->host->private_data;
  847. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  848. hpriv->sidpr + PIIX_SIDPR_IDX);
  849. }
  850. static int piix_sidpr_scr_read(struct ata_link *link,
  851. unsigned int reg, u32 *val)
  852. {
  853. struct piix_host_priv *hpriv = link->ap->host->private_data;
  854. if (reg >= ARRAY_SIZE(piix_sidx_map))
  855. return -EINVAL;
  856. piix_sidpr_sel(link, reg);
  857. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  858. return 0;
  859. }
  860. static int piix_sidpr_scr_write(struct ata_link *link,
  861. unsigned int reg, u32 val)
  862. {
  863. struct piix_host_priv *hpriv = link->ap->host->private_data;
  864. if (reg >= ARRAY_SIZE(piix_sidx_map))
  865. return -EINVAL;
  866. piix_sidpr_sel(link, reg);
  867. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  868. return 0;
  869. }
  870. #ifdef CONFIG_PM
  871. static int piix_broken_suspend(void)
  872. {
  873. static const struct dmi_system_id sysids[] = {
  874. {
  875. .ident = "TECRA M3",
  876. .matches = {
  877. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  878. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  879. },
  880. },
  881. {
  882. .ident = "TECRA M3",
  883. .matches = {
  884. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  885. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  886. },
  887. },
  888. {
  889. .ident = "TECRA M4",
  890. .matches = {
  891. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  892. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  893. },
  894. },
  895. {
  896. .ident = "TECRA M4",
  897. .matches = {
  898. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  899. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  900. },
  901. },
  902. {
  903. .ident = "TECRA M5",
  904. .matches = {
  905. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  906. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  907. },
  908. },
  909. {
  910. .ident = "TECRA M6",
  911. .matches = {
  912. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  913. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  914. },
  915. },
  916. {
  917. .ident = "TECRA M7",
  918. .matches = {
  919. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  920. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  921. },
  922. },
  923. {
  924. .ident = "TECRA A8",
  925. .matches = {
  926. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  927. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  928. },
  929. },
  930. {
  931. .ident = "Satellite R20",
  932. .matches = {
  933. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  934. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  935. },
  936. },
  937. {
  938. .ident = "Satellite R25",
  939. .matches = {
  940. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  941. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  942. },
  943. },
  944. {
  945. .ident = "Satellite U200",
  946. .matches = {
  947. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  948. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  949. },
  950. },
  951. {
  952. .ident = "Satellite U200",
  953. .matches = {
  954. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  955. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  956. },
  957. },
  958. {
  959. .ident = "Satellite Pro U200",
  960. .matches = {
  961. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  962. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  963. },
  964. },
  965. {
  966. .ident = "Satellite U205",
  967. .matches = {
  968. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  969. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  970. },
  971. },
  972. {
  973. .ident = "SATELLITE U205",
  974. .matches = {
  975. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  976. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  977. },
  978. },
  979. {
  980. .ident = "Portege M500",
  981. .matches = {
  982. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  983. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  984. },
  985. },
  986. {
  987. .ident = "VGN-BX297XP",
  988. .matches = {
  989. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  990. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  991. },
  992. },
  993. { } /* terminate list */
  994. };
  995. static const char *oemstrs[] = {
  996. "Tecra M3,",
  997. };
  998. int i;
  999. if (dmi_check_system(sysids))
  1000. return 1;
  1001. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1002. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1003. return 1;
  1004. /* TECRA M4 sometimes forgets its identify and reports bogus
  1005. * DMI information. As the bogus information is a bit
  1006. * generic, match as many entries as possible. This manual
  1007. * matching is necessary because dmi_system_id.matches is
  1008. * limited to four entries.
  1009. */
  1010. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1011. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1012. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1013. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1014. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1015. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1016. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1017. return 1;
  1018. return 0;
  1019. }
  1020. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1021. {
  1022. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1023. unsigned long flags;
  1024. int rc = 0;
  1025. rc = ata_host_suspend(host, mesg);
  1026. if (rc)
  1027. return rc;
  1028. /* Some braindamaged ACPI suspend implementations expect the
  1029. * controller to be awake on entry; otherwise, it burns cpu
  1030. * cycles and power trying to do something to the sleeping
  1031. * beauty.
  1032. */
  1033. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1034. pci_save_state(pdev);
  1035. /* mark its power state as "unknown", since we don't
  1036. * know if e.g. the BIOS will change its device state
  1037. * when we suspend.
  1038. */
  1039. if (pdev->current_state == PCI_D0)
  1040. pdev->current_state = PCI_UNKNOWN;
  1041. /* tell resume that it's waking up from broken suspend */
  1042. spin_lock_irqsave(&host->lock, flags);
  1043. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1044. spin_unlock_irqrestore(&host->lock, flags);
  1045. } else
  1046. ata_pci_device_do_suspend(pdev, mesg);
  1047. return 0;
  1048. }
  1049. static int piix_pci_device_resume(struct pci_dev *pdev)
  1050. {
  1051. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1052. unsigned long flags;
  1053. int rc;
  1054. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1055. spin_lock_irqsave(&host->lock, flags);
  1056. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1057. spin_unlock_irqrestore(&host->lock, flags);
  1058. pci_set_power_state(pdev, PCI_D0);
  1059. pci_restore_state(pdev);
  1060. /* PCI device wasn't disabled during suspend. Use
  1061. * pci_reenable_device() to avoid affecting the enable
  1062. * count.
  1063. */
  1064. rc = pci_reenable_device(pdev);
  1065. if (rc)
  1066. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1067. "device after resume (%d)\n", rc);
  1068. } else
  1069. rc = ata_pci_device_do_resume(pdev);
  1070. if (rc == 0)
  1071. ata_host_resume(host);
  1072. return rc;
  1073. }
  1074. #endif
  1075. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1076. {
  1077. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1078. }
  1079. #define AHCI_PCI_BAR 5
  1080. #define AHCI_GLOBAL_CTL 0x04
  1081. #define AHCI_ENABLE (1 << 31)
  1082. static int piix_disable_ahci(struct pci_dev *pdev)
  1083. {
  1084. void __iomem *mmio;
  1085. u32 tmp;
  1086. int rc = 0;
  1087. /* BUG: pci_enable_device has not yet been called. This
  1088. * works because this device is usually set up by BIOS.
  1089. */
  1090. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1091. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1092. return 0;
  1093. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1094. if (!mmio)
  1095. return -ENOMEM;
  1096. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1097. if (tmp & AHCI_ENABLE) {
  1098. tmp &= ~AHCI_ENABLE;
  1099. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1100. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1101. if (tmp & AHCI_ENABLE)
  1102. rc = -EIO;
  1103. }
  1104. pci_iounmap(pdev, mmio);
  1105. return rc;
  1106. }
  1107. /**
  1108. * piix_check_450nx_errata - Check for problem 450NX setup
  1109. * @ata_dev: the PCI device to check
  1110. *
  1111. * Check for the present of 450NX errata #19 and errata #25. If
  1112. * they are found return an error code so we can turn off DMA
  1113. */
  1114. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1115. {
  1116. struct pci_dev *pdev = NULL;
  1117. u16 cfg;
  1118. int no_piix_dma = 0;
  1119. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1120. /* Look for 450NX PXB. Check for problem configurations
  1121. A PCI quirk checks bit 6 already */
  1122. pci_read_config_word(pdev, 0x41, &cfg);
  1123. /* Only on the original revision: IDE DMA can hang */
  1124. if (pdev->revision == 0x00)
  1125. no_piix_dma = 1;
  1126. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1127. else if (cfg & (1<<14) && pdev->revision < 5)
  1128. no_piix_dma = 2;
  1129. }
  1130. if (no_piix_dma)
  1131. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1132. if (no_piix_dma == 2)
  1133. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1134. return no_piix_dma;
  1135. }
  1136. static void __devinit piix_init_pcs(struct ata_host *host,
  1137. const struct piix_map_db *map_db)
  1138. {
  1139. struct pci_dev *pdev = to_pci_dev(host->dev);
  1140. u16 pcs, new_pcs;
  1141. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1142. new_pcs = pcs | map_db->port_enable;
  1143. if (new_pcs != pcs) {
  1144. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1145. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1146. msleep(150);
  1147. }
  1148. }
  1149. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1150. struct ata_port_info *pinfo,
  1151. const struct piix_map_db *map_db)
  1152. {
  1153. const int *map;
  1154. int i, invalid_map = 0;
  1155. u8 map_value;
  1156. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1157. map = map_db->map[map_value & map_db->mask];
  1158. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1159. for (i = 0; i < 4; i++) {
  1160. switch (map[i]) {
  1161. case RV:
  1162. invalid_map = 1;
  1163. printk(" XX");
  1164. break;
  1165. case NA:
  1166. printk(" --");
  1167. break;
  1168. case IDE:
  1169. WARN_ON((i & 1) || map[i + 1] != IDE);
  1170. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1171. i++;
  1172. printk(" IDE IDE");
  1173. break;
  1174. default:
  1175. printk(" P%d", map[i]);
  1176. if (i & 1)
  1177. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1178. break;
  1179. }
  1180. }
  1181. printk(" ]\n");
  1182. if (invalid_map)
  1183. dev_printk(KERN_ERR, &pdev->dev,
  1184. "invalid MAP value %u\n", map_value);
  1185. return map;
  1186. }
  1187. static bool piix_no_sidpr(struct ata_host *host)
  1188. {
  1189. struct pci_dev *pdev = to_pci_dev(host->dev);
  1190. /*
  1191. * Samsung DB-P70 only has three ATA ports exposed and
  1192. * curiously the unconnected first port reports link online
  1193. * while not responding to SRST protocol causing excessive
  1194. * detection delay.
  1195. *
  1196. * Unfortunately, the system doesn't carry enough DMI
  1197. * information to identify the machine but does have subsystem
  1198. * vendor and device set. As it's unclear whether the
  1199. * subsystem vendor/device is used only for this specific
  1200. * board, the port can't be disabled solely with the
  1201. * information; however, turning off SIDPR access works around
  1202. * the problem. Turn it off.
  1203. *
  1204. * This problem is reported in bnc#441240.
  1205. *
  1206. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1207. */
  1208. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1209. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1210. pdev->subsystem_device == 0xb049) {
  1211. dev_printk(KERN_WARNING, host->dev,
  1212. "Samsung DB-P70 detected, disabling SIDPR\n");
  1213. return true;
  1214. }
  1215. return false;
  1216. }
  1217. static int __devinit piix_init_sidpr(struct ata_host *host)
  1218. {
  1219. struct pci_dev *pdev = to_pci_dev(host->dev);
  1220. struct piix_host_priv *hpriv = host->private_data;
  1221. struct ata_link *link0 = &host->ports[0]->link;
  1222. u32 scontrol;
  1223. int i, rc;
  1224. /* check for availability */
  1225. for (i = 0; i < 4; i++)
  1226. if (hpriv->map[i] == IDE)
  1227. return 0;
  1228. /* is it blacklisted? */
  1229. if (piix_no_sidpr(host))
  1230. return 0;
  1231. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1232. return 0;
  1233. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1234. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1235. return 0;
  1236. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1237. return 0;
  1238. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1239. /* SCR access via SIDPR doesn't work on some configurations.
  1240. * Give it a test drive by inhibiting power save modes which
  1241. * we'll do anyway.
  1242. */
  1243. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1244. /* if IPM is already 3, SCR access is probably working. Don't
  1245. * un-inhibit power save modes as BIOS might have inhibited
  1246. * them for a reason.
  1247. */
  1248. if ((scontrol & 0xf00) != 0x300) {
  1249. scontrol |= 0x300;
  1250. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1251. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1252. if ((scontrol & 0xf00) != 0x300) {
  1253. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1254. "SIDPR is available but doesn't work\n");
  1255. return 0;
  1256. }
  1257. }
  1258. /* okay, SCRs available, set ops and ask libata for slave_link */
  1259. for (i = 0; i < 2; i++) {
  1260. struct ata_port *ap = host->ports[i];
  1261. ap->ops = &piix_sidpr_sata_ops;
  1262. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1263. rc = ata_slave_link_init(ap);
  1264. if (rc)
  1265. return rc;
  1266. }
  1267. }
  1268. return 0;
  1269. }
  1270. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1271. {
  1272. static const struct dmi_system_id sysids[] = {
  1273. {
  1274. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1275. * isn't used to boot the system which
  1276. * disables the channel.
  1277. */
  1278. .ident = "M570U",
  1279. .matches = {
  1280. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1281. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1282. },
  1283. },
  1284. { } /* terminate list */
  1285. };
  1286. struct pci_dev *pdev = to_pci_dev(host->dev);
  1287. struct piix_host_priv *hpriv = host->private_data;
  1288. if (!dmi_check_system(sysids))
  1289. return;
  1290. /* The datasheet says that bit 18 is NOOP but certain systems
  1291. * seem to use it to disable a channel. Clear the bit on the
  1292. * affected systems.
  1293. */
  1294. if (hpriv->saved_iocfg & (1 << 18)) {
  1295. dev_printk(KERN_INFO, &pdev->dev,
  1296. "applying IOCFG bit18 quirk\n");
  1297. pci_write_config_dword(pdev, PIIX_IOCFG,
  1298. hpriv->saved_iocfg & ~(1 << 18));
  1299. }
  1300. }
  1301. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1302. {
  1303. static const struct dmi_system_id broken_systems[] = {
  1304. {
  1305. .ident = "HP Compaq 2510p",
  1306. .matches = {
  1307. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1308. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1309. },
  1310. /* PCI slot number of the controller */
  1311. .driver_data = (void *)0x1FUL,
  1312. },
  1313. {
  1314. .ident = "HP Compaq nc6000",
  1315. .matches = {
  1316. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1317. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1318. },
  1319. /* PCI slot number of the controller */
  1320. .driver_data = (void *)0x1FUL,
  1321. },
  1322. { } /* terminate list */
  1323. };
  1324. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1325. if (dmi) {
  1326. unsigned long slot = (unsigned long)dmi->driver_data;
  1327. /* apply the quirk only to on-board controllers */
  1328. return slot == PCI_SLOT(pdev->devfn);
  1329. }
  1330. return false;
  1331. }
  1332. /**
  1333. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1334. * @pdev: PCI device to register
  1335. * @ent: Entry in piix_pci_tbl matching with @pdev
  1336. *
  1337. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1338. * and then hand over control to libata, for it to do the rest.
  1339. *
  1340. * LOCKING:
  1341. * Inherited from PCI layer (may sleep).
  1342. *
  1343. * RETURNS:
  1344. * Zero on success, or -ERRNO value.
  1345. */
  1346. static int __devinit piix_init_one(struct pci_dev *pdev,
  1347. const struct pci_device_id *ent)
  1348. {
  1349. static int printed_version;
  1350. struct device *dev = &pdev->dev;
  1351. struct ata_port_info port_info[2];
  1352. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1353. unsigned long port_flags;
  1354. struct ata_host *host;
  1355. struct piix_host_priv *hpriv;
  1356. int rc;
  1357. if (!printed_version++)
  1358. dev_printk(KERN_DEBUG, &pdev->dev,
  1359. "version " DRV_VERSION "\n");
  1360. /* no hotplugging support for later devices (FIXME) */
  1361. if (!in_module_init && ent->driver_data >= ich5_sata)
  1362. return -ENODEV;
  1363. if (piix_broken_system_poweroff(pdev)) {
  1364. piix_port_info[ent->driver_data].flags |=
  1365. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1366. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1367. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1368. "on poweroff and hibernation\n");
  1369. }
  1370. port_info[0] = piix_port_info[ent->driver_data];
  1371. port_info[1] = piix_port_info[ent->driver_data];
  1372. port_flags = port_info[0].flags;
  1373. /* enable device and prepare host */
  1374. rc = pcim_enable_device(pdev);
  1375. if (rc)
  1376. return rc;
  1377. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1378. if (!hpriv)
  1379. return -ENOMEM;
  1380. /* Save IOCFG, this will be used for cable detection, quirk
  1381. * detection and restoration on detach. This is necessary
  1382. * because some ACPI implementations mess up cable related
  1383. * bits on _STM. Reported on kernel bz#11879.
  1384. */
  1385. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1386. /* ICH6R may be driven by either ata_piix or ahci driver
  1387. * regardless of BIOS configuration. Make sure AHCI mode is
  1388. * off.
  1389. */
  1390. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1391. rc = piix_disable_ahci(pdev);
  1392. if (rc)
  1393. return rc;
  1394. }
  1395. /* SATA map init can change port_info, do it before prepping host */
  1396. if (port_flags & ATA_FLAG_SATA)
  1397. hpriv->map = piix_init_sata_map(pdev, port_info,
  1398. piix_map_db_table[ent->driver_data]);
  1399. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1400. if (rc)
  1401. return rc;
  1402. host->private_data = hpriv;
  1403. /* initialize controller */
  1404. if (port_flags & ATA_FLAG_SATA) {
  1405. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1406. rc = piix_init_sidpr(host);
  1407. if (rc)
  1408. return rc;
  1409. }
  1410. /* apply IOCFG bit18 quirk */
  1411. piix_iocfg_bit18_quirk(host);
  1412. /* On ICH5, some BIOSen disable the interrupt using the
  1413. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1414. * On ICH6, this bit has the same effect, but only when
  1415. * MSI is disabled (and it is disabled, as we don't use
  1416. * message-signalled interrupts currently).
  1417. */
  1418. if (port_flags & PIIX_FLAG_CHECKINTR)
  1419. pci_intx(pdev, 1);
  1420. if (piix_check_450nx_errata(pdev)) {
  1421. /* This writes into the master table but it does not
  1422. really matter for this errata as we will apply it to
  1423. all the PIIX devices on the board */
  1424. host->ports[0]->mwdma_mask = 0;
  1425. host->ports[0]->udma_mask = 0;
  1426. host->ports[1]->mwdma_mask = 0;
  1427. host->ports[1]->udma_mask = 0;
  1428. }
  1429. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1430. pci_set_master(pdev);
  1431. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1432. }
  1433. static void piix_remove_one(struct pci_dev *pdev)
  1434. {
  1435. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1436. struct piix_host_priv *hpriv = host->private_data;
  1437. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1438. ata_pci_remove_one(pdev);
  1439. }
  1440. static int __init piix_init(void)
  1441. {
  1442. int rc;
  1443. DPRINTK("pci_register_driver\n");
  1444. rc = pci_register_driver(&piix_pci_driver);
  1445. if (rc)
  1446. return rc;
  1447. in_module_init = 0;
  1448. DPRINTK("done\n");
  1449. return 0;
  1450. }
  1451. static void __exit piix_exit(void)
  1452. {
  1453. pci_unregister_driver(&piix_pci_driver);
  1454. }
  1455. module_init(piix_init);
  1456. module_exit(piix_exit);