sky2.c 114 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/aer.h>
  34. #include <linux/ip.h>
  35. #include <net/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/debugfs.h>
  43. #include <linux/mii.h>
  44. #include <asm/irq.h>
  45. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  46. #define SKY2_VLAN_TAG_USED 1
  47. #endif
  48. #include "sky2.h"
  49. #define DRV_NAME "sky2"
  50. #define DRV_VERSION "1.18"
  51. #define PFX DRV_NAME " "
  52. /*
  53. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  54. * that are organized into three (receive, transmit, status) different rings
  55. * similar to Tigon3.
  56. */
  57. #define RX_LE_SIZE 1024
  58. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  59. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  60. #define RX_DEF_PENDING RX_MAX_PENDING
  61. #define RX_SKB_ALIGN 8
  62. #define TX_RING_SIZE 512
  63. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  64. #define TX_MIN_PENDING 64
  65. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define TX_WATCHDOG (5 * HZ)
  69. #define NAPI_WEIGHT 64
  70. #define PHY_RETRIES 1000
  71. #define SKY2_EEPROM_MAGIC 0x9955aabb
  72. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  73. static const u32 default_msg =
  74. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  75. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  76. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  77. static int debug = -1; /* defaults above */
  78. module_param(debug, int, 0);
  79. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  80. static int copybreak __read_mostly = 128;
  81. module_param(copybreak, int, 0);
  82. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  83. static int disable_msi = 0;
  84. module_param(disable_msi, int, 0);
  85. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  86. static const struct pci_device_id sky2_id_table[] = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { 0 }
  121. };
  122. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  123. /* Avoid conditionals by using array */
  124. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  125. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  126. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  127. /* This driver supports yukon2 chipset only */
  128. static const char *yukon2_name[] = {
  129. "XL", /* 0xb3 */
  130. "EC Ultra", /* 0xb4 */
  131. "Extreme", /* 0xb5 */
  132. "EC", /* 0xb6 */
  133. "FE", /* 0xb7 */
  134. "FE+", /* 0xb8 */
  135. };
  136. static void sky2_set_multicast(struct net_device *dev);
  137. /* Access to external PHY */
  138. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  139. {
  140. int i;
  141. gma_write16(hw, port, GM_SMI_DATA, val);
  142. gma_write16(hw, port, GM_SMI_CTRL,
  143. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  144. for (i = 0; i < PHY_RETRIES; i++) {
  145. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  146. return 0;
  147. udelay(1);
  148. }
  149. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  150. return -ETIMEDOUT;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  159. *val = gma_read16(hw, port, GM_SMI_DATA);
  160. return 0;
  161. }
  162. udelay(1);
  163. }
  164. return -ETIMEDOUT;
  165. }
  166. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  167. {
  168. u16 v;
  169. if (__gm_phy_read(hw, port, reg, &v) != 0)
  170. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  171. return v;
  172. }
  173. static void sky2_power_on(struct sky2_hw *hw)
  174. {
  175. /* switch power to VCC (WA for VAUX problem) */
  176. sky2_write8(hw, B0_POWER_CTRL,
  177. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  178. /* disable Core Clock Division, */
  179. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  180. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  181. /* enable bits are inverted */
  182. sky2_write8(hw, B2_Y2_CLK_GATE,
  183. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  184. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  185. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  186. else
  187. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  188. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  189. struct pci_dev *pdev = hw->pdev;
  190. u32 reg;
  191. pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  192. pci_read_config_dword(pdev, PCI_DEV_REG4, &reg);
  193. /* set all bits to 0 except bits 15..12 and 8 */
  194. reg &= P_ASPM_CONTROL_MSK;
  195. pci_write_config_dword(pdev, PCI_DEV_REG4, reg);
  196. pci_read_config_dword(pdev, PCI_DEV_REG5, &reg);
  197. /* set all bits to 0 except bits 28 & 27 */
  198. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  199. pci_write_config_dword(pdev, PCI_DEV_REG5, reg);
  200. pci_write_config_dword(pdev, PCI_CFG_REG_1, 0);
  201. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  202. reg = sky2_read32(hw, B2_GP_IO);
  203. reg |= GLB_GPIO_STAT_RACE_DIS;
  204. sky2_write32(hw, B2_GP_IO, reg);
  205. sky2_read32(hw, B2_GP_IO);
  206. }
  207. }
  208. static void sky2_power_aux(struct sky2_hw *hw)
  209. {
  210. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  211. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  212. else
  213. /* enable bits are inverted */
  214. sky2_write8(hw, B2_Y2_CLK_GATE,
  215. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  216. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  217. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  218. /* switch power to VAUX */
  219. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  220. sky2_write8(hw, B0_POWER_CTRL,
  221. (PC_VAUX_ENA | PC_VCC_ENA |
  222. PC_VAUX_ON | PC_VCC_OFF));
  223. }
  224. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  225. {
  226. u16 reg;
  227. /* disable all GMAC IRQ's */
  228. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  229. /* disable PHY IRQs */
  230. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  231. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  232. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  233. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  234. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  235. reg = gma_read16(hw, port, GM_RX_CTRL);
  236. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  237. gma_write16(hw, port, GM_RX_CTRL, reg);
  238. }
  239. /* flow control to advertise bits */
  240. static const u16 copper_fc_adv[] = {
  241. [FC_NONE] = 0,
  242. [FC_TX] = PHY_M_AN_ASP,
  243. [FC_RX] = PHY_M_AN_PC,
  244. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  245. };
  246. /* flow control to advertise bits when using 1000BaseX */
  247. static const u16 fiber_fc_adv[] = {
  248. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  249. [FC_TX] = PHY_M_P_ASYM_MD_X,
  250. [FC_RX] = PHY_M_P_SYM_MD_X,
  251. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  252. };
  253. /* flow control to GMA disable bits */
  254. static const u16 gm_fc_disable[] = {
  255. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  256. [FC_TX] = GM_GPCR_FC_RX_DIS,
  257. [FC_RX] = GM_GPCR_FC_TX_DIS,
  258. [FC_BOTH] = 0,
  259. };
  260. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  261. {
  262. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  263. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  264. if (sky2->autoneg == AUTONEG_ENABLE &&
  265. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  266. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  267. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  268. PHY_M_EC_MAC_S_MSK);
  269. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  270. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  271. if (hw->chip_id == CHIP_ID_YUKON_EC)
  272. /* set downshift counter to 3x and enable downshift */
  273. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  274. else
  275. /* set master & slave downshift counter to 1x */
  276. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  277. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  278. }
  279. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  280. if (sky2_is_copper(hw)) {
  281. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  282. /* enable automatic crossover */
  283. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  284. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  285. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  286. u16 spec;
  287. /* Enable Class A driver for FE+ A0 */
  288. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  289. spec |= PHY_M_FESC_SEL_CL_A;
  290. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  291. }
  292. } else {
  293. /* disable energy detect */
  294. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  295. /* enable automatic crossover */
  296. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  297. /* downshift on PHY 88E1112 and 88E1149 is changed */
  298. if (sky2->autoneg == AUTONEG_ENABLE
  299. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  300. /* set downshift counter to 3x and enable downshift */
  301. ctrl &= ~PHY_M_PC_DSC_MSK;
  302. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  303. }
  304. }
  305. } else {
  306. /* workaround for deviation #4.88 (CRC errors) */
  307. /* disable Automatic Crossover */
  308. ctrl &= ~PHY_M_PC_MDIX_MSK;
  309. }
  310. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  311. /* special setup for PHY 88E1112 Fiber */
  312. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  313. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  314. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  315. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  316. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  317. ctrl &= ~PHY_M_MAC_MD_MSK;
  318. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  319. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  320. if (hw->pmd_type == 'P') {
  321. /* select page 1 to access Fiber registers */
  322. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  323. /* for SFP-module set SIGDET polarity to low */
  324. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  325. ctrl |= PHY_M_FIB_SIGD_POL;
  326. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  327. }
  328. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  329. }
  330. ctrl = PHY_CT_RESET;
  331. ct1000 = 0;
  332. adv = PHY_AN_CSMA;
  333. reg = 0;
  334. if (sky2->autoneg == AUTONEG_ENABLE) {
  335. if (sky2_is_copper(hw)) {
  336. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  337. ct1000 |= PHY_M_1000C_AFD;
  338. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  339. ct1000 |= PHY_M_1000C_AHD;
  340. if (sky2->advertising & ADVERTISED_100baseT_Full)
  341. adv |= PHY_M_AN_100_FD;
  342. if (sky2->advertising & ADVERTISED_100baseT_Half)
  343. adv |= PHY_M_AN_100_HD;
  344. if (sky2->advertising & ADVERTISED_10baseT_Full)
  345. adv |= PHY_M_AN_10_FD;
  346. if (sky2->advertising & ADVERTISED_10baseT_Half)
  347. adv |= PHY_M_AN_10_HD;
  348. adv |= copper_fc_adv[sky2->flow_mode];
  349. } else { /* special defines for FIBER (88E1040S only) */
  350. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  351. adv |= PHY_M_AN_1000X_AFD;
  352. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  353. adv |= PHY_M_AN_1000X_AHD;
  354. adv |= fiber_fc_adv[sky2->flow_mode];
  355. }
  356. /* Restart Auto-negotiation */
  357. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  358. } else {
  359. /* forced speed/duplex settings */
  360. ct1000 = PHY_M_1000C_MSE;
  361. /* Disable auto update for duplex flow control and speed */
  362. reg |= GM_GPCR_AU_ALL_DIS;
  363. switch (sky2->speed) {
  364. case SPEED_1000:
  365. ctrl |= PHY_CT_SP1000;
  366. reg |= GM_GPCR_SPEED_1000;
  367. break;
  368. case SPEED_100:
  369. ctrl |= PHY_CT_SP100;
  370. reg |= GM_GPCR_SPEED_100;
  371. break;
  372. }
  373. if (sky2->duplex == DUPLEX_FULL) {
  374. reg |= GM_GPCR_DUP_FULL;
  375. ctrl |= PHY_CT_DUP_MD;
  376. } else if (sky2->speed < SPEED_1000)
  377. sky2->flow_mode = FC_NONE;
  378. reg |= gm_fc_disable[sky2->flow_mode];
  379. /* Forward pause packets to GMAC? */
  380. if (sky2->flow_mode & FC_RX)
  381. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  382. else
  383. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  384. }
  385. gma_write16(hw, port, GM_GP_CTRL, reg);
  386. if (hw->flags & SKY2_HW_GIGABIT)
  387. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  388. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  389. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  390. /* Setup Phy LED's */
  391. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  392. ledover = 0;
  393. switch (hw->chip_id) {
  394. case CHIP_ID_YUKON_FE:
  395. /* on 88E3082 these bits are at 11..9 (shifted left) */
  396. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  397. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  398. /* delete ACT LED control bits */
  399. ctrl &= ~PHY_M_FELP_LED1_MSK;
  400. /* change ACT LED control to blink mode */
  401. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  402. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  403. break;
  404. case CHIP_ID_YUKON_FE_P:
  405. /* Enable Link Partner Next Page */
  406. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  407. ctrl |= PHY_M_PC_ENA_LIP_NP;
  408. /* disable Energy Detect and enable scrambler */
  409. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  410. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  411. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  412. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  413. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  414. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  415. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  416. break;
  417. case CHIP_ID_YUKON_XL:
  418. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  419. /* select page 3 to access LED control register */
  420. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  421. /* set LED Function Control register */
  422. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  423. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  424. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  425. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  426. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  427. /* set Polarity Control register */
  428. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  429. (PHY_M_POLC_LS1_P_MIX(4) |
  430. PHY_M_POLC_IS0_P_MIX(4) |
  431. PHY_M_POLC_LOS_CTRL(2) |
  432. PHY_M_POLC_INIT_CTRL(2) |
  433. PHY_M_POLC_STA1_CTRL(2) |
  434. PHY_M_POLC_STA0_CTRL(2)));
  435. /* restore page register */
  436. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  437. break;
  438. case CHIP_ID_YUKON_EC_U:
  439. case CHIP_ID_YUKON_EX:
  440. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  441. /* select page 3 to access LED control register */
  442. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  443. /* set LED Function Control register */
  444. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  445. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  446. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  447. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  448. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  449. /* set Blink Rate in LED Timer Control Register */
  450. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  451. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  452. /* restore page register */
  453. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  454. break;
  455. default:
  456. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  457. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  458. /* turn off the Rx LED (LED_RX) */
  459. ledover &= ~PHY_M_LED_MO_RX;
  460. }
  461. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  462. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  463. /* apply fixes in PHY AFE */
  464. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  465. /* increase differential signal amplitude in 10BASE-T */
  466. gm_phy_write(hw, port, 0x18, 0xaa99);
  467. gm_phy_write(hw, port, 0x17, 0x2011);
  468. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  469. gm_phy_write(hw, port, 0x18, 0xa204);
  470. gm_phy_write(hw, port, 0x17, 0x2002);
  471. /* set page register to 0 */
  472. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  473. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  474. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  475. /* apply workaround for integrated resistors calibration */
  476. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  477. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  478. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  479. /* no effect on Yukon-XL */
  480. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  481. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  482. /* turn on 100 Mbps LED (LED_LINK100) */
  483. ledover |= PHY_M_LED_MO_100;
  484. }
  485. if (ledover)
  486. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  487. }
  488. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  489. if (sky2->autoneg == AUTONEG_ENABLE)
  490. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  491. else
  492. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  493. }
  494. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  495. {
  496. struct pci_dev *pdev = hw->pdev;
  497. u32 reg1;
  498. static const u32 phy_power[]
  499. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  500. /* looks like this XL is back asswards .. */
  501. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  502. onoff = !onoff;
  503. pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
  504. if (onoff)
  505. /* Turn off phy power saving */
  506. reg1 &= ~phy_power[port];
  507. else
  508. reg1 |= phy_power[port];
  509. pci_write_config_dword(pdev, PCI_DEV_REG1, reg1);
  510. pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
  511. udelay(100);
  512. }
  513. /* Force a renegotiation */
  514. static void sky2_phy_reinit(struct sky2_port *sky2)
  515. {
  516. spin_lock_bh(&sky2->phy_lock);
  517. sky2_phy_init(sky2->hw, sky2->port);
  518. spin_unlock_bh(&sky2->phy_lock);
  519. }
  520. /* Put device in state to listen for Wake On Lan */
  521. static void sky2_wol_init(struct sky2_port *sky2)
  522. {
  523. struct sky2_hw *hw = sky2->hw;
  524. unsigned port = sky2->port;
  525. enum flow_control save_mode;
  526. u16 ctrl;
  527. u32 reg1;
  528. /* Bring hardware out of reset */
  529. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  530. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  531. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  532. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  533. /* Force to 10/100
  534. * sky2_reset will re-enable on resume
  535. */
  536. save_mode = sky2->flow_mode;
  537. ctrl = sky2->advertising;
  538. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  539. sky2->flow_mode = FC_NONE;
  540. sky2_phy_power(hw, port, 1);
  541. sky2_phy_reinit(sky2);
  542. sky2->flow_mode = save_mode;
  543. sky2->advertising = ctrl;
  544. /* Set GMAC to no flow control and auto update for speed/duplex */
  545. gma_write16(hw, port, GM_GP_CTRL,
  546. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  547. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  548. /* Set WOL address */
  549. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  550. sky2->netdev->dev_addr, ETH_ALEN);
  551. /* Turn on appropriate WOL control bits */
  552. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  553. ctrl = 0;
  554. if (sky2->wol & WAKE_PHY)
  555. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  556. else
  557. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  558. if (sky2->wol & WAKE_MAGIC)
  559. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  560. else
  561. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  562. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  563. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  564. /* Turn on legacy PCI-Express PME mode */
  565. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  566. reg1 |= PCI_Y2_PME_LEGACY;
  567. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  568. /* block receiver */
  569. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  570. }
  571. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  572. {
  573. struct net_device *dev = hw->dev[port];
  574. if (dev->mtu <= ETH_DATA_LEN)
  575. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  576. TX_JUMBO_DIS | TX_STFW_ENA);
  577. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  578. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  579. TX_STFW_ENA | TX_JUMBO_ENA);
  580. else {
  581. /* set Tx GMAC FIFO Almost Empty Threshold */
  582. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  583. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  584. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  585. TX_JUMBO_ENA | TX_STFW_DIS);
  586. /* Can't do offload because of lack of store/forward */
  587. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  588. }
  589. }
  590. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  591. {
  592. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  593. u16 reg;
  594. u32 rx_reg;
  595. int i;
  596. const u8 *addr = hw->dev[port]->dev_addr;
  597. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  598. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  599. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  600. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  601. /* WA DEV_472 -- looks like crossed wires on port 2 */
  602. /* clear GMAC 1 Control reset */
  603. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  604. do {
  605. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  606. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  607. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  608. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  609. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  610. }
  611. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  612. /* Enable Transmit FIFO Underrun */
  613. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  614. spin_lock_bh(&sky2->phy_lock);
  615. sky2_phy_init(hw, port);
  616. spin_unlock_bh(&sky2->phy_lock);
  617. /* MIB clear */
  618. reg = gma_read16(hw, port, GM_PHY_ADDR);
  619. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  620. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  621. gma_read16(hw, port, i);
  622. gma_write16(hw, port, GM_PHY_ADDR, reg);
  623. /* transmit control */
  624. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  625. /* receive control reg: unicast + multicast + no FCS */
  626. gma_write16(hw, port, GM_RX_CTRL,
  627. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  628. /* transmit flow control */
  629. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  630. /* transmit parameter */
  631. gma_write16(hw, port, GM_TX_PARAM,
  632. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  633. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  634. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  635. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  636. /* serial mode register */
  637. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  638. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  639. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  640. reg |= GM_SMOD_JUMBO_ENA;
  641. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  642. /* virtual address for data */
  643. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  644. /* physical address: used for pause frames */
  645. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  646. /* ignore counter overflows */
  647. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  648. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  649. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  650. /* Configure Rx MAC FIFO */
  651. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  652. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  653. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  654. hw->chip_id == CHIP_ID_YUKON_FE_P)
  655. rx_reg |= GMF_RX_OVER_ON;
  656. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  657. /* Flush Rx MAC FIFO on any flow control or error */
  658. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  659. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  660. reg = RX_GMF_FL_THR_DEF + 1;
  661. /* Another magic mystery workaround from sk98lin */
  662. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  663. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  664. reg = 0x178;
  665. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  666. /* Configure Tx MAC FIFO */
  667. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  668. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  669. /* On chips without ram buffer, pause is controled by MAC level */
  670. if (sky2_read8(hw, B2_E_0) == 0) {
  671. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  672. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  673. sky2_set_tx_stfwd(hw, port);
  674. }
  675. }
  676. /* Assign Ram Buffer allocation to queue */
  677. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  678. {
  679. u32 end;
  680. /* convert from K bytes to qwords used for hw register */
  681. start *= 1024/8;
  682. space *= 1024/8;
  683. end = start + space - 1;
  684. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  685. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  686. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  687. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  688. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  689. if (q == Q_R1 || q == Q_R2) {
  690. u32 tp = space - space/4;
  691. /* On receive queue's set the thresholds
  692. * give receiver priority when > 3/4 full
  693. * send pause when down to 2K
  694. */
  695. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  696. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  697. tp = space - 2048/8;
  698. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  699. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  700. } else {
  701. /* Enable store & forward on Tx queue's because
  702. * Tx FIFO is only 1K on Yukon
  703. */
  704. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  705. }
  706. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  707. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  708. }
  709. /* Setup Bus Memory Interface */
  710. static void sky2_qset(struct sky2_hw *hw, u16 q)
  711. {
  712. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  713. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  714. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  715. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  716. }
  717. /* Setup prefetch unit registers. This is the interface between
  718. * hardware and driver list elements
  719. */
  720. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  721. u64 addr, u32 last)
  722. {
  723. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  724. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  725. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  726. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  727. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  728. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  729. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  730. }
  731. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  732. {
  733. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  734. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  735. le->ctrl = 0;
  736. return le;
  737. }
  738. static void tx_init(struct sky2_port *sky2)
  739. {
  740. struct sky2_tx_le *le;
  741. sky2->tx_prod = sky2->tx_cons = 0;
  742. sky2->tx_tcpsum = 0;
  743. sky2->tx_last_mss = 0;
  744. le = get_tx_le(sky2);
  745. le->addr = 0;
  746. le->opcode = OP_ADDR64 | HW_OWNER;
  747. sky2->tx_addr64 = 0;
  748. }
  749. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  750. struct sky2_tx_le *le)
  751. {
  752. return sky2->tx_ring + (le - sky2->tx_le);
  753. }
  754. /* Update chip's next pointer */
  755. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  756. {
  757. /* Make sure write' to descriptors are complete before we tell hardware */
  758. wmb();
  759. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  760. /* Synchronize I/O on since next processor may write to tail */
  761. mmiowb();
  762. }
  763. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  764. {
  765. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  766. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  767. le->ctrl = 0;
  768. return le;
  769. }
  770. /* Build description to hardware for one receive segment */
  771. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  772. dma_addr_t map, unsigned len)
  773. {
  774. struct sky2_rx_le *le;
  775. u32 hi = upper_32_bits(map);
  776. if (sky2->rx_addr64 != hi) {
  777. le = sky2_next_rx(sky2);
  778. le->addr = cpu_to_le32(hi);
  779. le->opcode = OP_ADDR64 | HW_OWNER;
  780. sky2->rx_addr64 = upper_32_bits(map + len);
  781. }
  782. le = sky2_next_rx(sky2);
  783. le->addr = cpu_to_le32((u32) map);
  784. le->length = cpu_to_le16(len);
  785. le->opcode = op | HW_OWNER;
  786. }
  787. /* Build description to hardware for one possibly fragmented skb */
  788. static void sky2_rx_submit(struct sky2_port *sky2,
  789. const struct rx_ring_info *re)
  790. {
  791. int i;
  792. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  793. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  794. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  795. }
  796. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  797. unsigned size)
  798. {
  799. struct sk_buff *skb = re->skb;
  800. int i;
  801. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  802. pci_unmap_len_set(re, data_size, size);
  803. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  804. re->frag_addr[i] = pci_map_page(pdev,
  805. skb_shinfo(skb)->frags[i].page,
  806. skb_shinfo(skb)->frags[i].page_offset,
  807. skb_shinfo(skb)->frags[i].size,
  808. PCI_DMA_FROMDEVICE);
  809. }
  810. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  811. {
  812. struct sk_buff *skb = re->skb;
  813. int i;
  814. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  815. PCI_DMA_FROMDEVICE);
  816. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  817. pci_unmap_page(pdev, re->frag_addr[i],
  818. skb_shinfo(skb)->frags[i].size,
  819. PCI_DMA_FROMDEVICE);
  820. }
  821. /* Tell chip where to start receive checksum.
  822. * Actually has two checksums, but set both same to avoid possible byte
  823. * order problems.
  824. */
  825. static void rx_set_checksum(struct sky2_port *sky2)
  826. {
  827. struct sky2_rx_le *le = sky2_next_rx(sky2);
  828. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  829. le->ctrl = 0;
  830. le->opcode = OP_TCPSTART | HW_OWNER;
  831. sky2_write32(sky2->hw,
  832. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  833. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  834. }
  835. /*
  836. * The RX Stop command will not work for Yukon-2 if the BMU does not
  837. * reach the end of packet and since we can't make sure that we have
  838. * incoming data, we must reset the BMU while it is not doing a DMA
  839. * transfer. Since it is possible that the RX path is still active,
  840. * the RX RAM buffer will be stopped first, so any possible incoming
  841. * data will not trigger a DMA. After the RAM buffer is stopped, the
  842. * BMU is polled until any DMA in progress is ended and only then it
  843. * will be reset.
  844. */
  845. static void sky2_rx_stop(struct sky2_port *sky2)
  846. {
  847. struct sky2_hw *hw = sky2->hw;
  848. unsigned rxq = rxqaddr[sky2->port];
  849. int i;
  850. /* disable the RAM Buffer receive queue */
  851. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  852. for (i = 0; i < 0xffff; i++)
  853. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  854. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  855. goto stopped;
  856. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  857. sky2->netdev->name);
  858. stopped:
  859. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  860. /* reset the Rx prefetch unit */
  861. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  862. mmiowb();
  863. }
  864. /* Clean out receive buffer area, assumes receiver hardware stopped */
  865. static void sky2_rx_clean(struct sky2_port *sky2)
  866. {
  867. unsigned i;
  868. memset(sky2->rx_le, 0, RX_LE_BYTES);
  869. for (i = 0; i < sky2->rx_pending; i++) {
  870. struct rx_ring_info *re = sky2->rx_ring + i;
  871. if (re->skb) {
  872. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  873. kfree_skb(re->skb);
  874. re->skb = NULL;
  875. }
  876. }
  877. }
  878. /* Basic MII support */
  879. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  880. {
  881. struct mii_ioctl_data *data = if_mii(ifr);
  882. struct sky2_port *sky2 = netdev_priv(dev);
  883. struct sky2_hw *hw = sky2->hw;
  884. int err = -EOPNOTSUPP;
  885. if (!netif_running(dev))
  886. return -ENODEV; /* Phy still in reset */
  887. switch (cmd) {
  888. case SIOCGMIIPHY:
  889. data->phy_id = PHY_ADDR_MARV;
  890. /* fallthru */
  891. case SIOCGMIIREG: {
  892. u16 val = 0;
  893. spin_lock_bh(&sky2->phy_lock);
  894. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  895. spin_unlock_bh(&sky2->phy_lock);
  896. data->val_out = val;
  897. break;
  898. }
  899. case SIOCSMIIREG:
  900. if (!capable(CAP_NET_ADMIN))
  901. return -EPERM;
  902. spin_lock_bh(&sky2->phy_lock);
  903. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  904. data->val_in);
  905. spin_unlock_bh(&sky2->phy_lock);
  906. break;
  907. }
  908. return err;
  909. }
  910. #ifdef SKY2_VLAN_TAG_USED
  911. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  912. {
  913. struct sky2_port *sky2 = netdev_priv(dev);
  914. struct sky2_hw *hw = sky2->hw;
  915. u16 port = sky2->port;
  916. netif_tx_lock_bh(dev);
  917. napi_disable(&hw->napi);
  918. sky2->vlgrp = grp;
  919. if (grp) {
  920. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  921. RX_VLAN_STRIP_ON);
  922. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  923. TX_VLAN_TAG_ON);
  924. } else {
  925. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  926. RX_VLAN_STRIP_OFF);
  927. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  928. TX_VLAN_TAG_OFF);
  929. }
  930. napi_enable(&hw->napi);
  931. netif_tx_unlock_bh(dev);
  932. }
  933. #endif
  934. /*
  935. * Allocate an skb for receiving. If the MTU is large enough
  936. * make the skb non-linear with a fragment list of pages.
  937. *
  938. * It appears the hardware has a bug in the FIFO logic that
  939. * cause it to hang if the FIFO gets overrun and the receive buffer
  940. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  941. * aligned except if slab debugging is enabled.
  942. */
  943. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  944. {
  945. struct sk_buff *skb;
  946. unsigned long p;
  947. int i;
  948. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  949. if (!skb)
  950. goto nomem;
  951. p = (unsigned long) skb->data;
  952. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  953. for (i = 0; i < sky2->rx_nfrags; i++) {
  954. struct page *page = alloc_page(GFP_ATOMIC);
  955. if (!page)
  956. goto free_partial;
  957. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  958. }
  959. return skb;
  960. free_partial:
  961. kfree_skb(skb);
  962. nomem:
  963. return NULL;
  964. }
  965. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  966. {
  967. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  968. }
  969. /*
  970. * Allocate and setup receiver buffer pool.
  971. * Normal case this ends up creating one list element for skb
  972. * in the receive ring. Worst case if using large MTU and each
  973. * allocation falls on a different 64 bit region, that results
  974. * in 6 list elements per ring entry.
  975. * One element is used for checksum enable/disable, and one
  976. * extra to avoid wrap.
  977. */
  978. static int sky2_rx_start(struct sky2_port *sky2)
  979. {
  980. struct sky2_hw *hw = sky2->hw;
  981. struct rx_ring_info *re;
  982. unsigned rxq = rxqaddr[sky2->port];
  983. unsigned i, size, space, thresh;
  984. sky2->rx_put = sky2->rx_next = 0;
  985. sky2_qset(hw, rxq);
  986. /* On PCI express lowering the watermark gives better performance */
  987. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  988. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  989. /* These chips have no ram buffer?
  990. * MAC Rx RAM Read is controlled by hardware */
  991. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  992. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  993. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  994. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  995. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  996. if (!(hw->flags & SKY2_HW_NEW_LE))
  997. rx_set_checksum(sky2);
  998. /* Space needed for frame data + headers rounded up */
  999. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1000. /* Stopping point for hardware truncation */
  1001. thresh = (size - 8) / sizeof(u32);
  1002. /* Account for overhead of skb - to avoid order > 0 allocation */
  1003. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  1004. + sizeof(struct skb_shared_info);
  1005. sky2->rx_nfrags = space >> PAGE_SHIFT;
  1006. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1007. if (sky2->rx_nfrags != 0) {
  1008. /* Compute residue after pages */
  1009. space = sky2->rx_nfrags << PAGE_SHIFT;
  1010. if (space < size)
  1011. size -= space;
  1012. else
  1013. size = 0;
  1014. /* Optimize to handle small packets and headers */
  1015. if (size < copybreak)
  1016. size = copybreak;
  1017. if (size < ETH_HLEN)
  1018. size = ETH_HLEN;
  1019. }
  1020. sky2->rx_data_size = size;
  1021. /* Fill Rx ring */
  1022. for (i = 0; i < sky2->rx_pending; i++) {
  1023. re = sky2->rx_ring + i;
  1024. re->skb = sky2_rx_alloc(sky2);
  1025. if (!re->skb)
  1026. goto nomem;
  1027. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1028. sky2_rx_submit(sky2, re);
  1029. }
  1030. /*
  1031. * The receiver hangs if it receives frames larger than the
  1032. * packet buffer. As a workaround, truncate oversize frames, but
  1033. * the register is limited to 9 bits, so if you do frames > 2052
  1034. * you better get the MTU right!
  1035. */
  1036. if (thresh > 0x1ff)
  1037. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1038. else {
  1039. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1040. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1041. }
  1042. /* Tell chip about available buffers */
  1043. sky2_rx_update(sky2, rxq);
  1044. return 0;
  1045. nomem:
  1046. sky2_rx_clean(sky2);
  1047. return -ENOMEM;
  1048. }
  1049. /* Bring up network interface. */
  1050. static int sky2_up(struct net_device *dev)
  1051. {
  1052. struct sky2_port *sky2 = netdev_priv(dev);
  1053. struct sky2_hw *hw = sky2->hw;
  1054. unsigned port = sky2->port;
  1055. u32 imask, ramsize;
  1056. int cap, err = -ENOMEM;
  1057. struct net_device *otherdev = hw->dev[sky2->port^1];
  1058. /*
  1059. * On dual port PCI-X card, there is an problem where status
  1060. * can be received out of order due to split transactions
  1061. */
  1062. if (otherdev && netif_running(otherdev) &&
  1063. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1064. struct sky2_port *osky2 = netdev_priv(otherdev);
  1065. u16 cmd;
  1066. pci_read_config_word(hw->pdev, cap + PCI_X_CMD, &cmd);
  1067. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1068. pci_write_config_word(hw->pdev, cap + PCI_X_CMD, cmd);
  1069. sky2->rx_csum = 0;
  1070. osky2->rx_csum = 0;
  1071. }
  1072. if (netif_msg_ifup(sky2))
  1073. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1074. netif_carrier_off(dev);
  1075. /* must be power of 2 */
  1076. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1077. TX_RING_SIZE *
  1078. sizeof(struct sky2_tx_le),
  1079. &sky2->tx_le_map);
  1080. if (!sky2->tx_le)
  1081. goto err_out;
  1082. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1083. GFP_KERNEL);
  1084. if (!sky2->tx_ring)
  1085. goto err_out;
  1086. tx_init(sky2);
  1087. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1088. &sky2->rx_le_map);
  1089. if (!sky2->rx_le)
  1090. goto err_out;
  1091. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1092. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1093. GFP_KERNEL);
  1094. if (!sky2->rx_ring)
  1095. goto err_out;
  1096. sky2_phy_power(hw, port, 1);
  1097. sky2_mac_init(hw, port);
  1098. /* Register is number of 4K blocks on internal RAM buffer. */
  1099. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1100. if (ramsize > 0) {
  1101. u32 rxspace;
  1102. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1103. if (ramsize < 16)
  1104. rxspace = ramsize / 2;
  1105. else
  1106. rxspace = 8 + (2*(ramsize - 16))/3;
  1107. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1108. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1109. /* Make sure SyncQ is disabled */
  1110. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1111. RB_RST_SET);
  1112. }
  1113. sky2_qset(hw, txqaddr[port]);
  1114. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1115. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1116. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1117. /* Set almost empty threshold */
  1118. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1119. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1120. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1121. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1122. TX_RING_SIZE - 1);
  1123. napi_enable(&hw->napi);
  1124. err = sky2_rx_start(sky2);
  1125. if (err) {
  1126. napi_disable(&hw->napi);
  1127. goto err_out;
  1128. }
  1129. /* Enable interrupts from phy/mac for port */
  1130. imask = sky2_read32(hw, B0_IMSK);
  1131. imask |= portirq_msk[port];
  1132. sky2_write32(hw, B0_IMSK, imask);
  1133. return 0;
  1134. err_out:
  1135. if (sky2->rx_le) {
  1136. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1137. sky2->rx_le, sky2->rx_le_map);
  1138. sky2->rx_le = NULL;
  1139. }
  1140. if (sky2->tx_le) {
  1141. pci_free_consistent(hw->pdev,
  1142. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1143. sky2->tx_le, sky2->tx_le_map);
  1144. sky2->tx_le = NULL;
  1145. }
  1146. kfree(sky2->tx_ring);
  1147. kfree(sky2->rx_ring);
  1148. sky2->tx_ring = NULL;
  1149. sky2->rx_ring = NULL;
  1150. return err;
  1151. }
  1152. /* Modular subtraction in ring */
  1153. static inline int tx_dist(unsigned tail, unsigned head)
  1154. {
  1155. return (head - tail) & (TX_RING_SIZE - 1);
  1156. }
  1157. /* Number of list elements available for next tx */
  1158. static inline int tx_avail(const struct sky2_port *sky2)
  1159. {
  1160. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1161. }
  1162. /* Estimate of number of transmit list elements required */
  1163. static unsigned tx_le_req(const struct sk_buff *skb)
  1164. {
  1165. unsigned count;
  1166. count = sizeof(dma_addr_t) / sizeof(u32);
  1167. count += skb_shinfo(skb)->nr_frags * count;
  1168. if (skb_is_gso(skb))
  1169. ++count;
  1170. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1171. ++count;
  1172. return count;
  1173. }
  1174. /*
  1175. * Put one packet in ring for transmit.
  1176. * A single packet can generate multiple list elements, and
  1177. * the number of ring elements will probably be less than the number
  1178. * of list elements used.
  1179. */
  1180. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1181. {
  1182. struct sky2_port *sky2 = netdev_priv(dev);
  1183. struct sky2_hw *hw = sky2->hw;
  1184. struct sky2_tx_le *le = NULL;
  1185. struct tx_ring_info *re;
  1186. unsigned i, len;
  1187. dma_addr_t mapping;
  1188. u32 addr64;
  1189. u16 mss;
  1190. u8 ctrl;
  1191. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1192. return NETDEV_TX_BUSY;
  1193. if (unlikely(netif_msg_tx_queued(sky2)))
  1194. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1195. dev->name, sky2->tx_prod, skb->len);
  1196. len = skb_headlen(skb);
  1197. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1198. addr64 = upper_32_bits(mapping);
  1199. /* Send high bits if changed or crosses boundary */
  1200. if (addr64 != sky2->tx_addr64 ||
  1201. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1202. le = get_tx_le(sky2);
  1203. le->addr = cpu_to_le32(addr64);
  1204. le->opcode = OP_ADDR64 | HW_OWNER;
  1205. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1206. }
  1207. /* Check for TCP Segmentation Offload */
  1208. mss = skb_shinfo(skb)->gso_size;
  1209. if (mss != 0) {
  1210. if (!(hw->flags & SKY2_HW_NEW_LE))
  1211. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1212. if (mss != sky2->tx_last_mss) {
  1213. le = get_tx_le(sky2);
  1214. le->addr = cpu_to_le32(mss);
  1215. if (hw->flags & SKY2_HW_NEW_LE)
  1216. le->opcode = OP_MSS | HW_OWNER;
  1217. else
  1218. le->opcode = OP_LRGLEN | HW_OWNER;
  1219. sky2->tx_last_mss = mss;
  1220. }
  1221. }
  1222. ctrl = 0;
  1223. #ifdef SKY2_VLAN_TAG_USED
  1224. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1225. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1226. if (!le) {
  1227. le = get_tx_le(sky2);
  1228. le->addr = 0;
  1229. le->opcode = OP_VLAN|HW_OWNER;
  1230. } else
  1231. le->opcode |= OP_VLAN;
  1232. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1233. ctrl |= INS_VLAN;
  1234. }
  1235. #endif
  1236. /* Handle TCP checksum offload */
  1237. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1238. /* On Yukon EX (some versions) encoding change. */
  1239. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1240. ctrl |= CALSUM; /* auto checksum */
  1241. else {
  1242. const unsigned offset = skb_transport_offset(skb);
  1243. u32 tcpsum;
  1244. tcpsum = offset << 16; /* sum start */
  1245. tcpsum |= offset + skb->csum_offset; /* sum write */
  1246. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1247. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1248. ctrl |= UDPTCP;
  1249. if (tcpsum != sky2->tx_tcpsum) {
  1250. sky2->tx_tcpsum = tcpsum;
  1251. le = get_tx_le(sky2);
  1252. le->addr = cpu_to_le32(tcpsum);
  1253. le->length = 0; /* initial checksum value */
  1254. le->ctrl = 1; /* one packet */
  1255. le->opcode = OP_TCPLISW | HW_OWNER;
  1256. }
  1257. }
  1258. }
  1259. le = get_tx_le(sky2);
  1260. le->addr = cpu_to_le32((u32) mapping);
  1261. le->length = cpu_to_le16(len);
  1262. le->ctrl = ctrl;
  1263. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1264. re = tx_le_re(sky2, le);
  1265. re->skb = skb;
  1266. pci_unmap_addr_set(re, mapaddr, mapping);
  1267. pci_unmap_len_set(re, maplen, len);
  1268. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1269. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1270. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1271. frag->size, PCI_DMA_TODEVICE);
  1272. addr64 = upper_32_bits(mapping);
  1273. if (addr64 != sky2->tx_addr64) {
  1274. le = get_tx_le(sky2);
  1275. le->addr = cpu_to_le32(addr64);
  1276. le->ctrl = 0;
  1277. le->opcode = OP_ADDR64 | HW_OWNER;
  1278. sky2->tx_addr64 = addr64;
  1279. }
  1280. le = get_tx_le(sky2);
  1281. le->addr = cpu_to_le32((u32) mapping);
  1282. le->length = cpu_to_le16(frag->size);
  1283. le->ctrl = ctrl;
  1284. le->opcode = OP_BUFFER | HW_OWNER;
  1285. re = tx_le_re(sky2, le);
  1286. re->skb = skb;
  1287. pci_unmap_addr_set(re, mapaddr, mapping);
  1288. pci_unmap_len_set(re, maplen, frag->size);
  1289. }
  1290. le->ctrl |= EOP;
  1291. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1292. netif_stop_queue(dev);
  1293. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1294. dev->trans_start = jiffies;
  1295. return NETDEV_TX_OK;
  1296. }
  1297. /*
  1298. * Free ring elements from starting at tx_cons until "done"
  1299. *
  1300. * NB: the hardware will tell us about partial completion of multi-part
  1301. * buffers so make sure not to free skb to early.
  1302. */
  1303. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1304. {
  1305. struct net_device *dev = sky2->netdev;
  1306. struct pci_dev *pdev = sky2->hw->pdev;
  1307. unsigned idx;
  1308. BUG_ON(done >= TX_RING_SIZE);
  1309. for (idx = sky2->tx_cons; idx != done;
  1310. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1311. struct sky2_tx_le *le = sky2->tx_le + idx;
  1312. struct tx_ring_info *re = sky2->tx_ring + idx;
  1313. switch(le->opcode & ~HW_OWNER) {
  1314. case OP_LARGESEND:
  1315. case OP_PACKET:
  1316. pci_unmap_single(pdev,
  1317. pci_unmap_addr(re, mapaddr),
  1318. pci_unmap_len(re, maplen),
  1319. PCI_DMA_TODEVICE);
  1320. break;
  1321. case OP_BUFFER:
  1322. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1323. pci_unmap_len(re, maplen),
  1324. PCI_DMA_TODEVICE);
  1325. break;
  1326. }
  1327. if (le->ctrl & EOP) {
  1328. if (unlikely(netif_msg_tx_done(sky2)))
  1329. printk(KERN_DEBUG "%s: tx done %u\n",
  1330. dev->name, idx);
  1331. sky2->net_stats.tx_packets++;
  1332. sky2->net_stats.tx_bytes += re->skb->len;
  1333. dev_kfree_skb_any(re->skb);
  1334. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1335. }
  1336. }
  1337. sky2->tx_cons = idx;
  1338. smp_mb();
  1339. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1340. netif_wake_queue(dev);
  1341. }
  1342. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1343. static void sky2_tx_clean(struct net_device *dev)
  1344. {
  1345. struct sky2_port *sky2 = netdev_priv(dev);
  1346. netif_tx_lock_bh(dev);
  1347. sky2_tx_complete(sky2, sky2->tx_prod);
  1348. netif_tx_unlock_bh(dev);
  1349. }
  1350. /* Network shutdown */
  1351. static int sky2_down(struct net_device *dev)
  1352. {
  1353. struct sky2_port *sky2 = netdev_priv(dev);
  1354. struct sky2_hw *hw = sky2->hw;
  1355. unsigned port = sky2->port;
  1356. u16 ctrl;
  1357. u32 imask;
  1358. /* Never really got started! */
  1359. if (!sky2->tx_le)
  1360. return 0;
  1361. if (netif_msg_ifdown(sky2))
  1362. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1363. /* Stop more packets from being queued */
  1364. netif_stop_queue(dev);
  1365. napi_disable(&hw->napi);
  1366. /* Disable port IRQ */
  1367. imask = sky2_read32(hw, B0_IMSK);
  1368. imask &= ~portirq_msk[port];
  1369. sky2_write32(hw, B0_IMSK, imask);
  1370. sky2_gmac_reset(hw, port);
  1371. /* Stop transmitter */
  1372. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1373. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1374. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1375. RB_RST_SET | RB_DIS_OP_MD);
  1376. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1377. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1378. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1379. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1380. /* Workaround shared GMAC reset */
  1381. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1382. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1383. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1384. /* Disable Force Sync bit and Enable Alloc bit */
  1385. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1386. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1387. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1388. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1389. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1390. /* Reset the PCI FIFO of the async Tx queue */
  1391. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1392. BMU_RST_SET | BMU_FIFO_RST);
  1393. /* Reset the Tx prefetch units */
  1394. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1395. PREF_UNIT_RST_SET);
  1396. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1397. sky2_rx_stop(sky2);
  1398. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1399. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1400. sky2_phy_power(hw, port, 0);
  1401. netif_carrier_off(dev);
  1402. /* turn off LED's */
  1403. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1404. synchronize_irq(hw->pdev->irq);
  1405. sky2_tx_clean(dev);
  1406. sky2_rx_clean(sky2);
  1407. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1408. sky2->rx_le, sky2->rx_le_map);
  1409. kfree(sky2->rx_ring);
  1410. pci_free_consistent(hw->pdev,
  1411. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1412. sky2->tx_le, sky2->tx_le_map);
  1413. kfree(sky2->tx_ring);
  1414. sky2->tx_le = NULL;
  1415. sky2->rx_le = NULL;
  1416. sky2->rx_ring = NULL;
  1417. sky2->tx_ring = NULL;
  1418. return 0;
  1419. }
  1420. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1421. {
  1422. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1423. return SPEED_1000;
  1424. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1425. if (aux & PHY_M_PS_SPEED_100)
  1426. return SPEED_100;
  1427. else
  1428. return SPEED_10;
  1429. }
  1430. switch (aux & PHY_M_PS_SPEED_MSK) {
  1431. case PHY_M_PS_SPEED_1000:
  1432. return SPEED_1000;
  1433. case PHY_M_PS_SPEED_100:
  1434. return SPEED_100;
  1435. default:
  1436. return SPEED_10;
  1437. }
  1438. }
  1439. static void sky2_link_up(struct sky2_port *sky2)
  1440. {
  1441. struct sky2_hw *hw = sky2->hw;
  1442. unsigned port = sky2->port;
  1443. u16 reg;
  1444. static const char *fc_name[] = {
  1445. [FC_NONE] = "none",
  1446. [FC_TX] = "tx",
  1447. [FC_RX] = "rx",
  1448. [FC_BOTH] = "both",
  1449. };
  1450. /* enable Rx/Tx */
  1451. reg = gma_read16(hw, port, GM_GP_CTRL);
  1452. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1453. gma_write16(hw, port, GM_GP_CTRL, reg);
  1454. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1455. netif_carrier_on(sky2->netdev);
  1456. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1457. /* Turn on link LED */
  1458. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1459. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1460. if (hw->flags & SKY2_HW_NEWER_PHY) {
  1461. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1462. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1463. switch(sky2->speed) {
  1464. case SPEED_10:
  1465. led |= PHY_M_LEDC_INIT_CTRL(7);
  1466. break;
  1467. case SPEED_100:
  1468. led |= PHY_M_LEDC_STA1_CTRL(7);
  1469. break;
  1470. case SPEED_1000:
  1471. led |= PHY_M_LEDC_STA0_CTRL(7);
  1472. break;
  1473. }
  1474. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1475. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1476. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1477. }
  1478. if (netif_msg_link(sky2))
  1479. printk(KERN_INFO PFX
  1480. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1481. sky2->netdev->name, sky2->speed,
  1482. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1483. fc_name[sky2->flow_status]);
  1484. }
  1485. static void sky2_link_down(struct sky2_port *sky2)
  1486. {
  1487. struct sky2_hw *hw = sky2->hw;
  1488. unsigned port = sky2->port;
  1489. u16 reg;
  1490. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1491. reg = gma_read16(hw, port, GM_GP_CTRL);
  1492. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1493. gma_write16(hw, port, GM_GP_CTRL, reg);
  1494. netif_carrier_off(sky2->netdev);
  1495. /* Turn on link LED */
  1496. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1497. if (netif_msg_link(sky2))
  1498. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1499. sky2_phy_init(hw, port);
  1500. }
  1501. static enum flow_control sky2_flow(int rx, int tx)
  1502. {
  1503. if (rx)
  1504. return tx ? FC_BOTH : FC_RX;
  1505. else
  1506. return tx ? FC_TX : FC_NONE;
  1507. }
  1508. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1509. {
  1510. struct sky2_hw *hw = sky2->hw;
  1511. unsigned port = sky2->port;
  1512. u16 advert, lpa;
  1513. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1514. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1515. if (lpa & PHY_M_AN_RF) {
  1516. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1517. return -1;
  1518. }
  1519. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1520. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1521. sky2->netdev->name);
  1522. return -1;
  1523. }
  1524. sky2->speed = sky2_phy_speed(hw, aux);
  1525. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1526. /* Since the pause result bits seem to in different positions on
  1527. * different chips. look at registers.
  1528. */
  1529. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1530. /* Shift for bits in fiber PHY */
  1531. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1532. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1533. if (advert & ADVERTISE_1000XPAUSE)
  1534. advert |= ADVERTISE_PAUSE_CAP;
  1535. if (advert & ADVERTISE_1000XPSE_ASYM)
  1536. advert |= ADVERTISE_PAUSE_ASYM;
  1537. if (lpa & LPA_1000XPAUSE)
  1538. lpa |= LPA_PAUSE_CAP;
  1539. if (lpa & LPA_1000XPAUSE_ASYM)
  1540. lpa |= LPA_PAUSE_ASYM;
  1541. }
  1542. sky2->flow_status = FC_NONE;
  1543. if (advert & ADVERTISE_PAUSE_CAP) {
  1544. if (lpa & LPA_PAUSE_CAP)
  1545. sky2->flow_status = FC_BOTH;
  1546. else if (advert & ADVERTISE_PAUSE_ASYM)
  1547. sky2->flow_status = FC_RX;
  1548. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1549. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1550. sky2->flow_status = FC_TX;
  1551. }
  1552. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1553. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1554. sky2->flow_status = FC_NONE;
  1555. if (sky2->flow_status & FC_TX)
  1556. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1557. else
  1558. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1559. return 0;
  1560. }
  1561. /* Interrupt from PHY */
  1562. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1563. {
  1564. struct net_device *dev = hw->dev[port];
  1565. struct sky2_port *sky2 = netdev_priv(dev);
  1566. u16 istatus, phystat;
  1567. if (!netif_running(dev))
  1568. return;
  1569. spin_lock(&sky2->phy_lock);
  1570. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1571. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1572. if (netif_msg_intr(sky2))
  1573. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1574. sky2->netdev->name, istatus, phystat);
  1575. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1576. if (sky2_autoneg_done(sky2, phystat) == 0)
  1577. sky2_link_up(sky2);
  1578. goto out;
  1579. }
  1580. if (istatus & PHY_M_IS_LSP_CHANGE)
  1581. sky2->speed = sky2_phy_speed(hw, phystat);
  1582. if (istatus & PHY_M_IS_DUP_CHANGE)
  1583. sky2->duplex =
  1584. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1585. if (istatus & PHY_M_IS_LST_CHANGE) {
  1586. if (phystat & PHY_M_PS_LINK_UP)
  1587. sky2_link_up(sky2);
  1588. else
  1589. sky2_link_down(sky2);
  1590. }
  1591. out:
  1592. spin_unlock(&sky2->phy_lock);
  1593. }
  1594. /* Transmit timeout is only called if we are running, carrier is up
  1595. * and tx queue is full (stopped).
  1596. */
  1597. static void sky2_tx_timeout(struct net_device *dev)
  1598. {
  1599. struct sky2_port *sky2 = netdev_priv(dev);
  1600. struct sky2_hw *hw = sky2->hw;
  1601. if (netif_msg_timer(sky2))
  1602. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1603. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1604. dev->name, sky2->tx_cons, sky2->tx_prod,
  1605. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1606. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1607. /* can't restart safely under softirq */
  1608. schedule_work(&hw->restart_work);
  1609. }
  1610. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1611. {
  1612. struct sky2_port *sky2 = netdev_priv(dev);
  1613. struct sky2_hw *hw = sky2->hw;
  1614. unsigned port = sky2->port;
  1615. int err;
  1616. u16 ctl, mode;
  1617. u32 imask;
  1618. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1619. return -EINVAL;
  1620. if (new_mtu > ETH_DATA_LEN &&
  1621. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1622. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1623. return -EINVAL;
  1624. if (!netif_running(dev)) {
  1625. dev->mtu = new_mtu;
  1626. return 0;
  1627. }
  1628. imask = sky2_read32(hw, B0_IMSK);
  1629. sky2_write32(hw, B0_IMSK, 0);
  1630. dev->trans_start = jiffies; /* prevent tx timeout */
  1631. netif_stop_queue(dev);
  1632. napi_disable(&hw->napi);
  1633. synchronize_irq(hw->pdev->irq);
  1634. if (sky2_read8(hw, B2_E_0) == 0)
  1635. sky2_set_tx_stfwd(hw, port);
  1636. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1637. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1638. sky2_rx_stop(sky2);
  1639. sky2_rx_clean(sky2);
  1640. dev->mtu = new_mtu;
  1641. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1642. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1643. if (dev->mtu > ETH_DATA_LEN)
  1644. mode |= GM_SMOD_JUMBO_ENA;
  1645. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1646. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1647. err = sky2_rx_start(sky2);
  1648. sky2_write32(hw, B0_IMSK, imask);
  1649. /* Unconditionally re-enable NAPI because even if we
  1650. * call dev_close() that will do a napi_disable().
  1651. */
  1652. napi_enable(&hw->napi);
  1653. if (err)
  1654. dev_close(dev);
  1655. else {
  1656. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1657. netif_wake_queue(dev);
  1658. }
  1659. return err;
  1660. }
  1661. /* For small just reuse existing skb for next receive */
  1662. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1663. const struct rx_ring_info *re,
  1664. unsigned length)
  1665. {
  1666. struct sk_buff *skb;
  1667. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1668. if (likely(skb)) {
  1669. skb_reserve(skb, 2);
  1670. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1671. length, PCI_DMA_FROMDEVICE);
  1672. skb_copy_from_linear_data(re->skb, skb->data, length);
  1673. skb->ip_summed = re->skb->ip_summed;
  1674. skb->csum = re->skb->csum;
  1675. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1676. length, PCI_DMA_FROMDEVICE);
  1677. re->skb->ip_summed = CHECKSUM_NONE;
  1678. skb_put(skb, length);
  1679. }
  1680. return skb;
  1681. }
  1682. /* Adjust length of skb with fragments to match received data */
  1683. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1684. unsigned int length)
  1685. {
  1686. int i, num_frags;
  1687. unsigned int size;
  1688. /* put header into skb */
  1689. size = min(length, hdr_space);
  1690. skb->tail += size;
  1691. skb->len += size;
  1692. length -= size;
  1693. num_frags = skb_shinfo(skb)->nr_frags;
  1694. for (i = 0; i < num_frags; i++) {
  1695. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1696. if (length == 0) {
  1697. /* don't need this page */
  1698. __free_page(frag->page);
  1699. --skb_shinfo(skb)->nr_frags;
  1700. } else {
  1701. size = min(length, (unsigned) PAGE_SIZE);
  1702. frag->size = size;
  1703. skb->data_len += size;
  1704. skb->truesize += size;
  1705. skb->len += size;
  1706. length -= size;
  1707. }
  1708. }
  1709. }
  1710. /* Normal packet - take skb from ring element and put in a new one */
  1711. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1712. struct rx_ring_info *re,
  1713. unsigned int length)
  1714. {
  1715. struct sk_buff *skb, *nskb;
  1716. unsigned hdr_space = sky2->rx_data_size;
  1717. /* Don't be tricky about reusing pages (yet) */
  1718. nskb = sky2_rx_alloc(sky2);
  1719. if (unlikely(!nskb))
  1720. return NULL;
  1721. skb = re->skb;
  1722. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1723. prefetch(skb->data);
  1724. re->skb = nskb;
  1725. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1726. if (skb_shinfo(skb)->nr_frags)
  1727. skb_put_frags(skb, hdr_space, length);
  1728. else
  1729. skb_put(skb, length);
  1730. return skb;
  1731. }
  1732. /*
  1733. * Receive one packet.
  1734. * For larger packets, get new buffer.
  1735. */
  1736. static struct sk_buff *sky2_receive(struct net_device *dev,
  1737. u16 length, u32 status)
  1738. {
  1739. struct sky2_port *sky2 = netdev_priv(dev);
  1740. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1741. struct sk_buff *skb = NULL;
  1742. u16 count = (status & GMR_FS_LEN) >> 16;
  1743. #ifdef SKY2_VLAN_TAG_USED
  1744. /* Account for vlan tag */
  1745. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1746. count -= VLAN_HLEN;
  1747. #endif
  1748. if (unlikely(netif_msg_rx_status(sky2)))
  1749. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1750. dev->name, sky2->rx_next, status, length);
  1751. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1752. prefetch(sky2->rx_ring + sky2->rx_next);
  1753. /* This chip has hardware problems that generates bogus status.
  1754. * So do only marginal checking and expect higher level protocols
  1755. * to handle crap frames.
  1756. */
  1757. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1758. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1759. length != count)
  1760. goto okay;
  1761. if (status & GMR_FS_ANY_ERR)
  1762. goto error;
  1763. if (!(status & GMR_FS_RX_OK))
  1764. goto resubmit;
  1765. /* if length reported by DMA does not match PHY, packet was truncated */
  1766. if (length != count)
  1767. goto len_error;
  1768. okay:
  1769. if (length < copybreak)
  1770. skb = receive_copy(sky2, re, length);
  1771. else
  1772. skb = receive_new(sky2, re, length);
  1773. resubmit:
  1774. sky2_rx_submit(sky2, re);
  1775. return skb;
  1776. len_error:
  1777. /* Truncation of overlength packets
  1778. causes PHY length to not match MAC length */
  1779. ++sky2->net_stats.rx_length_errors;
  1780. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1781. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1782. dev->name, status, length);
  1783. goto resubmit;
  1784. error:
  1785. ++sky2->net_stats.rx_errors;
  1786. if (status & GMR_FS_RX_FF_OV) {
  1787. sky2->net_stats.rx_over_errors++;
  1788. goto resubmit;
  1789. }
  1790. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1791. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1792. dev->name, status, length);
  1793. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1794. sky2->net_stats.rx_length_errors++;
  1795. if (status & GMR_FS_FRAGMENT)
  1796. sky2->net_stats.rx_frame_errors++;
  1797. if (status & GMR_FS_CRC_ERR)
  1798. sky2->net_stats.rx_crc_errors++;
  1799. goto resubmit;
  1800. }
  1801. /* Transmit complete */
  1802. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1803. {
  1804. struct sky2_port *sky2 = netdev_priv(dev);
  1805. if (netif_running(dev)) {
  1806. netif_tx_lock(dev);
  1807. sky2_tx_complete(sky2, last);
  1808. netif_tx_unlock(dev);
  1809. }
  1810. }
  1811. /* Process status response ring */
  1812. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1813. {
  1814. int work_done = 0;
  1815. unsigned rx[2] = { 0, 0 };
  1816. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1817. rmb();
  1818. while (hw->st_idx != hwidx) {
  1819. struct sky2_port *sky2;
  1820. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1821. unsigned port = le->css & CSS_LINK_BIT;
  1822. struct net_device *dev;
  1823. struct sk_buff *skb;
  1824. u32 status;
  1825. u16 length;
  1826. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1827. dev = hw->dev[port];
  1828. sky2 = netdev_priv(dev);
  1829. length = le16_to_cpu(le->length);
  1830. status = le32_to_cpu(le->status);
  1831. switch (le->opcode & ~HW_OWNER) {
  1832. case OP_RXSTAT:
  1833. ++rx[port];
  1834. skb = sky2_receive(dev, length, status);
  1835. if (unlikely(!skb)) {
  1836. sky2->net_stats.rx_dropped++;
  1837. break;
  1838. }
  1839. /* This chip reports checksum status differently */
  1840. if (hw->flags & SKY2_HW_NEW_LE) {
  1841. if (sky2->rx_csum &&
  1842. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1843. (le->css & CSS_TCPUDPCSOK))
  1844. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1845. else
  1846. skb->ip_summed = CHECKSUM_NONE;
  1847. }
  1848. skb->protocol = eth_type_trans(skb, dev);
  1849. sky2->net_stats.rx_packets++;
  1850. sky2->net_stats.rx_bytes += skb->len;
  1851. dev->last_rx = jiffies;
  1852. #ifdef SKY2_VLAN_TAG_USED
  1853. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1854. vlan_hwaccel_receive_skb(skb,
  1855. sky2->vlgrp,
  1856. be16_to_cpu(sky2->rx_tag));
  1857. } else
  1858. #endif
  1859. netif_receive_skb(skb);
  1860. /* Stop after net poll weight */
  1861. if (++work_done >= to_do)
  1862. goto exit_loop;
  1863. break;
  1864. #ifdef SKY2_VLAN_TAG_USED
  1865. case OP_RXVLAN:
  1866. sky2->rx_tag = length;
  1867. break;
  1868. case OP_RXCHKSVLAN:
  1869. sky2->rx_tag = length;
  1870. /* fall through */
  1871. #endif
  1872. case OP_RXCHKS:
  1873. if (!sky2->rx_csum)
  1874. break;
  1875. /* If this happens then driver assuming wrong format */
  1876. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1877. if (net_ratelimit())
  1878. printk(KERN_NOTICE "%s: unexpected"
  1879. " checksum status\n",
  1880. dev->name);
  1881. break;
  1882. }
  1883. /* Both checksum counters are programmed to start at
  1884. * the same offset, so unless there is a problem they
  1885. * should match. This failure is an early indication that
  1886. * hardware receive checksumming won't work.
  1887. */
  1888. if (likely(status >> 16 == (status & 0xffff))) {
  1889. skb = sky2->rx_ring[sky2->rx_next].skb;
  1890. skb->ip_summed = CHECKSUM_COMPLETE;
  1891. skb->csum = status & 0xffff;
  1892. } else {
  1893. printk(KERN_NOTICE PFX "%s: hardware receive "
  1894. "checksum problem (status = %#x)\n",
  1895. dev->name, status);
  1896. sky2->rx_csum = 0;
  1897. sky2_write32(sky2->hw,
  1898. Q_ADDR(rxqaddr[port], Q_CSR),
  1899. BMU_DIS_RX_CHKSUM);
  1900. }
  1901. break;
  1902. case OP_TXINDEXLE:
  1903. /* TX index reports status for both ports */
  1904. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1905. sky2_tx_done(hw->dev[0], status & 0xfff);
  1906. if (hw->dev[1])
  1907. sky2_tx_done(hw->dev[1],
  1908. ((status >> 24) & 0xff)
  1909. | (u16)(length & 0xf) << 8);
  1910. break;
  1911. default:
  1912. if (net_ratelimit())
  1913. printk(KERN_WARNING PFX
  1914. "unknown status opcode 0x%x\n", le->opcode);
  1915. }
  1916. }
  1917. /* Fully processed status ring so clear irq */
  1918. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1919. exit_loop:
  1920. if (rx[0])
  1921. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1922. if (rx[1])
  1923. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1924. return work_done;
  1925. }
  1926. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1927. {
  1928. struct net_device *dev = hw->dev[port];
  1929. if (net_ratelimit())
  1930. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1931. dev->name, status);
  1932. if (status & Y2_IS_PAR_RD1) {
  1933. if (net_ratelimit())
  1934. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1935. dev->name);
  1936. /* Clear IRQ */
  1937. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1938. }
  1939. if (status & Y2_IS_PAR_WR1) {
  1940. if (net_ratelimit())
  1941. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1942. dev->name);
  1943. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1944. }
  1945. if (status & Y2_IS_PAR_MAC1) {
  1946. if (net_ratelimit())
  1947. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1948. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1949. }
  1950. if (status & Y2_IS_PAR_RX1) {
  1951. if (net_ratelimit())
  1952. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1953. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1954. }
  1955. if (status & Y2_IS_TCP_TXA1) {
  1956. if (net_ratelimit())
  1957. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1958. dev->name);
  1959. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1960. }
  1961. }
  1962. static void sky2_hw_intr(struct sky2_hw *hw)
  1963. {
  1964. struct pci_dev *pdev = hw->pdev;
  1965. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1966. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1967. status &= hwmsk;
  1968. if (status & Y2_IS_TIST_OV)
  1969. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1970. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1971. u16 pci_err;
  1972. pci_read_config_word(pdev, PCI_STATUS, &pci_err);
  1973. if (net_ratelimit())
  1974. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1975. pci_err);
  1976. pci_write_config_word(pdev, PCI_STATUS,
  1977. pci_err | PCI_STATUS_ERROR_BITS);
  1978. }
  1979. if (status & Y2_IS_PCI_EXP) {
  1980. /* PCI-Express uncorrectable Error occurred */
  1981. int pos = pci_find_aer_capability(hw->pdev);
  1982. u32 err;
  1983. pci_read_config_dword(pdev, pos + PCI_ERR_UNCOR_STATUS, &err);
  1984. if (net_ratelimit())
  1985. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  1986. pci_cleanup_aer_uncorrect_error_status(pdev);
  1987. }
  1988. if (status & Y2_HWE_L1_MASK)
  1989. sky2_hw_error(hw, 0, status);
  1990. status >>= 8;
  1991. if (status & Y2_HWE_L1_MASK)
  1992. sky2_hw_error(hw, 1, status);
  1993. }
  1994. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1995. {
  1996. struct net_device *dev = hw->dev[port];
  1997. struct sky2_port *sky2 = netdev_priv(dev);
  1998. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1999. if (netif_msg_intr(sky2))
  2000. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2001. dev->name, status);
  2002. if (status & GM_IS_RX_CO_OV)
  2003. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2004. if (status & GM_IS_TX_CO_OV)
  2005. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2006. if (status & GM_IS_RX_FF_OR) {
  2007. ++sky2->net_stats.rx_fifo_errors;
  2008. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2009. }
  2010. if (status & GM_IS_TX_FF_UR) {
  2011. ++sky2->net_stats.tx_fifo_errors;
  2012. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2013. }
  2014. }
  2015. /* This should never happen it is a bug. */
  2016. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2017. u16 q, unsigned ring_size)
  2018. {
  2019. struct net_device *dev = hw->dev[port];
  2020. struct sky2_port *sky2 = netdev_priv(dev);
  2021. unsigned idx;
  2022. const u64 *le = (q == Q_R1 || q == Q_R2)
  2023. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2024. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2025. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2026. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2027. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2028. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2029. }
  2030. static int sky2_rx_hung(struct net_device *dev)
  2031. {
  2032. struct sky2_port *sky2 = netdev_priv(dev);
  2033. struct sky2_hw *hw = sky2->hw;
  2034. unsigned port = sky2->port;
  2035. unsigned rxq = rxqaddr[port];
  2036. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2037. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2038. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2039. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2040. /* If idle and MAC or PCI is stuck */
  2041. if (sky2->check.last == dev->last_rx &&
  2042. ((mac_rp == sky2->check.mac_rp &&
  2043. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2044. /* Check if the PCI RX hang */
  2045. (fifo_rp == sky2->check.fifo_rp &&
  2046. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2047. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2048. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2049. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2050. return 1;
  2051. } else {
  2052. sky2->check.last = dev->last_rx;
  2053. sky2->check.mac_rp = mac_rp;
  2054. sky2->check.mac_lev = mac_lev;
  2055. sky2->check.fifo_rp = fifo_rp;
  2056. sky2->check.fifo_lev = fifo_lev;
  2057. return 0;
  2058. }
  2059. }
  2060. static void sky2_watchdog(unsigned long arg)
  2061. {
  2062. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2063. /* Check for lost IRQ once a second */
  2064. if (sky2_read32(hw, B0_ISRC)) {
  2065. napi_schedule(&hw->napi);
  2066. } else {
  2067. int i, active = 0;
  2068. for (i = 0; i < hw->ports; i++) {
  2069. struct net_device *dev = hw->dev[i];
  2070. if (!netif_running(dev))
  2071. continue;
  2072. ++active;
  2073. /* For chips with Rx FIFO, check if stuck */
  2074. if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
  2075. sky2_rx_hung(dev)) {
  2076. pr_info(PFX "%s: receiver hang detected\n",
  2077. dev->name);
  2078. schedule_work(&hw->restart_work);
  2079. return;
  2080. }
  2081. }
  2082. if (active == 0)
  2083. return;
  2084. }
  2085. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2086. }
  2087. /* Hardware/software error handling */
  2088. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2089. {
  2090. if (net_ratelimit())
  2091. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2092. if (status & Y2_IS_HW_ERR)
  2093. sky2_hw_intr(hw);
  2094. if (status & Y2_IS_IRQ_MAC1)
  2095. sky2_mac_intr(hw, 0);
  2096. if (status & Y2_IS_IRQ_MAC2)
  2097. sky2_mac_intr(hw, 1);
  2098. if (status & Y2_IS_CHK_RX1)
  2099. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2100. if (status & Y2_IS_CHK_RX2)
  2101. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2102. if (status & Y2_IS_CHK_TXA1)
  2103. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2104. if (status & Y2_IS_CHK_TXA2)
  2105. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2106. }
  2107. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2108. {
  2109. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2110. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2111. int work_done;
  2112. if (unlikely(status & Y2_IS_ERROR))
  2113. sky2_err_intr(hw, status);
  2114. if (status & Y2_IS_IRQ_PHY1)
  2115. sky2_phy_intr(hw, 0);
  2116. if (status & Y2_IS_IRQ_PHY2)
  2117. sky2_phy_intr(hw, 1);
  2118. work_done = sky2_status_intr(hw, work_limit);
  2119. /* More work? */
  2120. if (hw->st_idx == sky2_read16(hw, STAT_PUT_IDX)) {
  2121. /* Bug/Errata workaround?
  2122. * Need to kick the TX irq moderation timer.
  2123. */
  2124. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2125. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2126. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2127. }
  2128. napi_complete(napi);
  2129. sky2_read32(hw, B0_Y2_SP_LISR);
  2130. }
  2131. return work_done;
  2132. }
  2133. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2134. {
  2135. struct sky2_hw *hw = dev_id;
  2136. u32 status;
  2137. /* Reading this mask interrupts as side effect */
  2138. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2139. if (status == 0 || status == ~0)
  2140. return IRQ_NONE;
  2141. prefetch(&hw->st_le[hw->st_idx]);
  2142. napi_schedule(&hw->napi);
  2143. return IRQ_HANDLED;
  2144. }
  2145. #ifdef CONFIG_NET_POLL_CONTROLLER
  2146. static void sky2_netpoll(struct net_device *dev)
  2147. {
  2148. struct sky2_port *sky2 = netdev_priv(dev);
  2149. napi_schedule(&sky2->hw->napi);
  2150. }
  2151. #endif
  2152. /* Chip internal frequency for clock calculations */
  2153. static u32 sky2_mhz(const struct sky2_hw *hw)
  2154. {
  2155. switch (hw->chip_id) {
  2156. case CHIP_ID_YUKON_EC:
  2157. case CHIP_ID_YUKON_EC_U:
  2158. case CHIP_ID_YUKON_EX:
  2159. return 125;
  2160. case CHIP_ID_YUKON_FE:
  2161. return 100;
  2162. case CHIP_ID_YUKON_FE_P:
  2163. return 50;
  2164. case CHIP_ID_YUKON_XL:
  2165. return 156;
  2166. default:
  2167. BUG();
  2168. }
  2169. }
  2170. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2171. {
  2172. return sky2_mhz(hw) * us;
  2173. }
  2174. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2175. {
  2176. return clk / sky2_mhz(hw);
  2177. }
  2178. static int __devinit sky2_init(struct sky2_hw *hw)
  2179. {
  2180. int rc;
  2181. u8 t8;
  2182. /* Enable all clocks and check for bad PCI access */
  2183. rc = pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
  2184. if (rc)
  2185. return rc;
  2186. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2187. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2188. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2189. switch(hw->chip_id) {
  2190. case CHIP_ID_YUKON_XL:
  2191. hw->flags = SKY2_HW_GIGABIT
  2192. | SKY2_HW_NEWER_PHY;
  2193. if (hw->chip_rev < 3)
  2194. hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
  2195. break;
  2196. case CHIP_ID_YUKON_EC_U:
  2197. hw->flags = SKY2_HW_GIGABIT
  2198. | SKY2_HW_NEWER_PHY
  2199. | SKY2_HW_ADV_POWER_CTL;
  2200. break;
  2201. case CHIP_ID_YUKON_EX:
  2202. hw->flags = SKY2_HW_GIGABIT
  2203. | SKY2_HW_NEWER_PHY
  2204. | SKY2_HW_NEW_LE
  2205. | SKY2_HW_ADV_POWER_CTL;
  2206. /* New transmit checksum */
  2207. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2208. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2209. break;
  2210. case CHIP_ID_YUKON_EC:
  2211. /* This rev is really old, and requires untested workarounds */
  2212. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2213. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2214. return -EOPNOTSUPP;
  2215. }
  2216. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
  2217. break;
  2218. case CHIP_ID_YUKON_FE:
  2219. break;
  2220. case CHIP_ID_YUKON_FE_P:
  2221. hw->flags = SKY2_HW_NEWER_PHY
  2222. | SKY2_HW_NEW_LE
  2223. | SKY2_HW_AUTO_TX_SUM
  2224. | SKY2_HW_ADV_POWER_CTL;
  2225. break;
  2226. default:
  2227. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2228. hw->chip_id);
  2229. return -EOPNOTSUPP;
  2230. }
  2231. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2232. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2233. hw->flags |= SKY2_HW_FIBRE_PHY;
  2234. hw->ports = 1;
  2235. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2236. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2237. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2238. ++hw->ports;
  2239. }
  2240. return 0;
  2241. }
  2242. static void sky2_reset(struct sky2_hw *hw)
  2243. {
  2244. struct pci_dev *pdev = hw->pdev;
  2245. u16 status;
  2246. int i, cap;
  2247. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2248. /* disable ASF */
  2249. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2250. status = sky2_read16(hw, HCU_CCSR);
  2251. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2252. HCU_CCSR_UC_STATE_MSK);
  2253. sky2_write16(hw, HCU_CCSR, status);
  2254. } else
  2255. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2256. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2257. /* do a SW reset */
  2258. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2259. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2260. /* clear PCI errors, if any */
  2261. pci_read_config_word(pdev, PCI_STATUS, &status);
  2262. status |= PCI_STATUS_ERROR_BITS;
  2263. pci_write_config_word(pdev, PCI_STATUS, status);
  2264. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2265. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2266. if (cap) {
  2267. /* Check for advanced error reporting */
  2268. pci_cleanup_aer_uncorrect_error_status(pdev);
  2269. pci_cleanup_aer_correct_error_status(pdev);
  2270. /* If error bit is stuck on ignore it */
  2271. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2272. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2273. else if (pci_enable_pcie_error_reporting(pdev))
  2274. hwe_mask |= Y2_IS_PCI_EXP;
  2275. }
  2276. sky2_power_on(hw);
  2277. for (i = 0; i < hw->ports; i++) {
  2278. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2279. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2280. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2281. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2282. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2283. | GMC_BYP_RETR_ON);
  2284. }
  2285. /* Clear I2C IRQ noise */
  2286. sky2_write32(hw, B2_I2C_IRQ, 1);
  2287. /* turn off hardware timer (unused) */
  2288. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2289. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2290. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2291. /* Turn off descriptor polling */
  2292. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2293. /* Turn off receive timestamp */
  2294. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2295. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2296. /* enable the Tx Arbiters */
  2297. for (i = 0; i < hw->ports; i++)
  2298. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2299. /* Initialize ram interface */
  2300. for (i = 0; i < hw->ports; i++) {
  2301. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2302. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2303. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2304. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2305. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2306. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2307. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2308. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2309. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2310. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2311. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2312. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2313. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2314. }
  2315. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2316. for (i = 0; i < hw->ports; i++)
  2317. sky2_gmac_reset(hw, i);
  2318. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2319. hw->st_idx = 0;
  2320. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2321. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2322. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2323. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2324. /* Set the list last index */
  2325. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2326. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2327. sky2_write8(hw, STAT_FIFO_WM, 16);
  2328. /* set Status-FIFO ISR watermark */
  2329. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2330. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2331. else
  2332. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2333. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2334. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2335. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2336. /* enable status unit */
  2337. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2338. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2339. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2340. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2341. }
  2342. static void sky2_restart(struct work_struct *work)
  2343. {
  2344. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2345. struct net_device *dev;
  2346. int i, err;
  2347. rtnl_lock();
  2348. sky2_write32(hw, B0_IMSK, 0);
  2349. sky2_read32(hw, B0_IMSK);
  2350. for (i = 0; i < hw->ports; i++) {
  2351. dev = hw->dev[i];
  2352. if (netif_running(dev))
  2353. sky2_down(dev);
  2354. }
  2355. sky2_reset(hw);
  2356. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2357. for (i = 0; i < hw->ports; i++) {
  2358. dev = hw->dev[i];
  2359. if (netif_running(dev)) {
  2360. err = sky2_up(dev);
  2361. if (err) {
  2362. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2363. dev->name, err);
  2364. dev_close(dev);
  2365. }
  2366. }
  2367. }
  2368. rtnl_unlock();
  2369. }
  2370. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2371. {
  2372. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2373. }
  2374. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2375. {
  2376. const struct sky2_port *sky2 = netdev_priv(dev);
  2377. wol->supported = sky2_wol_supported(sky2->hw);
  2378. wol->wolopts = sky2->wol;
  2379. }
  2380. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2381. {
  2382. struct sky2_port *sky2 = netdev_priv(dev);
  2383. struct sky2_hw *hw = sky2->hw;
  2384. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2385. return -EOPNOTSUPP;
  2386. sky2->wol = wol->wolopts;
  2387. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2388. hw->chip_id == CHIP_ID_YUKON_EX ||
  2389. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2390. sky2_write32(hw, B0_CTST, sky2->wol
  2391. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2392. if (!netif_running(dev))
  2393. sky2_wol_init(sky2);
  2394. return 0;
  2395. }
  2396. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2397. {
  2398. if (sky2_is_copper(hw)) {
  2399. u32 modes = SUPPORTED_10baseT_Half
  2400. | SUPPORTED_10baseT_Full
  2401. | SUPPORTED_100baseT_Half
  2402. | SUPPORTED_100baseT_Full
  2403. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2404. if (hw->flags & SKY2_HW_GIGABIT)
  2405. modes |= SUPPORTED_1000baseT_Half
  2406. | SUPPORTED_1000baseT_Full;
  2407. return modes;
  2408. } else
  2409. return SUPPORTED_1000baseT_Half
  2410. | SUPPORTED_1000baseT_Full
  2411. | SUPPORTED_Autoneg
  2412. | SUPPORTED_FIBRE;
  2413. }
  2414. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2415. {
  2416. struct sky2_port *sky2 = netdev_priv(dev);
  2417. struct sky2_hw *hw = sky2->hw;
  2418. ecmd->transceiver = XCVR_INTERNAL;
  2419. ecmd->supported = sky2_supported_modes(hw);
  2420. ecmd->phy_address = PHY_ADDR_MARV;
  2421. if (sky2_is_copper(hw)) {
  2422. ecmd->port = PORT_TP;
  2423. ecmd->speed = sky2->speed;
  2424. } else {
  2425. ecmd->speed = SPEED_1000;
  2426. ecmd->port = PORT_FIBRE;
  2427. }
  2428. ecmd->advertising = sky2->advertising;
  2429. ecmd->autoneg = sky2->autoneg;
  2430. ecmd->duplex = sky2->duplex;
  2431. return 0;
  2432. }
  2433. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2434. {
  2435. struct sky2_port *sky2 = netdev_priv(dev);
  2436. const struct sky2_hw *hw = sky2->hw;
  2437. u32 supported = sky2_supported_modes(hw);
  2438. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2439. ecmd->advertising = supported;
  2440. sky2->duplex = -1;
  2441. sky2->speed = -1;
  2442. } else {
  2443. u32 setting;
  2444. switch (ecmd->speed) {
  2445. case SPEED_1000:
  2446. if (ecmd->duplex == DUPLEX_FULL)
  2447. setting = SUPPORTED_1000baseT_Full;
  2448. else if (ecmd->duplex == DUPLEX_HALF)
  2449. setting = SUPPORTED_1000baseT_Half;
  2450. else
  2451. return -EINVAL;
  2452. break;
  2453. case SPEED_100:
  2454. if (ecmd->duplex == DUPLEX_FULL)
  2455. setting = SUPPORTED_100baseT_Full;
  2456. else if (ecmd->duplex == DUPLEX_HALF)
  2457. setting = SUPPORTED_100baseT_Half;
  2458. else
  2459. return -EINVAL;
  2460. break;
  2461. case SPEED_10:
  2462. if (ecmd->duplex == DUPLEX_FULL)
  2463. setting = SUPPORTED_10baseT_Full;
  2464. else if (ecmd->duplex == DUPLEX_HALF)
  2465. setting = SUPPORTED_10baseT_Half;
  2466. else
  2467. return -EINVAL;
  2468. break;
  2469. default:
  2470. return -EINVAL;
  2471. }
  2472. if ((setting & supported) == 0)
  2473. return -EINVAL;
  2474. sky2->speed = ecmd->speed;
  2475. sky2->duplex = ecmd->duplex;
  2476. }
  2477. sky2->autoneg = ecmd->autoneg;
  2478. sky2->advertising = ecmd->advertising;
  2479. if (netif_running(dev)) {
  2480. sky2_phy_reinit(sky2);
  2481. sky2_set_multicast(dev);
  2482. }
  2483. return 0;
  2484. }
  2485. static void sky2_get_drvinfo(struct net_device *dev,
  2486. struct ethtool_drvinfo *info)
  2487. {
  2488. struct sky2_port *sky2 = netdev_priv(dev);
  2489. strcpy(info->driver, DRV_NAME);
  2490. strcpy(info->version, DRV_VERSION);
  2491. strcpy(info->fw_version, "N/A");
  2492. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2493. }
  2494. static const struct sky2_stat {
  2495. char name[ETH_GSTRING_LEN];
  2496. u16 offset;
  2497. } sky2_stats[] = {
  2498. { "tx_bytes", GM_TXO_OK_HI },
  2499. { "rx_bytes", GM_RXO_OK_HI },
  2500. { "tx_broadcast", GM_TXF_BC_OK },
  2501. { "rx_broadcast", GM_RXF_BC_OK },
  2502. { "tx_multicast", GM_TXF_MC_OK },
  2503. { "rx_multicast", GM_RXF_MC_OK },
  2504. { "tx_unicast", GM_TXF_UC_OK },
  2505. { "rx_unicast", GM_RXF_UC_OK },
  2506. { "tx_mac_pause", GM_TXF_MPAUSE },
  2507. { "rx_mac_pause", GM_RXF_MPAUSE },
  2508. { "collisions", GM_TXF_COL },
  2509. { "late_collision",GM_TXF_LAT_COL },
  2510. { "aborted", GM_TXF_ABO_COL },
  2511. { "single_collisions", GM_TXF_SNG_COL },
  2512. { "multi_collisions", GM_TXF_MUL_COL },
  2513. { "rx_short", GM_RXF_SHT },
  2514. { "rx_runt", GM_RXE_FRAG },
  2515. { "rx_64_byte_packets", GM_RXF_64B },
  2516. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2517. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2518. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2519. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2520. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2521. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2522. { "rx_too_long", GM_RXF_LNG_ERR },
  2523. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2524. { "rx_jabber", GM_RXF_JAB_PKT },
  2525. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2526. { "tx_64_byte_packets", GM_TXF_64B },
  2527. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2528. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2529. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2530. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2531. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2532. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2533. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2534. };
  2535. static u32 sky2_get_rx_csum(struct net_device *dev)
  2536. {
  2537. struct sky2_port *sky2 = netdev_priv(dev);
  2538. return sky2->rx_csum;
  2539. }
  2540. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2541. {
  2542. struct sky2_port *sky2 = netdev_priv(dev);
  2543. sky2->rx_csum = data;
  2544. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2545. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2546. return 0;
  2547. }
  2548. static u32 sky2_get_msglevel(struct net_device *netdev)
  2549. {
  2550. struct sky2_port *sky2 = netdev_priv(netdev);
  2551. return sky2->msg_enable;
  2552. }
  2553. static int sky2_nway_reset(struct net_device *dev)
  2554. {
  2555. struct sky2_port *sky2 = netdev_priv(dev);
  2556. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2557. return -EINVAL;
  2558. sky2_phy_reinit(sky2);
  2559. sky2_set_multicast(dev);
  2560. return 0;
  2561. }
  2562. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2563. {
  2564. struct sky2_hw *hw = sky2->hw;
  2565. unsigned port = sky2->port;
  2566. int i;
  2567. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2568. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2569. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2570. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2571. for (i = 2; i < count; i++)
  2572. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2573. }
  2574. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2575. {
  2576. struct sky2_port *sky2 = netdev_priv(netdev);
  2577. sky2->msg_enable = value;
  2578. }
  2579. static int sky2_get_stats_count(struct net_device *dev)
  2580. {
  2581. return ARRAY_SIZE(sky2_stats);
  2582. }
  2583. static void sky2_get_ethtool_stats(struct net_device *dev,
  2584. struct ethtool_stats *stats, u64 * data)
  2585. {
  2586. struct sky2_port *sky2 = netdev_priv(dev);
  2587. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2588. }
  2589. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2590. {
  2591. int i;
  2592. switch (stringset) {
  2593. case ETH_SS_STATS:
  2594. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2595. memcpy(data + i * ETH_GSTRING_LEN,
  2596. sky2_stats[i].name, ETH_GSTRING_LEN);
  2597. break;
  2598. }
  2599. }
  2600. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2601. {
  2602. struct sky2_port *sky2 = netdev_priv(dev);
  2603. return &sky2->net_stats;
  2604. }
  2605. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2606. {
  2607. struct sky2_port *sky2 = netdev_priv(dev);
  2608. struct sky2_hw *hw = sky2->hw;
  2609. unsigned port = sky2->port;
  2610. const struct sockaddr *addr = p;
  2611. if (!is_valid_ether_addr(addr->sa_data))
  2612. return -EADDRNOTAVAIL;
  2613. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2614. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2615. dev->dev_addr, ETH_ALEN);
  2616. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2617. dev->dev_addr, ETH_ALEN);
  2618. /* virtual address for data */
  2619. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2620. /* physical address: used for pause frames */
  2621. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2622. return 0;
  2623. }
  2624. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2625. {
  2626. u32 bit;
  2627. bit = ether_crc(ETH_ALEN, addr) & 63;
  2628. filter[bit >> 3] |= 1 << (bit & 7);
  2629. }
  2630. static void sky2_set_multicast(struct net_device *dev)
  2631. {
  2632. struct sky2_port *sky2 = netdev_priv(dev);
  2633. struct sky2_hw *hw = sky2->hw;
  2634. unsigned port = sky2->port;
  2635. struct dev_mc_list *list = dev->mc_list;
  2636. u16 reg;
  2637. u8 filter[8];
  2638. int rx_pause;
  2639. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2640. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2641. memset(filter, 0, sizeof(filter));
  2642. reg = gma_read16(hw, port, GM_RX_CTRL);
  2643. reg |= GM_RXCR_UCF_ENA;
  2644. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2645. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2646. else if (dev->flags & IFF_ALLMULTI)
  2647. memset(filter, 0xff, sizeof(filter));
  2648. else if (dev->mc_count == 0 && !rx_pause)
  2649. reg &= ~GM_RXCR_MCF_ENA;
  2650. else {
  2651. int i;
  2652. reg |= GM_RXCR_MCF_ENA;
  2653. if (rx_pause)
  2654. sky2_add_filter(filter, pause_mc_addr);
  2655. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2656. sky2_add_filter(filter, list->dmi_addr);
  2657. }
  2658. gma_write16(hw, port, GM_MC_ADDR_H1,
  2659. (u16) filter[0] | ((u16) filter[1] << 8));
  2660. gma_write16(hw, port, GM_MC_ADDR_H2,
  2661. (u16) filter[2] | ((u16) filter[3] << 8));
  2662. gma_write16(hw, port, GM_MC_ADDR_H3,
  2663. (u16) filter[4] | ((u16) filter[5] << 8));
  2664. gma_write16(hw, port, GM_MC_ADDR_H4,
  2665. (u16) filter[6] | ((u16) filter[7] << 8));
  2666. gma_write16(hw, port, GM_RX_CTRL, reg);
  2667. }
  2668. /* Can have one global because blinking is controlled by
  2669. * ethtool and that is always under RTNL mutex
  2670. */
  2671. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2672. {
  2673. u16 pg;
  2674. switch (hw->chip_id) {
  2675. case CHIP_ID_YUKON_XL:
  2676. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2677. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2678. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2679. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2680. PHY_M_LEDC_INIT_CTRL(7) |
  2681. PHY_M_LEDC_STA1_CTRL(7) |
  2682. PHY_M_LEDC_STA0_CTRL(7))
  2683. : 0);
  2684. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2685. break;
  2686. default:
  2687. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2688. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2689. on ? PHY_M_LED_ALL : 0);
  2690. }
  2691. }
  2692. /* blink LED's for finding board */
  2693. static int sky2_phys_id(struct net_device *dev, u32 data)
  2694. {
  2695. struct sky2_port *sky2 = netdev_priv(dev);
  2696. struct sky2_hw *hw = sky2->hw;
  2697. unsigned port = sky2->port;
  2698. u16 ledctrl, ledover = 0;
  2699. long ms;
  2700. int interrupted;
  2701. int onoff = 1;
  2702. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2703. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2704. else
  2705. ms = data * 1000;
  2706. /* save initial values */
  2707. spin_lock_bh(&sky2->phy_lock);
  2708. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2709. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2710. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2711. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2712. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2713. } else {
  2714. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2715. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2716. }
  2717. interrupted = 0;
  2718. while (!interrupted && ms > 0) {
  2719. sky2_led(hw, port, onoff);
  2720. onoff = !onoff;
  2721. spin_unlock_bh(&sky2->phy_lock);
  2722. interrupted = msleep_interruptible(250);
  2723. spin_lock_bh(&sky2->phy_lock);
  2724. ms -= 250;
  2725. }
  2726. /* resume regularly scheduled programming */
  2727. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2728. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2729. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2730. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2731. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2732. } else {
  2733. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2734. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2735. }
  2736. spin_unlock_bh(&sky2->phy_lock);
  2737. return 0;
  2738. }
  2739. static void sky2_get_pauseparam(struct net_device *dev,
  2740. struct ethtool_pauseparam *ecmd)
  2741. {
  2742. struct sky2_port *sky2 = netdev_priv(dev);
  2743. switch (sky2->flow_mode) {
  2744. case FC_NONE:
  2745. ecmd->tx_pause = ecmd->rx_pause = 0;
  2746. break;
  2747. case FC_TX:
  2748. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2749. break;
  2750. case FC_RX:
  2751. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2752. break;
  2753. case FC_BOTH:
  2754. ecmd->tx_pause = ecmd->rx_pause = 1;
  2755. }
  2756. ecmd->autoneg = sky2->autoneg;
  2757. }
  2758. static int sky2_set_pauseparam(struct net_device *dev,
  2759. struct ethtool_pauseparam *ecmd)
  2760. {
  2761. struct sky2_port *sky2 = netdev_priv(dev);
  2762. sky2->autoneg = ecmd->autoneg;
  2763. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2764. if (netif_running(dev))
  2765. sky2_phy_reinit(sky2);
  2766. return 0;
  2767. }
  2768. static int sky2_get_coalesce(struct net_device *dev,
  2769. struct ethtool_coalesce *ecmd)
  2770. {
  2771. struct sky2_port *sky2 = netdev_priv(dev);
  2772. struct sky2_hw *hw = sky2->hw;
  2773. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2774. ecmd->tx_coalesce_usecs = 0;
  2775. else {
  2776. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2777. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2778. }
  2779. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2780. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2781. ecmd->rx_coalesce_usecs = 0;
  2782. else {
  2783. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2784. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2785. }
  2786. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2787. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2788. ecmd->rx_coalesce_usecs_irq = 0;
  2789. else {
  2790. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2791. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2792. }
  2793. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2794. return 0;
  2795. }
  2796. /* Note: this affect both ports */
  2797. static int sky2_set_coalesce(struct net_device *dev,
  2798. struct ethtool_coalesce *ecmd)
  2799. {
  2800. struct sky2_port *sky2 = netdev_priv(dev);
  2801. struct sky2_hw *hw = sky2->hw;
  2802. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2803. if (ecmd->tx_coalesce_usecs > tmax ||
  2804. ecmd->rx_coalesce_usecs > tmax ||
  2805. ecmd->rx_coalesce_usecs_irq > tmax)
  2806. return -EINVAL;
  2807. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2808. return -EINVAL;
  2809. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2810. return -EINVAL;
  2811. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2812. return -EINVAL;
  2813. if (ecmd->tx_coalesce_usecs == 0)
  2814. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2815. else {
  2816. sky2_write32(hw, STAT_TX_TIMER_INI,
  2817. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2818. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2819. }
  2820. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2821. if (ecmd->rx_coalesce_usecs == 0)
  2822. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2823. else {
  2824. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2825. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2826. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2827. }
  2828. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2829. if (ecmd->rx_coalesce_usecs_irq == 0)
  2830. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2831. else {
  2832. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2833. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2834. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2835. }
  2836. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2837. return 0;
  2838. }
  2839. static void sky2_get_ringparam(struct net_device *dev,
  2840. struct ethtool_ringparam *ering)
  2841. {
  2842. struct sky2_port *sky2 = netdev_priv(dev);
  2843. ering->rx_max_pending = RX_MAX_PENDING;
  2844. ering->rx_mini_max_pending = 0;
  2845. ering->rx_jumbo_max_pending = 0;
  2846. ering->tx_max_pending = TX_RING_SIZE - 1;
  2847. ering->rx_pending = sky2->rx_pending;
  2848. ering->rx_mini_pending = 0;
  2849. ering->rx_jumbo_pending = 0;
  2850. ering->tx_pending = sky2->tx_pending;
  2851. }
  2852. static int sky2_set_ringparam(struct net_device *dev,
  2853. struct ethtool_ringparam *ering)
  2854. {
  2855. struct sky2_port *sky2 = netdev_priv(dev);
  2856. int err = 0;
  2857. if (ering->rx_pending > RX_MAX_PENDING ||
  2858. ering->rx_pending < 8 ||
  2859. ering->tx_pending < MAX_SKB_TX_LE ||
  2860. ering->tx_pending > TX_RING_SIZE - 1)
  2861. return -EINVAL;
  2862. if (netif_running(dev))
  2863. sky2_down(dev);
  2864. sky2->rx_pending = ering->rx_pending;
  2865. sky2->tx_pending = ering->tx_pending;
  2866. if (netif_running(dev)) {
  2867. err = sky2_up(dev);
  2868. if (err)
  2869. dev_close(dev);
  2870. else
  2871. sky2_set_multicast(dev);
  2872. }
  2873. return err;
  2874. }
  2875. static int sky2_get_regs_len(struct net_device *dev)
  2876. {
  2877. return 0x4000;
  2878. }
  2879. /*
  2880. * Returns copy of control register region
  2881. * Note: ethtool_get_regs always provides full size (16k) buffer
  2882. */
  2883. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2884. void *p)
  2885. {
  2886. const struct sky2_port *sky2 = netdev_priv(dev);
  2887. const void __iomem *io = sky2->hw->regs;
  2888. regs->version = 1;
  2889. memset(p, 0, regs->len);
  2890. memcpy_fromio(p, io, B3_RAM_ADDR);
  2891. /* skip diagnostic ram region */
  2892. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
  2893. /* copy GMAC registers */
  2894. memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
  2895. if (sky2->hw->ports > 1)
  2896. memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
  2897. }
  2898. /* In order to do Jumbo packets on these chips, need to turn off the
  2899. * transmit store/forward. Therefore checksum offload won't work.
  2900. */
  2901. static int no_tx_offload(struct net_device *dev)
  2902. {
  2903. const struct sky2_port *sky2 = netdev_priv(dev);
  2904. const struct sky2_hw *hw = sky2->hw;
  2905. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2906. }
  2907. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2908. {
  2909. if (data && no_tx_offload(dev))
  2910. return -EINVAL;
  2911. return ethtool_op_set_tx_csum(dev, data);
  2912. }
  2913. static int sky2_set_tso(struct net_device *dev, u32 data)
  2914. {
  2915. if (data && no_tx_offload(dev))
  2916. return -EINVAL;
  2917. return ethtool_op_set_tso(dev, data);
  2918. }
  2919. static int sky2_get_eeprom_len(struct net_device *dev)
  2920. {
  2921. struct sky2_port *sky2 = netdev_priv(dev);
  2922. u16 reg2;
  2923. pci_read_config_word(sky2->hw->pdev, PCI_DEV_REG2, &reg2);
  2924. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2925. }
  2926. static u32 sky2_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
  2927. {
  2928. u32 val;
  2929. pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
  2930. do {
  2931. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  2932. } while (!(offset & PCI_VPD_ADDR_F));
  2933. pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
  2934. return val;
  2935. }
  2936. static void sky2_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
  2937. {
  2938. pci_write_config_word(pdev, cap + PCI_VPD_DATA, val);
  2939. pci_write_config_dword(pdev, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2940. do {
  2941. pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
  2942. } while (offset & PCI_VPD_ADDR_F);
  2943. }
  2944. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2945. u8 *data)
  2946. {
  2947. struct sky2_port *sky2 = netdev_priv(dev);
  2948. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2949. int length = eeprom->len;
  2950. u16 offset = eeprom->offset;
  2951. if (!cap)
  2952. return -EINVAL;
  2953. eeprom->magic = SKY2_EEPROM_MAGIC;
  2954. while (length > 0) {
  2955. u32 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
  2956. int n = min_t(int, length, sizeof(val));
  2957. memcpy(data, &val, n);
  2958. length -= n;
  2959. data += n;
  2960. offset += n;
  2961. }
  2962. return 0;
  2963. }
  2964. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2965. u8 *data)
  2966. {
  2967. struct sky2_port *sky2 = netdev_priv(dev);
  2968. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2969. int length = eeprom->len;
  2970. u16 offset = eeprom->offset;
  2971. if (!cap)
  2972. return -EINVAL;
  2973. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  2974. return -EINVAL;
  2975. while (length > 0) {
  2976. u32 val;
  2977. int n = min_t(int, length, sizeof(val));
  2978. if (n < sizeof(val))
  2979. val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
  2980. memcpy(&val, data, n);
  2981. sky2_vpd_write(sky2->hw->pdev, cap, offset, val);
  2982. length -= n;
  2983. data += n;
  2984. offset += n;
  2985. }
  2986. return 0;
  2987. }
  2988. static const struct ethtool_ops sky2_ethtool_ops = {
  2989. .get_settings = sky2_get_settings,
  2990. .set_settings = sky2_set_settings,
  2991. .get_drvinfo = sky2_get_drvinfo,
  2992. .get_wol = sky2_get_wol,
  2993. .set_wol = sky2_set_wol,
  2994. .get_msglevel = sky2_get_msglevel,
  2995. .set_msglevel = sky2_set_msglevel,
  2996. .nway_reset = sky2_nway_reset,
  2997. .get_regs_len = sky2_get_regs_len,
  2998. .get_regs = sky2_get_regs,
  2999. .get_link = ethtool_op_get_link,
  3000. .get_eeprom_len = sky2_get_eeprom_len,
  3001. .get_eeprom = sky2_get_eeprom,
  3002. .set_eeprom = sky2_set_eeprom,
  3003. .set_sg = ethtool_op_set_sg,
  3004. .set_tx_csum = sky2_set_tx_csum,
  3005. .set_tso = sky2_set_tso,
  3006. .get_rx_csum = sky2_get_rx_csum,
  3007. .set_rx_csum = sky2_set_rx_csum,
  3008. .get_strings = sky2_get_strings,
  3009. .get_coalesce = sky2_get_coalesce,
  3010. .set_coalesce = sky2_set_coalesce,
  3011. .get_ringparam = sky2_get_ringparam,
  3012. .set_ringparam = sky2_set_ringparam,
  3013. .get_pauseparam = sky2_get_pauseparam,
  3014. .set_pauseparam = sky2_set_pauseparam,
  3015. .phys_id = sky2_phys_id,
  3016. .get_stats_count = sky2_get_stats_count,
  3017. .get_ethtool_stats = sky2_get_ethtool_stats,
  3018. };
  3019. #ifdef CONFIG_SKY2_DEBUG
  3020. static struct dentry *sky2_debug;
  3021. static int sky2_debug_show(struct seq_file *seq, void *v)
  3022. {
  3023. struct net_device *dev = seq->private;
  3024. const struct sky2_port *sky2 = netdev_priv(dev);
  3025. struct sky2_hw *hw = sky2->hw;
  3026. unsigned port = sky2->port;
  3027. unsigned idx, last;
  3028. int sop;
  3029. if (!netif_running(dev))
  3030. return -ENETDOWN;
  3031. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3032. sky2_read32(hw, B0_ISRC),
  3033. sky2_read32(hw, B0_IMSK),
  3034. sky2_read32(hw, B0_Y2_SP_ICR));
  3035. napi_disable(&hw->napi);
  3036. last = sky2_read16(hw, STAT_PUT_IDX);
  3037. if (hw->st_idx == last)
  3038. seq_puts(seq, "Status ring (empty)\n");
  3039. else {
  3040. seq_puts(seq, "Status ring\n");
  3041. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3042. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3043. const struct sky2_status_le *le = hw->st_le + idx;
  3044. seq_printf(seq, "[%d] %#x %d %#x\n",
  3045. idx, le->opcode, le->length, le->status);
  3046. }
  3047. seq_puts(seq, "\n");
  3048. }
  3049. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3050. sky2->tx_cons, sky2->tx_prod,
  3051. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3052. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3053. /* Dump contents of tx ring */
  3054. sop = 1;
  3055. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3056. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3057. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3058. u32 a = le32_to_cpu(le->addr);
  3059. if (sop)
  3060. seq_printf(seq, "%u:", idx);
  3061. sop = 0;
  3062. switch(le->opcode & ~HW_OWNER) {
  3063. case OP_ADDR64:
  3064. seq_printf(seq, " %#x:", a);
  3065. break;
  3066. case OP_LRGLEN:
  3067. seq_printf(seq, " mtu=%d", a);
  3068. break;
  3069. case OP_VLAN:
  3070. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3071. break;
  3072. case OP_TCPLISW:
  3073. seq_printf(seq, " csum=%#x", a);
  3074. break;
  3075. case OP_LARGESEND:
  3076. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3077. break;
  3078. case OP_PACKET:
  3079. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3080. break;
  3081. case OP_BUFFER:
  3082. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3083. break;
  3084. default:
  3085. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3086. a, le16_to_cpu(le->length));
  3087. }
  3088. if (le->ctrl & EOP) {
  3089. seq_putc(seq, '\n');
  3090. sop = 1;
  3091. }
  3092. }
  3093. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3094. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3095. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3096. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3097. napi_enable(&hw->napi);
  3098. return 0;
  3099. }
  3100. static int sky2_debug_open(struct inode *inode, struct file *file)
  3101. {
  3102. return single_open(file, sky2_debug_show, inode->i_private);
  3103. }
  3104. static const struct file_operations sky2_debug_fops = {
  3105. .owner = THIS_MODULE,
  3106. .open = sky2_debug_open,
  3107. .read = seq_read,
  3108. .llseek = seq_lseek,
  3109. .release = single_release,
  3110. };
  3111. /*
  3112. * Use network device events to create/remove/rename
  3113. * debugfs file entries
  3114. */
  3115. static int sky2_device_event(struct notifier_block *unused,
  3116. unsigned long event, void *ptr)
  3117. {
  3118. struct net_device *dev = ptr;
  3119. struct sky2_port *sky2 = netdev_priv(dev);
  3120. if (dev->open != sky2_up || !sky2_debug)
  3121. return NOTIFY_DONE;
  3122. switch(event) {
  3123. case NETDEV_CHANGENAME:
  3124. if (sky2->debugfs) {
  3125. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3126. sky2_debug, dev->name);
  3127. }
  3128. break;
  3129. case NETDEV_GOING_DOWN:
  3130. if (sky2->debugfs) {
  3131. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3132. dev->name);
  3133. debugfs_remove(sky2->debugfs);
  3134. sky2->debugfs = NULL;
  3135. }
  3136. break;
  3137. case NETDEV_UP:
  3138. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3139. sky2_debug, dev,
  3140. &sky2_debug_fops);
  3141. if (IS_ERR(sky2->debugfs))
  3142. sky2->debugfs = NULL;
  3143. }
  3144. return NOTIFY_DONE;
  3145. }
  3146. static struct notifier_block sky2_notifier = {
  3147. .notifier_call = sky2_device_event,
  3148. };
  3149. static __init void sky2_debug_init(void)
  3150. {
  3151. struct dentry *ent;
  3152. ent = debugfs_create_dir("sky2", NULL);
  3153. if (!ent || IS_ERR(ent))
  3154. return;
  3155. sky2_debug = ent;
  3156. register_netdevice_notifier(&sky2_notifier);
  3157. }
  3158. static __exit void sky2_debug_cleanup(void)
  3159. {
  3160. if (sky2_debug) {
  3161. unregister_netdevice_notifier(&sky2_notifier);
  3162. debugfs_remove(sky2_debug);
  3163. sky2_debug = NULL;
  3164. }
  3165. }
  3166. #else
  3167. #define sky2_debug_init()
  3168. #define sky2_debug_cleanup()
  3169. #endif
  3170. /* Initialize network device */
  3171. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3172. unsigned port,
  3173. int highmem, int wol)
  3174. {
  3175. struct sky2_port *sky2;
  3176. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3177. if (!dev) {
  3178. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  3179. return NULL;
  3180. }
  3181. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3182. dev->irq = hw->pdev->irq;
  3183. dev->open = sky2_up;
  3184. dev->stop = sky2_down;
  3185. dev->do_ioctl = sky2_ioctl;
  3186. dev->hard_start_xmit = sky2_xmit_frame;
  3187. dev->get_stats = sky2_get_stats;
  3188. dev->set_multicast_list = sky2_set_multicast;
  3189. dev->set_mac_address = sky2_set_mac_address;
  3190. dev->change_mtu = sky2_change_mtu;
  3191. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3192. dev->tx_timeout = sky2_tx_timeout;
  3193. dev->watchdog_timeo = TX_WATCHDOG;
  3194. #ifdef CONFIG_NET_POLL_CONTROLLER
  3195. dev->poll_controller = sky2_netpoll;
  3196. #endif
  3197. sky2 = netdev_priv(dev);
  3198. sky2->netdev = dev;
  3199. sky2->hw = hw;
  3200. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3201. /* Auto speed and flow control */
  3202. sky2->autoneg = AUTONEG_ENABLE;
  3203. sky2->flow_mode = FC_BOTH;
  3204. sky2->duplex = -1;
  3205. sky2->speed = -1;
  3206. sky2->advertising = sky2_supported_modes(hw);
  3207. sky2->rx_csum = 1;
  3208. sky2->wol = wol;
  3209. spin_lock_init(&sky2->phy_lock);
  3210. sky2->tx_pending = TX_DEF_PENDING;
  3211. sky2->rx_pending = RX_DEF_PENDING;
  3212. hw->dev[port] = dev;
  3213. sky2->port = port;
  3214. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3215. if (highmem)
  3216. dev->features |= NETIF_F_HIGHDMA;
  3217. #ifdef SKY2_VLAN_TAG_USED
  3218. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3219. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3220. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3221. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3222. dev->vlan_rx_register = sky2_vlan_rx_register;
  3223. }
  3224. #endif
  3225. /* read the mac address */
  3226. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3227. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3228. return dev;
  3229. }
  3230. static void __devinit sky2_show_addr(struct net_device *dev)
  3231. {
  3232. const struct sky2_port *sky2 = netdev_priv(dev);
  3233. if (netif_msg_probe(sky2))
  3234. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  3235. dev->name,
  3236. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  3237. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  3238. }
  3239. /* Handle software interrupt used during MSI test */
  3240. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3241. {
  3242. struct sky2_hw *hw = dev_id;
  3243. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3244. if (status == 0)
  3245. return IRQ_NONE;
  3246. if (status & Y2_IS_IRQ_SW) {
  3247. hw->flags |= SKY2_HW_USE_MSI;
  3248. wake_up(&hw->msi_wait);
  3249. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3250. }
  3251. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3252. return IRQ_HANDLED;
  3253. }
  3254. /* Test interrupt path by forcing a a software IRQ */
  3255. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3256. {
  3257. struct pci_dev *pdev = hw->pdev;
  3258. int err;
  3259. init_waitqueue_head (&hw->msi_wait);
  3260. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3261. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3262. if (err) {
  3263. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3264. return err;
  3265. }
  3266. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3267. sky2_read8(hw, B0_CTST);
  3268. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3269. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3270. /* MSI test failed, go back to INTx mode */
  3271. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3272. "switching to INTx mode.\n");
  3273. err = -EOPNOTSUPP;
  3274. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3275. }
  3276. sky2_write32(hw, B0_IMSK, 0);
  3277. sky2_read32(hw, B0_IMSK);
  3278. free_irq(pdev->irq, hw);
  3279. return err;
  3280. }
  3281. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3282. {
  3283. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3284. u16 value;
  3285. if (!pm)
  3286. return 0;
  3287. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3288. return 0;
  3289. return value & PCI_PM_CTRL_PME_ENABLE;
  3290. }
  3291. static int __devinit sky2_probe(struct pci_dev *pdev,
  3292. const struct pci_device_id *ent)
  3293. {
  3294. struct net_device *dev;
  3295. struct sky2_hw *hw;
  3296. int err, using_dac = 0, wol_default;
  3297. err = pci_enable_device(pdev);
  3298. if (err) {
  3299. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3300. goto err_out;
  3301. }
  3302. err = pci_request_regions(pdev, DRV_NAME);
  3303. if (err) {
  3304. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3305. goto err_out_disable;
  3306. }
  3307. pci_set_master(pdev);
  3308. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3309. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3310. using_dac = 1;
  3311. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3312. if (err < 0) {
  3313. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3314. "for consistent allocations\n");
  3315. goto err_out_free_regions;
  3316. }
  3317. } else {
  3318. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3319. if (err) {
  3320. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3321. goto err_out_free_regions;
  3322. }
  3323. }
  3324. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3325. err = -ENOMEM;
  3326. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3327. if (!hw) {
  3328. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3329. goto err_out_free_regions;
  3330. }
  3331. hw->pdev = pdev;
  3332. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3333. if (!hw->regs) {
  3334. dev_err(&pdev->dev, "cannot map device registers\n");
  3335. goto err_out_free_hw;
  3336. }
  3337. #ifdef __BIG_ENDIAN
  3338. /* The sk98lin vendor driver uses hardware byte swapping but
  3339. * this driver uses software swapping.
  3340. */
  3341. {
  3342. u32 reg;
  3343. pci_read_config_dword(pdev,PCI_DEV_REG2, &reg);
  3344. reg &= ~PCI_REV_DESC;
  3345. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3346. }
  3347. #endif
  3348. /* ring for status responses */
  3349. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3350. if (!hw->st_le)
  3351. goto err_out_iounmap;
  3352. err = sky2_init(hw);
  3353. if (err)
  3354. goto err_out_iounmap;
  3355. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3356. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3357. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3358. hw->chip_id, hw->chip_rev);
  3359. sky2_reset(hw);
  3360. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3361. if (!dev) {
  3362. err = -ENOMEM;
  3363. goto err_out_free_pci;
  3364. }
  3365. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3366. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3367. err = sky2_test_msi(hw);
  3368. if (err == -EOPNOTSUPP)
  3369. pci_disable_msi(pdev);
  3370. else if (err)
  3371. goto err_out_free_netdev;
  3372. }
  3373. err = register_netdev(dev);
  3374. if (err) {
  3375. dev_err(&pdev->dev, "cannot register net device\n");
  3376. goto err_out_free_netdev;
  3377. }
  3378. err = request_irq(pdev->irq, sky2_intr,
  3379. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3380. dev->name, hw);
  3381. if (err) {
  3382. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3383. goto err_out_unregister;
  3384. }
  3385. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3386. sky2_show_addr(dev);
  3387. if (hw->ports > 1) {
  3388. struct net_device *dev1;
  3389. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3390. if (!dev1)
  3391. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3392. else if ((err = register_netdev(dev1))) {
  3393. dev_warn(&pdev->dev,
  3394. "register of second port failed (%d)\n", err);
  3395. hw->dev[1] = NULL;
  3396. free_netdev(dev1);
  3397. } else
  3398. sky2_show_addr(dev1);
  3399. }
  3400. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3401. INIT_WORK(&hw->restart_work, sky2_restart);
  3402. pci_set_drvdata(pdev, hw);
  3403. return 0;
  3404. err_out_unregister:
  3405. if (hw->flags & SKY2_HW_USE_MSI)
  3406. pci_disable_msi(pdev);
  3407. unregister_netdev(dev);
  3408. err_out_free_netdev:
  3409. free_netdev(dev);
  3410. err_out_free_pci:
  3411. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3412. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3413. err_out_iounmap:
  3414. iounmap(hw->regs);
  3415. err_out_free_hw:
  3416. kfree(hw);
  3417. err_out_free_regions:
  3418. pci_release_regions(pdev);
  3419. err_out_disable:
  3420. pci_disable_device(pdev);
  3421. err_out:
  3422. pci_set_drvdata(pdev, NULL);
  3423. return err;
  3424. }
  3425. static void __devexit sky2_remove(struct pci_dev *pdev)
  3426. {
  3427. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3428. struct net_device *dev0, *dev1;
  3429. if (!hw)
  3430. return;
  3431. del_timer_sync(&hw->watchdog_timer);
  3432. flush_scheduled_work();
  3433. sky2_write32(hw, B0_IMSK, 0);
  3434. synchronize_irq(hw->pdev->irq);
  3435. dev0 = hw->dev[0];
  3436. dev1 = hw->dev[1];
  3437. if (dev1)
  3438. unregister_netdev(dev1);
  3439. unregister_netdev(dev0);
  3440. sky2_power_aux(hw);
  3441. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3442. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3443. sky2_read8(hw, B0_CTST);
  3444. free_irq(pdev->irq, hw);
  3445. if (hw->flags & SKY2_HW_USE_MSI)
  3446. pci_disable_msi(pdev);
  3447. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3448. pci_release_regions(pdev);
  3449. pci_disable_device(pdev);
  3450. if (dev1)
  3451. free_netdev(dev1);
  3452. free_netdev(dev0);
  3453. iounmap(hw->regs);
  3454. kfree(hw);
  3455. pci_set_drvdata(pdev, NULL);
  3456. }
  3457. #ifdef CONFIG_PM
  3458. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3459. {
  3460. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3461. int i, wol = 0;
  3462. if (!hw)
  3463. return 0;
  3464. for (i = 0; i < hw->ports; i++) {
  3465. struct net_device *dev = hw->dev[i];
  3466. struct sky2_port *sky2 = netdev_priv(dev);
  3467. if (netif_running(dev))
  3468. sky2_down(dev);
  3469. if (sky2->wol)
  3470. sky2_wol_init(sky2);
  3471. wol |= sky2->wol;
  3472. }
  3473. sky2_write32(hw, B0_IMSK, 0);
  3474. sky2_power_aux(hw);
  3475. pci_save_state(pdev);
  3476. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3477. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3478. return 0;
  3479. }
  3480. static int sky2_resume(struct pci_dev *pdev)
  3481. {
  3482. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3483. int i, err;
  3484. if (!hw)
  3485. return 0;
  3486. err = pci_set_power_state(pdev, PCI_D0);
  3487. if (err)
  3488. goto out;
  3489. err = pci_restore_state(pdev);
  3490. if (err)
  3491. goto out;
  3492. pci_enable_wake(pdev, PCI_D0, 0);
  3493. /* Re-enable all clocks */
  3494. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3495. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3496. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3497. pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  3498. sky2_reset(hw);
  3499. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3500. for (i = 0; i < hw->ports; i++) {
  3501. struct net_device *dev = hw->dev[i];
  3502. if (netif_running(dev)) {
  3503. err = sky2_up(dev);
  3504. if (err) {
  3505. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3506. dev->name, err);
  3507. dev_close(dev);
  3508. goto out;
  3509. }
  3510. sky2_set_multicast(dev);
  3511. }
  3512. }
  3513. return 0;
  3514. out:
  3515. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3516. pci_disable_device(pdev);
  3517. return err;
  3518. }
  3519. #endif
  3520. static void sky2_shutdown(struct pci_dev *pdev)
  3521. {
  3522. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3523. int i, wol = 0;
  3524. if (!hw)
  3525. return;
  3526. napi_disable(&hw->napi);
  3527. for (i = 0; i < hw->ports; i++) {
  3528. struct net_device *dev = hw->dev[i];
  3529. struct sky2_port *sky2 = netdev_priv(dev);
  3530. if (sky2->wol) {
  3531. wol = 1;
  3532. sky2_wol_init(sky2);
  3533. }
  3534. }
  3535. if (wol)
  3536. sky2_power_aux(hw);
  3537. pci_enable_wake(pdev, PCI_D3hot, wol);
  3538. pci_enable_wake(pdev, PCI_D3cold, wol);
  3539. pci_disable_device(pdev);
  3540. pci_set_power_state(pdev, PCI_D3hot);
  3541. }
  3542. static struct pci_driver sky2_driver = {
  3543. .name = DRV_NAME,
  3544. .id_table = sky2_id_table,
  3545. .probe = sky2_probe,
  3546. .remove = __devexit_p(sky2_remove),
  3547. #ifdef CONFIG_PM
  3548. .suspend = sky2_suspend,
  3549. .resume = sky2_resume,
  3550. #endif
  3551. .shutdown = sky2_shutdown,
  3552. };
  3553. static int __init sky2_init_module(void)
  3554. {
  3555. sky2_debug_init();
  3556. return pci_register_driver(&sky2_driver);
  3557. }
  3558. static void __exit sky2_cleanup_module(void)
  3559. {
  3560. pci_unregister_driver(&sky2_driver);
  3561. sky2_debug_cleanup();
  3562. }
  3563. module_init(sky2_init_module);
  3564. module_exit(sky2_cleanup_module);
  3565. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3566. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3567. MODULE_LICENSE("GPL");
  3568. MODULE_VERSION(DRV_VERSION);