cputable.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. #ifndef __ASM_POWERPC_CPUTABLE_H
  2. #define __ASM_POWERPC_CPUTABLE_H
  3. #include <asm/asm-compat.h>
  4. #define PPC_FEATURE_32 0x80000000
  5. #define PPC_FEATURE_64 0x40000000
  6. #define PPC_FEATURE_601_INSTR 0x20000000
  7. #define PPC_FEATURE_HAS_ALTIVEC 0x10000000
  8. #define PPC_FEATURE_HAS_FPU 0x08000000
  9. #define PPC_FEATURE_HAS_MMU 0x04000000
  10. #define PPC_FEATURE_HAS_4xxMAC 0x02000000
  11. #define PPC_FEATURE_UNIFIED_CACHE 0x01000000
  12. #define PPC_FEATURE_HAS_SPE 0x00800000
  13. #define PPC_FEATURE_HAS_EFP_SINGLE 0x00400000
  14. #define PPC_FEATURE_HAS_EFP_DOUBLE 0x00200000
  15. #define PPC_FEATURE_NO_TB 0x00100000
  16. #define PPC_FEATURE_POWER4 0x00080000
  17. #define PPC_FEATURE_POWER5 0x00040000
  18. #define PPC_FEATURE_POWER5_PLUS 0x00020000
  19. #define PPC_FEATURE_CELL 0x00010000
  20. #ifdef __KERNEL__
  21. #ifndef __ASSEMBLY__
  22. /* This structure can grow, it's real size is used by head.S code
  23. * via the mkdefs mechanism.
  24. */
  25. struct cpu_spec;
  26. struct op_powerpc_model;
  27. typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
  28. struct cpu_spec {
  29. /* CPU is matched via (PVR & pvr_mask) == pvr_value */
  30. unsigned int pvr_mask;
  31. unsigned int pvr_value;
  32. char *cpu_name;
  33. unsigned long cpu_features; /* Kernel features */
  34. unsigned int cpu_user_features; /* Userland features */
  35. /* cache line sizes */
  36. unsigned int icache_bsize;
  37. unsigned int dcache_bsize;
  38. /* number of performance monitor counters */
  39. unsigned int num_pmcs;
  40. /* this is called to initialize various CPU bits like L1 cache,
  41. * BHT, SPD, etc... from head.S before branching to identify_machine
  42. */
  43. cpu_setup_t cpu_setup;
  44. /* Used by oprofile userspace to select the right counters */
  45. char *oprofile_cpu_type;
  46. /* Processor specific oprofile operations */
  47. struct op_powerpc_model *oprofile_model;
  48. };
  49. extern struct cpu_spec *cur_cpu_spec;
  50. extern void identify_cpu(unsigned long offset, unsigned long cpu);
  51. extern void do_cpu_ftr_fixups(unsigned long offset);
  52. #endif /* __ASSEMBLY__ */
  53. /* CPU kernel features */
  54. /* Retain the 32b definitions all use bottom half of word */
  55. #define CPU_FTR_SPLIT_ID_CACHE ASM_CONST(0x0000000000000001)
  56. #define CPU_FTR_L2CR ASM_CONST(0x0000000000000002)
  57. #define CPU_FTR_SPEC7450 ASM_CONST(0x0000000000000004)
  58. #define CPU_FTR_ALTIVEC ASM_CONST(0x0000000000000008)
  59. #define CPU_FTR_TAU ASM_CONST(0x0000000000000010)
  60. #define CPU_FTR_CAN_DOZE ASM_CONST(0x0000000000000020)
  61. #define CPU_FTR_USE_TB ASM_CONST(0x0000000000000040)
  62. #define CPU_FTR_604_PERF_MON ASM_CONST(0x0000000000000080)
  63. #define CPU_FTR_601 ASM_CONST(0x0000000000000100)
  64. #define CPU_FTR_HPTE_TABLE ASM_CONST(0x0000000000000200)
  65. #define CPU_FTR_CAN_NAP ASM_CONST(0x0000000000000400)
  66. #define CPU_FTR_L3CR ASM_CONST(0x0000000000000800)
  67. #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x0000000000001000)
  68. #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x0000000000002000)
  69. #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x0000000000004000)
  70. #define CPU_FTR_NO_DPM ASM_CONST(0x0000000000008000)
  71. #define CPU_FTR_HAS_HIGH_BATS ASM_CONST(0x0000000000010000)
  72. #define CPU_FTR_NEED_COHERENT ASM_CONST(0x0000000000020000)
  73. #define CPU_FTR_NO_BTIC ASM_CONST(0x0000000000040000)
  74. #define CPU_FTR_BIG_PHYS ASM_CONST(0x0000000000080000)
  75. #define CPU_FTR_NODSISRALIGN ASM_CONST(0x0000000000100000)
  76. #ifdef __powerpc64__
  77. /* Add the 64b processor unique features in the top half of the word */
  78. #define CPU_FTR_SLB ASM_CONST(0x0000000100000000)
  79. #define CPU_FTR_16M_PAGE ASM_CONST(0x0000000200000000)
  80. #define CPU_FTR_TLBIEL ASM_CONST(0x0000000400000000)
  81. #define CPU_FTR_NOEXECUTE ASM_CONST(0x0000000800000000)
  82. #define CPU_FTR_IABR ASM_CONST(0x0000002000000000)
  83. #define CPU_FTR_MMCRA ASM_CONST(0x0000004000000000)
  84. #define CPU_FTR_CTRL ASM_CONST(0x0000008000000000)
  85. #define CPU_FTR_SMT ASM_CONST(0x0000010000000000)
  86. #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x0000020000000000)
  87. #define CPU_FTR_LOCKLESS_TLBIE ASM_CONST(0x0000040000000000)
  88. #define CPU_FTR_MMCRA_SIHV ASM_CONST(0x0000080000000000)
  89. #define CPU_FTR_CI_LARGE_PAGE ASM_CONST(0x0000100000000000)
  90. #else
  91. /* ensure on 32b processors the flags are available for compiling but
  92. * don't do anything */
  93. #define CPU_FTR_SLB ASM_CONST(0x0)
  94. #define CPU_FTR_16M_PAGE ASM_CONST(0x0)
  95. #define CPU_FTR_TLBIEL ASM_CONST(0x0)
  96. #define CPU_FTR_NOEXECUTE ASM_CONST(0x0)
  97. #define CPU_FTR_IABR ASM_CONST(0x0)
  98. #define CPU_FTR_MMCRA ASM_CONST(0x0)
  99. #define CPU_FTR_CTRL ASM_CONST(0x0)
  100. #define CPU_FTR_SMT ASM_CONST(0x0)
  101. #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x0)
  102. #define CPU_FTR_LOCKLESS_TLBIE ASM_CONST(0x0)
  103. #define CPU_FTR_MMCRA_SIHV ASM_CONST(0x0)
  104. #define CPU_FTR_CI_LARGE_PAGE ASM_CONST(0x0)
  105. #endif
  106. #ifndef __ASSEMBLY__
  107. #define CPU_FTR_PPCAS_ARCH_V2_BASE (CPU_FTR_SLB | \
  108. CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
  109. CPU_FTR_NODSISRALIGN | CPU_FTR_CTRL)
  110. /* iSeries doesn't support large pages */
  111. #ifdef CONFIG_PPC_ISERIES
  112. #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE)
  113. #else
  114. #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE | CPU_FTR_16M_PAGE)
  115. #endif /* CONFIG_PPC_ISERIES */
  116. /* We only set the altivec features if the kernel was compiled with altivec
  117. * support
  118. */
  119. #ifdef CONFIG_ALTIVEC
  120. #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
  121. #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
  122. #else
  123. #define CPU_FTR_ALTIVEC_COMP 0
  124. #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
  125. #endif
  126. /* We need to mark all pages as being coherent if we're SMP or we
  127. * have a 74[45]x and an MPC107 host bridge.
  128. */
  129. #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE)
  130. #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
  131. #else
  132. #define CPU_FTR_COMMON 0
  133. #endif
  134. /* The powersave features NAP & DOZE seems to confuse BDI when
  135. debugging. So if a BDI is used, disable theses
  136. */
  137. #ifndef CONFIG_BDI_SWITCH
  138. #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
  139. #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
  140. #else
  141. #define CPU_FTR_MAYBE_CAN_DOZE 0
  142. #define CPU_FTR_MAYBE_CAN_NAP 0
  143. #endif
  144. #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
  145. !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
  146. !defined(CONFIG_BOOKE))
  147. enum {
  148. CPU_FTRS_PPC601 = CPU_FTR_COMMON | CPU_FTR_601 | CPU_FTR_HPTE_TABLE,
  149. CPU_FTRS_603 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  150. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  151. CPU_FTR_MAYBE_CAN_NAP,
  152. CPU_FTRS_604 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  153. CPU_FTR_USE_TB | CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  154. CPU_FTRS_740_NOTAU = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  155. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  156. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  157. CPU_FTRS_740 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  158. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  159. CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  160. CPU_FTRS_750 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  161. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  162. CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  163. CPU_FTRS_750FX1 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  164. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  165. CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  166. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM,
  167. CPU_FTRS_750FX2 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  168. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  169. CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  170. CPU_FTR_NO_DPM,
  171. CPU_FTRS_750FX = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  172. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  173. CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  174. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS,
  175. CPU_FTRS_750GX = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  176. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  177. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  178. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS,
  179. CPU_FTRS_7400_NOTAU = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  180. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  181. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  182. CPU_FTR_MAYBE_CAN_NAP,
  183. CPU_FTRS_7400 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  184. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR |
  185. CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  186. CPU_FTR_MAYBE_CAN_NAP,
  187. CPU_FTRS_7450_20 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  188. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  189. CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  190. CPU_FTR_NEED_COHERENT,
  191. CPU_FTRS_7450_21 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  192. CPU_FTR_USE_TB |
  193. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  194. CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  195. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  196. CPU_FTR_NEED_COHERENT,
  197. CPU_FTRS_7450_23 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  198. CPU_FTR_USE_TB |
  199. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  200. CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  201. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT,
  202. CPU_FTRS_7455_1 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  203. CPU_FTR_USE_TB |
  204. CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  205. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | CPU_FTR_HAS_HIGH_BATS |
  206. CPU_FTR_NEED_COHERENT,
  207. CPU_FTRS_7455_20 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  208. CPU_FTR_USE_TB |
  209. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  210. CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  211. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  212. CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS,
  213. CPU_FTRS_7455 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  214. CPU_FTR_USE_TB |
  215. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  216. CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  217. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  218. CPU_FTR_NEED_COHERENT,
  219. CPU_FTRS_7447_10 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  220. CPU_FTR_USE_TB |
  221. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  222. CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  223. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  224. CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC,
  225. CPU_FTRS_7447 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  226. CPU_FTR_USE_TB |
  227. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  228. CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  229. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  230. CPU_FTR_NEED_COHERENT,
  231. CPU_FTRS_7447A = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  232. CPU_FTR_USE_TB |
  233. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  234. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  235. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  236. CPU_FTR_NEED_COHERENT,
  237. CPU_FTRS_82XX = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  238. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB,
  239. CPU_FTRS_G2_LE = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  240. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  241. CPU_FTRS_E300 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  242. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  243. CPU_FTRS_CLASSIC32 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  244. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE,
  245. CPU_FTRS_POWER3_32 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  246. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE,
  247. CPU_FTRS_POWER4_32 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  248. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_NODSISRALIGN,
  249. CPU_FTRS_970_32 = CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE |
  250. CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE | CPU_FTR_ALTIVEC_COMP |
  251. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN,
  252. CPU_FTRS_8XX = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB,
  253. CPU_FTRS_40X = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  254. CPU_FTR_NODSISRALIGN,
  255. CPU_FTRS_44X = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  256. CPU_FTR_NODSISRALIGN,
  257. CPU_FTRS_E200 = CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN,
  258. CPU_FTRS_E500 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  259. CPU_FTR_NODSISRALIGN,
  260. CPU_FTRS_E500_2 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  261. CPU_FTR_BIG_PHYS | CPU_FTR_NODSISRALIGN,
  262. CPU_FTRS_GENERIC_32 = CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN,
  263. #ifdef __powerpc64__
  264. CPU_FTRS_POWER3 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  265. CPU_FTR_HPTE_TABLE | CPU_FTR_IABR,
  266. CPU_FTRS_RS64 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  267. CPU_FTR_HPTE_TABLE | CPU_FTR_IABR |
  268. CPU_FTR_MMCRA | CPU_FTR_CTRL,
  269. CPU_FTRS_POWER4 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  270. CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_MMCRA,
  271. CPU_FTRS_PPC970 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  272. CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 |
  273. CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA,
  274. CPU_FTRS_POWER5 = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  275. CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 |
  276. CPU_FTR_MMCRA | CPU_FTR_SMT |
  277. CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE |
  278. CPU_FTR_MMCRA_SIHV,
  279. CPU_FTRS_CELL = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  280. CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 |
  281. CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT,
  282. CPU_FTRS_COMPATIBLE = CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  283. CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2,
  284. #endif
  285. CPU_FTRS_POSSIBLE =
  286. #ifdef __powerpc64__
  287. CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 |
  288. CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_CELL |
  289. CPU_FTR_CI_LARGE_PAGE |
  290. #else
  291. #if CLASSIC_PPC
  292. CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
  293. CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
  294. CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
  295. CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
  296. CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
  297. CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
  298. CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
  299. CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_CLASSIC32 |
  300. #else
  301. CPU_FTRS_GENERIC_32 |
  302. #endif
  303. #ifdef CONFIG_PPC64BRIDGE
  304. CPU_FTRS_POWER3_32 |
  305. #endif
  306. #ifdef CONFIG_POWER4
  307. CPU_FTRS_POWER4_32 | CPU_FTRS_970_32 |
  308. #endif
  309. #ifdef CONFIG_8xx
  310. CPU_FTRS_8XX |
  311. #endif
  312. #ifdef CONFIG_40x
  313. CPU_FTRS_40X |
  314. #endif
  315. #ifdef CONFIG_44x
  316. CPU_FTRS_44X |
  317. #endif
  318. #ifdef CONFIG_E200
  319. CPU_FTRS_E200 |
  320. #endif
  321. #ifdef CONFIG_E500
  322. CPU_FTRS_E500 | CPU_FTRS_E500_2 |
  323. #endif
  324. #endif /* __powerpc64__ */
  325. 0,
  326. CPU_FTRS_ALWAYS =
  327. #ifdef __powerpc64__
  328. CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 &
  329. CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_CELL &
  330. #else
  331. #if CLASSIC_PPC
  332. CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
  333. CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
  334. CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
  335. CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
  336. CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
  337. CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
  338. CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
  339. CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_CLASSIC32 &
  340. #else
  341. CPU_FTRS_GENERIC_32 &
  342. #endif
  343. #ifdef CONFIG_PPC64BRIDGE
  344. CPU_FTRS_POWER3_32 &
  345. #endif
  346. #ifdef CONFIG_POWER4
  347. CPU_FTRS_POWER4_32 & CPU_FTRS_970_32 &
  348. #endif
  349. #ifdef CONFIG_8xx
  350. CPU_FTRS_8XX &
  351. #endif
  352. #ifdef CONFIG_40x
  353. CPU_FTRS_40X &
  354. #endif
  355. #ifdef CONFIG_44x
  356. CPU_FTRS_44X &
  357. #endif
  358. #ifdef CONFIG_E200
  359. CPU_FTRS_E200 &
  360. #endif
  361. #ifdef CONFIG_E500
  362. CPU_FTRS_E500 & CPU_FTRS_E500_2 &
  363. #endif
  364. #endif /* __powerpc64__ */
  365. CPU_FTRS_POSSIBLE,
  366. };
  367. static inline int cpu_has_feature(unsigned long feature)
  368. {
  369. return (CPU_FTRS_ALWAYS & feature) ||
  370. (CPU_FTRS_POSSIBLE
  371. & cur_cpu_spec->cpu_features
  372. & feature);
  373. }
  374. #endif /* !__ASSEMBLY__ */
  375. #ifdef __ASSEMBLY__
  376. #define BEGIN_FTR_SECTION 98:
  377. #ifndef __powerpc64__
  378. #define END_FTR_SECTION(msk, val) \
  379. 99: \
  380. .section __ftr_fixup,"a"; \
  381. .align 2; \
  382. .long msk; \
  383. .long val; \
  384. .long 98b; \
  385. .long 99b; \
  386. .previous
  387. #else /* __powerpc64__ */
  388. #define END_FTR_SECTION(msk, val) \
  389. 99: \
  390. .section __ftr_fixup,"a"; \
  391. .align 3; \
  392. .llong msk; \
  393. .llong val; \
  394. .llong 98b; \
  395. .llong 99b; \
  396. .previous
  397. #endif /* __powerpc64__ */
  398. #define END_FTR_SECTION_IFSET(msk) END_FTR_SECTION((msk), (msk))
  399. #define END_FTR_SECTION_IFCLR(msk) END_FTR_SECTION((msk), 0)
  400. #endif /* __ASSEMBLY__ */
  401. #endif /* __KERNEL__ */
  402. #endif /* __ASM_POWERPC_CPUTABLE_H */