sata_sil24.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.24"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. u16 ctrl;
  38. u16 prot;
  39. u32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. u64 addr;
  47. u32 cnt;
  48. u32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. u32 diag;
  55. u32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /* HOST_CTRL bits */
  82. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  83. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  84. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  85. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  86. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  87. /*
  88. * Port registers
  89. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  90. */
  91. PORT_REGS_SIZE = 0x2000,
  92. PORT_PRB = 0x0000, /* (32 bytes PRB + 16 bytes SGEs * 6) * 31 (3968 bytes) */
  93. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  94. /* 32 bit regs */
  95. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  96. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  97. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  98. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  99. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  100. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  101. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  102. PORT_CMD_ERR = 0x1024, /* command error number */
  103. PORT_FIS_CFG = 0x1028,
  104. PORT_FIFO_THRES = 0x102c,
  105. /* 16 bit regs */
  106. PORT_DECODE_ERR_CNT = 0x1040,
  107. PORT_DECODE_ERR_THRESH = 0x1042,
  108. PORT_CRC_ERR_CNT = 0x1044,
  109. PORT_CRC_ERR_THRESH = 0x1046,
  110. PORT_HSHK_ERR_CNT = 0x1048,
  111. PORT_HSHK_ERR_THRESH = 0x104a,
  112. /* 32 bit regs */
  113. PORT_PHY_CFG = 0x1050,
  114. PORT_SLOT_STAT = 0x1800,
  115. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  116. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  117. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  118. PORT_SCONTROL = 0x1f00,
  119. PORT_SSTATUS = 0x1f04,
  120. PORT_SERROR = 0x1f08,
  121. PORT_SACTIVE = 0x1f0c,
  122. /* PORT_CTRL_STAT bits */
  123. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  124. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  125. PORT_CS_INIT = (1 << 2), /* port initialize */
  126. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  127. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  128. PORT_CS_RESUME = (1 << 6), /* port resume */
  129. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  130. PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
  131. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  132. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  133. /* bits[11:0] are masked */
  134. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  135. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  136. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  137. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  138. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  139. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  140. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  141. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  142. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  143. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  144. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  145. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  146. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  147. PORT_IRQ_DEV_XCHG | PORT_IRQ_UNK_FIS,
  148. /* bits[27:16] are unmasked (raw) */
  149. PORT_IRQ_RAW_SHIFT = 16,
  150. PORT_IRQ_MASKED_MASK = 0x7ff,
  151. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  152. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  153. PORT_IRQ_STEER_SHIFT = 30,
  154. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  155. /* PORT_CMD_ERR constants */
  156. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  157. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  158. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  159. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  160. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  161. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  162. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  163. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  164. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  165. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  166. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  167. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  168. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  169. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  170. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  171. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  172. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  173. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  174. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  175. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  176. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  177. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  178. /* bits of PRB control field */
  179. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  180. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  181. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  182. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  183. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  184. /* PRB protocol field */
  185. PRB_PROT_PACKET = (1 << 0),
  186. PRB_PROT_TCQ = (1 << 1),
  187. PRB_PROT_NCQ = (1 << 2),
  188. PRB_PROT_READ = (1 << 3),
  189. PRB_PROT_WRITE = (1 << 4),
  190. PRB_PROT_TRANSPARENT = (1 << 5),
  191. /*
  192. * Other constants
  193. */
  194. SGE_TRM = (1 << 31), /* Last SGE in chain */
  195. SGE_LNK = (1 << 30), /* linked list
  196. Points to SGT, not SGE */
  197. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  198. data address ignored */
  199. /* board id */
  200. BID_SIL3124 = 0,
  201. BID_SIL3132 = 1,
  202. BID_SIL3131 = 2,
  203. /* host flags */
  204. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  205. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  206. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  207. IRQ_STAT_4PORTS = 0xf,
  208. };
  209. struct sil24_ata_block {
  210. struct sil24_prb prb;
  211. struct sil24_sge sge[LIBATA_MAX_PRD];
  212. };
  213. struct sil24_atapi_block {
  214. struct sil24_prb prb;
  215. u8 cdb[16];
  216. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  217. };
  218. union sil24_cmd_block {
  219. struct sil24_ata_block ata;
  220. struct sil24_atapi_block atapi;
  221. };
  222. static struct sil24_cerr_info {
  223. unsigned int err_mask, action;
  224. const char *desc;
  225. } sil24_cerr_db[] = {
  226. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  227. "device error" },
  228. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  229. "device error via D2H FIS" },
  230. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  231. "device error via SDB FIS" },
  232. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  233. "error in data FIS" },
  234. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  235. "failed to transmit command FIS" },
  236. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  237. "protocol mismatch" },
  238. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  239. "data directon mismatch" },
  240. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  241. "ran out of SGEs while writing" },
  242. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  243. "ran out of SGEs while reading" },
  244. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  245. "invalid data directon for ATAPI CDB" },
  246. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  247. "SGT no on qword boundary" },
  248. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  249. "PCI target abort while fetching SGT" },
  250. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  251. "PCI master abort while fetching SGT" },
  252. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  253. "PCI parity error while fetching SGT" },
  254. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  255. "PRB not on qword boundary" },
  256. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  257. "PCI target abort while fetching PRB" },
  258. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  259. "PCI master abort while fetching PRB" },
  260. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  261. "PCI parity error while fetching PRB" },
  262. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  263. "undefined error while transferring data" },
  264. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  265. "PCI target abort while transferring data" },
  266. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  267. "PCI master abort while transferring data" },
  268. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  269. "PCI parity error while transferring data" },
  270. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  271. "FIS received while sending service FIS" },
  272. };
  273. /*
  274. * ap->private_data
  275. *
  276. * The preview driver always returned 0 for status. We emulate it
  277. * here from the previous interrupt.
  278. */
  279. struct sil24_port_priv {
  280. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  281. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  282. struct ata_taskfile tf; /* Cached taskfile registers */
  283. };
  284. /* ap->host_set->private_data */
  285. struct sil24_host_priv {
  286. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  287. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  288. };
  289. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  290. static u8 sil24_check_status(struct ata_port *ap);
  291. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  292. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  293. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  294. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
  295. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  296. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  297. static void sil24_irq_clear(struct ata_port *ap);
  298. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
  299. static void sil24_freeze(struct ata_port *ap);
  300. static void sil24_thaw(struct ata_port *ap);
  301. static void sil24_error_handler(struct ata_port *ap);
  302. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  303. static int sil24_port_start(struct ata_port *ap);
  304. static void sil24_port_stop(struct ata_port *ap);
  305. static void sil24_host_stop(struct ata_host_set *host_set);
  306. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  307. static const struct pci_device_id sil24_pci_tbl[] = {
  308. { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  309. { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  310. { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
  311. { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  312. { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  313. { } /* terminate list */
  314. };
  315. static struct pci_driver sil24_pci_driver = {
  316. .name = DRV_NAME,
  317. .id_table = sil24_pci_tbl,
  318. .probe = sil24_init_one,
  319. .remove = ata_pci_remove_one, /* safe? */
  320. };
  321. static struct scsi_host_template sil24_sht = {
  322. .module = THIS_MODULE,
  323. .name = DRV_NAME,
  324. .ioctl = ata_scsi_ioctl,
  325. .queuecommand = ata_scsi_queuecmd,
  326. .can_queue = ATA_DEF_QUEUE,
  327. .this_id = ATA_SHT_THIS_ID,
  328. .sg_tablesize = LIBATA_MAX_PRD,
  329. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  330. .emulated = ATA_SHT_EMULATED,
  331. .use_clustering = ATA_SHT_USE_CLUSTERING,
  332. .proc_name = DRV_NAME,
  333. .dma_boundary = ATA_DMA_BOUNDARY,
  334. .slave_configure = ata_scsi_slave_config,
  335. .bios_param = ata_std_bios_param,
  336. };
  337. static const struct ata_port_operations sil24_ops = {
  338. .port_disable = ata_port_disable,
  339. .dev_config = sil24_dev_config,
  340. .check_status = sil24_check_status,
  341. .check_altstatus = sil24_check_status,
  342. .dev_select = ata_noop_dev_select,
  343. .tf_read = sil24_tf_read,
  344. .probe_reset = sil24_probe_reset,
  345. .qc_prep = sil24_qc_prep,
  346. .qc_issue = sil24_qc_issue,
  347. .irq_handler = sil24_interrupt,
  348. .irq_clear = sil24_irq_clear,
  349. .scr_read = sil24_scr_read,
  350. .scr_write = sil24_scr_write,
  351. .freeze = sil24_freeze,
  352. .thaw = sil24_thaw,
  353. .error_handler = sil24_error_handler,
  354. .post_internal_cmd = sil24_post_internal_cmd,
  355. .port_start = sil24_port_start,
  356. .port_stop = sil24_port_stop,
  357. .host_stop = sil24_host_stop,
  358. };
  359. /*
  360. * Use bits 30-31 of host_flags to encode available port numbers.
  361. * Current maxium is 4.
  362. */
  363. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  364. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  365. static struct ata_port_info sil24_port_info[] = {
  366. /* sil_3124 */
  367. {
  368. .sht = &sil24_sht,
  369. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  370. SIL24_FLAG_PCIX_IRQ_WOC,
  371. .pio_mask = 0x1f, /* pio0-4 */
  372. .mwdma_mask = 0x07, /* mwdma0-2 */
  373. .udma_mask = 0x3f, /* udma0-5 */
  374. .port_ops = &sil24_ops,
  375. },
  376. /* sil_3132 */
  377. {
  378. .sht = &sil24_sht,
  379. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  380. .pio_mask = 0x1f, /* pio0-4 */
  381. .mwdma_mask = 0x07, /* mwdma0-2 */
  382. .udma_mask = 0x3f, /* udma0-5 */
  383. .port_ops = &sil24_ops,
  384. },
  385. /* sil_3131/sil_3531 */
  386. {
  387. .sht = &sil24_sht,
  388. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  389. .pio_mask = 0x1f, /* pio0-4 */
  390. .mwdma_mask = 0x07, /* mwdma0-2 */
  391. .udma_mask = 0x3f, /* udma0-5 */
  392. .port_ops = &sil24_ops,
  393. },
  394. };
  395. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  396. {
  397. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  398. if (dev->cdb_len == 16)
  399. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  400. else
  401. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  402. }
  403. static inline void sil24_update_tf(struct ata_port *ap)
  404. {
  405. struct sil24_port_priv *pp = ap->private_data;
  406. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  407. struct sil24_prb __iomem *prb = port;
  408. u8 fis[6 * 4];
  409. memcpy_fromio(fis, prb->fis, 6 * 4);
  410. ata_tf_from_fis(fis, &pp->tf);
  411. }
  412. static u8 sil24_check_status(struct ata_port *ap)
  413. {
  414. struct sil24_port_priv *pp = ap->private_data;
  415. return pp->tf.command;
  416. }
  417. static int sil24_scr_map[] = {
  418. [SCR_CONTROL] = 0,
  419. [SCR_STATUS] = 1,
  420. [SCR_ERROR] = 2,
  421. [SCR_ACTIVE] = 3,
  422. };
  423. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  424. {
  425. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  426. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  427. void __iomem *addr;
  428. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  429. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  430. }
  431. return 0xffffffffU;
  432. }
  433. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  434. {
  435. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  436. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  437. void __iomem *addr;
  438. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  439. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  440. }
  441. }
  442. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  443. {
  444. struct sil24_port_priv *pp = ap->private_data;
  445. *tf = pp->tf;
  446. }
  447. static int sil24_init_port(struct ata_port *ap)
  448. {
  449. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  450. u32 tmp;
  451. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  452. ata_wait_register(port + PORT_CTRL_STAT,
  453. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  454. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  455. PORT_CS_RDY, 0, 10, 100);
  456. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  457. return -EIO;
  458. return 0;
  459. }
  460. static int sil24_softreset(struct ata_port *ap, unsigned int *class)
  461. {
  462. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  463. struct sil24_port_priv *pp = ap->private_data;
  464. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  465. dma_addr_t paddr = pp->cmd_block_dma;
  466. u32 mask, irq_stat;
  467. const char *reason;
  468. DPRINTK("ENTER\n");
  469. if (ata_port_offline(ap)) {
  470. DPRINTK("PHY reports no device\n");
  471. *class = ATA_DEV_NONE;
  472. goto out;
  473. }
  474. /* put the port into known state */
  475. if (sil24_init_port(ap)) {
  476. reason ="port not ready";
  477. goto err;
  478. }
  479. /* do SRST */
  480. prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
  481. prb->fis[1] = 0; /* no PM yet */
  482. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  483. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  484. mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  485. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
  486. 100, ATA_TMOUT_BOOT / HZ * 1000);
  487. writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
  488. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  489. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  490. if (irq_stat & PORT_IRQ_ERROR)
  491. reason = "SRST command error";
  492. else
  493. reason = "timeout";
  494. goto err;
  495. }
  496. sil24_update_tf(ap);
  497. *class = ata_dev_classify(&pp->tf);
  498. if (*class == ATA_DEV_UNKNOWN)
  499. *class = ATA_DEV_NONE;
  500. out:
  501. DPRINTK("EXIT, class=%u\n", *class);
  502. return 0;
  503. err:
  504. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  505. return -EIO;
  506. }
  507. static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
  508. {
  509. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  510. const char *reason;
  511. int tout_msec;
  512. u32 tmp;
  513. /* sil24 does the right thing(tm) without any protection */
  514. sata_set_spd(ap);
  515. tout_msec = 100;
  516. if (ata_port_online(ap))
  517. tout_msec = 5000;
  518. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  519. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  520. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  521. /* SStatus oscillates between zero and valid status for short
  522. * duration after DEV_RST, give it time to settle.
  523. */
  524. msleep(100);
  525. if (tmp & PORT_CS_DEV_RST) {
  526. if (ata_port_offline(ap))
  527. return 0;
  528. reason = "link not ready";
  529. goto err;
  530. }
  531. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  532. reason = "device not ready";
  533. goto err;
  534. }
  535. /* sil24 doesn't report device class code after hardreset,
  536. * leave *class alone.
  537. */
  538. return 0;
  539. err:
  540. ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
  541. return -EIO;
  542. }
  543. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
  544. {
  545. return ata_drive_probe_reset(ap, ata_std_probeinit,
  546. sil24_softreset, sil24_hardreset,
  547. ata_std_postreset, classes);
  548. }
  549. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  550. struct sil24_sge *sge)
  551. {
  552. struct scatterlist *sg;
  553. unsigned int idx = 0;
  554. ata_for_each_sg(sg, qc) {
  555. sge->addr = cpu_to_le64(sg_dma_address(sg));
  556. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  557. if (ata_sg_is_last(sg, qc))
  558. sge->flags = cpu_to_le32(SGE_TRM);
  559. else
  560. sge->flags = 0;
  561. sge++;
  562. idx++;
  563. }
  564. }
  565. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  566. {
  567. struct ata_port *ap = qc->ap;
  568. struct sil24_port_priv *pp = ap->private_data;
  569. union sil24_cmd_block *cb = pp->cmd_block + qc->tag;
  570. struct sil24_prb *prb;
  571. struct sil24_sge *sge;
  572. u16 ctrl = 0;
  573. switch (qc->tf.protocol) {
  574. case ATA_PROT_PIO:
  575. case ATA_PROT_DMA:
  576. case ATA_PROT_NODATA:
  577. prb = &cb->ata.prb;
  578. sge = cb->ata.sge;
  579. break;
  580. case ATA_PROT_ATAPI:
  581. case ATA_PROT_ATAPI_DMA:
  582. case ATA_PROT_ATAPI_NODATA:
  583. prb = &cb->atapi.prb;
  584. sge = cb->atapi.sge;
  585. memset(cb->atapi.cdb, 0, 32);
  586. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  587. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  588. if (qc->tf.flags & ATA_TFLAG_WRITE)
  589. ctrl = PRB_CTRL_PACKET_WRITE;
  590. else
  591. ctrl = PRB_CTRL_PACKET_READ;
  592. }
  593. break;
  594. default:
  595. prb = NULL; /* shut up, gcc */
  596. sge = NULL;
  597. BUG();
  598. }
  599. prb->ctrl = cpu_to_le16(ctrl);
  600. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  601. if (qc->flags & ATA_QCFLAG_DMAMAP)
  602. sil24_fill_sg(qc, sge);
  603. }
  604. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  605. {
  606. struct ata_port *ap = qc->ap;
  607. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  608. struct sil24_port_priv *pp = ap->private_data;
  609. dma_addr_t paddr = pp->cmd_block_dma + qc->tag * sizeof(*pp->cmd_block);
  610. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  611. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  612. return 0;
  613. }
  614. static void sil24_irq_clear(struct ata_port *ap)
  615. {
  616. /* unused */
  617. }
  618. static void sil24_freeze(struct ata_port *ap)
  619. {
  620. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  621. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  622. * PORT_IRQ_ENABLE instead.
  623. */
  624. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  625. }
  626. static void sil24_thaw(struct ata_port *ap)
  627. {
  628. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  629. u32 tmp;
  630. /* clear IRQ */
  631. tmp = readl(port + PORT_IRQ_STAT);
  632. writel(tmp, port + PORT_IRQ_STAT);
  633. /* turn IRQ back on */
  634. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  635. }
  636. static void sil24_error_intr(struct ata_port *ap)
  637. {
  638. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  639. struct ata_eh_info *ehi = &ap->eh_info;
  640. int freeze = 0;
  641. u32 irq_stat;
  642. /* on error, we need to clear IRQ explicitly */
  643. irq_stat = readl(port + PORT_IRQ_STAT);
  644. writel(irq_stat, port + PORT_IRQ_STAT);
  645. /* first, analyze and record host port events */
  646. ata_ehi_clear_desc(ehi);
  647. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  648. if (irq_stat & PORT_IRQ_DEV_XCHG) {
  649. ehi->err_mask |= AC_ERR_ATA_BUS;
  650. /* sil24 doesn't recover very well from phy
  651. * disconnection with a softreset. Force hardreset.
  652. */
  653. ehi->action |= ATA_EH_HARDRESET;
  654. ata_ehi_push_desc(ehi, ", device_exchanged");
  655. freeze = 1;
  656. }
  657. if (irq_stat & PORT_IRQ_UNK_FIS) {
  658. ehi->err_mask |= AC_ERR_HSM;
  659. ehi->action |= ATA_EH_SOFTRESET;
  660. ata_ehi_push_desc(ehi , ", unknown FIS");
  661. freeze = 1;
  662. }
  663. /* deal with command error */
  664. if (irq_stat & PORT_IRQ_ERROR) {
  665. struct sil24_cerr_info *ci = NULL;
  666. unsigned int err_mask = 0, action = 0;
  667. struct ata_queued_cmd *qc;
  668. u32 cerr;
  669. /* analyze CMD_ERR */
  670. cerr = readl(port + PORT_CMD_ERR);
  671. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  672. ci = &sil24_cerr_db[cerr];
  673. if (ci && ci->desc) {
  674. err_mask |= ci->err_mask;
  675. action |= ci->action;
  676. ata_ehi_push_desc(ehi, ", %s", ci->desc);
  677. } else {
  678. err_mask |= AC_ERR_OTHER;
  679. action |= ATA_EH_SOFTRESET;
  680. ata_ehi_push_desc(ehi, ", unknown command error %d",
  681. cerr);
  682. }
  683. /* record error info */
  684. qc = ata_qc_from_tag(ap, ap->active_tag);
  685. if (qc) {
  686. int tag = qc->tag;
  687. if (unlikely(ata_tag_internal(tag)))
  688. tag = 0;
  689. sil24_update_tf(ap);
  690. qc->err_mask |= err_mask;
  691. } else
  692. ehi->err_mask |= err_mask;
  693. ehi->action |= action;
  694. }
  695. /* freeze or abort */
  696. if (freeze)
  697. ata_port_freeze(ap);
  698. else
  699. ata_port_abort(ap);
  700. }
  701. static inline void sil24_host_intr(struct ata_port *ap)
  702. {
  703. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  704. struct ata_queued_cmd *qc;
  705. u32 slot_stat;
  706. slot_stat = readl(port + PORT_SLOT_STAT);
  707. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  708. sil24_error_intr(ap);
  709. return;
  710. }
  711. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  712. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  713. qc = ata_qc_from_tag(ap, ap->active_tag);
  714. if (qc) {
  715. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  716. sil24_update_tf(ap);
  717. ata_qc_complete(qc);
  718. return;
  719. }
  720. if (ata_ratelimit())
  721. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  722. "(slot_stat 0x%x active_tag %d)\n",
  723. slot_stat, ap->active_tag);
  724. }
  725. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  726. {
  727. struct ata_host_set *host_set = dev_instance;
  728. struct sil24_host_priv *hpriv = host_set->private_data;
  729. unsigned handled = 0;
  730. u32 status;
  731. int i;
  732. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  733. if (status == 0xffffffff) {
  734. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  735. "PCI fault or device removal?\n");
  736. goto out;
  737. }
  738. if (!(status & IRQ_STAT_4PORTS))
  739. goto out;
  740. spin_lock(&host_set->lock);
  741. for (i = 0; i < host_set->n_ports; i++)
  742. if (status & (1 << i)) {
  743. struct ata_port *ap = host_set->ports[i];
  744. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  745. sil24_host_intr(host_set->ports[i]);
  746. handled++;
  747. } else
  748. printk(KERN_ERR DRV_NAME
  749. ": interrupt from disabled port %d\n", i);
  750. }
  751. spin_unlock(&host_set->lock);
  752. out:
  753. return IRQ_RETVAL(handled);
  754. }
  755. static void sil24_error_handler(struct ata_port *ap)
  756. {
  757. struct ata_eh_context *ehc = &ap->eh_context;
  758. if (sil24_init_port(ap)) {
  759. ata_eh_freeze_port(ap);
  760. ehc->i.action |= ATA_EH_HARDRESET;
  761. }
  762. /* perform recovery */
  763. ata_do_eh(ap, sil24_softreset, sil24_hardreset, ata_std_postreset);
  764. }
  765. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  766. {
  767. struct ata_port *ap = qc->ap;
  768. if (qc->flags & ATA_QCFLAG_FAILED)
  769. qc->err_mask |= AC_ERR_OTHER;
  770. /* make DMA engine forget about the failed command */
  771. if (qc->err_mask)
  772. sil24_init_port(ap);
  773. }
  774. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  775. {
  776. const size_t cb_size = sizeof(*pp->cmd_block);
  777. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  778. }
  779. static int sil24_port_start(struct ata_port *ap)
  780. {
  781. struct device *dev = ap->host_set->dev;
  782. struct sil24_port_priv *pp;
  783. union sil24_cmd_block *cb;
  784. size_t cb_size = sizeof(*cb);
  785. dma_addr_t cb_dma;
  786. int rc = -ENOMEM;
  787. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  788. if (!pp)
  789. goto err_out;
  790. pp->tf.command = ATA_DRDY;
  791. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  792. if (!cb)
  793. goto err_out_pp;
  794. memset(cb, 0, cb_size);
  795. rc = ata_pad_alloc(ap, dev);
  796. if (rc)
  797. goto err_out_pad;
  798. pp->cmd_block = cb;
  799. pp->cmd_block_dma = cb_dma;
  800. ap->private_data = pp;
  801. return 0;
  802. err_out_pad:
  803. sil24_cblk_free(pp, dev);
  804. err_out_pp:
  805. kfree(pp);
  806. err_out:
  807. return rc;
  808. }
  809. static void sil24_port_stop(struct ata_port *ap)
  810. {
  811. struct device *dev = ap->host_set->dev;
  812. struct sil24_port_priv *pp = ap->private_data;
  813. sil24_cblk_free(pp, dev);
  814. ata_pad_free(ap, dev);
  815. kfree(pp);
  816. }
  817. static void sil24_host_stop(struct ata_host_set *host_set)
  818. {
  819. struct sil24_host_priv *hpriv = host_set->private_data;
  820. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  821. pci_iounmap(pdev, hpriv->host_base);
  822. pci_iounmap(pdev, hpriv->port_base);
  823. kfree(hpriv);
  824. }
  825. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  826. {
  827. static int printed_version = 0;
  828. unsigned int board_id = (unsigned int)ent->driver_data;
  829. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  830. struct ata_probe_ent *probe_ent = NULL;
  831. struct sil24_host_priv *hpriv = NULL;
  832. void __iomem *host_base = NULL;
  833. void __iomem *port_base = NULL;
  834. int i, rc;
  835. u32 tmp;
  836. if (!printed_version++)
  837. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  838. rc = pci_enable_device(pdev);
  839. if (rc)
  840. return rc;
  841. rc = pci_request_regions(pdev, DRV_NAME);
  842. if (rc)
  843. goto out_disable;
  844. rc = -ENOMEM;
  845. /* map mmio registers */
  846. host_base = pci_iomap(pdev, 0, 0);
  847. if (!host_base)
  848. goto out_free;
  849. port_base = pci_iomap(pdev, 2, 0);
  850. if (!port_base)
  851. goto out_free;
  852. /* allocate & init probe_ent and hpriv */
  853. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  854. if (!probe_ent)
  855. goto out_free;
  856. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  857. if (!hpriv)
  858. goto out_free;
  859. probe_ent->dev = pci_dev_to_dev(pdev);
  860. INIT_LIST_HEAD(&probe_ent->node);
  861. probe_ent->sht = pinfo->sht;
  862. probe_ent->host_flags = pinfo->host_flags;
  863. probe_ent->pio_mask = pinfo->pio_mask;
  864. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  865. probe_ent->udma_mask = pinfo->udma_mask;
  866. probe_ent->port_ops = pinfo->port_ops;
  867. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
  868. probe_ent->irq = pdev->irq;
  869. probe_ent->irq_flags = SA_SHIRQ;
  870. probe_ent->mmio_base = port_base;
  871. probe_ent->private_data = hpriv;
  872. hpriv->host_base = host_base;
  873. hpriv->port_base = port_base;
  874. /*
  875. * Configure the device
  876. */
  877. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  878. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  879. if (rc) {
  880. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  881. if (rc) {
  882. dev_printk(KERN_ERR, &pdev->dev,
  883. "64-bit DMA enable failed\n");
  884. goto out_free;
  885. }
  886. }
  887. } else {
  888. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  889. if (rc) {
  890. dev_printk(KERN_ERR, &pdev->dev,
  891. "32-bit DMA enable failed\n");
  892. goto out_free;
  893. }
  894. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  895. if (rc) {
  896. dev_printk(KERN_ERR, &pdev->dev,
  897. "32-bit consistent DMA enable failed\n");
  898. goto out_free;
  899. }
  900. }
  901. /* GPIO off */
  902. writel(0, host_base + HOST_FLASH_CMD);
  903. /* Apply workaround for completion IRQ loss on PCI-X errata */
  904. if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  905. tmp = readl(host_base + HOST_CTRL);
  906. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  907. dev_printk(KERN_INFO, &pdev->dev,
  908. "Applying completion IRQ loss on PCI-X "
  909. "errata fix\n");
  910. else
  911. probe_ent->host_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  912. }
  913. /* clear global reset & mask interrupts during initialization */
  914. writel(0, host_base + HOST_CTRL);
  915. for (i = 0; i < probe_ent->n_ports; i++) {
  916. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  917. unsigned long portu = (unsigned long)port;
  918. probe_ent->port[i].cmd_addr = portu + PORT_PRB;
  919. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  920. ata_std_ports(&probe_ent->port[i]);
  921. /* Initial PHY setting */
  922. writel(0x20c, port + PORT_PHY_CFG);
  923. /* Clear port RST */
  924. tmp = readl(port + PORT_CTRL_STAT);
  925. if (tmp & PORT_CS_PORT_RST) {
  926. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  927. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  928. PORT_CS_PORT_RST,
  929. PORT_CS_PORT_RST, 10, 100);
  930. if (tmp & PORT_CS_PORT_RST)
  931. dev_printk(KERN_ERR, &pdev->dev,
  932. "failed to clear port RST\n");
  933. }
  934. /* Configure IRQ WoC */
  935. if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC)
  936. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  937. else
  938. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  939. /* Zero error counters. */
  940. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  941. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  942. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  943. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  944. writel(0x0000, port + PORT_CRC_ERR_CNT);
  945. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  946. /* Always use 64bit activation */
  947. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  948. /* Clear port multiplier enable and resume bits */
  949. writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
  950. }
  951. /* Turn on interrupts */
  952. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  953. pci_set_master(pdev);
  954. /* FIXME: check ata_device_add return value */
  955. ata_device_add(probe_ent);
  956. kfree(probe_ent);
  957. return 0;
  958. out_free:
  959. if (host_base)
  960. pci_iounmap(pdev, host_base);
  961. if (port_base)
  962. pci_iounmap(pdev, port_base);
  963. kfree(probe_ent);
  964. kfree(hpriv);
  965. pci_release_regions(pdev);
  966. out_disable:
  967. pci_disable_device(pdev);
  968. return rc;
  969. }
  970. static int __init sil24_init(void)
  971. {
  972. return pci_module_init(&sil24_pci_driver);
  973. }
  974. static void __exit sil24_exit(void)
  975. {
  976. pci_unregister_driver(&sil24_pci_driver);
  977. }
  978. MODULE_AUTHOR("Tejun Heo");
  979. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  980. MODULE_LICENSE("GPL");
  981. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  982. module_init(sil24_init);
  983. module_exit(sil24_exit);