main.c 146 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. #ifdef CONFIG_B43_BCMA
  95. static const struct bcma_device_id b43_bcma_tbl[] = {
  96. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  97. #ifdef CONFIG_B43_BCMA_EXTRA
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  100. #endif
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  102. BCMA_CORETABLE_END
  103. };
  104. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  105. #endif
  106. #ifdef CONFIG_B43_SSB
  107. static const struct ssb_device_id b43_ssb_tbl[] = {
  108. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  118. SSB_DEVTABLE_END
  119. };
  120. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  121. #endif
  122. /* Channel and ratetables are shared for all devices.
  123. * They can't be const, because ieee80211 puts some precalculated
  124. * data in there. This data is the same for all devices, so we don't
  125. * get concurrency issues */
  126. #define RATETAB_ENT(_rateid, _flags) \
  127. { \
  128. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  129. .hw_value = (_rateid), \
  130. .flags = (_flags), \
  131. }
  132. /*
  133. * NOTE: When changing this, sync with xmit.c's
  134. * b43_plcp_get_bitrate_idx_* functions!
  135. */
  136. static struct ieee80211_rate __b43_ratetable[] = {
  137. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  138. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  139. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  140. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  141. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  142. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  149. };
  150. #define b43_a_ratetable (__b43_ratetable + 4)
  151. #define b43_a_ratetable_size 8
  152. #define b43_b_ratetable (__b43_ratetable + 0)
  153. #define b43_b_ratetable_size 4
  154. #define b43_g_ratetable (__b43_ratetable + 0)
  155. #define b43_g_ratetable_size 12
  156. #define CHAN4G(_channel, _freq, _flags) { \
  157. .band = IEEE80211_BAND_2GHZ, \
  158. .center_freq = (_freq), \
  159. .hw_value = (_channel), \
  160. .flags = (_flags), \
  161. .max_antenna_gain = 0, \
  162. .max_power = 30, \
  163. }
  164. static struct ieee80211_channel b43_2ghz_chantable[] = {
  165. CHAN4G(1, 2412, 0),
  166. CHAN4G(2, 2417, 0),
  167. CHAN4G(3, 2422, 0),
  168. CHAN4G(4, 2427, 0),
  169. CHAN4G(5, 2432, 0),
  170. CHAN4G(6, 2437, 0),
  171. CHAN4G(7, 2442, 0),
  172. CHAN4G(8, 2447, 0),
  173. CHAN4G(9, 2452, 0),
  174. CHAN4G(10, 2457, 0),
  175. CHAN4G(11, 2462, 0),
  176. CHAN4G(12, 2467, 0),
  177. CHAN4G(13, 2472, 0),
  178. CHAN4G(14, 2484, 0),
  179. };
  180. #undef CHAN4G
  181. #define CHAN5G(_channel, _flags) { \
  182. .band = IEEE80211_BAND_5GHZ, \
  183. .center_freq = 5000 + (5 * (_channel)), \
  184. .hw_value = (_channel), \
  185. .flags = (_flags), \
  186. .max_antenna_gain = 0, \
  187. .max_power = 30, \
  188. }
  189. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  190. CHAN5G(32, 0), CHAN5G(34, 0),
  191. CHAN5G(36, 0), CHAN5G(38, 0),
  192. CHAN5G(40, 0), CHAN5G(42, 0),
  193. CHAN5G(44, 0), CHAN5G(46, 0),
  194. CHAN5G(48, 0), CHAN5G(50, 0),
  195. CHAN5G(52, 0), CHAN5G(54, 0),
  196. CHAN5G(56, 0), CHAN5G(58, 0),
  197. CHAN5G(60, 0), CHAN5G(62, 0),
  198. CHAN5G(64, 0), CHAN5G(66, 0),
  199. CHAN5G(68, 0), CHAN5G(70, 0),
  200. CHAN5G(72, 0), CHAN5G(74, 0),
  201. CHAN5G(76, 0), CHAN5G(78, 0),
  202. CHAN5G(80, 0), CHAN5G(82, 0),
  203. CHAN5G(84, 0), CHAN5G(86, 0),
  204. CHAN5G(88, 0), CHAN5G(90, 0),
  205. CHAN5G(92, 0), CHAN5G(94, 0),
  206. CHAN5G(96, 0), CHAN5G(98, 0),
  207. CHAN5G(100, 0), CHAN5G(102, 0),
  208. CHAN5G(104, 0), CHAN5G(106, 0),
  209. CHAN5G(108, 0), CHAN5G(110, 0),
  210. CHAN5G(112, 0), CHAN5G(114, 0),
  211. CHAN5G(116, 0), CHAN5G(118, 0),
  212. CHAN5G(120, 0), CHAN5G(122, 0),
  213. CHAN5G(124, 0), CHAN5G(126, 0),
  214. CHAN5G(128, 0), CHAN5G(130, 0),
  215. CHAN5G(132, 0), CHAN5G(134, 0),
  216. CHAN5G(136, 0), CHAN5G(138, 0),
  217. CHAN5G(140, 0), CHAN5G(142, 0),
  218. CHAN5G(144, 0), CHAN5G(145, 0),
  219. CHAN5G(146, 0), CHAN5G(147, 0),
  220. CHAN5G(148, 0), CHAN5G(149, 0),
  221. CHAN5G(150, 0), CHAN5G(151, 0),
  222. CHAN5G(152, 0), CHAN5G(153, 0),
  223. CHAN5G(154, 0), CHAN5G(155, 0),
  224. CHAN5G(156, 0), CHAN5G(157, 0),
  225. CHAN5G(158, 0), CHAN5G(159, 0),
  226. CHAN5G(160, 0), CHAN5G(161, 0),
  227. CHAN5G(162, 0), CHAN5G(163, 0),
  228. CHAN5G(164, 0), CHAN5G(165, 0),
  229. CHAN5G(166, 0), CHAN5G(168, 0),
  230. CHAN5G(170, 0), CHAN5G(172, 0),
  231. CHAN5G(174, 0), CHAN5G(176, 0),
  232. CHAN5G(178, 0), CHAN5G(180, 0),
  233. CHAN5G(182, 0), CHAN5G(184, 0),
  234. CHAN5G(186, 0), CHAN5G(188, 0),
  235. CHAN5G(190, 0), CHAN5G(192, 0),
  236. CHAN5G(194, 0), CHAN5G(196, 0),
  237. CHAN5G(198, 0), CHAN5G(200, 0),
  238. CHAN5G(202, 0), CHAN5G(204, 0),
  239. CHAN5G(206, 0), CHAN5G(208, 0),
  240. CHAN5G(210, 0), CHAN5G(212, 0),
  241. CHAN5G(214, 0), CHAN5G(216, 0),
  242. CHAN5G(218, 0), CHAN5G(220, 0),
  243. CHAN5G(222, 0), CHAN5G(224, 0),
  244. CHAN5G(226, 0), CHAN5G(228, 0),
  245. };
  246. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  247. CHAN5G(34, 0), CHAN5G(36, 0),
  248. CHAN5G(38, 0), CHAN5G(40, 0),
  249. CHAN5G(42, 0), CHAN5G(44, 0),
  250. CHAN5G(46, 0), CHAN5G(48, 0),
  251. CHAN5G(52, 0), CHAN5G(56, 0),
  252. CHAN5G(60, 0), CHAN5G(64, 0),
  253. CHAN5G(100, 0), CHAN5G(104, 0),
  254. CHAN5G(108, 0), CHAN5G(112, 0),
  255. CHAN5G(116, 0), CHAN5G(120, 0),
  256. CHAN5G(124, 0), CHAN5G(128, 0),
  257. CHAN5G(132, 0), CHAN5G(136, 0),
  258. CHAN5G(140, 0), CHAN5G(149, 0),
  259. CHAN5G(153, 0), CHAN5G(157, 0),
  260. CHAN5G(161, 0), CHAN5G(165, 0),
  261. CHAN5G(184, 0), CHAN5G(188, 0),
  262. CHAN5G(192, 0), CHAN5G(196, 0),
  263. CHAN5G(200, 0), CHAN5G(204, 0),
  264. CHAN5G(208, 0), CHAN5G(212, 0),
  265. CHAN5G(216, 0),
  266. };
  267. #undef CHAN5G
  268. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  269. .band = IEEE80211_BAND_5GHZ,
  270. .channels = b43_5ghz_nphy_chantable,
  271. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  272. .bitrates = b43_a_ratetable,
  273. .n_bitrates = b43_a_ratetable_size,
  274. };
  275. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  276. .band = IEEE80211_BAND_5GHZ,
  277. .channels = b43_5ghz_aphy_chantable,
  278. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  279. .bitrates = b43_a_ratetable,
  280. .n_bitrates = b43_a_ratetable_size,
  281. };
  282. static struct ieee80211_supported_band b43_band_2GHz = {
  283. .band = IEEE80211_BAND_2GHZ,
  284. .channels = b43_2ghz_chantable,
  285. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  286. .bitrates = b43_g_ratetable,
  287. .n_bitrates = b43_g_ratetable_size,
  288. };
  289. static void b43_wireless_core_exit(struct b43_wldev *dev);
  290. static int b43_wireless_core_init(struct b43_wldev *dev);
  291. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  292. static int b43_wireless_core_start(struct b43_wldev *dev);
  293. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  294. struct ieee80211_vif *vif,
  295. struct ieee80211_bss_conf *conf,
  296. u32 changed);
  297. static int b43_ratelimit(struct b43_wl *wl)
  298. {
  299. if (!wl || !wl->current_dev)
  300. return 1;
  301. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  302. return 1;
  303. /* We are up and running.
  304. * Ratelimit the messages to avoid DoS over the net. */
  305. return net_ratelimit();
  306. }
  307. void b43info(struct b43_wl *wl, const char *fmt, ...)
  308. {
  309. struct va_format vaf;
  310. va_list args;
  311. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  312. return;
  313. if (!b43_ratelimit(wl))
  314. return;
  315. va_start(args, fmt);
  316. vaf.fmt = fmt;
  317. vaf.va = &args;
  318. printk(KERN_INFO "b43-%s: %pV",
  319. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  320. va_end(args);
  321. }
  322. void b43err(struct b43_wl *wl, const char *fmt, ...)
  323. {
  324. struct va_format vaf;
  325. va_list args;
  326. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  327. return;
  328. if (!b43_ratelimit(wl))
  329. return;
  330. va_start(args, fmt);
  331. vaf.fmt = fmt;
  332. vaf.va = &args;
  333. printk(KERN_ERR "b43-%s ERROR: %pV",
  334. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  335. va_end(args);
  336. }
  337. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  338. {
  339. struct va_format vaf;
  340. va_list args;
  341. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  342. return;
  343. if (!b43_ratelimit(wl))
  344. return;
  345. va_start(args, fmt);
  346. vaf.fmt = fmt;
  347. vaf.va = &args;
  348. printk(KERN_WARNING "b43-%s warning: %pV",
  349. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  350. va_end(args);
  351. }
  352. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  353. {
  354. struct va_format vaf;
  355. va_list args;
  356. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  357. return;
  358. va_start(args, fmt);
  359. vaf.fmt = fmt;
  360. vaf.va = &args;
  361. printk(KERN_DEBUG "b43-%s debug: %pV",
  362. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  363. va_end(args);
  364. }
  365. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  366. {
  367. u32 macctl;
  368. B43_WARN_ON(offset % 4 != 0);
  369. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  370. if (macctl & B43_MACCTL_BE)
  371. val = swab32(val);
  372. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  373. mmiowb();
  374. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  375. }
  376. static inline void b43_shm_control_word(struct b43_wldev *dev,
  377. u16 routing, u16 offset)
  378. {
  379. u32 control;
  380. /* "offset" is the WORD offset. */
  381. control = routing;
  382. control <<= 16;
  383. control |= offset;
  384. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  385. }
  386. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  387. {
  388. u32 ret;
  389. if (routing == B43_SHM_SHARED) {
  390. B43_WARN_ON(offset & 0x0001);
  391. if (offset & 0x0003) {
  392. /* Unaligned access */
  393. b43_shm_control_word(dev, routing, offset >> 2);
  394. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  395. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  396. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  397. goto out;
  398. }
  399. offset >>= 2;
  400. }
  401. b43_shm_control_word(dev, routing, offset);
  402. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  403. out:
  404. return ret;
  405. }
  406. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  407. {
  408. u16 ret;
  409. if (routing == B43_SHM_SHARED) {
  410. B43_WARN_ON(offset & 0x0001);
  411. if (offset & 0x0003) {
  412. /* Unaligned access */
  413. b43_shm_control_word(dev, routing, offset >> 2);
  414. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  415. goto out;
  416. }
  417. offset >>= 2;
  418. }
  419. b43_shm_control_word(dev, routing, offset);
  420. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  421. out:
  422. return ret;
  423. }
  424. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  425. {
  426. if (routing == B43_SHM_SHARED) {
  427. B43_WARN_ON(offset & 0x0001);
  428. if (offset & 0x0003) {
  429. /* Unaligned access */
  430. b43_shm_control_word(dev, routing, offset >> 2);
  431. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  432. value & 0xFFFF);
  433. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  434. b43_write16(dev, B43_MMIO_SHM_DATA,
  435. (value >> 16) & 0xFFFF);
  436. return;
  437. }
  438. offset >>= 2;
  439. }
  440. b43_shm_control_word(dev, routing, offset);
  441. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  442. }
  443. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  444. {
  445. if (routing == B43_SHM_SHARED) {
  446. B43_WARN_ON(offset & 0x0001);
  447. if (offset & 0x0003) {
  448. /* Unaligned access */
  449. b43_shm_control_word(dev, routing, offset >> 2);
  450. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  451. return;
  452. }
  453. offset >>= 2;
  454. }
  455. b43_shm_control_word(dev, routing, offset);
  456. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  457. }
  458. /* Read HostFlags */
  459. u64 b43_hf_read(struct b43_wldev *dev)
  460. {
  461. u64 ret;
  462. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  463. ret <<= 16;
  464. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  465. ret <<= 16;
  466. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  467. return ret;
  468. }
  469. /* Write HostFlags */
  470. void b43_hf_write(struct b43_wldev *dev, u64 value)
  471. {
  472. u16 lo, mi, hi;
  473. lo = (value & 0x00000000FFFFULL);
  474. mi = (value & 0x0000FFFF0000ULL) >> 16;
  475. hi = (value & 0xFFFF00000000ULL) >> 32;
  476. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  477. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  478. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  479. }
  480. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  481. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  482. {
  483. B43_WARN_ON(!dev->fw.opensource);
  484. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  485. }
  486. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  487. {
  488. u32 low, high;
  489. B43_WARN_ON(dev->dev->core_rev < 3);
  490. /* The hardware guarantees us an atomic read, if we
  491. * read the low register first. */
  492. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  493. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  494. *tsf = high;
  495. *tsf <<= 32;
  496. *tsf |= low;
  497. }
  498. static void b43_time_lock(struct b43_wldev *dev)
  499. {
  500. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  501. /* Commit the write */
  502. b43_read32(dev, B43_MMIO_MACCTL);
  503. }
  504. static void b43_time_unlock(struct b43_wldev *dev)
  505. {
  506. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  507. /* Commit the write */
  508. b43_read32(dev, B43_MMIO_MACCTL);
  509. }
  510. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  511. {
  512. u32 low, high;
  513. B43_WARN_ON(dev->dev->core_rev < 3);
  514. low = tsf;
  515. high = (tsf >> 32);
  516. /* The hardware guarantees us an atomic write, if we
  517. * write the low register first. */
  518. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  519. mmiowb();
  520. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  521. mmiowb();
  522. }
  523. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  524. {
  525. b43_time_lock(dev);
  526. b43_tsf_write_locked(dev, tsf);
  527. b43_time_unlock(dev);
  528. }
  529. static
  530. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  531. {
  532. static const u8 zero_addr[ETH_ALEN] = { 0 };
  533. u16 data;
  534. if (!mac)
  535. mac = zero_addr;
  536. offset |= 0x0020;
  537. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  538. data = mac[0];
  539. data |= mac[1] << 8;
  540. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  541. data = mac[2];
  542. data |= mac[3] << 8;
  543. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  544. data = mac[4];
  545. data |= mac[5] << 8;
  546. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  547. }
  548. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  549. {
  550. const u8 *mac;
  551. const u8 *bssid;
  552. u8 mac_bssid[ETH_ALEN * 2];
  553. int i;
  554. u32 tmp;
  555. bssid = dev->wl->bssid;
  556. mac = dev->wl->mac_addr;
  557. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  558. memcpy(mac_bssid, mac, ETH_ALEN);
  559. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  560. /* Write our MAC address and BSSID to template ram */
  561. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  562. tmp = (u32) (mac_bssid[i + 0]);
  563. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  564. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  565. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  566. b43_ram_write(dev, 0x20 + i, tmp);
  567. }
  568. }
  569. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  570. {
  571. b43_write_mac_bssid_templates(dev);
  572. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  573. }
  574. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  575. {
  576. /* slot_time is in usec. */
  577. /* This test used to exit for all but a G PHY. */
  578. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  579. return;
  580. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  581. /* Shared memory location 0x0010 is the slot time and should be
  582. * set to slot_time; however, this register is initially 0 and changing
  583. * the value adversely affects the transmit rate for BCM4311
  584. * devices. Until this behavior is unterstood, delete this step
  585. *
  586. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  587. */
  588. }
  589. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  590. {
  591. b43_set_slot_time(dev, 9);
  592. }
  593. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  594. {
  595. b43_set_slot_time(dev, 20);
  596. }
  597. /* DummyTransmission function, as documented on
  598. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  599. */
  600. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  601. {
  602. struct b43_phy *phy = &dev->phy;
  603. unsigned int i, max_loop;
  604. u16 value;
  605. u32 buffer[5] = {
  606. 0x00000000,
  607. 0x00D40000,
  608. 0x00000000,
  609. 0x01000000,
  610. 0x00000000,
  611. };
  612. if (ofdm) {
  613. max_loop = 0x1E;
  614. buffer[0] = 0x000201CC;
  615. } else {
  616. max_loop = 0xFA;
  617. buffer[0] = 0x000B846E;
  618. }
  619. for (i = 0; i < 5; i++)
  620. b43_ram_write(dev, i * 4, buffer[i]);
  621. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  622. if (dev->dev->core_rev < 11)
  623. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  624. else
  625. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  626. value = (ofdm ? 0x41 : 0x40);
  627. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  628. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  629. phy->type == B43_PHYTYPE_LCN)
  630. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  631. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  632. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  633. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  634. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  635. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  636. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  637. if (!pa_on && phy->type == B43_PHYTYPE_N)
  638. ; /*b43_nphy_pa_override(dev, false) */
  639. switch (phy->type) {
  640. case B43_PHYTYPE_N:
  641. case B43_PHYTYPE_LCN:
  642. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  643. break;
  644. case B43_PHYTYPE_LP:
  645. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  646. break;
  647. default:
  648. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  649. }
  650. b43_read16(dev, B43_MMIO_TXE0_AUX);
  651. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  652. b43_radio_write16(dev, 0x0051, 0x0017);
  653. for (i = 0x00; i < max_loop; i++) {
  654. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  655. if (value & 0x0080)
  656. break;
  657. udelay(10);
  658. }
  659. for (i = 0x00; i < 0x0A; i++) {
  660. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  661. if (value & 0x0400)
  662. break;
  663. udelay(10);
  664. }
  665. for (i = 0x00; i < 0x19; i++) {
  666. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  667. if (!(value & 0x0100))
  668. break;
  669. udelay(10);
  670. }
  671. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  672. b43_radio_write16(dev, 0x0051, 0x0037);
  673. }
  674. static void key_write(struct b43_wldev *dev,
  675. u8 index, u8 algorithm, const u8 *key)
  676. {
  677. unsigned int i;
  678. u32 offset;
  679. u16 value;
  680. u16 kidx;
  681. /* Key index/algo block */
  682. kidx = b43_kidx_to_fw(dev, index);
  683. value = ((kidx << 4) | algorithm);
  684. b43_shm_write16(dev, B43_SHM_SHARED,
  685. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  686. /* Write the key to the Key Table Pointer offset */
  687. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  688. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  689. value = key[i];
  690. value |= (u16) (key[i + 1]) << 8;
  691. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  692. }
  693. }
  694. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  695. {
  696. u32 addrtmp[2] = { 0, 0, };
  697. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  698. if (b43_new_kidx_api(dev))
  699. pairwise_keys_start = B43_NR_GROUP_KEYS;
  700. B43_WARN_ON(index < pairwise_keys_start);
  701. /* We have four default TX keys and possibly four default RX keys.
  702. * Physical mac 0 is mapped to physical key 4 or 8, depending
  703. * on the firmware version.
  704. * So we must adjust the index here.
  705. */
  706. index -= pairwise_keys_start;
  707. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  708. if (addr) {
  709. addrtmp[0] = addr[0];
  710. addrtmp[0] |= ((u32) (addr[1]) << 8);
  711. addrtmp[0] |= ((u32) (addr[2]) << 16);
  712. addrtmp[0] |= ((u32) (addr[3]) << 24);
  713. addrtmp[1] = addr[4];
  714. addrtmp[1] |= ((u32) (addr[5]) << 8);
  715. }
  716. /* Receive match transmitter address (RCMTA) mechanism */
  717. b43_shm_write32(dev, B43_SHM_RCMTA,
  718. (index * 2) + 0, addrtmp[0]);
  719. b43_shm_write16(dev, B43_SHM_RCMTA,
  720. (index * 2) + 1, addrtmp[1]);
  721. }
  722. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  723. * When a packet is received, the iv32 is checked.
  724. * - if it doesn't the packet is returned without modification (and software
  725. * decryption can be done). That's what happen when iv16 wrap.
  726. * - if it does, the rc4 key is computed, and decryption is tried.
  727. * Either it will success and B43_RX_MAC_DEC is returned,
  728. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  729. * and the packet is not usable (it got modified by the ucode).
  730. * So in order to never have B43_RX_MAC_DECERR, we should provide
  731. * a iv32 and phase1key that match. Because we drop packets in case of
  732. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  733. * packets will be lost without higher layer knowing (ie no resync possible
  734. * until next wrap).
  735. *
  736. * NOTE : this should support 50 key like RCMTA because
  737. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  738. */
  739. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  740. u16 *phase1key)
  741. {
  742. unsigned int i;
  743. u32 offset;
  744. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  745. if (!modparam_hwtkip)
  746. return;
  747. if (b43_new_kidx_api(dev))
  748. pairwise_keys_start = B43_NR_GROUP_KEYS;
  749. B43_WARN_ON(index < pairwise_keys_start);
  750. /* We have four default TX keys and possibly four default RX keys.
  751. * Physical mac 0 is mapped to physical key 4 or 8, depending
  752. * on the firmware version.
  753. * So we must adjust the index here.
  754. */
  755. index -= pairwise_keys_start;
  756. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  757. if (b43_debug(dev, B43_DBG_KEYS)) {
  758. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  759. index, iv32);
  760. }
  761. /* Write the key to the RX tkip shared mem */
  762. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  763. for (i = 0; i < 10; i += 2) {
  764. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  765. phase1key ? phase1key[i / 2] : 0);
  766. }
  767. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  768. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  769. }
  770. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  771. struct ieee80211_vif *vif,
  772. struct ieee80211_key_conf *keyconf,
  773. struct ieee80211_sta *sta,
  774. u32 iv32, u16 *phase1key)
  775. {
  776. struct b43_wl *wl = hw_to_b43_wl(hw);
  777. struct b43_wldev *dev;
  778. int index = keyconf->hw_key_idx;
  779. if (B43_WARN_ON(!modparam_hwtkip))
  780. return;
  781. /* This is only called from the RX path through mac80211, where
  782. * our mutex is already locked. */
  783. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  784. dev = wl->current_dev;
  785. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  786. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  787. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  788. /* only pairwise TKIP keys are supported right now */
  789. if (WARN_ON(!sta))
  790. return;
  791. keymac_write(dev, index, sta->addr);
  792. }
  793. static void do_key_write(struct b43_wldev *dev,
  794. u8 index, u8 algorithm,
  795. const u8 *key, size_t key_len, const u8 *mac_addr)
  796. {
  797. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  798. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  799. if (b43_new_kidx_api(dev))
  800. pairwise_keys_start = B43_NR_GROUP_KEYS;
  801. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  802. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  803. if (index >= pairwise_keys_start)
  804. keymac_write(dev, index, NULL); /* First zero out mac. */
  805. if (algorithm == B43_SEC_ALGO_TKIP) {
  806. /*
  807. * We should provide an initial iv32, phase1key pair.
  808. * We could start with iv32=0 and compute the corresponding
  809. * phase1key, but this means calling ieee80211_get_tkip_key
  810. * with a fake skb (or export other tkip function).
  811. * Because we are lazy we hope iv32 won't start with
  812. * 0xffffffff and let's b43_op_update_tkip_key provide a
  813. * correct pair.
  814. */
  815. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  816. } else if (index >= pairwise_keys_start) /* clear it */
  817. rx_tkip_phase1_write(dev, index, 0, NULL);
  818. if (key)
  819. memcpy(buf, key, key_len);
  820. key_write(dev, index, algorithm, buf);
  821. if (index >= pairwise_keys_start)
  822. keymac_write(dev, index, mac_addr);
  823. dev->key[index].algorithm = algorithm;
  824. }
  825. static int b43_key_write(struct b43_wldev *dev,
  826. int index, u8 algorithm,
  827. const u8 *key, size_t key_len,
  828. const u8 *mac_addr,
  829. struct ieee80211_key_conf *keyconf)
  830. {
  831. int i;
  832. int pairwise_keys_start;
  833. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  834. * - Temporal Encryption Key (128 bits)
  835. * - Temporal Authenticator Tx MIC Key (64 bits)
  836. * - Temporal Authenticator Rx MIC Key (64 bits)
  837. *
  838. * Hardware only store TEK
  839. */
  840. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  841. key_len = 16;
  842. if (key_len > B43_SEC_KEYSIZE)
  843. return -EINVAL;
  844. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  845. /* Check that we don't already have this key. */
  846. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  847. }
  848. if (index < 0) {
  849. /* Pairwise key. Get an empty slot for the key. */
  850. if (b43_new_kidx_api(dev))
  851. pairwise_keys_start = B43_NR_GROUP_KEYS;
  852. else
  853. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  854. for (i = pairwise_keys_start;
  855. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  856. i++) {
  857. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  858. if (!dev->key[i].keyconf) {
  859. /* found empty */
  860. index = i;
  861. break;
  862. }
  863. }
  864. if (index < 0) {
  865. b43warn(dev->wl, "Out of hardware key memory\n");
  866. return -ENOSPC;
  867. }
  868. } else
  869. B43_WARN_ON(index > 3);
  870. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  871. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  872. /* Default RX key */
  873. B43_WARN_ON(mac_addr);
  874. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  875. }
  876. keyconf->hw_key_idx = index;
  877. dev->key[index].keyconf = keyconf;
  878. return 0;
  879. }
  880. static int b43_key_clear(struct b43_wldev *dev, int index)
  881. {
  882. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  883. return -EINVAL;
  884. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  885. NULL, B43_SEC_KEYSIZE, NULL);
  886. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  887. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  888. NULL, B43_SEC_KEYSIZE, NULL);
  889. }
  890. dev->key[index].keyconf = NULL;
  891. return 0;
  892. }
  893. static void b43_clear_keys(struct b43_wldev *dev)
  894. {
  895. int i, count;
  896. if (b43_new_kidx_api(dev))
  897. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  898. else
  899. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  900. for (i = 0; i < count; i++)
  901. b43_key_clear(dev, i);
  902. }
  903. static void b43_dump_keymemory(struct b43_wldev *dev)
  904. {
  905. unsigned int i, index, count, offset, pairwise_keys_start;
  906. u8 mac[ETH_ALEN];
  907. u16 algo;
  908. u32 rcmta0;
  909. u16 rcmta1;
  910. u64 hf;
  911. struct b43_key *key;
  912. if (!b43_debug(dev, B43_DBG_KEYS))
  913. return;
  914. hf = b43_hf_read(dev);
  915. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  916. !!(hf & B43_HF_USEDEFKEYS));
  917. if (b43_new_kidx_api(dev)) {
  918. pairwise_keys_start = B43_NR_GROUP_KEYS;
  919. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  920. } else {
  921. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  922. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  923. }
  924. for (index = 0; index < count; index++) {
  925. key = &(dev->key[index]);
  926. printk(KERN_DEBUG "Key slot %02u: %s",
  927. index, (key->keyconf == NULL) ? " " : "*");
  928. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  929. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  930. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  931. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  932. }
  933. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  934. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  935. printk(" Algo: %04X/%02X", algo, key->algorithm);
  936. if (index >= pairwise_keys_start) {
  937. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  938. printk(" TKIP: ");
  939. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  940. for (i = 0; i < 14; i += 2) {
  941. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  942. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  943. }
  944. }
  945. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  946. ((index - pairwise_keys_start) * 2) + 0);
  947. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  948. ((index - pairwise_keys_start) * 2) + 1);
  949. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  950. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  951. printk(" MAC: %pM", mac);
  952. } else
  953. printk(" DEFAULT KEY");
  954. printk("\n");
  955. }
  956. }
  957. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  958. {
  959. u32 macctl;
  960. u16 ucstat;
  961. bool hwps;
  962. bool awake;
  963. int i;
  964. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  965. (ps_flags & B43_PS_DISABLED));
  966. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  967. if (ps_flags & B43_PS_ENABLED) {
  968. hwps = true;
  969. } else if (ps_flags & B43_PS_DISABLED) {
  970. hwps = false;
  971. } else {
  972. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  973. // and thus is not an AP and we are associated, set bit 25
  974. }
  975. if (ps_flags & B43_PS_AWAKE) {
  976. awake = true;
  977. } else if (ps_flags & B43_PS_ASLEEP) {
  978. awake = false;
  979. } else {
  980. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  981. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  982. // successful, set bit26
  983. }
  984. /* FIXME: For now we force awake-on and hwps-off */
  985. hwps = false;
  986. awake = true;
  987. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  988. if (hwps)
  989. macctl |= B43_MACCTL_HWPS;
  990. else
  991. macctl &= ~B43_MACCTL_HWPS;
  992. if (awake)
  993. macctl |= B43_MACCTL_AWAKE;
  994. else
  995. macctl &= ~B43_MACCTL_AWAKE;
  996. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  997. /* Commit write */
  998. b43_read32(dev, B43_MMIO_MACCTL);
  999. if (awake && dev->dev->core_rev >= 5) {
  1000. /* Wait for the microcode to wake up. */
  1001. for (i = 0; i < 100; i++) {
  1002. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1003. B43_SHM_SH_UCODESTAT);
  1004. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1005. break;
  1006. udelay(10);
  1007. }
  1008. }
  1009. }
  1010. #ifdef CONFIG_B43_BCMA
  1011. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1012. {
  1013. u32 flags;
  1014. /* Put PHY into reset */
  1015. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1016. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1017. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1018. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1019. udelay(2);
  1020. /* Take PHY out of reset */
  1021. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1022. flags &= ~B43_BCMA_IOCTL_PHY_RESET;
  1023. flags |= BCMA_IOCTL_FGC;
  1024. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1025. udelay(1);
  1026. /* Do not force clock anymore */
  1027. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1028. flags &= ~BCMA_IOCTL_FGC;
  1029. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1030. udelay(1);
  1031. }
  1032. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1033. {
  1034. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1035. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1036. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1037. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1038. b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
  1039. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1040. b43_bcma_phy_reset(dev);
  1041. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1042. }
  1043. #endif
  1044. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1045. {
  1046. struct ssb_device *sdev = dev->dev->sdev;
  1047. u32 tmslow;
  1048. u32 flags = 0;
  1049. if (gmode)
  1050. flags |= B43_TMSLOW_GMODE;
  1051. flags |= B43_TMSLOW_PHYCLKEN;
  1052. flags |= B43_TMSLOW_PHYRESET;
  1053. if (dev->phy.type == B43_PHYTYPE_N)
  1054. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1055. b43_device_enable(dev, flags);
  1056. msleep(2); /* Wait for the PLL to turn on. */
  1057. /* Now take the PHY out of Reset again */
  1058. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  1059. tmslow |= SSB_TMSLOW_FGC;
  1060. tmslow &= ~B43_TMSLOW_PHYRESET;
  1061. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1062. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1063. msleep(1);
  1064. tmslow &= ~SSB_TMSLOW_FGC;
  1065. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1066. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1067. msleep(1);
  1068. }
  1069. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1070. {
  1071. u32 macctl;
  1072. switch (dev->dev->bus_type) {
  1073. #ifdef CONFIG_B43_BCMA
  1074. case B43_BUS_BCMA:
  1075. b43_bcma_wireless_core_reset(dev, gmode);
  1076. break;
  1077. #endif
  1078. #ifdef CONFIG_B43_SSB
  1079. case B43_BUS_SSB:
  1080. b43_ssb_wireless_core_reset(dev, gmode);
  1081. break;
  1082. #endif
  1083. }
  1084. /* Turn Analog ON, but only if we already know the PHY-type.
  1085. * This protects against very early setup where we don't know the
  1086. * PHY-type, yet. wireless_core_reset will be called once again later,
  1087. * when we know the PHY-type. */
  1088. if (dev->phy.ops)
  1089. dev->phy.ops->switch_analog(dev, 1);
  1090. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1091. macctl &= ~B43_MACCTL_GMODE;
  1092. if (gmode)
  1093. macctl |= B43_MACCTL_GMODE;
  1094. macctl |= B43_MACCTL_IHR_ENABLED;
  1095. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1096. }
  1097. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1098. {
  1099. u32 v0, v1;
  1100. u16 tmp;
  1101. struct b43_txstatus stat;
  1102. while (1) {
  1103. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1104. if (!(v0 & 0x00000001))
  1105. break;
  1106. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1107. stat.cookie = (v0 >> 16);
  1108. stat.seq = (v1 & 0x0000FFFF);
  1109. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1110. tmp = (v0 & 0x0000FFFF);
  1111. stat.frame_count = ((tmp & 0xF000) >> 12);
  1112. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1113. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1114. stat.pm_indicated = !!(tmp & 0x0080);
  1115. stat.intermediate = !!(tmp & 0x0040);
  1116. stat.for_ampdu = !!(tmp & 0x0020);
  1117. stat.acked = !!(tmp & 0x0002);
  1118. b43_handle_txstatus(dev, &stat);
  1119. }
  1120. }
  1121. static void drain_txstatus_queue(struct b43_wldev *dev)
  1122. {
  1123. u32 dummy;
  1124. if (dev->dev->core_rev < 5)
  1125. return;
  1126. /* Read all entries from the microcode TXstatus FIFO
  1127. * and throw them away.
  1128. */
  1129. while (1) {
  1130. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1131. if (!(dummy & 0x00000001))
  1132. break;
  1133. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1134. }
  1135. }
  1136. static u32 b43_jssi_read(struct b43_wldev *dev)
  1137. {
  1138. u32 val = 0;
  1139. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1140. val <<= 16;
  1141. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1142. return val;
  1143. }
  1144. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1145. {
  1146. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1147. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1148. }
  1149. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1150. {
  1151. b43_jssi_write(dev, 0x7F7F7F7F);
  1152. b43_write32(dev, B43_MMIO_MACCMD,
  1153. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1154. }
  1155. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1156. {
  1157. /* Top half of Link Quality calculation. */
  1158. if (dev->phy.type != B43_PHYTYPE_G)
  1159. return;
  1160. if (dev->noisecalc.calculation_running)
  1161. return;
  1162. dev->noisecalc.calculation_running = true;
  1163. dev->noisecalc.nr_samples = 0;
  1164. b43_generate_noise_sample(dev);
  1165. }
  1166. static void handle_irq_noise(struct b43_wldev *dev)
  1167. {
  1168. struct b43_phy_g *phy = dev->phy.g;
  1169. u16 tmp;
  1170. u8 noise[4];
  1171. u8 i, j;
  1172. s32 average;
  1173. /* Bottom half of Link Quality calculation. */
  1174. if (dev->phy.type != B43_PHYTYPE_G)
  1175. return;
  1176. /* Possible race condition: It might be possible that the user
  1177. * changed to a different channel in the meantime since we
  1178. * started the calculation. We ignore that fact, since it's
  1179. * not really that much of a problem. The background noise is
  1180. * an estimation only anyway. Slightly wrong results will get damped
  1181. * by the averaging of the 8 sample rounds. Additionally the
  1182. * value is shortlived. So it will be replaced by the next noise
  1183. * calculation round soon. */
  1184. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1185. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1186. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1187. noise[2] == 0x7F || noise[3] == 0x7F)
  1188. goto generate_new;
  1189. /* Get the noise samples. */
  1190. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1191. i = dev->noisecalc.nr_samples;
  1192. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1193. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1194. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1195. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1196. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1197. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1198. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1199. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1200. dev->noisecalc.nr_samples++;
  1201. if (dev->noisecalc.nr_samples == 8) {
  1202. /* Calculate the Link Quality by the noise samples. */
  1203. average = 0;
  1204. for (i = 0; i < 8; i++) {
  1205. for (j = 0; j < 4; j++)
  1206. average += dev->noisecalc.samples[i][j];
  1207. }
  1208. average /= (8 * 4);
  1209. average *= 125;
  1210. average += 64;
  1211. average /= 128;
  1212. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1213. tmp = (tmp / 128) & 0x1F;
  1214. if (tmp >= 8)
  1215. average += 2;
  1216. else
  1217. average -= 25;
  1218. if (tmp == 8)
  1219. average -= 72;
  1220. else
  1221. average -= 48;
  1222. dev->stats.link_noise = average;
  1223. dev->noisecalc.calculation_running = false;
  1224. return;
  1225. }
  1226. generate_new:
  1227. b43_generate_noise_sample(dev);
  1228. }
  1229. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1230. {
  1231. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1232. ///TODO: PS TBTT
  1233. } else {
  1234. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1235. b43_power_saving_ctl_bits(dev, 0);
  1236. }
  1237. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1238. dev->dfq_valid = true;
  1239. }
  1240. static void handle_irq_atim_end(struct b43_wldev *dev)
  1241. {
  1242. if (dev->dfq_valid) {
  1243. b43_write32(dev, B43_MMIO_MACCMD,
  1244. b43_read32(dev, B43_MMIO_MACCMD)
  1245. | B43_MACCMD_DFQ_VALID);
  1246. dev->dfq_valid = false;
  1247. }
  1248. }
  1249. static void handle_irq_pmq(struct b43_wldev *dev)
  1250. {
  1251. u32 tmp;
  1252. //TODO: AP mode.
  1253. while (1) {
  1254. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1255. if (!(tmp & 0x00000008))
  1256. break;
  1257. }
  1258. /* 16bit write is odd, but correct. */
  1259. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1260. }
  1261. static void b43_write_template_common(struct b43_wldev *dev,
  1262. const u8 *data, u16 size,
  1263. u16 ram_offset,
  1264. u16 shm_size_offset, u8 rate)
  1265. {
  1266. u32 i, tmp;
  1267. struct b43_plcp_hdr4 plcp;
  1268. plcp.data = 0;
  1269. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1270. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1271. ram_offset += sizeof(u32);
  1272. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1273. * So leave the first two bytes of the next write blank.
  1274. */
  1275. tmp = (u32) (data[0]) << 16;
  1276. tmp |= (u32) (data[1]) << 24;
  1277. b43_ram_write(dev, ram_offset, tmp);
  1278. ram_offset += sizeof(u32);
  1279. for (i = 2; i < size; i += sizeof(u32)) {
  1280. tmp = (u32) (data[i + 0]);
  1281. if (i + 1 < size)
  1282. tmp |= (u32) (data[i + 1]) << 8;
  1283. if (i + 2 < size)
  1284. tmp |= (u32) (data[i + 2]) << 16;
  1285. if (i + 3 < size)
  1286. tmp |= (u32) (data[i + 3]) << 24;
  1287. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1288. }
  1289. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1290. size + sizeof(struct b43_plcp_hdr6));
  1291. }
  1292. /* Check if the use of the antenna that ieee80211 told us to
  1293. * use is possible. This will fall back to DEFAULT.
  1294. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1295. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1296. u8 antenna_nr)
  1297. {
  1298. u8 antenna_mask;
  1299. if (antenna_nr == 0) {
  1300. /* Zero means "use default antenna". That's always OK. */
  1301. return 0;
  1302. }
  1303. /* Get the mask of available antennas. */
  1304. if (dev->phy.gmode)
  1305. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1306. else
  1307. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1308. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1309. /* This antenna is not available. Fall back to default. */
  1310. return 0;
  1311. }
  1312. return antenna_nr;
  1313. }
  1314. /* Convert a b43 antenna number value to the PHY TX control value. */
  1315. static u16 b43_antenna_to_phyctl(int antenna)
  1316. {
  1317. switch (antenna) {
  1318. case B43_ANTENNA0:
  1319. return B43_TXH_PHY_ANT0;
  1320. case B43_ANTENNA1:
  1321. return B43_TXH_PHY_ANT1;
  1322. case B43_ANTENNA2:
  1323. return B43_TXH_PHY_ANT2;
  1324. case B43_ANTENNA3:
  1325. return B43_TXH_PHY_ANT3;
  1326. case B43_ANTENNA_AUTO0:
  1327. case B43_ANTENNA_AUTO1:
  1328. return B43_TXH_PHY_ANT01AUTO;
  1329. }
  1330. B43_WARN_ON(1);
  1331. return 0;
  1332. }
  1333. static void b43_write_beacon_template(struct b43_wldev *dev,
  1334. u16 ram_offset,
  1335. u16 shm_size_offset)
  1336. {
  1337. unsigned int i, len, variable_len;
  1338. const struct ieee80211_mgmt *bcn;
  1339. const u8 *ie;
  1340. bool tim_found = false;
  1341. unsigned int rate;
  1342. u16 ctl;
  1343. int antenna;
  1344. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1345. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1346. len = min((size_t) dev->wl->current_beacon->len,
  1347. 0x200 - sizeof(struct b43_plcp_hdr6));
  1348. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1349. b43_write_template_common(dev, (const u8 *)bcn,
  1350. len, ram_offset, shm_size_offset, rate);
  1351. /* Write the PHY TX control parameters. */
  1352. antenna = B43_ANTENNA_DEFAULT;
  1353. antenna = b43_antenna_to_phyctl(antenna);
  1354. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1355. /* We can't send beacons with short preamble. Would get PHY errors. */
  1356. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1357. ctl &= ~B43_TXH_PHY_ANT;
  1358. ctl &= ~B43_TXH_PHY_ENC;
  1359. ctl |= antenna;
  1360. if (b43_is_cck_rate(rate))
  1361. ctl |= B43_TXH_PHY_ENC_CCK;
  1362. else
  1363. ctl |= B43_TXH_PHY_ENC_OFDM;
  1364. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1365. /* Find the position of the TIM and the DTIM_period value
  1366. * and write them to SHM. */
  1367. ie = bcn->u.beacon.variable;
  1368. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1369. for (i = 0; i < variable_len - 2; ) {
  1370. uint8_t ie_id, ie_len;
  1371. ie_id = ie[i];
  1372. ie_len = ie[i + 1];
  1373. if (ie_id == 5) {
  1374. u16 tim_position;
  1375. u16 dtim_period;
  1376. /* This is the TIM Information Element */
  1377. /* Check whether the ie_len is in the beacon data range. */
  1378. if (variable_len < ie_len + 2 + i)
  1379. break;
  1380. /* A valid TIM is at least 4 bytes long. */
  1381. if (ie_len < 4)
  1382. break;
  1383. tim_found = true;
  1384. tim_position = sizeof(struct b43_plcp_hdr6);
  1385. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1386. tim_position += i;
  1387. dtim_period = ie[i + 3];
  1388. b43_shm_write16(dev, B43_SHM_SHARED,
  1389. B43_SHM_SH_TIMBPOS, tim_position);
  1390. b43_shm_write16(dev, B43_SHM_SHARED,
  1391. B43_SHM_SH_DTIMPER, dtim_period);
  1392. break;
  1393. }
  1394. i += ie_len + 2;
  1395. }
  1396. if (!tim_found) {
  1397. /*
  1398. * If ucode wants to modify TIM do it behind the beacon, this
  1399. * will happen, for example, when doing mesh networking.
  1400. */
  1401. b43_shm_write16(dev, B43_SHM_SHARED,
  1402. B43_SHM_SH_TIMBPOS,
  1403. len + sizeof(struct b43_plcp_hdr6));
  1404. b43_shm_write16(dev, B43_SHM_SHARED,
  1405. B43_SHM_SH_DTIMPER, 0);
  1406. }
  1407. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1408. }
  1409. static void b43_upload_beacon0(struct b43_wldev *dev)
  1410. {
  1411. struct b43_wl *wl = dev->wl;
  1412. if (wl->beacon0_uploaded)
  1413. return;
  1414. b43_write_beacon_template(dev, 0x68, 0x18);
  1415. wl->beacon0_uploaded = true;
  1416. }
  1417. static void b43_upload_beacon1(struct b43_wldev *dev)
  1418. {
  1419. struct b43_wl *wl = dev->wl;
  1420. if (wl->beacon1_uploaded)
  1421. return;
  1422. b43_write_beacon_template(dev, 0x468, 0x1A);
  1423. wl->beacon1_uploaded = true;
  1424. }
  1425. static void handle_irq_beacon(struct b43_wldev *dev)
  1426. {
  1427. struct b43_wl *wl = dev->wl;
  1428. u32 cmd, beacon0_valid, beacon1_valid;
  1429. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1430. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1431. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1432. return;
  1433. /* This is the bottom half of the asynchronous beacon update. */
  1434. /* Ignore interrupt in the future. */
  1435. dev->irq_mask &= ~B43_IRQ_BEACON;
  1436. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1437. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1438. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1439. /* Schedule interrupt manually, if busy. */
  1440. if (beacon0_valid && beacon1_valid) {
  1441. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1442. dev->irq_mask |= B43_IRQ_BEACON;
  1443. return;
  1444. }
  1445. if (unlikely(wl->beacon_templates_virgin)) {
  1446. /* We never uploaded a beacon before.
  1447. * Upload both templates now, but only mark one valid. */
  1448. wl->beacon_templates_virgin = false;
  1449. b43_upload_beacon0(dev);
  1450. b43_upload_beacon1(dev);
  1451. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1452. cmd |= B43_MACCMD_BEACON0_VALID;
  1453. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1454. } else {
  1455. if (!beacon0_valid) {
  1456. b43_upload_beacon0(dev);
  1457. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1458. cmd |= B43_MACCMD_BEACON0_VALID;
  1459. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1460. } else if (!beacon1_valid) {
  1461. b43_upload_beacon1(dev);
  1462. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1463. cmd |= B43_MACCMD_BEACON1_VALID;
  1464. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1465. }
  1466. }
  1467. }
  1468. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1469. {
  1470. u32 old_irq_mask = dev->irq_mask;
  1471. /* update beacon right away or defer to irq */
  1472. handle_irq_beacon(dev);
  1473. if (old_irq_mask != dev->irq_mask) {
  1474. /* The handler updated the IRQ mask. */
  1475. B43_WARN_ON(!dev->irq_mask);
  1476. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1477. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1478. } else {
  1479. /* Device interrupts are currently disabled. That means
  1480. * we just ran the hardirq handler and scheduled the
  1481. * IRQ thread. The thread will write the IRQ mask when
  1482. * it finished, so there's nothing to do here. Writing
  1483. * the mask _here_ would incorrectly re-enable IRQs. */
  1484. }
  1485. }
  1486. }
  1487. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1488. {
  1489. struct b43_wl *wl = container_of(work, struct b43_wl,
  1490. beacon_update_trigger);
  1491. struct b43_wldev *dev;
  1492. mutex_lock(&wl->mutex);
  1493. dev = wl->current_dev;
  1494. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1495. if (b43_bus_host_is_sdio(dev->dev)) {
  1496. /* wl->mutex is enough. */
  1497. b43_do_beacon_update_trigger_work(dev);
  1498. mmiowb();
  1499. } else {
  1500. spin_lock_irq(&wl->hardirq_lock);
  1501. b43_do_beacon_update_trigger_work(dev);
  1502. mmiowb();
  1503. spin_unlock_irq(&wl->hardirq_lock);
  1504. }
  1505. }
  1506. mutex_unlock(&wl->mutex);
  1507. }
  1508. /* Asynchronously update the packet templates in template RAM.
  1509. * Locking: Requires wl->mutex to be locked. */
  1510. static void b43_update_templates(struct b43_wl *wl)
  1511. {
  1512. struct sk_buff *beacon;
  1513. /* This is the top half of the ansynchronous beacon update.
  1514. * The bottom half is the beacon IRQ.
  1515. * Beacon update must be asynchronous to avoid sending an
  1516. * invalid beacon. This can happen for example, if the firmware
  1517. * transmits a beacon while we are updating it. */
  1518. /* We could modify the existing beacon and set the aid bit in
  1519. * the TIM field, but that would probably require resizing and
  1520. * moving of data within the beacon template.
  1521. * Simply request a new beacon and let mac80211 do the hard work. */
  1522. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1523. if (unlikely(!beacon))
  1524. return;
  1525. if (wl->current_beacon)
  1526. dev_kfree_skb_any(wl->current_beacon);
  1527. wl->current_beacon = beacon;
  1528. wl->beacon0_uploaded = false;
  1529. wl->beacon1_uploaded = false;
  1530. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1531. }
  1532. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1533. {
  1534. b43_time_lock(dev);
  1535. if (dev->dev->core_rev >= 3) {
  1536. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1537. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1538. } else {
  1539. b43_write16(dev, 0x606, (beacon_int >> 6));
  1540. b43_write16(dev, 0x610, beacon_int);
  1541. }
  1542. b43_time_unlock(dev);
  1543. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1544. }
  1545. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1546. {
  1547. u16 reason;
  1548. /* Read the register that contains the reason code for the panic. */
  1549. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1550. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1551. switch (reason) {
  1552. default:
  1553. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1554. /* fallthrough */
  1555. case B43_FWPANIC_DIE:
  1556. /* Do not restart the controller or firmware.
  1557. * The device is nonfunctional from now on.
  1558. * Restarting would result in this panic to trigger again,
  1559. * so we avoid that recursion. */
  1560. break;
  1561. case B43_FWPANIC_RESTART:
  1562. b43_controller_restart(dev, "Microcode panic");
  1563. break;
  1564. }
  1565. }
  1566. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1567. {
  1568. unsigned int i, cnt;
  1569. u16 reason, marker_id, marker_line;
  1570. __le16 *buf;
  1571. /* The proprietary firmware doesn't have this IRQ. */
  1572. if (!dev->fw.opensource)
  1573. return;
  1574. /* Read the register that contains the reason code for this IRQ. */
  1575. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1576. switch (reason) {
  1577. case B43_DEBUGIRQ_PANIC:
  1578. b43_handle_firmware_panic(dev);
  1579. break;
  1580. case B43_DEBUGIRQ_DUMP_SHM:
  1581. if (!B43_DEBUG)
  1582. break; /* Only with driver debugging enabled. */
  1583. buf = kmalloc(4096, GFP_ATOMIC);
  1584. if (!buf) {
  1585. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1586. goto out;
  1587. }
  1588. for (i = 0; i < 4096; i += 2) {
  1589. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1590. buf[i / 2] = cpu_to_le16(tmp);
  1591. }
  1592. b43info(dev->wl, "Shared memory dump:\n");
  1593. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1594. 16, 2, buf, 4096, 1);
  1595. kfree(buf);
  1596. break;
  1597. case B43_DEBUGIRQ_DUMP_REGS:
  1598. if (!B43_DEBUG)
  1599. break; /* Only with driver debugging enabled. */
  1600. b43info(dev->wl, "Microcode register dump:\n");
  1601. for (i = 0, cnt = 0; i < 64; i++) {
  1602. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1603. if (cnt == 0)
  1604. printk(KERN_INFO);
  1605. printk("r%02u: 0x%04X ", i, tmp);
  1606. cnt++;
  1607. if (cnt == 6) {
  1608. printk("\n");
  1609. cnt = 0;
  1610. }
  1611. }
  1612. printk("\n");
  1613. break;
  1614. case B43_DEBUGIRQ_MARKER:
  1615. if (!B43_DEBUG)
  1616. break; /* Only with driver debugging enabled. */
  1617. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1618. B43_MARKER_ID_REG);
  1619. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1620. B43_MARKER_LINE_REG);
  1621. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1622. "at line number %u\n",
  1623. marker_id, marker_line);
  1624. break;
  1625. default:
  1626. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1627. reason);
  1628. }
  1629. out:
  1630. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1631. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1632. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1633. }
  1634. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1635. {
  1636. u32 reason;
  1637. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1638. u32 merged_dma_reason = 0;
  1639. int i;
  1640. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1641. return;
  1642. reason = dev->irq_reason;
  1643. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1644. dma_reason[i] = dev->dma_reason[i];
  1645. merged_dma_reason |= dma_reason[i];
  1646. }
  1647. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1648. b43err(dev->wl, "MAC transmission error\n");
  1649. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1650. b43err(dev->wl, "PHY transmission error\n");
  1651. rmb();
  1652. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1653. atomic_set(&dev->phy.txerr_cnt,
  1654. B43_PHY_TX_BADNESS_LIMIT);
  1655. b43err(dev->wl, "Too many PHY TX errors, "
  1656. "restarting the controller\n");
  1657. b43_controller_restart(dev, "PHY TX errors");
  1658. }
  1659. }
  1660. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1661. B43_DMAIRQ_NONFATALMASK))) {
  1662. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1663. b43err(dev->wl, "Fatal DMA error: "
  1664. "0x%08X, 0x%08X, 0x%08X, "
  1665. "0x%08X, 0x%08X, 0x%08X\n",
  1666. dma_reason[0], dma_reason[1],
  1667. dma_reason[2], dma_reason[3],
  1668. dma_reason[4], dma_reason[5]);
  1669. b43err(dev->wl, "This device does not support DMA "
  1670. "on your system. It will now be switched to PIO.\n");
  1671. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1672. dev->use_pio = true;
  1673. b43_controller_restart(dev, "DMA error");
  1674. return;
  1675. }
  1676. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1677. b43err(dev->wl, "DMA error: "
  1678. "0x%08X, 0x%08X, 0x%08X, "
  1679. "0x%08X, 0x%08X, 0x%08X\n",
  1680. dma_reason[0], dma_reason[1],
  1681. dma_reason[2], dma_reason[3],
  1682. dma_reason[4], dma_reason[5]);
  1683. }
  1684. }
  1685. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1686. handle_irq_ucode_debug(dev);
  1687. if (reason & B43_IRQ_TBTT_INDI)
  1688. handle_irq_tbtt_indication(dev);
  1689. if (reason & B43_IRQ_ATIM_END)
  1690. handle_irq_atim_end(dev);
  1691. if (reason & B43_IRQ_BEACON)
  1692. handle_irq_beacon(dev);
  1693. if (reason & B43_IRQ_PMQ)
  1694. handle_irq_pmq(dev);
  1695. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1696. ;/* TODO */
  1697. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1698. handle_irq_noise(dev);
  1699. /* Check the DMA reason registers for received data. */
  1700. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1701. if (b43_using_pio_transfers(dev))
  1702. b43_pio_rx(dev->pio.rx_queue);
  1703. else
  1704. b43_dma_rx(dev->dma.rx_ring);
  1705. }
  1706. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1707. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1708. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1709. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1710. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1711. if (reason & B43_IRQ_TX_OK)
  1712. handle_irq_transmit_status(dev);
  1713. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1714. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1715. #if B43_DEBUG
  1716. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1717. dev->irq_count++;
  1718. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1719. if (reason & (1 << i))
  1720. dev->irq_bit_count[i]++;
  1721. }
  1722. }
  1723. #endif
  1724. }
  1725. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1726. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1727. {
  1728. struct b43_wldev *dev = dev_id;
  1729. mutex_lock(&dev->wl->mutex);
  1730. b43_do_interrupt_thread(dev);
  1731. mmiowb();
  1732. mutex_unlock(&dev->wl->mutex);
  1733. return IRQ_HANDLED;
  1734. }
  1735. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1736. {
  1737. u32 reason;
  1738. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1739. * On SDIO, this runs under wl->mutex. */
  1740. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1741. if (reason == 0xffffffff) /* shared IRQ */
  1742. return IRQ_NONE;
  1743. reason &= dev->irq_mask;
  1744. if (!reason)
  1745. return IRQ_NONE;
  1746. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1747. & 0x0001DC00;
  1748. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1749. & 0x0000DC00;
  1750. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1751. & 0x0000DC00;
  1752. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1753. & 0x0001DC00;
  1754. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1755. & 0x0000DC00;
  1756. /* Unused ring
  1757. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1758. & 0x0000DC00;
  1759. */
  1760. /* ACK the interrupt. */
  1761. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1762. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1763. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1764. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1765. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1766. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1767. /* Unused ring
  1768. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1769. */
  1770. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1771. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1772. /* Save the reason bitmasks for the IRQ thread handler. */
  1773. dev->irq_reason = reason;
  1774. return IRQ_WAKE_THREAD;
  1775. }
  1776. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1777. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1778. {
  1779. struct b43_wldev *dev = dev_id;
  1780. irqreturn_t ret;
  1781. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1782. return IRQ_NONE;
  1783. spin_lock(&dev->wl->hardirq_lock);
  1784. ret = b43_do_interrupt(dev);
  1785. mmiowb();
  1786. spin_unlock(&dev->wl->hardirq_lock);
  1787. return ret;
  1788. }
  1789. /* SDIO interrupt handler. This runs in process context. */
  1790. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1791. {
  1792. struct b43_wl *wl = dev->wl;
  1793. irqreturn_t ret;
  1794. mutex_lock(&wl->mutex);
  1795. ret = b43_do_interrupt(dev);
  1796. if (ret == IRQ_WAKE_THREAD)
  1797. b43_do_interrupt_thread(dev);
  1798. mutex_unlock(&wl->mutex);
  1799. }
  1800. void b43_do_release_fw(struct b43_firmware_file *fw)
  1801. {
  1802. release_firmware(fw->data);
  1803. fw->data = NULL;
  1804. fw->filename = NULL;
  1805. }
  1806. static void b43_release_firmware(struct b43_wldev *dev)
  1807. {
  1808. b43_do_release_fw(&dev->fw.ucode);
  1809. b43_do_release_fw(&dev->fw.pcm);
  1810. b43_do_release_fw(&dev->fw.initvals);
  1811. b43_do_release_fw(&dev->fw.initvals_band);
  1812. }
  1813. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1814. {
  1815. const char text[] =
  1816. "You must go to " \
  1817. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1818. "and download the correct firmware for this driver version. " \
  1819. "Please carefully read all instructions on this website.\n";
  1820. if (error)
  1821. b43err(wl, text);
  1822. else
  1823. b43warn(wl, text);
  1824. }
  1825. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1826. {
  1827. struct b43_request_fw_context *ctx = context;
  1828. ctx->blob = firmware;
  1829. complete(&ctx->fw_load_complete);
  1830. }
  1831. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1832. const char *name,
  1833. struct b43_firmware_file *fw, bool async)
  1834. {
  1835. struct b43_fw_header *hdr;
  1836. u32 size;
  1837. int err;
  1838. if (!name) {
  1839. /* Don't fetch anything. Free possibly cached firmware. */
  1840. /* FIXME: We should probably keep it anyway, to save some headache
  1841. * on suspend/resume with multiband devices. */
  1842. b43_do_release_fw(fw);
  1843. return 0;
  1844. }
  1845. if (fw->filename) {
  1846. if ((fw->type == ctx->req_type) &&
  1847. (strcmp(fw->filename, name) == 0))
  1848. return 0; /* Already have this fw. */
  1849. /* Free the cached firmware first. */
  1850. /* FIXME: We should probably do this later after we successfully
  1851. * got the new fw. This could reduce headache with multiband devices.
  1852. * We could also redesign this to cache the firmware for all possible
  1853. * bands all the time. */
  1854. b43_do_release_fw(fw);
  1855. }
  1856. switch (ctx->req_type) {
  1857. case B43_FWTYPE_PROPRIETARY:
  1858. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1859. "b43%s/%s.fw",
  1860. modparam_fwpostfix, name);
  1861. break;
  1862. case B43_FWTYPE_OPENSOURCE:
  1863. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1864. "b43-open%s/%s.fw",
  1865. modparam_fwpostfix, name);
  1866. break;
  1867. default:
  1868. B43_WARN_ON(1);
  1869. return -ENOSYS;
  1870. }
  1871. if (async) {
  1872. /* do this part asynchronously */
  1873. init_completion(&ctx->fw_load_complete);
  1874. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1875. ctx->dev->dev->dev, GFP_KERNEL,
  1876. ctx, b43_fw_cb);
  1877. if (err < 0) {
  1878. pr_err("Unable to load firmware\n");
  1879. return err;
  1880. }
  1881. /* stall here until fw ready */
  1882. wait_for_completion(&ctx->fw_load_complete);
  1883. if (ctx->blob)
  1884. goto fw_ready;
  1885. /* On some ARM systems, the async request will fail, but the next sync
  1886. * request works. For this reason, we dall through here
  1887. */
  1888. }
  1889. err = request_firmware(&ctx->blob, ctx->fwname,
  1890. ctx->dev->dev->dev);
  1891. if (err == -ENOENT) {
  1892. snprintf(ctx->errors[ctx->req_type],
  1893. sizeof(ctx->errors[ctx->req_type]),
  1894. "Firmware file \"%s\" not found\n",
  1895. ctx->fwname);
  1896. return err;
  1897. } else if (err) {
  1898. snprintf(ctx->errors[ctx->req_type],
  1899. sizeof(ctx->errors[ctx->req_type]),
  1900. "Firmware file \"%s\" request failed (err=%d)\n",
  1901. ctx->fwname, err);
  1902. return err;
  1903. }
  1904. fw_ready:
  1905. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1906. goto err_format;
  1907. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1908. switch (hdr->type) {
  1909. case B43_FW_TYPE_UCODE:
  1910. case B43_FW_TYPE_PCM:
  1911. size = be32_to_cpu(hdr->size);
  1912. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1913. goto err_format;
  1914. /* fallthrough */
  1915. case B43_FW_TYPE_IV:
  1916. if (hdr->ver != 1)
  1917. goto err_format;
  1918. break;
  1919. default:
  1920. goto err_format;
  1921. }
  1922. fw->data = ctx->blob;
  1923. fw->filename = name;
  1924. fw->type = ctx->req_type;
  1925. return 0;
  1926. err_format:
  1927. snprintf(ctx->errors[ctx->req_type],
  1928. sizeof(ctx->errors[ctx->req_type]),
  1929. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1930. release_firmware(ctx->blob);
  1931. return -EPROTO;
  1932. }
  1933. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1934. {
  1935. struct b43_wldev *dev = ctx->dev;
  1936. struct b43_firmware *fw = &ctx->dev->fw;
  1937. const u8 rev = ctx->dev->dev->core_rev;
  1938. const char *filename;
  1939. u32 tmshigh;
  1940. int err;
  1941. /* Files for HT and LCN were found by trying one by one */
  1942. /* Get microcode */
  1943. if ((rev >= 5) && (rev <= 10)) {
  1944. filename = "ucode5";
  1945. } else if ((rev >= 11) && (rev <= 12)) {
  1946. filename = "ucode11";
  1947. } else if (rev == 13) {
  1948. filename = "ucode13";
  1949. } else if (rev == 14) {
  1950. filename = "ucode14";
  1951. } else if (rev == 15) {
  1952. filename = "ucode15";
  1953. } else {
  1954. switch (dev->phy.type) {
  1955. case B43_PHYTYPE_N:
  1956. if (rev >= 16)
  1957. filename = "ucode16_mimo";
  1958. else
  1959. goto err_no_ucode;
  1960. break;
  1961. case B43_PHYTYPE_HT:
  1962. if (rev == 29)
  1963. filename = "ucode29_mimo";
  1964. else
  1965. goto err_no_ucode;
  1966. break;
  1967. case B43_PHYTYPE_LCN:
  1968. if (rev == 24)
  1969. filename = "ucode24_mimo";
  1970. else
  1971. goto err_no_ucode;
  1972. break;
  1973. default:
  1974. goto err_no_ucode;
  1975. }
  1976. }
  1977. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  1978. if (err)
  1979. goto err_load;
  1980. /* Get PCM code */
  1981. if ((rev >= 5) && (rev <= 10))
  1982. filename = "pcm5";
  1983. else if (rev >= 11)
  1984. filename = NULL;
  1985. else
  1986. goto err_no_pcm;
  1987. fw->pcm_request_failed = false;
  1988. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  1989. if (err == -ENOENT) {
  1990. /* We did not find a PCM file? Not fatal, but
  1991. * core rev <= 10 must do without hwcrypto then. */
  1992. fw->pcm_request_failed = true;
  1993. } else if (err)
  1994. goto err_load;
  1995. /* Get initvals */
  1996. switch (dev->phy.type) {
  1997. case B43_PHYTYPE_A:
  1998. if ((rev >= 5) && (rev <= 10)) {
  1999. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2000. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2001. filename = "a0g1initvals5";
  2002. else
  2003. filename = "a0g0initvals5";
  2004. } else
  2005. goto err_no_initvals;
  2006. break;
  2007. case B43_PHYTYPE_G:
  2008. if ((rev >= 5) && (rev <= 10))
  2009. filename = "b0g0initvals5";
  2010. else if (rev >= 13)
  2011. filename = "b0g0initvals13";
  2012. else
  2013. goto err_no_initvals;
  2014. break;
  2015. case B43_PHYTYPE_N:
  2016. if (rev >= 16)
  2017. filename = "n0initvals16";
  2018. else if ((rev >= 11) && (rev <= 12))
  2019. filename = "n0initvals11";
  2020. else
  2021. goto err_no_initvals;
  2022. break;
  2023. case B43_PHYTYPE_LP:
  2024. if (rev == 13)
  2025. filename = "lp0initvals13";
  2026. else if (rev == 14)
  2027. filename = "lp0initvals14";
  2028. else if (rev >= 15)
  2029. filename = "lp0initvals15";
  2030. else
  2031. goto err_no_initvals;
  2032. break;
  2033. case B43_PHYTYPE_HT:
  2034. if (rev == 29)
  2035. filename = "ht0initvals29";
  2036. else
  2037. goto err_no_initvals;
  2038. break;
  2039. case B43_PHYTYPE_LCN:
  2040. if (rev == 24)
  2041. filename = "lcn0initvals24";
  2042. else
  2043. goto err_no_initvals;
  2044. break;
  2045. default:
  2046. goto err_no_initvals;
  2047. }
  2048. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2049. if (err)
  2050. goto err_load;
  2051. /* Get bandswitch initvals */
  2052. switch (dev->phy.type) {
  2053. case B43_PHYTYPE_A:
  2054. if ((rev >= 5) && (rev <= 10)) {
  2055. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2056. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2057. filename = "a0g1bsinitvals5";
  2058. else
  2059. filename = "a0g0bsinitvals5";
  2060. } else if (rev >= 11)
  2061. filename = NULL;
  2062. else
  2063. goto err_no_initvals;
  2064. break;
  2065. case B43_PHYTYPE_G:
  2066. if ((rev >= 5) && (rev <= 10))
  2067. filename = "b0g0bsinitvals5";
  2068. else if (rev >= 11)
  2069. filename = NULL;
  2070. else
  2071. goto err_no_initvals;
  2072. break;
  2073. case B43_PHYTYPE_N:
  2074. if (rev >= 16)
  2075. filename = "n0bsinitvals16";
  2076. else if ((rev >= 11) && (rev <= 12))
  2077. filename = "n0bsinitvals11";
  2078. else
  2079. goto err_no_initvals;
  2080. break;
  2081. case B43_PHYTYPE_LP:
  2082. if (rev == 13)
  2083. filename = "lp0bsinitvals13";
  2084. else if (rev == 14)
  2085. filename = "lp0bsinitvals14";
  2086. else if (rev >= 15)
  2087. filename = "lp0bsinitvals15";
  2088. else
  2089. goto err_no_initvals;
  2090. break;
  2091. case B43_PHYTYPE_HT:
  2092. if (rev == 29)
  2093. filename = "ht0bsinitvals29";
  2094. else
  2095. goto err_no_initvals;
  2096. break;
  2097. case B43_PHYTYPE_LCN:
  2098. if (rev == 24)
  2099. filename = "lcn0bsinitvals24";
  2100. else
  2101. goto err_no_initvals;
  2102. break;
  2103. default:
  2104. goto err_no_initvals;
  2105. }
  2106. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2107. if (err)
  2108. goto err_load;
  2109. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2110. return 0;
  2111. err_no_ucode:
  2112. err = ctx->fatal_failure = -EOPNOTSUPP;
  2113. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2114. "is required for your device (wl-core rev %u)\n", rev);
  2115. goto error;
  2116. err_no_pcm:
  2117. err = ctx->fatal_failure = -EOPNOTSUPP;
  2118. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2119. "is required for your device (wl-core rev %u)\n", rev);
  2120. goto error;
  2121. err_no_initvals:
  2122. err = ctx->fatal_failure = -EOPNOTSUPP;
  2123. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2124. "is required for your device (wl-core rev %u)\n", rev);
  2125. goto error;
  2126. err_load:
  2127. /* We failed to load this firmware image. The error message
  2128. * already is in ctx->errors. Return and let our caller decide
  2129. * what to do. */
  2130. goto error;
  2131. error:
  2132. b43_release_firmware(dev);
  2133. return err;
  2134. }
  2135. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2136. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2137. static void b43_request_firmware(struct work_struct *work)
  2138. {
  2139. struct b43_wl *wl = container_of(work,
  2140. struct b43_wl, firmware_load);
  2141. struct b43_wldev *dev = wl->current_dev;
  2142. struct b43_request_fw_context *ctx;
  2143. unsigned int i;
  2144. int err;
  2145. const char *errmsg;
  2146. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2147. if (!ctx)
  2148. return;
  2149. ctx->dev = dev;
  2150. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2151. err = b43_try_request_fw(ctx);
  2152. if (!err)
  2153. goto start_ieee80211; /* Successfully loaded it. */
  2154. /* Was fw version known? */
  2155. if (ctx->fatal_failure)
  2156. goto out;
  2157. /* proprietary fw not found, try open source */
  2158. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2159. err = b43_try_request_fw(ctx);
  2160. if (!err)
  2161. goto start_ieee80211; /* Successfully loaded it. */
  2162. if(ctx->fatal_failure)
  2163. goto out;
  2164. /* Could not find a usable firmware. Print the errors. */
  2165. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2166. errmsg = ctx->errors[i];
  2167. if (strlen(errmsg))
  2168. b43err(dev->wl, errmsg);
  2169. }
  2170. b43_print_fw_helptext(dev->wl, 1);
  2171. goto out;
  2172. start_ieee80211:
  2173. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2174. if (!modparam_qos || dev->fw.opensource)
  2175. wl->hw->queues = 1;
  2176. err = ieee80211_register_hw(wl->hw);
  2177. if (err)
  2178. goto err_one_core_detach;
  2179. wl->hw_registred = true;
  2180. b43_leds_register(wl->current_dev);
  2181. goto out;
  2182. err_one_core_detach:
  2183. b43_one_core_detach(dev->dev);
  2184. out:
  2185. kfree(ctx);
  2186. }
  2187. static int b43_upload_microcode(struct b43_wldev *dev)
  2188. {
  2189. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2190. const size_t hdr_len = sizeof(struct b43_fw_header);
  2191. const __be32 *data;
  2192. unsigned int i, len;
  2193. u16 fwrev, fwpatch, fwdate, fwtime;
  2194. u32 tmp, macctl;
  2195. int err = 0;
  2196. /* Jump the microcode PSM to offset 0 */
  2197. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2198. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2199. macctl |= B43_MACCTL_PSM_JMP0;
  2200. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2201. /* Zero out all microcode PSM registers and shared memory. */
  2202. for (i = 0; i < 64; i++)
  2203. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2204. for (i = 0; i < 4096; i += 2)
  2205. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2206. /* Upload Microcode. */
  2207. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2208. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2209. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2210. for (i = 0; i < len; i++) {
  2211. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2212. udelay(10);
  2213. }
  2214. if (dev->fw.pcm.data) {
  2215. /* Upload PCM data. */
  2216. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2217. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2218. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2219. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2220. /* No need for autoinc bit in SHM_HW */
  2221. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2222. for (i = 0; i < len; i++) {
  2223. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2224. udelay(10);
  2225. }
  2226. }
  2227. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2228. /* Start the microcode PSM */
  2229. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2230. B43_MACCTL_PSM_RUN);
  2231. /* Wait for the microcode to load and respond */
  2232. i = 0;
  2233. while (1) {
  2234. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2235. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2236. break;
  2237. i++;
  2238. if (i >= 20) {
  2239. b43err(dev->wl, "Microcode not responding\n");
  2240. b43_print_fw_helptext(dev->wl, 1);
  2241. err = -ENODEV;
  2242. goto error;
  2243. }
  2244. msleep(50);
  2245. }
  2246. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2247. /* Get and check the revisions. */
  2248. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2249. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2250. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2251. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2252. if (fwrev <= 0x128) {
  2253. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2254. "binary drivers older than version 4.x is unsupported. "
  2255. "You must upgrade your firmware files.\n");
  2256. b43_print_fw_helptext(dev->wl, 1);
  2257. err = -EOPNOTSUPP;
  2258. goto error;
  2259. }
  2260. dev->fw.rev = fwrev;
  2261. dev->fw.patch = fwpatch;
  2262. if (dev->fw.rev >= 598)
  2263. dev->fw.hdr_format = B43_FW_HDR_598;
  2264. else if (dev->fw.rev >= 410)
  2265. dev->fw.hdr_format = B43_FW_HDR_410;
  2266. else
  2267. dev->fw.hdr_format = B43_FW_HDR_351;
  2268. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2269. dev->qos_enabled = dev->wl->hw->queues > 1;
  2270. /* Default to firmware/hardware crypto acceleration. */
  2271. dev->hwcrypto_enabled = true;
  2272. if (dev->fw.opensource) {
  2273. u16 fwcapa;
  2274. /* Patchlevel info is encoded in the "time" field. */
  2275. dev->fw.patch = fwtime;
  2276. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2277. dev->fw.rev, dev->fw.patch);
  2278. fwcapa = b43_fwcapa_read(dev);
  2279. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2280. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2281. /* Disable hardware crypto and fall back to software crypto. */
  2282. dev->hwcrypto_enabled = false;
  2283. }
  2284. /* adding QoS support should use an offline discovery mechanism */
  2285. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2286. } else {
  2287. b43info(dev->wl, "Loading firmware version %u.%u "
  2288. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2289. fwrev, fwpatch,
  2290. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2291. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2292. if (dev->fw.pcm_request_failed) {
  2293. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2294. "Hardware accelerated cryptography is disabled.\n");
  2295. b43_print_fw_helptext(dev->wl, 0);
  2296. }
  2297. }
  2298. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2299. dev->fw.rev, dev->fw.patch);
  2300. wiphy->hw_version = dev->dev->core_id;
  2301. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2302. /* We're over the deadline, but we keep support for old fw
  2303. * until it turns out to be in major conflict with something new. */
  2304. b43warn(dev->wl, "You are using an old firmware image. "
  2305. "Support for old firmware will be removed soon "
  2306. "(official deadline was July 2008).\n");
  2307. b43_print_fw_helptext(dev->wl, 0);
  2308. }
  2309. return 0;
  2310. error:
  2311. /* Stop the microcode PSM. */
  2312. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2313. B43_MACCTL_PSM_JMP0);
  2314. return err;
  2315. }
  2316. static int b43_write_initvals(struct b43_wldev *dev,
  2317. const struct b43_iv *ivals,
  2318. size_t count,
  2319. size_t array_size)
  2320. {
  2321. const struct b43_iv *iv;
  2322. u16 offset;
  2323. size_t i;
  2324. bool bit32;
  2325. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2326. iv = ivals;
  2327. for (i = 0; i < count; i++) {
  2328. if (array_size < sizeof(iv->offset_size))
  2329. goto err_format;
  2330. array_size -= sizeof(iv->offset_size);
  2331. offset = be16_to_cpu(iv->offset_size);
  2332. bit32 = !!(offset & B43_IV_32BIT);
  2333. offset &= B43_IV_OFFSET_MASK;
  2334. if (offset >= 0x1000)
  2335. goto err_format;
  2336. if (bit32) {
  2337. u32 value;
  2338. if (array_size < sizeof(iv->data.d32))
  2339. goto err_format;
  2340. array_size -= sizeof(iv->data.d32);
  2341. value = get_unaligned_be32(&iv->data.d32);
  2342. b43_write32(dev, offset, value);
  2343. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2344. sizeof(__be16) +
  2345. sizeof(__be32));
  2346. } else {
  2347. u16 value;
  2348. if (array_size < sizeof(iv->data.d16))
  2349. goto err_format;
  2350. array_size -= sizeof(iv->data.d16);
  2351. value = be16_to_cpu(iv->data.d16);
  2352. b43_write16(dev, offset, value);
  2353. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2354. sizeof(__be16) +
  2355. sizeof(__be16));
  2356. }
  2357. }
  2358. if (array_size)
  2359. goto err_format;
  2360. return 0;
  2361. err_format:
  2362. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2363. b43_print_fw_helptext(dev->wl, 1);
  2364. return -EPROTO;
  2365. }
  2366. static int b43_upload_initvals(struct b43_wldev *dev)
  2367. {
  2368. const size_t hdr_len = sizeof(struct b43_fw_header);
  2369. const struct b43_fw_header *hdr;
  2370. struct b43_firmware *fw = &dev->fw;
  2371. const struct b43_iv *ivals;
  2372. size_t count;
  2373. int err;
  2374. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2375. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2376. count = be32_to_cpu(hdr->size);
  2377. err = b43_write_initvals(dev, ivals, count,
  2378. fw->initvals.data->size - hdr_len);
  2379. if (err)
  2380. goto out;
  2381. if (fw->initvals_band.data) {
  2382. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2383. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2384. count = be32_to_cpu(hdr->size);
  2385. err = b43_write_initvals(dev, ivals, count,
  2386. fw->initvals_band.data->size - hdr_len);
  2387. if (err)
  2388. goto out;
  2389. }
  2390. out:
  2391. return err;
  2392. }
  2393. /* Initialize the GPIOs
  2394. * http://bcm-specs.sipsolutions.net/GPIO
  2395. */
  2396. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2397. {
  2398. struct ssb_bus *bus = dev->dev->sdev->bus;
  2399. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2400. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2401. #else
  2402. return bus->chipco.dev;
  2403. #endif
  2404. }
  2405. static int b43_gpio_init(struct b43_wldev *dev)
  2406. {
  2407. struct ssb_device *gpiodev;
  2408. u32 mask, set;
  2409. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2410. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2411. mask = 0x0000001F;
  2412. set = 0x0000000F;
  2413. if (dev->dev->chip_id == 0x4301) {
  2414. mask |= 0x0060;
  2415. set |= 0x0060;
  2416. } else if (dev->dev->chip_id == 0x5354) {
  2417. /* Don't allow overtaking buttons GPIOs */
  2418. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2419. }
  2420. if (0 /* FIXME: conditional unknown */ ) {
  2421. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2422. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2423. | 0x0100);
  2424. /* BT Coexistance Input */
  2425. mask |= 0x0080;
  2426. set |= 0x0080;
  2427. /* BT Coexistance Out */
  2428. mask |= 0x0100;
  2429. set |= 0x0100;
  2430. }
  2431. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2432. /* PA is controlled by gpio 9, let ucode handle it */
  2433. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2434. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2435. | 0x0200);
  2436. mask |= 0x0200;
  2437. set |= 0x0200;
  2438. }
  2439. switch (dev->dev->bus_type) {
  2440. #ifdef CONFIG_B43_BCMA
  2441. case B43_BUS_BCMA:
  2442. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2443. (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
  2444. BCMA_CC_GPIOCTL) & ~mask) | set);
  2445. break;
  2446. #endif
  2447. #ifdef CONFIG_B43_SSB
  2448. case B43_BUS_SSB:
  2449. gpiodev = b43_ssb_gpio_dev(dev);
  2450. if (gpiodev)
  2451. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2452. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2453. & ~mask) | set);
  2454. break;
  2455. #endif
  2456. }
  2457. return 0;
  2458. }
  2459. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2460. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2461. {
  2462. struct ssb_device *gpiodev;
  2463. switch (dev->dev->bus_type) {
  2464. #ifdef CONFIG_B43_BCMA
  2465. case B43_BUS_BCMA:
  2466. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2467. 0);
  2468. break;
  2469. #endif
  2470. #ifdef CONFIG_B43_SSB
  2471. case B43_BUS_SSB:
  2472. gpiodev = b43_ssb_gpio_dev(dev);
  2473. if (gpiodev)
  2474. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2475. break;
  2476. #endif
  2477. }
  2478. }
  2479. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2480. void b43_mac_enable(struct b43_wldev *dev)
  2481. {
  2482. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2483. u16 fwstate;
  2484. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2485. B43_SHM_SH_UCODESTAT);
  2486. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2487. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2488. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2489. "should be suspended, but current state is %u\n",
  2490. fwstate);
  2491. }
  2492. }
  2493. dev->mac_suspended--;
  2494. B43_WARN_ON(dev->mac_suspended < 0);
  2495. if (dev->mac_suspended == 0) {
  2496. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2497. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2498. B43_IRQ_MAC_SUSPENDED);
  2499. /* Commit writes */
  2500. b43_read32(dev, B43_MMIO_MACCTL);
  2501. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2502. b43_power_saving_ctl_bits(dev, 0);
  2503. }
  2504. }
  2505. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2506. void b43_mac_suspend(struct b43_wldev *dev)
  2507. {
  2508. int i;
  2509. u32 tmp;
  2510. might_sleep();
  2511. B43_WARN_ON(dev->mac_suspended < 0);
  2512. if (dev->mac_suspended == 0) {
  2513. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2514. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2515. /* force pci to flush the write */
  2516. b43_read32(dev, B43_MMIO_MACCTL);
  2517. for (i = 35; i; i--) {
  2518. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2519. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2520. goto out;
  2521. udelay(10);
  2522. }
  2523. /* Hm, it seems this will take some time. Use msleep(). */
  2524. for (i = 40; i; i--) {
  2525. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2526. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2527. goto out;
  2528. msleep(1);
  2529. }
  2530. b43err(dev->wl, "MAC suspend failed\n");
  2531. }
  2532. out:
  2533. dev->mac_suspended++;
  2534. }
  2535. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2536. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2537. {
  2538. u32 tmp;
  2539. switch (dev->dev->bus_type) {
  2540. #ifdef CONFIG_B43_BCMA
  2541. case B43_BUS_BCMA:
  2542. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2543. if (on)
  2544. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2545. else
  2546. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2547. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2548. break;
  2549. #endif
  2550. #ifdef CONFIG_B43_SSB
  2551. case B43_BUS_SSB:
  2552. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2553. if (on)
  2554. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2555. else
  2556. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2557. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2558. break;
  2559. #endif
  2560. }
  2561. }
  2562. static void b43_adjust_opmode(struct b43_wldev *dev)
  2563. {
  2564. struct b43_wl *wl = dev->wl;
  2565. u32 ctl;
  2566. u16 cfp_pretbtt;
  2567. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2568. /* Reset status to STA infrastructure mode. */
  2569. ctl &= ~B43_MACCTL_AP;
  2570. ctl &= ~B43_MACCTL_KEEP_CTL;
  2571. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2572. ctl &= ~B43_MACCTL_KEEP_BAD;
  2573. ctl &= ~B43_MACCTL_PROMISC;
  2574. ctl &= ~B43_MACCTL_BEACPROMISC;
  2575. ctl |= B43_MACCTL_INFRA;
  2576. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2577. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2578. ctl |= B43_MACCTL_AP;
  2579. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2580. ctl &= ~B43_MACCTL_INFRA;
  2581. if (wl->filter_flags & FIF_CONTROL)
  2582. ctl |= B43_MACCTL_KEEP_CTL;
  2583. if (wl->filter_flags & FIF_FCSFAIL)
  2584. ctl |= B43_MACCTL_KEEP_BAD;
  2585. if (wl->filter_flags & FIF_PLCPFAIL)
  2586. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2587. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2588. ctl |= B43_MACCTL_PROMISC;
  2589. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2590. ctl |= B43_MACCTL_BEACPROMISC;
  2591. /* Workaround: On old hardware the HW-MAC-address-filter
  2592. * doesn't work properly, so always run promisc in filter
  2593. * it in software. */
  2594. if (dev->dev->core_rev <= 4)
  2595. ctl |= B43_MACCTL_PROMISC;
  2596. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2597. cfp_pretbtt = 2;
  2598. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2599. if (dev->dev->chip_id == 0x4306 &&
  2600. dev->dev->chip_rev == 3)
  2601. cfp_pretbtt = 100;
  2602. else
  2603. cfp_pretbtt = 50;
  2604. }
  2605. b43_write16(dev, 0x612, cfp_pretbtt);
  2606. /* FIXME: We don't currently implement the PMQ mechanism,
  2607. * so always disable it. If we want to implement PMQ,
  2608. * we need to enable it here (clear DISCPMQ) in AP mode.
  2609. */
  2610. if (0 /* ctl & B43_MACCTL_AP */)
  2611. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2612. else
  2613. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2614. }
  2615. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2616. {
  2617. u16 offset;
  2618. if (is_ofdm) {
  2619. offset = 0x480;
  2620. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2621. } else {
  2622. offset = 0x4C0;
  2623. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2624. }
  2625. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2626. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2627. }
  2628. static void b43_rate_memory_init(struct b43_wldev *dev)
  2629. {
  2630. switch (dev->phy.type) {
  2631. case B43_PHYTYPE_A:
  2632. case B43_PHYTYPE_G:
  2633. case B43_PHYTYPE_N:
  2634. case B43_PHYTYPE_LP:
  2635. case B43_PHYTYPE_HT:
  2636. case B43_PHYTYPE_LCN:
  2637. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2638. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2639. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2640. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2641. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2642. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2643. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2644. if (dev->phy.type == B43_PHYTYPE_A)
  2645. break;
  2646. /* fallthrough */
  2647. case B43_PHYTYPE_B:
  2648. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2649. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2650. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2651. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2652. break;
  2653. default:
  2654. B43_WARN_ON(1);
  2655. }
  2656. }
  2657. /* Set the default values for the PHY TX Control Words. */
  2658. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2659. {
  2660. u16 ctl = 0;
  2661. ctl |= B43_TXH_PHY_ENC_CCK;
  2662. ctl |= B43_TXH_PHY_ANT01AUTO;
  2663. ctl |= B43_TXH_PHY_TXPWR;
  2664. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2665. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2666. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2667. }
  2668. /* Set the TX-Antenna for management frames sent by firmware. */
  2669. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2670. {
  2671. u16 ant;
  2672. u16 tmp;
  2673. ant = b43_antenna_to_phyctl(antenna);
  2674. /* For ACK/CTS */
  2675. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2676. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2677. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2678. /* For Probe Resposes */
  2679. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2680. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2681. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2682. }
  2683. /* This is the opposite of b43_chip_init() */
  2684. static void b43_chip_exit(struct b43_wldev *dev)
  2685. {
  2686. b43_phy_exit(dev);
  2687. b43_gpio_cleanup(dev);
  2688. /* firmware is released later */
  2689. }
  2690. /* Initialize the chip
  2691. * http://bcm-specs.sipsolutions.net/ChipInit
  2692. */
  2693. static int b43_chip_init(struct b43_wldev *dev)
  2694. {
  2695. struct b43_phy *phy = &dev->phy;
  2696. int err;
  2697. u32 macctl;
  2698. u16 value16;
  2699. /* Initialize the MAC control */
  2700. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2701. if (dev->phy.gmode)
  2702. macctl |= B43_MACCTL_GMODE;
  2703. macctl |= B43_MACCTL_INFRA;
  2704. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2705. err = b43_upload_microcode(dev);
  2706. if (err)
  2707. goto out; /* firmware is released later */
  2708. err = b43_gpio_init(dev);
  2709. if (err)
  2710. goto out; /* firmware is released later */
  2711. err = b43_upload_initvals(dev);
  2712. if (err)
  2713. goto err_gpio_clean;
  2714. /* Turn the Analog on and initialize the PHY. */
  2715. phy->ops->switch_analog(dev, 1);
  2716. err = b43_phy_init(dev);
  2717. if (err)
  2718. goto err_gpio_clean;
  2719. /* Disable Interference Mitigation. */
  2720. if (phy->ops->interf_mitigation)
  2721. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2722. /* Select the antennae */
  2723. if (phy->ops->set_rx_antenna)
  2724. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2725. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2726. if (phy->type == B43_PHYTYPE_B) {
  2727. value16 = b43_read16(dev, 0x005E);
  2728. value16 |= 0x0004;
  2729. b43_write16(dev, 0x005E, value16);
  2730. }
  2731. b43_write32(dev, 0x0100, 0x01000000);
  2732. if (dev->dev->core_rev < 5)
  2733. b43_write32(dev, 0x010C, 0x01000000);
  2734. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2735. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2736. /* Probe Response Timeout value */
  2737. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2738. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2739. /* Initially set the wireless operation mode. */
  2740. b43_adjust_opmode(dev);
  2741. if (dev->dev->core_rev < 3) {
  2742. b43_write16(dev, 0x060E, 0x0000);
  2743. b43_write16(dev, 0x0610, 0x8000);
  2744. b43_write16(dev, 0x0604, 0x0000);
  2745. b43_write16(dev, 0x0606, 0x0200);
  2746. } else {
  2747. b43_write32(dev, 0x0188, 0x80000000);
  2748. b43_write32(dev, 0x018C, 0x02000000);
  2749. }
  2750. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2751. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2752. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2753. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2754. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2755. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2756. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2757. b43_mac_phy_clock_set(dev, true);
  2758. switch (dev->dev->bus_type) {
  2759. #ifdef CONFIG_B43_BCMA
  2760. case B43_BUS_BCMA:
  2761. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2762. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2763. break;
  2764. #endif
  2765. #ifdef CONFIG_B43_SSB
  2766. case B43_BUS_SSB:
  2767. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2768. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2769. break;
  2770. #endif
  2771. }
  2772. err = 0;
  2773. b43dbg(dev->wl, "Chip initialized\n");
  2774. out:
  2775. return err;
  2776. err_gpio_clean:
  2777. b43_gpio_cleanup(dev);
  2778. return err;
  2779. }
  2780. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2781. {
  2782. const struct b43_phy_operations *ops = dev->phy.ops;
  2783. if (ops->pwork_60sec)
  2784. ops->pwork_60sec(dev);
  2785. /* Force check the TX power emission now. */
  2786. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2787. }
  2788. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2789. {
  2790. /* Update device statistics. */
  2791. b43_calculate_link_quality(dev);
  2792. }
  2793. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2794. {
  2795. struct b43_phy *phy = &dev->phy;
  2796. u16 wdr;
  2797. if (dev->fw.opensource) {
  2798. /* Check if the firmware is still alive.
  2799. * It will reset the watchdog counter to 0 in its idle loop. */
  2800. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2801. if (unlikely(wdr)) {
  2802. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2803. b43_controller_restart(dev, "Firmware watchdog");
  2804. return;
  2805. } else {
  2806. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2807. B43_WATCHDOG_REG, 1);
  2808. }
  2809. }
  2810. if (phy->ops->pwork_15sec)
  2811. phy->ops->pwork_15sec(dev);
  2812. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2813. wmb();
  2814. #if B43_DEBUG
  2815. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2816. unsigned int i;
  2817. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2818. dev->irq_count / 15,
  2819. dev->tx_count / 15,
  2820. dev->rx_count / 15);
  2821. dev->irq_count = 0;
  2822. dev->tx_count = 0;
  2823. dev->rx_count = 0;
  2824. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2825. if (dev->irq_bit_count[i]) {
  2826. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2827. dev->irq_bit_count[i] / 15, i, (1 << i));
  2828. dev->irq_bit_count[i] = 0;
  2829. }
  2830. }
  2831. }
  2832. #endif
  2833. }
  2834. static void do_periodic_work(struct b43_wldev *dev)
  2835. {
  2836. unsigned int state;
  2837. state = dev->periodic_state;
  2838. if (state % 4 == 0)
  2839. b43_periodic_every60sec(dev);
  2840. if (state % 2 == 0)
  2841. b43_periodic_every30sec(dev);
  2842. b43_periodic_every15sec(dev);
  2843. }
  2844. /* Periodic work locking policy:
  2845. * The whole periodic work handler is protected by
  2846. * wl->mutex. If another lock is needed somewhere in the
  2847. * pwork callchain, it's acquired in-place, where it's needed.
  2848. */
  2849. static void b43_periodic_work_handler(struct work_struct *work)
  2850. {
  2851. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2852. periodic_work.work);
  2853. struct b43_wl *wl = dev->wl;
  2854. unsigned long delay;
  2855. mutex_lock(&wl->mutex);
  2856. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2857. goto out;
  2858. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2859. goto out_requeue;
  2860. do_periodic_work(dev);
  2861. dev->periodic_state++;
  2862. out_requeue:
  2863. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2864. delay = msecs_to_jiffies(50);
  2865. else
  2866. delay = round_jiffies_relative(HZ * 15);
  2867. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2868. out:
  2869. mutex_unlock(&wl->mutex);
  2870. }
  2871. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2872. {
  2873. struct delayed_work *work = &dev->periodic_work;
  2874. dev->periodic_state = 0;
  2875. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2876. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2877. }
  2878. /* Check if communication with the device works correctly. */
  2879. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2880. {
  2881. u32 v, backup0, backup4;
  2882. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2883. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2884. /* Check for read/write and endianness problems. */
  2885. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2886. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2887. goto error;
  2888. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2889. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2890. goto error;
  2891. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2892. * However, don't bail out on failure, because it's noncritical. */
  2893. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2894. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2895. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2896. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2897. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2898. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2899. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2900. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2901. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2902. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2903. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2904. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2905. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2906. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2907. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2908. /* The 32bit register shadows the two 16bit registers
  2909. * with update sideeffects. Validate this. */
  2910. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2911. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2912. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2913. goto error;
  2914. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2915. goto error;
  2916. }
  2917. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2918. v = b43_read32(dev, B43_MMIO_MACCTL);
  2919. v |= B43_MACCTL_GMODE;
  2920. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2921. goto error;
  2922. return 0;
  2923. error:
  2924. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2925. return -ENODEV;
  2926. }
  2927. static void b43_security_init(struct b43_wldev *dev)
  2928. {
  2929. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2930. /* KTP is a word address, but we address SHM bytewise.
  2931. * So multiply by two.
  2932. */
  2933. dev->ktp *= 2;
  2934. /* Number of RCMTA address slots */
  2935. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2936. /* Clear the key memory. */
  2937. b43_clear_keys(dev);
  2938. }
  2939. #ifdef CONFIG_B43_HWRNG
  2940. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2941. {
  2942. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2943. struct b43_wldev *dev;
  2944. int count = -ENODEV;
  2945. mutex_lock(&wl->mutex);
  2946. dev = wl->current_dev;
  2947. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2948. *data = b43_read16(dev, B43_MMIO_RNG);
  2949. count = sizeof(u16);
  2950. }
  2951. mutex_unlock(&wl->mutex);
  2952. return count;
  2953. }
  2954. #endif /* CONFIG_B43_HWRNG */
  2955. static void b43_rng_exit(struct b43_wl *wl)
  2956. {
  2957. #ifdef CONFIG_B43_HWRNG
  2958. if (wl->rng_initialized)
  2959. hwrng_unregister(&wl->rng);
  2960. #endif /* CONFIG_B43_HWRNG */
  2961. }
  2962. static int b43_rng_init(struct b43_wl *wl)
  2963. {
  2964. int err = 0;
  2965. #ifdef CONFIG_B43_HWRNG
  2966. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2967. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2968. wl->rng.name = wl->rng_name;
  2969. wl->rng.data_read = b43_rng_read;
  2970. wl->rng.priv = (unsigned long)wl;
  2971. wl->rng_initialized = true;
  2972. err = hwrng_register(&wl->rng);
  2973. if (err) {
  2974. wl->rng_initialized = false;
  2975. b43err(wl, "Failed to register the random "
  2976. "number generator (%d)\n", err);
  2977. }
  2978. #endif /* CONFIG_B43_HWRNG */
  2979. return err;
  2980. }
  2981. static void b43_tx_work(struct work_struct *work)
  2982. {
  2983. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2984. struct b43_wldev *dev;
  2985. struct sk_buff *skb;
  2986. int queue_num;
  2987. int err = 0;
  2988. mutex_lock(&wl->mutex);
  2989. dev = wl->current_dev;
  2990. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2991. mutex_unlock(&wl->mutex);
  2992. return;
  2993. }
  2994. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  2995. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  2996. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  2997. if (b43_using_pio_transfers(dev))
  2998. err = b43_pio_tx(dev, skb);
  2999. else
  3000. err = b43_dma_tx(dev, skb);
  3001. if (err == -ENOSPC) {
  3002. wl->tx_queue_stopped[queue_num] = 1;
  3003. ieee80211_stop_queue(wl->hw, queue_num);
  3004. skb_queue_head(&wl->tx_queue[queue_num], skb);
  3005. break;
  3006. }
  3007. if (unlikely(err))
  3008. ieee80211_free_txskb(wl->hw, skb);
  3009. err = 0;
  3010. }
  3011. if (!err)
  3012. wl->tx_queue_stopped[queue_num] = 0;
  3013. }
  3014. #if B43_DEBUG
  3015. dev->tx_count++;
  3016. #endif
  3017. mutex_unlock(&wl->mutex);
  3018. }
  3019. static void b43_op_tx(struct ieee80211_hw *hw,
  3020. struct ieee80211_tx_control *control,
  3021. struct sk_buff *skb)
  3022. {
  3023. struct b43_wl *wl = hw_to_b43_wl(hw);
  3024. if (unlikely(skb->len < 2 + 2 + 6)) {
  3025. /* Too short, this can't be a valid frame. */
  3026. ieee80211_free_txskb(hw, skb);
  3027. return;
  3028. }
  3029. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3030. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3031. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3032. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3033. } else {
  3034. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3035. }
  3036. }
  3037. static void b43_qos_params_upload(struct b43_wldev *dev,
  3038. const struct ieee80211_tx_queue_params *p,
  3039. u16 shm_offset)
  3040. {
  3041. u16 params[B43_NR_QOSPARAMS];
  3042. int bslots, tmp;
  3043. unsigned int i;
  3044. if (!dev->qos_enabled)
  3045. return;
  3046. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3047. memset(&params, 0, sizeof(params));
  3048. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3049. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3050. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3051. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3052. params[B43_QOSPARAM_AIFS] = p->aifs;
  3053. params[B43_QOSPARAM_BSLOTS] = bslots;
  3054. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3055. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3056. if (i == B43_QOSPARAM_STATUS) {
  3057. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3058. shm_offset + (i * 2));
  3059. /* Mark the parameters as updated. */
  3060. tmp |= 0x100;
  3061. b43_shm_write16(dev, B43_SHM_SHARED,
  3062. shm_offset + (i * 2),
  3063. tmp);
  3064. } else {
  3065. b43_shm_write16(dev, B43_SHM_SHARED,
  3066. shm_offset + (i * 2),
  3067. params[i]);
  3068. }
  3069. }
  3070. }
  3071. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3072. static const u16 b43_qos_shm_offsets[] = {
  3073. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3074. [0] = B43_QOS_VOICE,
  3075. [1] = B43_QOS_VIDEO,
  3076. [2] = B43_QOS_BESTEFFORT,
  3077. [3] = B43_QOS_BACKGROUND,
  3078. };
  3079. /* Update all QOS parameters in hardware. */
  3080. static void b43_qos_upload_all(struct b43_wldev *dev)
  3081. {
  3082. struct b43_wl *wl = dev->wl;
  3083. struct b43_qos_params *params;
  3084. unsigned int i;
  3085. if (!dev->qos_enabled)
  3086. return;
  3087. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3088. ARRAY_SIZE(wl->qos_params));
  3089. b43_mac_suspend(dev);
  3090. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3091. params = &(wl->qos_params[i]);
  3092. b43_qos_params_upload(dev, &(params->p),
  3093. b43_qos_shm_offsets[i]);
  3094. }
  3095. b43_mac_enable(dev);
  3096. }
  3097. static void b43_qos_clear(struct b43_wl *wl)
  3098. {
  3099. struct b43_qos_params *params;
  3100. unsigned int i;
  3101. /* Initialize QoS parameters to sane defaults. */
  3102. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3103. ARRAY_SIZE(wl->qos_params));
  3104. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3105. params = &(wl->qos_params[i]);
  3106. switch (b43_qos_shm_offsets[i]) {
  3107. case B43_QOS_VOICE:
  3108. params->p.txop = 0;
  3109. params->p.aifs = 2;
  3110. params->p.cw_min = 0x0001;
  3111. params->p.cw_max = 0x0001;
  3112. break;
  3113. case B43_QOS_VIDEO:
  3114. params->p.txop = 0;
  3115. params->p.aifs = 2;
  3116. params->p.cw_min = 0x0001;
  3117. params->p.cw_max = 0x0001;
  3118. break;
  3119. case B43_QOS_BESTEFFORT:
  3120. params->p.txop = 0;
  3121. params->p.aifs = 3;
  3122. params->p.cw_min = 0x0001;
  3123. params->p.cw_max = 0x03FF;
  3124. break;
  3125. case B43_QOS_BACKGROUND:
  3126. params->p.txop = 0;
  3127. params->p.aifs = 7;
  3128. params->p.cw_min = 0x0001;
  3129. params->p.cw_max = 0x03FF;
  3130. break;
  3131. default:
  3132. B43_WARN_ON(1);
  3133. }
  3134. }
  3135. }
  3136. /* Initialize the core's QOS capabilities */
  3137. static void b43_qos_init(struct b43_wldev *dev)
  3138. {
  3139. if (!dev->qos_enabled) {
  3140. /* Disable QOS support. */
  3141. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3142. b43_write16(dev, B43_MMIO_IFSCTL,
  3143. b43_read16(dev, B43_MMIO_IFSCTL)
  3144. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3145. b43dbg(dev->wl, "QoS disabled\n");
  3146. return;
  3147. }
  3148. /* Upload the current QOS parameters. */
  3149. b43_qos_upload_all(dev);
  3150. /* Enable QOS support. */
  3151. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3152. b43_write16(dev, B43_MMIO_IFSCTL,
  3153. b43_read16(dev, B43_MMIO_IFSCTL)
  3154. | B43_MMIO_IFSCTL_USE_EDCF);
  3155. b43dbg(dev->wl, "QoS enabled\n");
  3156. }
  3157. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3158. struct ieee80211_vif *vif, u16 _queue,
  3159. const struct ieee80211_tx_queue_params *params)
  3160. {
  3161. struct b43_wl *wl = hw_to_b43_wl(hw);
  3162. struct b43_wldev *dev;
  3163. unsigned int queue = (unsigned int)_queue;
  3164. int err = -ENODEV;
  3165. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3166. /* Queue not available or don't support setting
  3167. * params on this queue. Return success to not
  3168. * confuse mac80211. */
  3169. return 0;
  3170. }
  3171. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3172. ARRAY_SIZE(wl->qos_params));
  3173. mutex_lock(&wl->mutex);
  3174. dev = wl->current_dev;
  3175. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3176. goto out_unlock;
  3177. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3178. b43_mac_suspend(dev);
  3179. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3180. b43_qos_shm_offsets[queue]);
  3181. b43_mac_enable(dev);
  3182. err = 0;
  3183. out_unlock:
  3184. mutex_unlock(&wl->mutex);
  3185. return err;
  3186. }
  3187. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3188. struct ieee80211_low_level_stats *stats)
  3189. {
  3190. struct b43_wl *wl = hw_to_b43_wl(hw);
  3191. mutex_lock(&wl->mutex);
  3192. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3193. mutex_unlock(&wl->mutex);
  3194. return 0;
  3195. }
  3196. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3197. {
  3198. struct b43_wl *wl = hw_to_b43_wl(hw);
  3199. struct b43_wldev *dev;
  3200. u64 tsf;
  3201. mutex_lock(&wl->mutex);
  3202. dev = wl->current_dev;
  3203. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3204. b43_tsf_read(dev, &tsf);
  3205. else
  3206. tsf = 0;
  3207. mutex_unlock(&wl->mutex);
  3208. return tsf;
  3209. }
  3210. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3211. struct ieee80211_vif *vif, u64 tsf)
  3212. {
  3213. struct b43_wl *wl = hw_to_b43_wl(hw);
  3214. struct b43_wldev *dev;
  3215. mutex_lock(&wl->mutex);
  3216. dev = wl->current_dev;
  3217. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3218. b43_tsf_write(dev, tsf);
  3219. mutex_unlock(&wl->mutex);
  3220. }
  3221. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  3222. {
  3223. u32 tmp;
  3224. switch (dev->dev->bus_type) {
  3225. #ifdef CONFIG_B43_BCMA
  3226. case B43_BUS_BCMA:
  3227. b43err(dev->wl,
  3228. "Putting PHY into reset not supported on BCMA\n");
  3229. break;
  3230. #endif
  3231. #ifdef CONFIG_B43_SSB
  3232. case B43_BUS_SSB:
  3233. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3234. tmp &= ~B43_TMSLOW_GMODE;
  3235. tmp |= B43_TMSLOW_PHYRESET;
  3236. tmp |= SSB_TMSLOW_FGC;
  3237. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3238. msleep(1);
  3239. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3240. tmp &= ~SSB_TMSLOW_FGC;
  3241. tmp |= B43_TMSLOW_PHYRESET;
  3242. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3243. msleep(1);
  3244. break;
  3245. #endif
  3246. }
  3247. }
  3248. static const char *band_to_string(enum ieee80211_band band)
  3249. {
  3250. switch (band) {
  3251. case IEEE80211_BAND_5GHZ:
  3252. return "5";
  3253. case IEEE80211_BAND_2GHZ:
  3254. return "2.4";
  3255. default:
  3256. break;
  3257. }
  3258. B43_WARN_ON(1);
  3259. return "";
  3260. }
  3261. /* Expects wl->mutex locked */
  3262. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3263. {
  3264. struct b43_wldev *up_dev = NULL;
  3265. struct b43_wldev *down_dev;
  3266. struct b43_wldev *d;
  3267. int err;
  3268. bool uninitialized_var(gmode);
  3269. int prev_status;
  3270. /* Find a device and PHY which supports the band. */
  3271. list_for_each_entry(d, &wl->devlist, list) {
  3272. switch (chan->band) {
  3273. case IEEE80211_BAND_5GHZ:
  3274. if (d->phy.supports_5ghz) {
  3275. up_dev = d;
  3276. gmode = false;
  3277. }
  3278. break;
  3279. case IEEE80211_BAND_2GHZ:
  3280. if (d->phy.supports_2ghz) {
  3281. up_dev = d;
  3282. gmode = true;
  3283. }
  3284. break;
  3285. default:
  3286. B43_WARN_ON(1);
  3287. return -EINVAL;
  3288. }
  3289. if (up_dev)
  3290. break;
  3291. }
  3292. if (!up_dev) {
  3293. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3294. band_to_string(chan->band));
  3295. return -ENODEV;
  3296. }
  3297. if ((up_dev == wl->current_dev) &&
  3298. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3299. /* This device is already running. */
  3300. return 0;
  3301. }
  3302. b43dbg(wl, "Switching to %s-GHz band\n",
  3303. band_to_string(chan->band));
  3304. down_dev = wl->current_dev;
  3305. prev_status = b43_status(down_dev);
  3306. /* Shutdown the currently running core. */
  3307. if (prev_status >= B43_STAT_STARTED)
  3308. down_dev = b43_wireless_core_stop(down_dev);
  3309. if (prev_status >= B43_STAT_INITIALIZED)
  3310. b43_wireless_core_exit(down_dev);
  3311. if (down_dev != up_dev) {
  3312. /* We switch to a different core, so we put PHY into
  3313. * RESET on the old core. */
  3314. b43_put_phy_into_reset(down_dev);
  3315. }
  3316. /* Now start the new core. */
  3317. up_dev->phy.gmode = gmode;
  3318. if (prev_status >= B43_STAT_INITIALIZED) {
  3319. err = b43_wireless_core_init(up_dev);
  3320. if (err) {
  3321. b43err(wl, "Fatal: Could not initialize device for "
  3322. "selected %s-GHz band\n",
  3323. band_to_string(chan->band));
  3324. goto init_failure;
  3325. }
  3326. }
  3327. if (prev_status >= B43_STAT_STARTED) {
  3328. err = b43_wireless_core_start(up_dev);
  3329. if (err) {
  3330. b43err(wl, "Fatal: Could not start device for "
  3331. "selected %s-GHz band\n",
  3332. band_to_string(chan->band));
  3333. b43_wireless_core_exit(up_dev);
  3334. goto init_failure;
  3335. }
  3336. }
  3337. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3338. wl->current_dev = up_dev;
  3339. return 0;
  3340. init_failure:
  3341. /* Whoops, failed to init the new core. No core is operating now. */
  3342. wl->current_dev = NULL;
  3343. return err;
  3344. }
  3345. /* Write the short and long frame retry limit values. */
  3346. static void b43_set_retry_limits(struct b43_wldev *dev,
  3347. unsigned int short_retry,
  3348. unsigned int long_retry)
  3349. {
  3350. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3351. * the chip-internal counter. */
  3352. short_retry = min(short_retry, (unsigned int)0xF);
  3353. long_retry = min(long_retry, (unsigned int)0xF);
  3354. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3355. short_retry);
  3356. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3357. long_retry);
  3358. }
  3359. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3360. {
  3361. struct b43_wl *wl = hw_to_b43_wl(hw);
  3362. struct b43_wldev *dev;
  3363. struct b43_phy *phy;
  3364. struct ieee80211_conf *conf = &hw->conf;
  3365. int antenna;
  3366. int err = 0;
  3367. bool reload_bss = false;
  3368. mutex_lock(&wl->mutex);
  3369. dev = wl->current_dev;
  3370. /* Switch the band (if necessary). This might change the active core. */
  3371. err = b43_switch_band(wl, conf->channel);
  3372. if (err)
  3373. goto out_unlock_mutex;
  3374. /* Need to reload all settings if the core changed */
  3375. if (dev != wl->current_dev) {
  3376. dev = wl->current_dev;
  3377. changed = ~0;
  3378. reload_bss = true;
  3379. }
  3380. phy = &dev->phy;
  3381. if (conf_is_ht(conf))
  3382. phy->is_40mhz =
  3383. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3384. else
  3385. phy->is_40mhz = false;
  3386. b43_mac_suspend(dev);
  3387. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3388. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3389. conf->long_frame_max_tx_count);
  3390. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3391. if (!changed)
  3392. goto out_mac_enable;
  3393. /* Switch to the requested channel.
  3394. * The firmware takes care of races with the TX handler. */
  3395. if (conf->channel->hw_value != phy->channel)
  3396. b43_switch_channel(dev, conf->channel->hw_value);
  3397. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3398. /* Adjust the desired TX power level. */
  3399. if (conf->power_level != 0) {
  3400. if (conf->power_level != phy->desired_txpower) {
  3401. phy->desired_txpower = conf->power_level;
  3402. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3403. B43_TXPWR_IGNORE_TSSI);
  3404. }
  3405. }
  3406. /* Antennas for RX and management frame TX. */
  3407. antenna = B43_ANTENNA_DEFAULT;
  3408. b43_mgmtframe_txantenna(dev, antenna);
  3409. antenna = B43_ANTENNA_DEFAULT;
  3410. if (phy->ops->set_rx_antenna)
  3411. phy->ops->set_rx_antenna(dev, antenna);
  3412. if (wl->radio_enabled != phy->radio_on) {
  3413. if (wl->radio_enabled) {
  3414. b43_software_rfkill(dev, false);
  3415. b43info(dev->wl, "Radio turned on by software\n");
  3416. if (!dev->radio_hw_enable) {
  3417. b43info(dev->wl, "The hardware RF-kill button "
  3418. "still turns the radio physically off. "
  3419. "Press the button to turn it on.\n");
  3420. }
  3421. } else {
  3422. b43_software_rfkill(dev, true);
  3423. b43info(dev->wl, "Radio turned off by software\n");
  3424. }
  3425. }
  3426. out_mac_enable:
  3427. b43_mac_enable(dev);
  3428. out_unlock_mutex:
  3429. mutex_unlock(&wl->mutex);
  3430. if (wl->vif && reload_bss)
  3431. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3432. return err;
  3433. }
  3434. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3435. {
  3436. struct ieee80211_supported_band *sband =
  3437. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3438. struct ieee80211_rate *rate;
  3439. int i;
  3440. u16 basic, direct, offset, basic_offset, rateptr;
  3441. for (i = 0; i < sband->n_bitrates; i++) {
  3442. rate = &sband->bitrates[i];
  3443. if (b43_is_cck_rate(rate->hw_value)) {
  3444. direct = B43_SHM_SH_CCKDIRECT;
  3445. basic = B43_SHM_SH_CCKBASIC;
  3446. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3447. offset &= 0xF;
  3448. } else {
  3449. direct = B43_SHM_SH_OFDMDIRECT;
  3450. basic = B43_SHM_SH_OFDMBASIC;
  3451. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3452. offset &= 0xF;
  3453. }
  3454. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3455. if (b43_is_cck_rate(rate->hw_value)) {
  3456. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3457. basic_offset &= 0xF;
  3458. } else {
  3459. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3460. basic_offset &= 0xF;
  3461. }
  3462. /*
  3463. * Get the pointer that we need to point to
  3464. * from the direct map
  3465. */
  3466. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3467. direct + 2 * basic_offset);
  3468. /* and write it to the basic map */
  3469. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3470. rateptr);
  3471. }
  3472. }
  3473. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3474. struct ieee80211_vif *vif,
  3475. struct ieee80211_bss_conf *conf,
  3476. u32 changed)
  3477. {
  3478. struct b43_wl *wl = hw_to_b43_wl(hw);
  3479. struct b43_wldev *dev;
  3480. mutex_lock(&wl->mutex);
  3481. dev = wl->current_dev;
  3482. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3483. goto out_unlock_mutex;
  3484. B43_WARN_ON(wl->vif != vif);
  3485. if (changed & BSS_CHANGED_BSSID) {
  3486. if (conf->bssid)
  3487. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3488. else
  3489. memset(wl->bssid, 0, ETH_ALEN);
  3490. }
  3491. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3492. if (changed & BSS_CHANGED_BEACON &&
  3493. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3494. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3495. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3496. b43_update_templates(wl);
  3497. if (changed & BSS_CHANGED_BSSID)
  3498. b43_write_mac_bssid_templates(dev);
  3499. }
  3500. b43_mac_suspend(dev);
  3501. /* Update templates for AP/mesh mode. */
  3502. if (changed & BSS_CHANGED_BEACON_INT &&
  3503. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3504. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3505. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3506. conf->beacon_int)
  3507. b43_set_beacon_int(dev, conf->beacon_int);
  3508. if (changed & BSS_CHANGED_BASIC_RATES)
  3509. b43_update_basic_rates(dev, conf->basic_rates);
  3510. if (changed & BSS_CHANGED_ERP_SLOT) {
  3511. if (conf->use_short_slot)
  3512. b43_short_slot_timing_enable(dev);
  3513. else
  3514. b43_short_slot_timing_disable(dev);
  3515. }
  3516. b43_mac_enable(dev);
  3517. out_unlock_mutex:
  3518. mutex_unlock(&wl->mutex);
  3519. }
  3520. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3521. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3522. struct ieee80211_key_conf *key)
  3523. {
  3524. struct b43_wl *wl = hw_to_b43_wl(hw);
  3525. struct b43_wldev *dev;
  3526. u8 algorithm;
  3527. u8 index;
  3528. int err;
  3529. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3530. if (modparam_nohwcrypt)
  3531. return -ENOSPC; /* User disabled HW-crypto */
  3532. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3533. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3534. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3535. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3536. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3537. /*
  3538. * For now, disable hw crypto for the RSN IBSS group keys. This
  3539. * could be optimized in the future, but until that gets
  3540. * implemented, use of software crypto for group addressed
  3541. * frames is a acceptable to allow RSN IBSS to be used.
  3542. */
  3543. return -EOPNOTSUPP;
  3544. }
  3545. mutex_lock(&wl->mutex);
  3546. dev = wl->current_dev;
  3547. err = -ENODEV;
  3548. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3549. goto out_unlock;
  3550. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3551. /* We don't have firmware for the crypto engine.
  3552. * Must use software-crypto. */
  3553. err = -EOPNOTSUPP;
  3554. goto out_unlock;
  3555. }
  3556. err = -EINVAL;
  3557. switch (key->cipher) {
  3558. case WLAN_CIPHER_SUITE_WEP40:
  3559. algorithm = B43_SEC_ALGO_WEP40;
  3560. break;
  3561. case WLAN_CIPHER_SUITE_WEP104:
  3562. algorithm = B43_SEC_ALGO_WEP104;
  3563. break;
  3564. case WLAN_CIPHER_SUITE_TKIP:
  3565. algorithm = B43_SEC_ALGO_TKIP;
  3566. break;
  3567. case WLAN_CIPHER_SUITE_CCMP:
  3568. algorithm = B43_SEC_ALGO_AES;
  3569. break;
  3570. default:
  3571. B43_WARN_ON(1);
  3572. goto out_unlock;
  3573. }
  3574. index = (u8) (key->keyidx);
  3575. if (index > 3)
  3576. goto out_unlock;
  3577. switch (cmd) {
  3578. case SET_KEY:
  3579. if (algorithm == B43_SEC_ALGO_TKIP &&
  3580. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3581. !modparam_hwtkip)) {
  3582. /* We support only pairwise key */
  3583. err = -EOPNOTSUPP;
  3584. goto out_unlock;
  3585. }
  3586. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3587. if (WARN_ON(!sta)) {
  3588. err = -EOPNOTSUPP;
  3589. goto out_unlock;
  3590. }
  3591. /* Pairwise key with an assigned MAC address. */
  3592. err = b43_key_write(dev, -1, algorithm,
  3593. key->key, key->keylen,
  3594. sta->addr, key);
  3595. } else {
  3596. /* Group key */
  3597. err = b43_key_write(dev, index, algorithm,
  3598. key->key, key->keylen, NULL, key);
  3599. }
  3600. if (err)
  3601. goto out_unlock;
  3602. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3603. algorithm == B43_SEC_ALGO_WEP104) {
  3604. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3605. } else {
  3606. b43_hf_write(dev,
  3607. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3608. }
  3609. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3610. if (algorithm == B43_SEC_ALGO_TKIP)
  3611. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3612. break;
  3613. case DISABLE_KEY: {
  3614. err = b43_key_clear(dev, key->hw_key_idx);
  3615. if (err)
  3616. goto out_unlock;
  3617. break;
  3618. }
  3619. default:
  3620. B43_WARN_ON(1);
  3621. }
  3622. out_unlock:
  3623. if (!err) {
  3624. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3625. "mac: %pM\n",
  3626. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3627. sta ? sta->addr : bcast_addr);
  3628. b43_dump_keymemory(dev);
  3629. }
  3630. mutex_unlock(&wl->mutex);
  3631. return err;
  3632. }
  3633. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3634. unsigned int changed, unsigned int *fflags,
  3635. u64 multicast)
  3636. {
  3637. struct b43_wl *wl = hw_to_b43_wl(hw);
  3638. struct b43_wldev *dev;
  3639. mutex_lock(&wl->mutex);
  3640. dev = wl->current_dev;
  3641. if (!dev) {
  3642. *fflags = 0;
  3643. goto out_unlock;
  3644. }
  3645. *fflags &= FIF_PROMISC_IN_BSS |
  3646. FIF_ALLMULTI |
  3647. FIF_FCSFAIL |
  3648. FIF_PLCPFAIL |
  3649. FIF_CONTROL |
  3650. FIF_OTHER_BSS |
  3651. FIF_BCN_PRBRESP_PROMISC;
  3652. changed &= FIF_PROMISC_IN_BSS |
  3653. FIF_ALLMULTI |
  3654. FIF_FCSFAIL |
  3655. FIF_PLCPFAIL |
  3656. FIF_CONTROL |
  3657. FIF_OTHER_BSS |
  3658. FIF_BCN_PRBRESP_PROMISC;
  3659. wl->filter_flags = *fflags;
  3660. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3661. b43_adjust_opmode(dev);
  3662. out_unlock:
  3663. mutex_unlock(&wl->mutex);
  3664. }
  3665. /* Locking: wl->mutex
  3666. * Returns the current dev. This might be different from the passed in dev,
  3667. * because the core might be gone away while we unlocked the mutex. */
  3668. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3669. {
  3670. struct b43_wl *wl;
  3671. struct b43_wldev *orig_dev;
  3672. u32 mask;
  3673. int queue_num;
  3674. if (!dev)
  3675. return NULL;
  3676. wl = dev->wl;
  3677. redo:
  3678. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3679. return dev;
  3680. /* Cancel work. Unlock to avoid deadlocks. */
  3681. mutex_unlock(&wl->mutex);
  3682. cancel_delayed_work_sync(&dev->periodic_work);
  3683. cancel_work_sync(&wl->tx_work);
  3684. mutex_lock(&wl->mutex);
  3685. dev = wl->current_dev;
  3686. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3687. /* Whoops, aliens ate up the device while we were unlocked. */
  3688. return dev;
  3689. }
  3690. /* Disable interrupts on the device. */
  3691. b43_set_status(dev, B43_STAT_INITIALIZED);
  3692. if (b43_bus_host_is_sdio(dev->dev)) {
  3693. /* wl->mutex is locked. That is enough. */
  3694. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3695. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3696. } else {
  3697. spin_lock_irq(&wl->hardirq_lock);
  3698. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3699. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3700. spin_unlock_irq(&wl->hardirq_lock);
  3701. }
  3702. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3703. orig_dev = dev;
  3704. mutex_unlock(&wl->mutex);
  3705. if (b43_bus_host_is_sdio(dev->dev)) {
  3706. b43_sdio_free_irq(dev);
  3707. } else {
  3708. synchronize_irq(dev->dev->irq);
  3709. free_irq(dev->dev->irq, dev);
  3710. }
  3711. mutex_lock(&wl->mutex);
  3712. dev = wl->current_dev;
  3713. if (!dev)
  3714. return dev;
  3715. if (dev != orig_dev) {
  3716. if (b43_status(dev) >= B43_STAT_STARTED)
  3717. goto redo;
  3718. return dev;
  3719. }
  3720. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3721. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3722. /* Drain all TX queues. */
  3723. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3724. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3725. struct sk_buff *skb;
  3726. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3727. ieee80211_free_txskb(wl->hw, skb);
  3728. }
  3729. }
  3730. b43_mac_suspend(dev);
  3731. b43_leds_exit(dev);
  3732. b43dbg(wl, "Wireless interface stopped\n");
  3733. return dev;
  3734. }
  3735. /* Locking: wl->mutex */
  3736. static int b43_wireless_core_start(struct b43_wldev *dev)
  3737. {
  3738. int err;
  3739. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3740. drain_txstatus_queue(dev);
  3741. if (b43_bus_host_is_sdio(dev->dev)) {
  3742. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3743. if (err) {
  3744. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3745. goto out;
  3746. }
  3747. } else {
  3748. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3749. b43_interrupt_thread_handler,
  3750. IRQF_SHARED, KBUILD_MODNAME, dev);
  3751. if (err) {
  3752. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3753. dev->dev->irq);
  3754. goto out;
  3755. }
  3756. }
  3757. /* We are ready to run. */
  3758. ieee80211_wake_queues(dev->wl->hw);
  3759. b43_set_status(dev, B43_STAT_STARTED);
  3760. /* Start data flow (TX/RX). */
  3761. b43_mac_enable(dev);
  3762. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3763. /* Start maintenance work */
  3764. b43_periodic_tasks_setup(dev);
  3765. b43_leds_init(dev);
  3766. b43dbg(dev->wl, "Wireless interface started\n");
  3767. out:
  3768. return err;
  3769. }
  3770. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3771. {
  3772. switch (phy_type) {
  3773. case B43_PHYTYPE_A:
  3774. return "A";
  3775. case B43_PHYTYPE_B:
  3776. return "B";
  3777. case B43_PHYTYPE_G:
  3778. return "G";
  3779. case B43_PHYTYPE_N:
  3780. return "N";
  3781. case B43_PHYTYPE_LP:
  3782. return "LP";
  3783. case B43_PHYTYPE_SSLPN:
  3784. return "SSLPN";
  3785. case B43_PHYTYPE_HT:
  3786. return "HT";
  3787. case B43_PHYTYPE_LCN:
  3788. return "LCN";
  3789. case B43_PHYTYPE_LCNXN:
  3790. return "LCNXN";
  3791. case B43_PHYTYPE_LCN40:
  3792. return "LCN40";
  3793. case B43_PHYTYPE_AC:
  3794. return "AC";
  3795. }
  3796. return "UNKNOWN";
  3797. }
  3798. /* Get PHY and RADIO versioning numbers */
  3799. static int b43_phy_versioning(struct b43_wldev *dev)
  3800. {
  3801. struct b43_phy *phy = &dev->phy;
  3802. u32 tmp;
  3803. u8 analog_type;
  3804. u8 phy_type;
  3805. u8 phy_rev;
  3806. u16 radio_manuf;
  3807. u16 radio_ver;
  3808. u16 radio_rev;
  3809. int unsupported = 0;
  3810. /* Get PHY versioning */
  3811. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3812. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3813. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3814. phy_rev = (tmp & B43_PHYVER_VERSION);
  3815. switch (phy_type) {
  3816. case B43_PHYTYPE_A:
  3817. if (phy_rev >= 4)
  3818. unsupported = 1;
  3819. break;
  3820. case B43_PHYTYPE_B:
  3821. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3822. && phy_rev != 7)
  3823. unsupported = 1;
  3824. break;
  3825. case B43_PHYTYPE_G:
  3826. if (phy_rev > 9)
  3827. unsupported = 1;
  3828. break;
  3829. #ifdef CONFIG_B43_PHY_N
  3830. case B43_PHYTYPE_N:
  3831. if (phy_rev > 9)
  3832. unsupported = 1;
  3833. break;
  3834. #endif
  3835. #ifdef CONFIG_B43_PHY_LP
  3836. case B43_PHYTYPE_LP:
  3837. if (phy_rev > 2)
  3838. unsupported = 1;
  3839. break;
  3840. #endif
  3841. #ifdef CONFIG_B43_PHY_HT
  3842. case B43_PHYTYPE_HT:
  3843. if (phy_rev > 1)
  3844. unsupported = 1;
  3845. break;
  3846. #endif
  3847. #ifdef CONFIG_B43_PHY_LCN
  3848. case B43_PHYTYPE_LCN:
  3849. if (phy_rev > 1)
  3850. unsupported = 1;
  3851. break;
  3852. #endif
  3853. default:
  3854. unsupported = 1;
  3855. }
  3856. if (unsupported) {
  3857. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3858. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3859. phy_rev);
  3860. return -EOPNOTSUPP;
  3861. }
  3862. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3863. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3864. /* Get RADIO versioning */
  3865. if (dev->dev->core_rev >= 24) {
  3866. u16 radio24[3];
  3867. for (tmp = 0; tmp < 3; tmp++) {
  3868. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3869. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3870. }
  3871. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3872. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3873. radio_manuf = 0x17F;
  3874. radio_ver = (radio24[2] << 8) | radio24[1];
  3875. radio_rev = (radio24[0] & 0xF);
  3876. } else {
  3877. if (dev->dev->chip_id == 0x4317) {
  3878. if (dev->dev->chip_rev == 0)
  3879. tmp = 0x3205017F;
  3880. else if (dev->dev->chip_rev == 1)
  3881. tmp = 0x4205017F;
  3882. else
  3883. tmp = 0x5205017F;
  3884. } else {
  3885. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3886. B43_RADIOCTL_ID);
  3887. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3888. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3889. B43_RADIOCTL_ID);
  3890. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3891. << 16;
  3892. }
  3893. radio_manuf = (tmp & 0x00000FFF);
  3894. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3895. radio_rev = (tmp & 0xF0000000) >> 28;
  3896. }
  3897. if (radio_manuf != 0x17F /* Broadcom */)
  3898. unsupported = 1;
  3899. switch (phy_type) {
  3900. case B43_PHYTYPE_A:
  3901. if (radio_ver != 0x2060)
  3902. unsupported = 1;
  3903. if (radio_rev != 1)
  3904. unsupported = 1;
  3905. if (radio_manuf != 0x17F)
  3906. unsupported = 1;
  3907. break;
  3908. case B43_PHYTYPE_B:
  3909. if ((radio_ver & 0xFFF0) != 0x2050)
  3910. unsupported = 1;
  3911. break;
  3912. case B43_PHYTYPE_G:
  3913. if (radio_ver != 0x2050)
  3914. unsupported = 1;
  3915. break;
  3916. case B43_PHYTYPE_N:
  3917. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3918. unsupported = 1;
  3919. break;
  3920. case B43_PHYTYPE_LP:
  3921. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3922. unsupported = 1;
  3923. break;
  3924. case B43_PHYTYPE_HT:
  3925. if (radio_ver != 0x2059)
  3926. unsupported = 1;
  3927. break;
  3928. case B43_PHYTYPE_LCN:
  3929. if (radio_ver != 0x2064)
  3930. unsupported = 1;
  3931. break;
  3932. default:
  3933. B43_WARN_ON(1);
  3934. }
  3935. if (unsupported) {
  3936. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3937. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3938. radio_manuf, radio_ver, radio_rev);
  3939. return -EOPNOTSUPP;
  3940. }
  3941. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3942. radio_manuf, radio_ver, radio_rev);
  3943. phy->radio_manuf = radio_manuf;
  3944. phy->radio_ver = radio_ver;
  3945. phy->radio_rev = radio_rev;
  3946. phy->analog = analog_type;
  3947. phy->type = phy_type;
  3948. phy->rev = phy_rev;
  3949. return 0;
  3950. }
  3951. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3952. struct b43_phy *phy)
  3953. {
  3954. phy->hardware_power_control = !!modparam_hwpctl;
  3955. phy->next_txpwr_check_time = jiffies;
  3956. /* PHY TX errors counter. */
  3957. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3958. #if B43_DEBUG
  3959. phy->phy_locked = false;
  3960. phy->radio_locked = false;
  3961. #endif
  3962. }
  3963. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3964. {
  3965. dev->dfq_valid = false;
  3966. /* Assume the radio is enabled. If it's not enabled, the state will
  3967. * immediately get fixed on the first periodic work run. */
  3968. dev->radio_hw_enable = true;
  3969. /* Stats */
  3970. memset(&dev->stats, 0, sizeof(dev->stats));
  3971. setup_struct_phy_for_init(dev, &dev->phy);
  3972. /* IRQ related flags */
  3973. dev->irq_reason = 0;
  3974. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3975. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3976. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3977. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3978. dev->mac_suspended = 1;
  3979. /* Noise calculation context */
  3980. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3981. }
  3982. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3983. {
  3984. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3985. u64 hf;
  3986. if (!modparam_btcoex)
  3987. return;
  3988. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3989. return;
  3990. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3991. return;
  3992. hf = b43_hf_read(dev);
  3993. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3994. hf |= B43_HF_BTCOEXALT;
  3995. else
  3996. hf |= B43_HF_BTCOEX;
  3997. b43_hf_write(dev, hf);
  3998. }
  3999. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  4000. {
  4001. if (!modparam_btcoex)
  4002. return;
  4003. //TODO
  4004. }
  4005. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  4006. {
  4007. struct ssb_bus *bus;
  4008. u32 tmp;
  4009. if (dev->dev->bus_type != B43_BUS_SSB)
  4010. return;
  4011. bus = dev->dev->sdev->bus;
  4012. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  4013. (bus->chip_id == 0x4312)) {
  4014. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  4015. tmp &= ~SSB_IMCFGLO_REQTO;
  4016. tmp &= ~SSB_IMCFGLO_SERTO;
  4017. tmp |= 0x3;
  4018. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  4019. ssb_commit_settings(bus);
  4020. }
  4021. }
  4022. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  4023. {
  4024. u16 pu_delay;
  4025. /* The time value is in microseconds. */
  4026. if (dev->phy.type == B43_PHYTYPE_A)
  4027. pu_delay = 3700;
  4028. else
  4029. pu_delay = 1050;
  4030. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  4031. pu_delay = 500;
  4032. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  4033. pu_delay = max(pu_delay, (u16)2400);
  4034. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  4035. }
  4036. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  4037. static void b43_set_pretbtt(struct b43_wldev *dev)
  4038. {
  4039. u16 pretbtt;
  4040. /* The time value is in microseconds. */
  4041. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  4042. pretbtt = 2;
  4043. } else {
  4044. if (dev->phy.type == B43_PHYTYPE_A)
  4045. pretbtt = 120;
  4046. else
  4047. pretbtt = 250;
  4048. }
  4049. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  4050. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  4051. }
  4052. /* Shutdown a wireless core */
  4053. /* Locking: wl->mutex */
  4054. static void b43_wireless_core_exit(struct b43_wldev *dev)
  4055. {
  4056. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4057. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4058. return;
  4059. /* Unregister HW RNG driver */
  4060. b43_rng_exit(dev->wl);
  4061. b43_set_status(dev, B43_STAT_UNINIT);
  4062. /* Stop the microcode PSM. */
  4063. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4064. B43_MACCTL_PSM_JMP0);
  4065. b43_dma_free(dev);
  4066. b43_pio_free(dev);
  4067. b43_chip_exit(dev);
  4068. dev->phy.ops->switch_analog(dev, 0);
  4069. if (dev->wl->current_beacon) {
  4070. dev_kfree_skb_any(dev->wl->current_beacon);
  4071. dev->wl->current_beacon = NULL;
  4072. }
  4073. b43_device_disable(dev, 0);
  4074. b43_bus_may_powerdown(dev);
  4075. }
  4076. /* Initialize a wireless core */
  4077. static int b43_wireless_core_init(struct b43_wldev *dev)
  4078. {
  4079. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4080. struct b43_phy *phy = &dev->phy;
  4081. int err;
  4082. u64 hf;
  4083. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4084. err = b43_bus_powerup(dev, 0);
  4085. if (err)
  4086. goto out;
  4087. if (!b43_device_is_enabled(dev))
  4088. b43_wireless_core_reset(dev, phy->gmode);
  4089. /* Reset all data structures. */
  4090. setup_struct_wldev_for_init(dev);
  4091. phy->ops->prepare_structs(dev);
  4092. /* Enable IRQ routing to this device. */
  4093. switch (dev->dev->bus_type) {
  4094. #ifdef CONFIG_B43_BCMA
  4095. case B43_BUS_BCMA:
  4096. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
  4097. dev->dev->bdev, true);
  4098. break;
  4099. #endif
  4100. #ifdef CONFIG_B43_SSB
  4101. case B43_BUS_SSB:
  4102. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4103. dev->dev->sdev);
  4104. break;
  4105. #endif
  4106. }
  4107. b43_imcfglo_timeouts_workaround(dev);
  4108. b43_bluetooth_coext_disable(dev);
  4109. if (phy->ops->prepare_hardware) {
  4110. err = phy->ops->prepare_hardware(dev);
  4111. if (err)
  4112. goto err_busdown;
  4113. }
  4114. err = b43_chip_init(dev);
  4115. if (err)
  4116. goto err_busdown;
  4117. b43_shm_write16(dev, B43_SHM_SHARED,
  4118. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4119. hf = b43_hf_read(dev);
  4120. if (phy->type == B43_PHYTYPE_G) {
  4121. hf |= B43_HF_SYMW;
  4122. if (phy->rev == 1)
  4123. hf |= B43_HF_GDCW;
  4124. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4125. hf |= B43_HF_OFDMPABOOST;
  4126. }
  4127. if (phy->radio_ver == 0x2050) {
  4128. if (phy->radio_rev == 6)
  4129. hf |= B43_HF_4318TSSI;
  4130. if (phy->radio_rev < 6)
  4131. hf |= B43_HF_VCORECALC;
  4132. }
  4133. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4134. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4135. #ifdef CONFIG_SSB_DRIVER_PCICORE
  4136. if (dev->dev->bus_type == B43_BUS_SSB &&
  4137. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4138. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4139. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4140. #endif
  4141. hf &= ~B43_HF_SKCFPUP;
  4142. b43_hf_write(dev, hf);
  4143. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4144. B43_DEFAULT_LONG_RETRY_LIMIT);
  4145. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4146. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4147. /* Disable sending probe responses from firmware.
  4148. * Setting the MaxTime to one usec will always trigger
  4149. * a timeout, so we never send any probe resp.
  4150. * A timeout of zero is infinite. */
  4151. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4152. b43_rate_memory_init(dev);
  4153. b43_set_phytxctl_defaults(dev);
  4154. /* Minimum Contention Window */
  4155. if (phy->type == B43_PHYTYPE_B)
  4156. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4157. else
  4158. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4159. /* Maximum Contention Window */
  4160. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4161. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4162. b43_bus_host_is_sdio(dev->dev)) {
  4163. dev->__using_pio_transfers = true;
  4164. err = b43_pio_init(dev);
  4165. } else if (dev->use_pio) {
  4166. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4167. "This should not be needed and will result in lower "
  4168. "performance.\n");
  4169. dev->__using_pio_transfers = true;
  4170. err = b43_pio_init(dev);
  4171. } else {
  4172. dev->__using_pio_transfers = false;
  4173. err = b43_dma_init(dev);
  4174. }
  4175. if (err)
  4176. goto err_chip_exit;
  4177. b43_qos_init(dev);
  4178. b43_set_synth_pu_delay(dev, 1);
  4179. b43_bluetooth_coext_enable(dev);
  4180. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4181. b43_upload_card_macaddress(dev);
  4182. b43_security_init(dev);
  4183. ieee80211_wake_queues(dev->wl->hw);
  4184. b43_set_status(dev, B43_STAT_INITIALIZED);
  4185. /* Register HW RNG driver */
  4186. b43_rng_init(dev->wl);
  4187. out:
  4188. return err;
  4189. err_chip_exit:
  4190. b43_chip_exit(dev);
  4191. err_busdown:
  4192. b43_bus_may_powerdown(dev);
  4193. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4194. return err;
  4195. }
  4196. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4197. struct ieee80211_vif *vif)
  4198. {
  4199. struct b43_wl *wl = hw_to_b43_wl(hw);
  4200. struct b43_wldev *dev;
  4201. int err = -EOPNOTSUPP;
  4202. /* TODO: allow WDS/AP devices to coexist */
  4203. if (vif->type != NL80211_IFTYPE_AP &&
  4204. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4205. vif->type != NL80211_IFTYPE_STATION &&
  4206. vif->type != NL80211_IFTYPE_WDS &&
  4207. vif->type != NL80211_IFTYPE_ADHOC)
  4208. return -EOPNOTSUPP;
  4209. mutex_lock(&wl->mutex);
  4210. if (wl->operating)
  4211. goto out_mutex_unlock;
  4212. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4213. dev = wl->current_dev;
  4214. wl->operating = true;
  4215. wl->vif = vif;
  4216. wl->if_type = vif->type;
  4217. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4218. b43_adjust_opmode(dev);
  4219. b43_set_pretbtt(dev);
  4220. b43_set_synth_pu_delay(dev, 0);
  4221. b43_upload_card_macaddress(dev);
  4222. err = 0;
  4223. out_mutex_unlock:
  4224. mutex_unlock(&wl->mutex);
  4225. if (err == 0)
  4226. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4227. return err;
  4228. }
  4229. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4230. struct ieee80211_vif *vif)
  4231. {
  4232. struct b43_wl *wl = hw_to_b43_wl(hw);
  4233. struct b43_wldev *dev = wl->current_dev;
  4234. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4235. mutex_lock(&wl->mutex);
  4236. B43_WARN_ON(!wl->operating);
  4237. B43_WARN_ON(wl->vif != vif);
  4238. wl->vif = NULL;
  4239. wl->operating = false;
  4240. b43_adjust_opmode(dev);
  4241. memset(wl->mac_addr, 0, ETH_ALEN);
  4242. b43_upload_card_macaddress(dev);
  4243. mutex_unlock(&wl->mutex);
  4244. }
  4245. static int b43_op_start(struct ieee80211_hw *hw)
  4246. {
  4247. struct b43_wl *wl = hw_to_b43_wl(hw);
  4248. struct b43_wldev *dev = wl->current_dev;
  4249. int did_init = 0;
  4250. int err = 0;
  4251. /* Kill all old instance specific information to make sure
  4252. * the card won't use it in the short timeframe between start
  4253. * and mac80211 reconfiguring it. */
  4254. memset(wl->bssid, 0, ETH_ALEN);
  4255. memset(wl->mac_addr, 0, ETH_ALEN);
  4256. wl->filter_flags = 0;
  4257. wl->radiotap_enabled = false;
  4258. b43_qos_clear(wl);
  4259. wl->beacon0_uploaded = false;
  4260. wl->beacon1_uploaded = false;
  4261. wl->beacon_templates_virgin = true;
  4262. wl->radio_enabled = true;
  4263. mutex_lock(&wl->mutex);
  4264. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4265. err = b43_wireless_core_init(dev);
  4266. if (err)
  4267. goto out_mutex_unlock;
  4268. did_init = 1;
  4269. }
  4270. if (b43_status(dev) < B43_STAT_STARTED) {
  4271. err = b43_wireless_core_start(dev);
  4272. if (err) {
  4273. if (did_init)
  4274. b43_wireless_core_exit(dev);
  4275. goto out_mutex_unlock;
  4276. }
  4277. }
  4278. /* XXX: only do if device doesn't support rfkill irq */
  4279. wiphy_rfkill_start_polling(hw->wiphy);
  4280. out_mutex_unlock:
  4281. mutex_unlock(&wl->mutex);
  4282. /*
  4283. * Configuration may have been overwritten during initialization.
  4284. * Reload the configuration, but only if initialization was
  4285. * successful. Reloading the configuration after a failed init
  4286. * may hang the system.
  4287. */
  4288. if (!err)
  4289. b43_op_config(hw, ~0);
  4290. return err;
  4291. }
  4292. static void b43_op_stop(struct ieee80211_hw *hw)
  4293. {
  4294. struct b43_wl *wl = hw_to_b43_wl(hw);
  4295. struct b43_wldev *dev = wl->current_dev;
  4296. cancel_work_sync(&(wl->beacon_update_trigger));
  4297. if (!dev)
  4298. goto out;
  4299. mutex_lock(&wl->mutex);
  4300. if (b43_status(dev) >= B43_STAT_STARTED) {
  4301. dev = b43_wireless_core_stop(dev);
  4302. if (!dev)
  4303. goto out_unlock;
  4304. }
  4305. b43_wireless_core_exit(dev);
  4306. wl->radio_enabled = false;
  4307. out_unlock:
  4308. mutex_unlock(&wl->mutex);
  4309. out:
  4310. cancel_work_sync(&(wl->txpower_adjust_work));
  4311. }
  4312. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4313. struct ieee80211_sta *sta, bool set)
  4314. {
  4315. struct b43_wl *wl = hw_to_b43_wl(hw);
  4316. /* FIXME: add locking */
  4317. b43_update_templates(wl);
  4318. return 0;
  4319. }
  4320. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4321. struct ieee80211_vif *vif,
  4322. enum sta_notify_cmd notify_cmd,
  4323. struct ieee80211_sta *sta)
  4324. {
  4325. struct b43_wl *wl = hw_to_b43_wl(hw);
  4326. B43_WARN_ON(!vif || wl->vif != vif);
  4327. }
  4328. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4329. {
  4330. struct b43_wl *wl = hw_to_b43_wl(hw);
  4331. struct b43_wldev *dev;
  4332. mutex_lock(&wl->mutex);
  4333. dev = wl->current_dev;
  4334. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4335. /* Disable CFP update during scan on other channels. */
  4336. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4337. }
  4338. mutex_unlock(&wl->mutex);
  4339. }
  4340. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4341. {
  4342. struct b43_wl *wl = hw_to_b43_wl(hw);
  4343. struct b43_wldev *dev;
  4344. mutex_lock(&wl->mutex);
  4345. dev = wl->current_dev;
  4346. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4347. /* Re-enable CFP update. */
  4348. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4349. }
  4350. mutex_unlock(&wl->mutex);
  4351. }
  4352. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4353. struct survey_info *survey)
  4354. {
  4355. struct b43_wl *wl = hw_to_b43_wl(hw);
  4356. struct b43_wldev *dev = wl->current_dev;
  4357. struct ieee80211_conf *conf = &hw->conf;
  4358. if (idx != 0)
  4359. return -ENOENT;
  4360. survey->channel = conf->channel;
  4361. survey->filled = SURVEY_INFO_NOISE_DBM;
  4362. survey->noise = dev->stats.link_noise;
  4363. return 0;
  4364. }
  4365. static const struct ieee80211_ops b43_hw_ops = {
  4366. .tx = b43_op_tx,
  4367. .conf_tx = b43_op_conf_tx,
  4368. .add_interface = b43_op_add_interface,
  4369. .remove_interface = b43_op_remove_interface,
  4370. .config = b43_op_config,
  4371. .bss_info_changed = b43_op_bss_info_changed,
  4372. .configure_filter = b43_op_configure_filter,
  4373. .set_key = b43_op_set_key,
  4374. .update_tkip_key = b43_op_update_tkip_key,
  4375. .get_stats = b43_op_get_stats,
  4376. .get_tsf = b43_op_get_tsf,
  4377. .set_tsf = b43_op_set_tsf,
  4378. .start = b43_op_start,
  4379. .stop = b43_op_stop,
  4380. .set_tim = b43_op_beacon_set_tim,
  4381. .sta_notify = b43_op_sta_notify,
  4382. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4383. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4384. .get_survey = b43_op_get_survey,
  4385. .rfkill_poll = b43_rfkill_poll,
  4386. };
  4387. /* Hard-reset the chip. Do not call this directly.
  4388. * Use b43_controller_restart()
  4389. */
  4390. static void b43_chip_reset(struct work_struct *work)
  4391. {
  4392. struct b43_wldev *dev =
  4393. container_of(work, struct b43_wldev, restart_work);
  4394. struct b43_wl *wl = dev->wl;
  4395. int err = 0;
  4396. int prev_status;
  4397. mutex_lock(&wl->mutex);
  4398. prev_status = b43_status(dev);
  4399. /* Bring the device down... */
  4400. if (prev_status >= B43_STAT_STARTED) {
  4401. dev = b43_wireless_core_stop(dev);
  4402. if (!dev) {
  4403. err = -ENODEV;
  4404. goto out;
  4405. }
  4406. }
  4407. if (prev_status >= B43_STAT_INITIALIZED)
  4408. b43_wireless_core_exit(dev);
  4409. /* ...and up again. */
  4410. if (prev_status >= B43_STAT_INITIALIZED) {
  4411. err = b43_wireless_core_init(dev);
  4412. if (err)
  4413. goto out;
  4414. }
  4415. if (prev_status >= B43_STAT_STARTED) {
  4416. err = b43_wireless_core_start(dev);
  4417. if (err) {
  4418. b43_wireless_core_exit(dev);
  4419. goto out;
  4420. }
  4421. }
  4422. out:
  4423. if (err)
  4424. wl->current_dev = NULL; /* Failed to init the dev. */
  4425. mutex_unlock(&wl->mutex);
  4426. if (err) {
  4427. b43err(wl, "Controller restart FAILED\n");
  4428. return;
  4429. }
  4430. /* reload configuration */
  4431. b43_op_config(wl->hw, ~0);
  4432. if (wl->vif)
  4433. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4434. b43info(wl, "Controller restarted\n");
  4435. }
  4436. static int b43_setup_bands(struct b43_wldev *dev,
  4437. bool have_2ghz_phy, bool have_5ghz_phy)
  4438. {
  4439. struct ieee80211_hw *hw = dev->wl->hw;
  4440. if (have_2ghz_phy)
  4441. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4442. if (dev->phy.type == B43_PHYTYPE_N) {
  4443. if (have_5ghz_phy)
  4444. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4445. } else {
  4446. if (have_5ghz_phy)
  4447. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4448. }
  4449. dev->phy.supports_2ghz = have_2ghz_phy;
  4450. dev->phy.supports_5ghz = have_5ghz_phy;
  4451. return 0;
  4452. }
  4453. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4454. {
  4455. /* We release firmware that late to not be required to re-request
  4456. * is all the time when we reinit the core. */
  4457. b43_release_firmware(dev);
  4458. b43_phy_free(dev);
  4459. }
  4460. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4461. {
  4462. struct b43_wl *wl = dev->wl;
  4463. struct pci_dev *pdev = NULL;
  4464. int err;
  4465. u32 tmp;
  4466. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4467. /* Do NOT do any device initialization here.
  4468. * Do it in wireless_core_init() instead.
  4469. * This function is for gathering basic information about the HW, only.
  4470. * Also some structs may be set up here. But most likely you want to have
  4471. * that in core_init(), too.
  4472. */
  4473. #ifdef CONFIG_B43_SSB
  4474. if (dev->dev->bus_type == B43_BUS_SSB &&
  4475. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4476. pdev = dev->dev->sdev->bus->host_pci;
  4477. #endif
  4478. err = b43_bus_powerup(dev, 0);
  4479. if (err) {
  4480. b43err(wl, "Bus powerup failed\n");
  4481. goto out;
  4482. }
  4483. /* Get the PHY type. */
  4484. switch (dev->dev->bus_type) {
  4485. #ifdef CONFIG_B43_BCMA
  4486. case B43_BUS_BCMA:
  4487. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4488. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4489. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4490. break;
  4491. #endif
  4492. #ifdef CONFIG_B43_SSB
  4493. case B43_BUS_SSB:
  4494. if (dev->dev->core_rev >= 5) {
  4495. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4496. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4497. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4498. } else
  4499. B43_WARN_ON(1);
  4500. break;
  4501. #endif
  4502. }
  4503. dev->phy.gmode = have_2ghz_phy;
  4504. dev->phy.radio_on = true;
  4505. b43_wireless_core_reset(dev, dev->phy.gmode);
  4506. err = b43_phy_versioning(dev);
  4507. if (err)
  4508. goto err_powerdown;
  4509. /* Check if this device supports multiband. */
  4510. if (!pdev ||
  4511. (pdev->device != 0x4312 &&
  4512. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4513. /* No multiband support. */
  4514. have_2ghz_phy = false;
  4515. have_5ghz_phy = false;
  4516. switch (dev->phy.type) {
  4517. case B43_PHYTYPE_A:
  4518. have_5ghz_phy = true;
  4519. break;
  4520. case B43_PHYTYPE_LP: //FIXME not always!
  4521. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4522. have_5ghz_phy = 1;
  4523. #endif
  4524. case B43_PHYTYPE_G:
  4525. case B43_PHYTYPE_N:
  4526. case B43_PHYTYPE_HT:
  4527. case B43_PHYTYPE_LCN:
  4528. have_2ghz_phy = true;
  4529. break;
  4530. default:
  4531. B43_WARN_ON(1);
  4532. }
  4533. }
  4534. if (dev->phy.type == B43_PHYTYPE_A) {
  4535. /* FIXME */
  4536. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4537. err = -EOPNOTSUPP;
  4538. goto err_powerdown;
  4539. }
  4540. if (1 /* disable A-PHY */) {
  4541. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4542. if (dev->phy.type != B43_PHYTYPE_N &&
  4543. dev->phy.type != B43_PHYTYPE_LP) {
  4544. have_2ghz_phy = true;
  4545. have_5ghz_phy = false;
  4546. }
  4547. }
  4548. err = b43_phy_allocate(dev);
  4549. if (err)
  4550. goto err_powerdown;
  4551. dev->phy.gmode = have_2ghz_phy;
  4552. b43_wireless_core_reset(dev, dev->phy.gmode);
  4553. err = b43_validate_chipaccess(dev);
  4554. if (err)
  4555. goto err_phy_free;
  4556. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4557. if (err)
  4558. goto err_phy_free;
  4559. /* Now set some default "current_dev" */
  4560. if (!wl->current_dev)
  4561. wl->current_dev = dev;
  4562. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4563. dev->phy.ops->switch_analog(dev, 0);
  4564. b43_device_disable(dev, 0);
  4565. b43_bus_may_powerdown(dev);
  4566. out:
  4567. return err;
  4568. err_phy_free:
  4569. b43_phy_free(dev);
  4570. err_powerdown:
  4571. b43_bus_may_powerdown(dev);
  4572. return err;
  4573. }
  4574. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4575. {
  4576. struct b43_wldev *wldev;
  4577. struct b43_wl *wl;
  4578. /* Do not cancel ieee80211-workqueue based work here.
  4579. * See comment in b43_remove(). */
  4580. wldev = b43_bus_get_wldev(dev);
  4581. wl = wldev->wl;
  4582. b43_debugfs_remove_device(wldev);
  4583. b43_wireless_core_detach(wldev);
  4584. list_del(&wldev->list);
  4585. wl->nr_devs--;
  4586. b43_bus_set_wldev(dev, NULL);
  4587. kfree(wldev);
  4588. }
  4589. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4590. {
  4591. struct b43_wldev *wldev;
  4592. int err = -ENOMEM;
  4593. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4594. if (!wldev)
  4595. goto out;
  4596. wldev->use_pio = b43_modparam_pio;
  4597. wldev->dev = dev;
  4598. wldev->wl = wl;
  4599. b43_set_status(wldev, B43_STAT_UNINIT);
  4600. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4601. INIT_LIST_HEAD(&wldev->list);
  4602. err = b43_wireless_core_attach(wldev);
  4603. if (err)
  4604. goto err_kfree_wldev;
  4605. list_add(&wldev->list, &wl->devlist);
  4606. wl->nr_devs++;
  4607. b43_bus_set_wldev(dev, wldev);
  4608. b43_debugfs_add_device(wldev);
  4609. out:
  4610. return err;
  4611. err_kfree_wldev:
  4612. kfree(wldev);
  4613. return err;
  4614. }
  4615. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4616. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4617. (pdev->device == _device) && \
  4618. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4619. (pdev->subsystem_device == _subdevice) )
  4620. static void b43_sprom_fixup(struct ssb_bus *bus)
  4621. {
  4622. struct pci_dev *pdev;
  4623. /* boardflags workarounds */
  4624. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4625. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4626. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4627. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4628. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4629. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4630. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4631. pdev = bus->host_pci;
  4632. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4633. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4634. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4635. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4636. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4637. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4638. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4639. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4640. }
  4641. }
  4642. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4643. {
  4644. struct ieee80211_hw *hw = wl->hw;
  4645. ssb_set_devtypedata(dev->sdev, NULL);
  4646. ieee80211_free_hw(hw);
  4647. }
  4648. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4649. {
  4650. struct ssb_sprom *sprom = dev->bus_sprom;
  4651. struct ieee80211_hw *hw;
  4652. struct b43_wl *wl;
  4653. char chip_name[6];
  4654. int queue_num;
  4655. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4656. if (!hw) {
  4657. b43err(NULL, "Could not allocate ieee80211 device\n");
  4658. return ERR_PTR(-ENOMEM);
  4659. }
  4660. wl = hw_to_b43_wl(hw);
  4661. /* fill hw info */
  4662. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4663. IEEE80211_HW_SIGNAL_DBM;
  4664. hw->wiphy->interface_modes =
  4665. BIT(NL80211_IFTYPE_AP) |
  4666. BIT(NL80211_IFTYPE_MESH_POINT) |
  4667. BIT(NL80211_IFTYPE_STATION) |
  4668. BIT(NL80211_IFTYPE_WDS) |
  4669. BIT(NL80211_IFTYPE_ADHOC);
  4670. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4671. wl->hw_registred = false;
  4672. hw->max_rates = 2;
  4673. SET_IEEE80211_DEV(hw, dev->dev);
  4674. if (is_valid_ether_addr(sprom->et1mac))
  4675. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4676. else
  4677. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4678. /* Initialize struct b43_wl */
  4679. wl->hw = hw;
  4680. mutex_init(&wl->mutex);
  4681. spin_lock_init(&wl->hardirq_lock);
  4682. INIT_LIST_HEAD(&wl->devlist);
  4683. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4684. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4685. INIT_WORK(&wl->tx_work, b43_tx_work);
  4686. /* Initialize queues and flags. */
  4687. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4688. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4689. wl->tx_queue_stopped[queue_num] = 0;
  4690. }
  4691. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4692. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4693. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4694. dev->core_rev);
  4695. return wl;
  4696. }
  4697. #ifdef CONFIG_B43_BCMA
  4698. static int b43_bcma_probe(struct bcma_device *core)
  4699. {
  4700. struct b43_bus_dev *dev;
  4701. struct b43_wl *wl;
  4702. int err;
  4703. dev = b43_bus_dev_bcma_init(core);
  4704. if (!dev)
  4705. return -ENODEV;
  4706. wl = b43_wireless_init(dev);
  4707. if (IS_ERR(wl)) {
  4708. err = PTR_ERR(wl);
  4709. goto bcma_out;
  4710. }
  4711. err = b43_one_core_attach(dev, wl);
  4712. if (err)
  4713. goto bcma_err_wireless_exit;
  4714. /* setup and start work to load firmware */
  4715. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4716. schedule_work(&wl->firmware_load);
  4717. bcma_out:
  4718. return err;
  4719. bcma_err_wireless_exit:
  4720. ieee80211_free_hw(wl->hw);
  4721. return err;
  4722. }
  4723. static void b43_bcma_remove(struct bcma_device *core)
  4724. {
  4725. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4726. struct b43_wl *wl = wldev->wl;
  4727. /* We must cancel any work here before unregistering from ieee80211,
  4728. * as the ieee80211 unreg will destroy the workqueue. */
  4729. cancel_work_sync(&wldev->restart_work);
  4730. cancel_work_sync(&wl->firmware_load);
  4731. B43_WARN_ON(!wl);
  4732. if (!wldev->fw.ucode.data)
  4733. return; /* NULL if firmware never loaded */
  4734. if (wl->current_dev == wldev && wl->hw_registred) {
  4735. b43_leds_stop(wldev);
  4736. ieee80211_unregister_hw(wl->hw);
  4737. }
  4738. b43_one_core_detach(wldev->dev);
  4739. b43_leds_unregister(wl);
  4740. ieee80211_free_hw(wl->hw);
  4741. }
  4742. static struct bcma_driver b43_bcma_driver = {
  4743. .name = KBUILD_MODNAME,
  4744. .id_table = b43_bcma_tbl,
  4745. .probe = b43_bcma_probe,
  4746. .remove = b43_bcma_remove,
  4747. };
  4748. #endif
  4749. #ifdef CONFIG_B43_SSB
  4750. static
  4751. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4752. {
  4753. struct b43_bus_dev *dev;
  4754. struct b43_wl *wl;
  4755. int err;
  4756. int first = 0;
  4757. dev = b43_bus_dev_ssb_init(sdev);
  4758. if (!dev)
  4759. return -ENOMEM;
  4760. wl = ssb_get_devtypedata(sdev);
  4761. if (!wl) {
  4762. /* Probing the first core. Must setup common struct b43_wl */
  4763. first = 1;
  4764. b43_sprom_fixup(sdev->bus);
  4765. wl = b43_wireless_init(dev);
  4766. if (IS_ERR(wl)) {
  4767. err = PTR_ERR(wl);
  4768. goto out;
  4769. }
  4770. ssb_set_devtypedata(sdev, wl);
  4771. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4772. }
  4773. err = b43_one_core_attach(dev, wl);
  4774. if (err)
  4775. goto err_wireless_exit;
  4776. /* setup and start work to load firmware */
  4777. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4778. schedule_work(&wl->firmware_load);
  4779. out:
  4780. return err;
  4781. err_wireless_exit:
  4782. if (first)
  4783. b43_wireless_exit(dev, wl);
  4784. return err;
  4785. }
  4786. static void b43_ssb_remove(struct ssb_device *sdev)
  4787. {
  4788. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4789. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4790. struct b43_bus_dev *dev = wldev->dev;
  4791. /* We must cancel any work here before unregistering from ieee80211,
  4792. * as the ieee80211 unreg will destroy the workqueue. */
  4793. cancel_work_sync(&wldev->restart_work);
  4794. cancel_work_sync(&wl->firmware_load);
  4795. B43_WARN_ON(!wl);
  4796. if (!wldev->fw.ucode.data)
  4797. return; /* NULL if firmware never loaded */
  4798. if (wl->current_dev == wldev && wl->hw_registred) {
  4799. b43_leds_stop(wldev);
  4800. ieee80211_unregister_hw(wl->hw);
  4801. }
  4802. b43_one_core_detach(dev);
  4803. if (list_empty(&wl->devlist)) {
  4804. b43_leds_unregister(wl);
  4805. /* Last core on the chip unregistered.
  4806. * We can destroy common struct b43_wl.
  4807. */
  4808. b43_wireless_exit(dev, wl);
  4809. }
  4810. }
  4811. static struct ssb_driver b43_ssb_driver = {
  4812. .name = KBUILD_MODNAME,
  4813. .id_table = b43_ssb_tbl,
  4814. .probe = b43_ssb_probe,
  4815. .remove = b43_ssb_remove,
  4816. };
  4817. #endif /* CONFIG_B43_SSB */
  4818. /* Perform a hardware reset. This can be called from any context. */
  4819. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4820. {
  4821. /* Must avoid requeueing, if we are in shutdown. */
  4822. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4823. return;
  4824. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4825. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4826. }
  4827. static void b43_print_driverinfo(void)
  4828. {
  4829. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4830. *feat_leds = "", *feat_sdio = "";
  4831. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4832. feat_pci = "P";
  4833. #endif
  4834. #ifdef CONFIG_B43_PCMCIA
  4835. feat_pcmcia = "M";
  4836. #endif
  4837. #ifdef CONFIG_B43_PHY_N
  4838. feat_nphy = "N";
  4839. #endif
  4840. #ifdef CONFIG_B43_LEDS
  4841. feat_leds = "L";
  4842. #endif
  4843. #ifdef CONFIG_B43_SDIO
  4844. feat_sdio = "S";
  4845. #endif
  4846. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4847. "[ Features: %s%s%s%s%s ]\n",
  4848. feat_pci, feat_pcmcia, feat_nphy,
  4849. feat_leds, feat_sdio);
  4850. }
  4851. static int __init b43_init(void)
  4852. {
  4853. int err;
  4854. b43_debugfs_init();
  4855. err = b43_pcmcia_init();
  4856. if (err)
  4857. goto err_dfs_exit;
  4858. err = b43_sdio_init();
  4859. if (err)
  4860. goto err_pcmcia_exit;
  4861. #ifdef CONFIG_B43_BCMA
  4862. err = bcma_driver_register(&b43_bcma_driver);
  4863. if (err)
  4864. goto err_sdio_exit;
  4865. #endif
  4866. #ifdef CONFIG_B43_SSB
  4867. err = ssb_driver_register(&b43_ssb_driver);
  4868. if (err)
  4869. goto err_bcma_driver_exit;
  4870. #endif
  4871. b43_print_driverinfo();
  4872. return err;
  4873. #ifdef CONFIG_B43_SSB
  4874. err_bcma_driver_exit:
  4875. #endif
  4876. #ifdef CONFIG_B43_BCMA
  4877. bcma_driver_unregister(&b43_bcma_driver);
  4878. err_sdio_exit:
  4879. #endif
  4880. b43_sdio_exit();
  4881. err_pcmcia_exit:
  4882. b43_pcmcia_exit();
  4883. err_dfs_exit:
  4884. b43_debugfs_exit();
  4885. return err;
  4886. }
  4887. static void __exit b43_exit(void)
  4888. {
  4889. #ifdef CONFIG_B43_SSB
  4890. ssb_driver_unregister(&b43_ssb_driver);
  4891. #endif
  4892. #ifdef CONFIG_B43_BCMA
  4893. bcma_driver_unregister(&b43_bcma_driver);
  4894. #endif
  4895. b43_sdio_exit();
  4896. b43_pcmcia_exit();
  4897. b43_debugfs_exit();
  4898. }
  4899. module_init(b43_init)
  4900. module_exit(b43_exit)