pch_gbe_main.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #define DRV_VERSION "1.00"
  23. const char pch_driver_version[] = DRV_VERSION;
  24. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  25. #define PCH_GBE_MAR_ENTRIES 16
  26. #define PCH_GBE_SHORT_PKT 64
  27. #define DSC_INIT16 0xC000
  28. #define PCH_GBE_DMA_ALIGN 0
  29. #define PCH_GBE_DMA_PADDING 2
  30. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  31. #define PCH_GBE_COPYBREAK_DEFAULT 256
  32. #define PCH_GBE_PCI_BAR 1
  33. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  34. /* Macros for ML7223 */
  35. #define PCI_VENDOR_ID_ROHM 0x10db
  36. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  37. /* Macros for ML7831 */
  38. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  39. #define PCH_GBE_TX_WEIGHT 64
  40. #define PCH_GBE_RX_WEIGHT 64
  41. #define PCH_GBE_RX_BUFFER_WRITE 16
  42. /* Initialize the wake-on-LAN settings */
  43. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  44. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  45. PCH_GBE_CHIP_TYPE_INTERNAL | \
  46. PCH_GBE_RGMII_MODE_RGMII \
  47. )
  48. /* Ethertype field values */
  49. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  50. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  51. #define PCH_GBE_FRAME_SIZE_2048 2048
  52. #define PCH_GBE_FRAME_SIZE_4096 4096
  53. #define PCH_GBE_FRAME_SIZE_8192 8192
  54. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  55. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  56. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  57. #define PCH_GBE_DESC_UNUSED(R) \
  58. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  59. (R)->next_to_clean - (R)->next_to_use - 1)
  60. /* Pause packet value */
  61. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  62. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  63. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  64. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  65. #define PCH_GBE_ETH_ALEN 6
  66. /* This defines the bits that are set in the Interrupt Mask
  67. * Set/Read Register. Each bit is documented below:
  68. * o RXT0 = Receiver Timer Interrupt (ring 0)
  69. * o TXDW = Transmit Descriptor Written Back
  70. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  71. * o RXSEQ = Receive Sequence Error
  72. * o LSC = Link Status Change
  73. */
  74. #define PCH_GBE_INT_ENABLE_MASK ( \
  75. PCH_GBE_INT_RX_DMA_CMPLT | \
  76. PCH_GBE_INT_RX_DSC_EMP | \
  77. PCH_GBE_INT_RX_FIFO_ERR | \
  78. PCH_GBE_INT_WOL_DET | \
  79. PCH_GBE_INT_TX_CMPLT \
  80. )
  81. #define PCH_GBE_INT_DISABLE_ALL 0
  82. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  83. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  84. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  85. int data);
  86. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  87. {
  88. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  89. }
  90. /**
  91. * pch_gbe_mac_read_mac_addr - Read MAC address
  92. * @hw: Pointer to the HW structure
  93. * Returns
  94. * 0: Successful.
  95. */
  96. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  97. {
  98. u32 adr1a, adr1b;
  99. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  100. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  101. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  102. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  103. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  104. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  105. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  106. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  107. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  108. return 0;
  109. }
  110. /**
  111. * pch_gbe_wait_clr_bit - Wait to clear a bit
  112. * @reg: Pointer of register
  113. * @busy: Busy bit
  114. */
  115. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  116. {
  117. u32 tmp;
  118. /* wait busy */
  119. tmp = 1000;
  120. while ((ioread32(reg) & bit) && --tmp)
  121. cpu_relax();
  122. if (!tmp)
  123. pr_err("Error: busy bit is not cleared\n");
  124. }
  125. /**
  126. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  127. * @reg: Pointer of register
  128. * @busy: Busy bit
  129. */
  130. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  131. {
  132. u32 tmp;
  133. int ret = -1;
  134. /* wait busy */
  135. tmp = 20;
  136. while ((ioread32(reg) & bit) && --tmp)
  137. udelay(5);
  138. if (!tmp)
  139. pr_err("Error: busy bit is not cleared\n");
  140. else
  141. ret = 0;
  142. return ret;
  143. }
  144. /**
  145. * pch_gbe_mac_mar_set - Set MAC address register
  146. * @hw: Pointer to the HW structure
  147. * @addr: Pointer to the MAC address
  148. * @index: MAC address array register
  149. */
  150. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  151. {
  152. u32 mar_low, mar_high, adrmask;
  153. pr_debug("index : 0x%x\n", index);
  154. /*
  155. * HW expects these in little endian so we reverse the byte order
  156. * from network order (big endian) to little endian
  157. */
  158. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  159. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  160. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  161. /* Stop the MAC Address of index. */
  162. adrmask = ioread32(&hw->reg->ADDR_MASK);
  163. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  164. /* wait busy */
  165. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  166. /* Set the MAC address to the MAC address 1A/1B register */
  167. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  168. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  169. /* Start the MAC address of index */
  170. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  171. /* wait busy */
  172. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  173. }
  174. /**
  175. * pch_gbe_mac_reset_hw - Reset hardware
  176. * @hw: Pointer to the HW structure
  177. */
  178. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  179. {
  180. /* Read the MAC address. and store to the private data */
  181. pch_gbe_mac_read_mac_addr(hw);
  182. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  183. #ifdef PCH_GBE_MAC_IFOP_RGMII
  184. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  185. #endif
  186. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  187. /* Setup the receive address */
  188. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  189. return;
  190. }
  191. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  192. {
  193. /* Read the MAC address. and store to the private data */
  194. pch_gbe_mac_read_mac_addr(hw);
  195. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  196. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  197. /* Setup the MAC address */
  198. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  199. return;
  200. }
  201. /**
  202. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  203. * @hw: Pointer to the HW structure
  204. * @mar_count: Receive address registers
  205. */
  206. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  207. {
  208. u32 i;
  209. /* Setup the receive address */
  210. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  211. /* Zero out the other receive addresses */
  212. for (i = 1; i < mar_count; i++) {
  213. iowrite32(0, &hw->reg->mac_adr[i].high);
  214. iowrite32(0, &hw->reg->mac_adr[i].low);
  215. }
  216. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  217. /* wait busy */
  218. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  219. }
  220. /**
  221. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  222. * @hw: Pointer to the HW structure
  223. * @mc_addr_list: Array of multicast addresses to program
  224. * @mc_addr_count: Number of multicast addresses to program
  225. * @mar_used_count: The first MAC Address register free to program
  226. * @mar_total_num: Total number of supported MAC Address Registers
  227. */
  228. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  229. u8 *mc_addr_list, u32 mc_addr_count,
  230. u32 mar_used_count, u32 mar_total_num)
  231. {
  232. u32 i, adrmask;
  233. /* Load the first set of multicast addresses into the exact
  234. * filters (RAR). If there are not enough to fill the RAR
  235. * array, clear the filters.
  236. */
  237. for (i = mar_used_count; i < mar_total_num; i++) {
  238. if (mc_addr_count) {
  239. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  240. mc_addr_count--;
  241. mc_addr_list += PCH_GBE_ETH_ALEN;
  242. } else {
  243. /* Clear MAC address mask */
  244. adrmask = ioread32(&hw->reg->ADDR_MASK);
  245. iowrite32((adrmask | (0x0001 << i)),
  246. &hw->reg->ADDR_MASK);
  247. /* wait busy */
  248. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  249. /* Clear MAC address */
  250. iowrite32(0, &hw->reg->mac_adr[i].high);
  251. iowrite32(0, &hw->reg->mac_adr[i].low);
  252. }
  253. }
  254. }
  255. /**
  256. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  257. * @hw: Pointer to the HW structure
  258. * Returns
  259. * 0: Successful.
  260. * Negative value: Failed.
  261. */
  262. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  263. {
  264. struct pch_gbe_mac_info *mac = &hw->mac;
  265. u32 rx_fctrl;
  266. pr_debug("mac->fc = %u\n", mac->fc);
  267. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  268. switch (mac->fc) {
  269. case PCH_GBE_FC_NONE:
  270. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  271. mac->tx_fc_enable = false;
  272. break;
  273. case PCH_GBE_FC_RX_PAUSE:
  274. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  275. mac->tx_fc_enable = false;
  276. break;
  277. case PCH_GBE_FC_TX_PAUSE:
  278. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  279. mac->tx_fc_enable = true;
  280. break;
  281. case PCH_GBE_FC_FULL:
  282. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  283. mac->tx_fc_enable = true;
  284. break;
  285. default:
  286. pr_err("Flow control param set incorrectly\n");
  287. return -EINVAL;
  288. }
  289. if (mac->link_duplex == DUPLEX_HALF)
  290. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  291. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  292. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  293. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  294. return 0;
  295. }
  296. /**
  297. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  298. * @hw: Pointer to the HW structure
  299. * @wu_evt: Wake up event
  300. */
  301. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  302. {
  303. u32 addr_mask;
  304. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  305. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  306. if (wu_evt) {
  307. /* Set Wake-On-Lan address mask */
  308. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  309. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  310. /* wait busy */
  311. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  312. iowrite32(0, &hw->reg->WOL_ST);
  313. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  314. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  315. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  316. } else {
  317. iowrite32(0, &hw->reg->WOL_CTRL);
  318. iowrite32(0, &hw->reg->WOL_ST);
  319. }
  320. return;
  321. }
  322. /**
  323. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  324. * @hw: Pointer to the HW structure
  325. * @addr: Address of PHY
  326. * @dir: Operetion. (Write or Read)
  327. * @reg: Access register of PHY
  328. * @data: Write data.
  329. *
  330. * Returns: Read date.
  331. */
  332. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  333. u16 data)
  334. {
  335. u32 data_out = 0;
  336. unsigned int i;
  337. unsigned long flags;
  338. spin_lock_irqsave(&hw->miim_lock, flags);
  339. for (i = 100; i; --i) {
  340. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  341. break;
  342. udelay(20);
  343. }
  344. if (i == 0) {
  345. pr_err("pch-gbe.miim won't go Ready\n");
  346. spin_unlock_irqrestore(&hw->miim_lock, flags);
  347. return 0; /* No way to indicate timeout error */
  348. }
  349. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  350. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  351. dir | data), &hw->reg->MIIM);
  352. for (i = 0; i < 100; i++) {
  353. udelay(20);
  354. data_out = ioread32(&hw->reg->MIIM);
  355. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  356. break;
  357. }
  358. spin_unlock_irqrestore(&hw->miim_lock, flags);
  359. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  360. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  361. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  362. return (u16) data_out;
  363. }
  364. /**
  365. * pch_gbe_mac_set_pause_packet - Set pause packet
  366. * @hw: Pointer to the HW structure
  367. */
  368. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  369. {
  370. unsigned long tmp2, tmp3;
  371. /* Set Pause packet */
  372. tmp2 = hw->mac.addr[1];
  373. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  374. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  375. tmp3 = hw->mac.addr[5];
  376. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  377. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  378. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  379. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  380. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  381. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  382. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  383. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  384. /* Transmit Pause Packet */
  385. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  386. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  387. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  388. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  389. ioread32(&hw->reg->PAUSE_PKT5));
  390. return;
  391. }
  392. /**
  393. * pch_gbe_alloc_queues - Allocate memory for all rings
  394. * @adapter: Board private structure to initialize
  395. * Returns
  396. * 0: Successfully
  397. * Negative value: Failed
  398. */
  399. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  400. {
  401. int size;
  402. size = (int)sizeof(struct pch_gbe_tx_ring);
  403. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  404. if (!adapter->tx_ring)
  405. return -ENOMEM;
  406. size = (int)sizeof(struct pch_gbe_rx_ring);
  407. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  408. if (!adapter->rx_ring) {
  409. kfree(adapter->tx_ring);
  410. return -ENOMEM;
  411. }
  412. return 0;
  413. }
  414. /**
  415. * pch_gbe_init_stats - Initialize status
  416. * @adapter: Board private structure to initialize
  417. */
  418. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  419. {
  420. memset(&adapter->stats, 0, sizeof(adapter->stats));
  421. return;
  422. }
  423. /**
  424. * pch_gbe_init_phy - Initialize PHY
  425. * @adapter: Board private structure to initialize
  426. * Returns
  427. * 0: Successfully
  428. * Negative value: Failed
  429. */
  430. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  431. {
  432. struct net_device *netdev = adapter->netdev;
  433. u32 addr;
  434. u16 bmcr, stat;
  435. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  436. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  437. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  438. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  439. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  440. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  441. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  442. break;
  443. }
  444. adapter->hw.phy.addr = adapter->mii.phy_id;
  445. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  446. if (addr == 32)
  447. return -EAGAIN;
  448. /* Selected the phy and isolate the rest */
  449. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  450. if (addr != adapter->mii.phy_id) {
  451. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  452. BMCR_ISOLATE);
  453. } else {
  454. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  455. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  456. bmcr & ~BMCR_ISOLATE);
  457. }
  458. }
  459. /* MII setup */
  460. adapter->mii.phy_id_mask = 0x1F;
  461. adapter->mii.reg_num_mask = 0x1F;
  462. adapter->mii.dev = adapter->netdev;
  463. adapter->mii.mdio_read = pch_gbe_mdio_read;
  464. adapter->mii.mdio_write = pch_gbe_mdio_write;
  465. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  466. return 0;
  467. }
  468. /**
  469. * pch_gbe_mdio_read - The read function for mii
  470. * @netdev: Network interface device structure
  471. * @addr: Phy ID
  472. * @reg: Access location
  473. * Returns
  474. * 0: Successfully
  475. * Negative value: Failed
  476. */
  477. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  478. {
  479. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  480. struct pch_gbe_hw *hw = &adapter->hw;
  481. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  482. (u16) 0);
  483. }
  484. /**
  485. * pch_gbe_mdio_write - The write function for mii
  486. * @netdev: Network interface device structure
  487. * @addr: Phy ID (not used)
  488. * @reg: Access location
  489. * @data: Write data
  490. */
  491. static void pch_gbe_mdio_write(struct net_device *netdev,
  492. int addr, int reg, int data)
  493. {
  494. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  495. struct pch_gbe_hw *hw = &adapter->hw;
  496. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  497. }
  498. /**
  499. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  500. * @work: Pointer of board private structure
  501. */
  502. static void pch_gbe_reset_task(struct work_struct *work)
  503. {
  504. struct pch_gbe_adapter *adapter;
  505. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  506. rtnl_lock();
  507. pch_gbe_reinit_locked(adapter);
  508. rtnl_unlock();
  509. }
  510. /**
  511. * pch_gbe_reinit_locked- Re-initialization
  512. * @adapter: Board private structure
  513. */
  514. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  515. {
  516. pch_gbe_down(adapter);
  517. pch_gbe_up(adapter);
  518. }
  519. /**
  520. * pch_gbe_reset - Reset GbE
  521. * @adapter: Board private structure
  522. */
  523. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  524. {
  525. pch_gbe_mac_reset_hw(&adapter->hw);
  526. /* Setup the receive address. */
  527. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  528. if (pch_gbe_hal_init_hw(&adapter->hw))
  529. pr_err("Hardware Error\n");
  530. }
  531. /**
  532. * pch_gbe_free_irq - Free an interrupt
  533. * @adapter: Board private structure
  534. */
  535. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  536. {
  537. struct net_device *netdev = adapter->netdev;
  538. free_irq(adapter->pdev->irq, netdev);
  539. if (adapter->have_msi) {
  540. pci_disable_msi(adapter->pdev);
  541. pr_debug("call pci_disable_msi\n");
  542. }
  543. }
  544. /**
  545. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  546. * @adapter: Board private structure
  547. */
  548. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  549. {
  550. struct pch_gbe_hw *hw = &adapter->hw;
  551. atomic_inc(&adapter->irq_sem);
  552. iowrite32(0, &hw->reg->INT_EN);
  553. ioread32(&hw->reg->INT_ST);
  554. synchronize_irq(adapter->pdev->irq);
  555. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  556. }
  557. /**
  558. * pch_gbe_irq_enable - Enable default interrupt generation settings
  559. * @adapter: Board private structure
  560. */
  561. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  562. {
  563. struct pch_gbe_hw *hw = &adapter->hw;
  564. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  565. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  566. ioread32(&hw->reg->INT_ST);
  567. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  568. }
  569. /**
  570. * pch_gbe_setup_tctl - configure the Transmit control registers
  571. * @adapter: Board private structure
  572. */
  573. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  574. {
  575. struct pch_gbe_hw *hw = &adapter->hw;
  576. u32 tx_mode, tcpip;
  577. tx_mode = PCH_GBE_TM_LONG_PKT |
  578. PCH_GBE_TM_ST_AND_FD |
  579. PCH_GBE_TM_SHORT_PKT |
  580. PCH_GBE_TM_TH_TX_STRT_8 |
  581. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  582. iowrite32(tx_mode, &hw->reg->TX_MODE);
  583. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  584. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  585. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  586. return;
  587. }
  588. /**
  589. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  590. * @adapter: Board private structure
  591. */
  592. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  593. {
  594. struct pch_gbe_hw *hw = &adapter->hw;
  595. u32 tdba, tdlen, dctrl;
  596. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  597. (unsigned long long)adapter->tx_ring->dma,
  598. adapter->tx_ring->size);
  599. /* Setup the HW Tx Head and Tail descriptor pointers */
  600. tdba = adapter->tx_ring->dma;
  601. tdlen = adapter->tx_ring->size - 0x10;
  602. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  603. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  604. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  605. /* Enables Transmission DMA */
  606. dctrl = ioread32(&hw->reg->DMA_CTRL);
  607. dctrl |= PCH_GBE_TX_DMA_EN;
  608. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  609. }
  610. /**
  611. * pch_gbe_setup_rctl - Configure the receive control registers
  612. * @adapter: Board private structure
  613. */
  614. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  615. {
  616. struct pch_gbe_hw *hw = &adapter->hw;
  617. u32 rx_mode, tcpip;
  618. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  619. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  620. iowrite32(rx_mode, &hw->reg->RX_MODE);
  621. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  622. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  623. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  624. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  625. return;
  626. }
  627. /**
  628. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  629. * @adapter: Board private structure
  630. */
  631. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  632. {
  633. struct pch_gbe_hw *hw = &adapter->hw;
  634. u32 rdba, rdlen, rctl, rxdma;
  635. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  636. (unsigned long long)adapter->rx_ring->dma,
  637. adapter->rx_ring->size);
  638. pch_gbe_mac_force_mac_fc(hw);
  639. /* Disables Receive MAC */
  640. rctl = ioread32(&hw->reg->MAC_RX_EN);
  641. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  642. /* Disables Receive DMA */
  643. rxdma = ioread32(&hw->reg->DMA_CTRL);
  644. rxdma &= ~PCH_GBE_RX_DMA_EN;
  645. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  646. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  647. ioread32(&hw->reg->MAC_RX_EN),
  648. ioread32(&hw->reg->DMA_CTRL));
  649. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  650. * the Base and Length of the Rx Descriptor Ring */
  651. rdba = adapter->rx_ring->dma;
  652. rdlen = adapter->rx_ring->size - 0x10;
  653. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  654. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  655. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  656. }
  657. /**
  658. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  659. * @adapter: Board private structure
  660. * @buffer_info: Buffer information structure
  661. */
  662. static void pch_gbe_unmap_and_free_tx_resource(
  663. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  664. {
  665. if (buffer_info->mapped) {
  666. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  667. buffer_info->length, DMA_TO_DEVICE);
  668. buffer_info->mapped = false;
  669. }
  670. if (buffer_info->skb) {
  671. dev_kfree_skb_any(buffer_info->skb);
  672. buffer_info->skb = NULL;
  673. }
  674. }
  675. /**
  676. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  677. * @adapter: Board private structure
  678. * @buffer_info: Buffer information structure
  679. */
  680. static void pch_gbe_unmap_and_free_rx_resource(
  681. struct pch_gbe_adapter *adapter,
  682. struct pch_gbe_buffer *buffer_info)
  683. {
  684. if (buffer_info->mapped) {
  685. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  686. buffer_info->length, DMA_FROM_DEVICE);
  687. buffer_info->mapped = false;
  688. }
  689. if (buffer_info->skb) {
  690. dev_kfree_skb_any(buffer_info->skb);
  691. buffer_info->skb = NULL;
  692. }
  693. }
  694. /**
  695. * pch_gbe_clean_tx_ring - Free Tx Buffers
  696. * @adapter: Board private structure
  697. * @tx_ring: Ring to be cleaned
  698. */
  699. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  700. struct pch_gbe_tx_ring *tx_ring)
  701. {
  702. struct pch_gbe_hw *hw = &adapter->hw;
  703. struct pch_gbe_buffer *buffer_info;
  704. unsigned long size;
  705. unsigned int i;
  706. /* Free all the Tx ring sk_buffs */
  707. for (i = 0; i < tx_ring->count; i++) {
  708. buffer_info = &tx_ring->buffer_info[i];
  709. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  710. }
  711. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  712. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  713. memset(tx_ring->buffer_info, 0, size);
  714. /* Zero out the descriptor ring */
  715. memset(tx_ring->desc, 0, tx_ring->size);
  716. tx_ring->next_to_use = 0;
  717. tx_ring->next_to_clean = 0;
  718. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  719. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  720. }
  721. /**
  722. * pch_gbe_clean_rx_ring - Free Rx Buffers
  723. * @adapter: Board private structure
  724. * @rx_ring: Ring to free buffers from
  725. */
  726. static void
  727. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  728. struct pch_gbe_rx_ring *rx_ring)
  729. {
  730. struct pch_gbe_hw *hw = &adapter->hw;
  731. struct pch_gbe_buffer *buffer_info;
  732. unsigned long size;
  733. unsigned int i;
  734. /* Free all the Rx ring sk_buffs */
  735. for (i = 0; i < rx_ring->count; i++) {
  736. buffer_info = &rx_ring->buffer_info[i];
  737. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  738. }
  739. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  740. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  741. memset(rx_ring->buffer_info, 0, size);
  742. /* Zero out the descriptor ring */
  743. memset(rx_ring->desc, 0, rx_ring->size);
  744. rx_ring->next_to_clean = 0;
  745. rx_ring->next_to_use = 0;
  746. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  747. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  748. }
  749. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  750. u16 duplex)
  751. {
  752. struct pch_gbe_hw *hw = &adapter->hw;
  753. unsigned long rgmii = 0;
  754. /* Set the RGMII control. */
  755. #ifdef PCH_GBE_MAC_IFOP_RGMII
  756. switch (speed) {
  757. case SPEED_10:
  758. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  759. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  760. break;
  761. case SPEED_100:
  762. rgmii = (PCH_GBE_RGMII_RATE_25M |
  763. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  764. break;
  765. case SPEED_1000:
  766. rgmii = (PCH_GBE_RGMII_RATE_125M |
  767. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  768. break;
  769. }
  770. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  771. #else /* GMII */
  772. rgmii = 0;
  773. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  774. #endif
  775. }
  776. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  777. u16 duplex)
  778. {
  779. struct net_device *netdev = adapter->netdev;
  780. struct pch_gbe_hw *hw = &adapter->hw;
  781. unsigned long mode = 0;
  782. /* Set the communication mode */
  783. switch (speed) {
  784. case SPEED_10:
  785. mode = PCH_GBE_MODE_MII_ETHER;
  786. netdev->tx_queue_len = 10;
  787. break;
  788. case SPEED_100:
  789. mode = PCH_GBE_MODE_MII_ETHER;
  790. netdev->tx_queue_len = 100;
  791. break;
  792. case SPEED_1000:
  793. mode = PCH_GBE_MODE_GMII_ETHER;
  794. break;
  795. }
  796. if (duplex == DUPLEX_FULL)
  797. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  798. else
  799. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  800. iowrite32(mode, &hw->reg->MODE);
  801. }
  802. /**
  803. * pch_gbe_watchdog - Watchdog process
  804. * @data: Board private structure
  805. */
  806. static void pch_gbe_watchdog(unsigned long data)
  807. {
  808. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  809. struct net_device *netdev = adapter->netdev;
  810. struct pch_gbe_hw *hw = &adapter->hw;
  811. pr_debug("right now = %ld\n", jiffies);
  812. pch_gbe_update_stats(adapter);
  813. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  814. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  815. netdev->tx_queue_len = adapter->tx_queue_len;
  816. /* mii library handles link maintenance tasks */
  817. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  818. pr_err("ethtool get setting Error\n");
  819. mod_timer(&adapter->watchdog_timer,
  820. round_jiffies(jiffies +
  821. PCH_GBE_WATCHDOG_PERIOD));
  822. return;
  823. }
  824. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  825. hw->mac.link_duplex = cmd.duplex;
  826. /* Set the RGMII control. */
  827. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  828. hw->mac.link_duplex);
  829. /* Set the communication mode */
  830. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  831. hw->mac.link_duplex);
  832. netdev_dbg(netdev,
  833. "Link is Up %d Mbps %s-Duplex\n",
  834. hw->mac.link_speed,
  835. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  836. netif_carrier_on(netdev);
  837. netif_wake_queue(netdev);
  838. } else if ((!mii_link_ok(&adapter->mii)) &&
  839. (netif_carrier_ok(netdev))) {
  840. netdev_dbg(netdev, "NIC Link is Down\n");
  841. hw->mac.link_speed = SPEED_10;
  842. hw->mac.link_duplex = DUPLEX_HALF;
  843. netif_carrier_off(netdev);
  844. netif_stop_queue(netdev);
  845. }
  846. mod_timer(&adapter->watchdog_timer,
  847. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  848. }
  849. /**
  850. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  851. * @adapter: Board private structure
  852. * @tx_ring: Tx descriptor ring structure
  853. * @skb: Sockt buffer structure
  854. */
  855. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  856. struct pch_gbe_tx_ring *tx_ring,
  857. struct sk_buff *skb)
  858. {
  859. struct pch_gbe_hw *hw = &adapter->hw;
  860. struct pch_gbe_tx_desc *tx_desc;
  861. struct pch_gbe_buffer *buffer_info;
  862. struct sk_buff *tmp_skb;
  863. unsigned int frame_ctrl;
  864. unsigned int ring_num;
  865. unsigned long flags;
  866. /*-- Set frame control --*/
  867. frame_ctrl = 0;
  868. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  869. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  870. if (skb->ip_summed == CHECKSUM_NONE)
  871. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  872. /* Performs checksum processing */
  873. /*
  874. * It is because the hardware accelerator does not support a checksum,
  875. * when the received data size is less than 64 bytes.
  876. */
  877. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  878. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  879. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  880. if (skb->protocol == htons(ETH_P_IP)) {
  881. struct iphdr *iph = ip_hdr(skb);
  882. unsigned int offset;
  883. iph->check = 0;
  884. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  885. offset = skb_transport_offset(skb);
  886. if (iph->protocol == IPPROTO_TCP) {
  887. skb->csum = 0;
  888. tcp_hdr(skb)->check = 0;
  889. skb->csum = skb_checksum(skb, offset,
  890. skb->len - offset, 0);
  891. tcp_hdr(skb)->check =
  892. csum_tcpudp_magic(iph->saddr,
  893. iph->daddr,
  894. skb->len - offset,
  895. IPPROTO_TCP,
  896. skb->csum);
  897. } else if (iph->protocol == IPPROTO_UDP) {
  898. skb->csum = 0;
  899. udp_hdr(skb)->check = 0;
  900. skb->csum =
  901. skb_checksum(skb, offset,
  902. skb->len - offset, 0);
  903. udp_hdr(skb)->check =
  904. csum_tcpudp_magic(iph->saddr,
  905. iph->daddr,
  906. skb->len - offset,
  907. IPPROTO_UDP,
  908. skb->csum);
  909. }
  910. }
  911. }
  912. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  913. ring_num = tx_ring->next_to_use;
  914. if (unlikely((ring_num + 1) == tx_ring->count))
  915. tx_ring->next_to_use = 0;
  916. else
  917. tx_ring->next_to_use = ring_num + 1;
  918. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  919. buffer_info = &tx_ring->buffer_info[ring_num];
  920. tmp_skb = buffer_info->skb;
  921. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  922. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  923. tmp_skb->data[ETH_HLEN] = 0x00;
  924. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  925. tmp_skb->len = skb->len;
  926. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  927. (skb->len - ETH_HLEN));
  928. /*-- Set Buffer information --*/
  929. buffer_info->length = tmp_skb->len;
  930. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  931. buffer_info->length,
  932. DMA_TO_DEVICE);
  933. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  934. pr_err("TX DMA map failed\n");
  935. buffer_info->dma = 0;
  936. buffer_info->time_stamp = 0;
  937. tx_ring->next_to_use = ring_num;
  938. return;
  939. }
  940. buffer_info->mapped = true;
  941. buffer_info->time_stamp = jiffies;
  942. /*-- Set Tx descriptor --*/
  943. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  944. tx_desc->buffer_addr = (buffer_info->dma);
  945. tx_desc->length = (tmp_skb->len);
  946. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  947. tx_desc->tx_frame_ctrl = (frame_ctrl);
  948. tx_desc->gbec_status = (DSC_INIT16);
  949. if (unlikely(++ring_num == tx_ring->count))
  950. ring_num = 0;
  951. /* Update software pointer of TX descriptor */
  952. iowrite32(tx_ring->dma +
  953. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  954. &hw->reg->TX_DSC_SW_P);
  955. dev_kfree_skb_any(skb);
  956. }
  957. /**
  958. * pch_gbe_update_stats - Update the board statistics counters
  959. * @adapter: Board private structure
  960. */
  961. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  962. {
  963. struct net_device *netdev = adapter->netdev;
  964. struct pci_dev *pdev = adapter->pdev;
  965. struct pch_gbe_hw_stats *stats = &adapter->stats;
  966. unsigned long flags;
  967. /*
  968. * Prevent stats update while adapter is being reset, or if the pci
  969. * connection is down.
  970. */
  971. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  972. return;
  973. spin_lock_irqsave(&adapter->stats_lock, flags);
  974. /* Update device status "adapter->stats" */
  975. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  976. stats->tx_errors = stats->tx_length_errors +
  977. stats->tx_aborted_errors +
  978. stats->tx_carrier_errors + stats->tx_timeout_count;
  979. /* Update network device status "adapter->net_stats" */
  980. netdev->stats.rx_packets = stats->rx_packets;
  981. netdev->stats.rx_bytes = stats->rx_bytes;
  982. netdev->stats.rx_dropped = stats->rx_dropped;
  983. netdev->stats.tx_packets = stats->tx_packets;
  984. netdev->stats.tx_bytes = stats->tx_bytes;
  985. netdev->stats.tx_dropped = stats->tx_dropped;
  986. /* Fill out the OS statistics structure */
  987. netdev->stats.multicast = stats->multicast;
  988. netdev->stats.collisions = stats->collisions;
  989. /* Rx Errors */
  990. netdev->stats.rx_errors = stats->rx_errors;
  991. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  992. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  993. /* Tx Errors */
  994. netdev->stats.tx_errors = stats->tx_errors;
  995. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  996. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  997. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  998. }
  999. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1000. {
  1001. struct pch_gbe_hw *hw = &adapter->hw;
  1002. u32 rxdma;
  1003. u16 value;
  1004. int ret;
  1005. /* Disable Receive DMA */
  1006. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1007. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1008. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1009. /* Wait Rx DMA BUS is IDLE */
  1010. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1011. if (ret) {
  1012. /* Disable Bus master */
  1013. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1014. value &= ~PCI_COMMAND_MASTER;
  1015. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1016. /* Stop Receive */
  1017. pch_gbe_mac_reset_rx(hw);
  1018. /* Enable Bus master */
  1019. value |= PCI_COMMAND_MASTER;
  1020. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1021. } else {
  1022. /* Stop Receive */
  1023. pch_gbe_mac_reset_rx(hw);
  1024. }
  1025. }
  1026. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1027. {
  1028. u32 rxdma;
  1029. /* Enables Receive DMA */
  1030. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1031. rxdma |= PCH_GBE_RX_DMA_EN;
  1032. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1033. /* Enables Receive */
  1034. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1035. return;
  1036. }
  1037. /**
  1038. * pch_gbe_intr - Interrupt Handler
  1039. * @irq: Interrupt number
  1040. * @data: Pointer to a network interface device structure
  1041. * Returns
  1042. * - IRQ_HANDLED: Our interrupt
  1043. * - IRQ_NONE: Not our interrupt
  1044. */
  1045. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1046. {
  1047. struct net_device *netdev = data;
  1048. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1049. struct pch_gbe_hw *hw = &adapter->hw;
  1050. u32 int_st;
  1051. u32 int_en;
  1052. /* Check request status */
  1053. int_st = ioread32(&hw->reg->INT_ST);
  1054. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1055. /* When request status is no interruption factor */
  1056. if (unlikely(!int_st))
  1057. return IRQ_NONE; /* Not our interrupt. End processing. */
  1058. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1059. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1060. adapter->stats.intr_rx_frame_err_count++;
  1061. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1062. if (!adapter->rx_stop_flag) {
  1063. adapter->stats.intr_rx_fifo_err_count++;
  1064. pr_debug("Rx fifo over run\n");
  1065. adapter->rx_stop_flag = true;
  1066. int_en = ioread32(&hw->reg->INT_EN);
  1067. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1068. &hw->reg->INT_EN);
  1069. pch_gbe_stop_receive(adapter);
  1070. int_st |= ioread32(&hw->reg->INT_ST);
  1071. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1072. }
  1073. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1074. adapter->stats.intr_rx_dma_err_count++;
  1075. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1076. adapter->stats.intr_tx_fifo_err_count++;
  1077. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1078. adapter->stats.intr_tx_dma_err_count++;
  1079. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1080. adapter->stats.intr_tcpip_err_count++;
  1081. /* When Rx descriptor is empty */
  1082. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1083. adapter->stats.intr_rx_dsc_empty_count++;
  1084. pr_debug("Rx descriptor is empty\n");
  1085. int_en = ioread32(&hw->reg->INT_EN);
  1086. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1087. if (hw->mac.tx_fc_enable) {
  1088. /* Set Pause packet */
  1089. pch_gbe_mac_set_pause_packet(hw);
  1090. }
  1091. }
  1092. /* When request status is Receive interruption */
  1093. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1094. (adapter->rx_stop_flag == true)) {
  1095. if (likely(napi_schedule_prep(&adapter->napi))) {
  1096. /* Enable only Rx Descriptor empty */
  1097. atomic_inc(&adapter->irq_sem);
  1098. int_en = ioread32(&hw->reg->INT_EN);
  1099. int_en &=
  1100. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1101. iowrite32(int_en, &hw->reg->INT_EN);
  1102. /* Start polling for NAPI */
  1103. __napi_schedule(&adapter->napi);
  1104. }
  1105. }
  1106. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1107. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1108. return IRQ_HANDLED;
  1109. }
  1110. /**
  1111. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1112. * @adapter: Board private structure
  1113. * @rx_ring: Rx descriptor ring
  1114. * @cleaned_count: Cleaned count
  1115. */
  1116. static void
  1117. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1118. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1119. {
  1120. struct net_device *netdev = adapter->netdev;
  1121. struct pci_dev *pdev = adapter->pdev;
  1122. struct pch_gbe_hw *hw = &adapter->hw;
  1123. struct pch_gbe_rx_desc *rx_desc;
  1124. struct pch_gbe_buffer *buffer_info;
  1125. struct sk_buff *skb;
  1126. unsigned int i;
  1127. unsigned int bufsz;
  1128. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1129. i = rx_ring->next_to_use;
  1130. while ((cleaned_count--)) {
  1131. buffer_info = &rx_ring->buffer_info[i];
  1132. skb = netdev_alloc_skb(netdev, bufsz);
  1133. if (unlikely(!skb)) {
  1134. /* Better luck next round */
  1135. adapter->stats.rx_alloc_buff_failed++;
  1136. break;
  1137. }
  1138. /* align */
  1139. skb_reserve(skb, NET_IP_ALIGN);
  1140. buffer_info->skb = skb;
  1141. buffer_info->dma = dma_map_single(&pdev->dev,
  1142. buffer_info->rx_buffer,
  1143. buffer_info->length,
  1144. DMA_FROM_DEVICE);
  1145. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1146. dev_kfree_skb(skb);
  1147. buffer_info->skb = NULL;
  1148. buffer_info->dma = 0;
  1149. adapter->stats.rx_alloc_buff_failed++;
  1150. break; /* while !buffer_info->skb */
  1151. }
  1152. buffer_info->mapped = true;
  1153. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1154. rx_desc->buffer_addr = (buffer_info->dma);
  1155. rx_desc->gbec_status = DSC_INIT16;
  1156. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1157. i, (unsigned long long)buffer_info->dma,
  1158. buffer_info->length);
  1159. if (unlikely(++i == rx_ring->count))
  1160. i = 0;
  1161. }
  1162. if (likely(rx_ring->next_to_use != i)) {
  1163. rx_ring->next_to_use = i;
  1164. if (unlikely(i-- == 0))
  1165. i = (rx_ring->count - 1);
  1166. iowrite32(rx_ring->dma +
  1167. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1168. &hw->reg->RX_DSC_SW_P);
  1169. }
  1170. return;
  1171. }
  1172. static int
  1173. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1174. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1175. {
  1176. struct pci_dev *pdev = adapter->pdev;
  1177. struct pch_gbe_buffer *buffer_info;
  1178. unsigned int i;
  1179. unsigned int bufsz;
  1180. unsigned int size;
  1181. bufsz = adapter->rx_buffer_len;
  1182. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1183. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1184. &rx_ring->rx_buff_pool_logic,
  1185. GFP_KERNEL);
  1186. if (!rx_ring->rx_buff_pool) {
  1187. pr_err("Unable to allocate memory for the receive poll buffer\n");
  1188. return -ENOMEM;
  1189. }
  1190. memset(rx_ring->rx_buff_pool, 0, size);
  1191. rx_ring->rx_buff_pool_size = size;
  1192. for (i = 0; i < rx_ring->count; i++) {
  1193. buffer_info = &rx_ring->buffer_info[i];
  1194. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1195. buffer_info->length = bufsz;
  1196. }
  1197. return 0;
  1198. }
  1199. /**
  1200. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1201. * @adapter: Board private structure
  1202. * @tx_ring: Tx descriptor ring
  1203. */
  1204. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1205. struct pch_gbe_tx_ring *tx_ring)
  1206. {
  1207. struct pch_gbe_buffer *buffer_info;
  1208. struct sk_buff *skb;
  1209. unsigned int i;
  1210. unsigned int bufsz;
  1211. struct pch_gbe_tx_desc *tx_desc;
  1212. bufsz =
  1213. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1214. for (i = 0; i < tx_ring->count; i++) {
  1215. buffer_info = &tx_ring->buffer_info[i];
  1216. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1217. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1218. buffer_info->skb = skb;
  1219. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1220. tx_desc->gbec_status = (DSC_INIT16);
  1221. }
  1222. return;
  1223. }
  1224. /**
  1225. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1226. * @adapter: Board private structure
  1227. * @tx_ring: Tx descriptor ring
  1228. * Returns
  1229. * true: Cleaned the descriptor
  1230. * false: Not cleaned the descriptor
  1231. */
  1232. static bool
  1233. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1234. struct pch_gbe_tx_ring *tx_ring)
  1235. {
  1236. struct pch_gbe_tx_desc *tx_desc;
  1237. struct pch_gbe_buffer *buffer_info;
  1238. struct sk_buff *skb;
  1239. unsigned int i;
  1240. unsigned int cleaned_count = 0;
  1241. bool cleaned = true;
  1242. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1243. i = tx_ring->next_to_clean;
  1244. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1245. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1246. tx_desc->gbec_status, tx_desc->dma_status);
  1247. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1248. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1249. buffer_info = &tx_ring->buffer_info[i];
  1250. skb = buffer_info->skb;
  1251. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1252. adapter->stats.tx_aborted_errors++;
  1253. pr_err("Transfer Abort Error\n");
  1254. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1255. ) {
  1256. adapter->stats.tx_carrier_errors++;
  1257. pr_err("Transfer Carrier Sense Error\n");
  1258. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1259. ) {
  1260. adapter->stats.tx_aborted_errors++;
  1261. pr_err("Transfer Collision Abort Error\n");
  1262. } else if ((tx_desc->gbec_status &
  1263. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1264. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1265. adapter->stats.collisions++;
  1266. adapter->stats.tx_packets++;
  1267. adapter->stats.tx_bytes += skb->len;
  1268. pr_debug("Transfer Collision\n");
  1269. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1270. ) {
  1271. adapter->stats.tx_packets++;
  1272. adapter->stats.tx_bytes += skb->len;
  1273. }
  1274. if (buffer_info->mapped) {
  1275. pr_debug("unmap buffer_info->dma : %d\n", i);
  1276. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1277. buffer_info->length, DMA_TO_DEVICE);
  1278. buffer_info->mapped = false;
  1279. }
  1280. if (buffer_info->skb) {
  1281. pr_debug("trim buffer_info->skb : %d\n", i);
  1282. skb_trim(buffer_info->skb, 0);
  1283. }
  1284. tx_desc->gbec_status = DSC_INIT16;
  1285. if (unlikely(++i == tx_ring->count))
  1286. i = 0;
  1287. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1288. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1289. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1290. cleaned = false;
  1291. break;
  1292. }
  1293. }
  1294. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1295. cleaned_count);
  1296. /* Recover from running out of Tx resources in xmit_frame */
  1297. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1298. netif_wake_queue(adapter->netdev);
  1299. adapter->stats.tx_restart_count++;
  1300. pr_debug("Tx wake queue\n");
  1301. }
  1302. spin_lock(&adapter->tx_queue_lock);
  1303. tx_ring->next_to_clean = i;
  1304. spin_unlock(&adapter->tx_queue_lock);
  1305. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1306. return cleaned;
  1307. }
  1308. /**
  1309. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1310. * @adapter: Board private structure
  1311. * @rx_ring: Rx descriptor ring
  1312. * @work_done: Completed count
  1313. * @work_to_do: Request count
  1314. * Returns
  1315. * true: Cleaned the descriptor
  1316. * false: Not cleaned the descriptor
  1317. */
  1318. static bool
  1319. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1320. struct pch_gbe_rx_ring *rx_ring,
  1321. int *work_done, int work_to_do)
  1322. {
  1323. struct net_device *netdev = adapter->netdev;
  1324. struct pci_dev *pdev = adapter->pdev;
  1325. struct pch_gbe_buffer *buffer_info;
  1326. struct pch_gbe_rx_desc *rx_desc;
  1327. u32 length;
  1328. unsigned int i;
  1329. unsigned int cleaned_count = 0;
  1330. bool cleaned = false;
  1331. struct sk_buff *skb;
  1332. u8 dma_status;
  1333. u16 gbec_status;
  1334. u32 tcp_ip_status;
  1335. i = rx_ring->next_to_clean;
  1336. while (*work_done < work_to_do) {
  1337. /* Check Rx descriptor status */
  1338. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1339. if (rx_desc->gbec_status == DSC_INIT16)
  1340. break;
  1341. cleaned = true;
  1342. cleaned_count++;
  1343. dma_status = rx_desc->dma_status;
  1344. gbec_status = rx_desc->gbec_status;
  1345. tcp_ip_status = rx_desc->tcp_ip_status;
  1346. rx_desc->gbec_status = DSC_INIT16;
  1347. buffer_info = &rx_ring->buffer_info[i];
  1348. skb = buffer_info->skb;
  1349. buffer_info->skb = NULL;
  1350. /* unmap dma */
  1351. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1352. buffer_info->length, DMA_FROM_DEVICE);
  1353. buffer_info->mapped = false;
  1354. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1355. "TCP:0x%08x] BufInf = 0x%p\n",
  1356. i, dma_status, gbec_status, tcp_ip_status,
  1357. buffer_info);
  1358. /* Error check */
  1359. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1360. adapter->stats.rx_frame_errors++;
  1361. pr_err("Receive Not Octal Error\n");
  1362. } else if (unlikely(gbec_status &
  1363. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1364. adapter->stats.rx_frame_errors++;
  1365. pr_err("Receive Nibble Error\n");
  1366. } else if (unlikely(gbec_status &
  1367. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1368. adapter->stats.rx_crc_errors++;
  1369. pr_err("Receive CRC Error\n");
  1370. } else {
  1371. /* get receive length */
  1372. /* length convert[-3], length includes FCS length */
  1373. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1374. if (rx_desc->rx_words_eob & 0x02)
  1375. length = length - 4;
  1376. /*
  1377. * buffer_info->rx_buffer: [Header:14][payload]
  1378. * skb->data: [Reserve:2][Header:14][payload]
  1379. */
  1380. memcpy(skb->data, buffer_info->rx_buffer, length);
  1381. /* update status of driver */
  1382. adapter->stats.rx_bytes += length;
  1383. adapter->stats.rx_packets++;
  1384. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1385. adapter->stats.multicast++;
  1386. /* Write meta date of skb */
  1387. skb_put(skb, length);
  1388. skb->protocol = eth_type_trans(skb, netdev);
  1389. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1390. skb->ip_summed = CHECKSUM_NONE;
  1391. else
  1392. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1393. napi_gro_receive(&adapter->napi, skb);
  1394. (*work_done)++;
  1395. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1396. skb->ip_summed, length);
  1397. }
  1398. /* return some buffers to hardware, one at a time is too slow */
  1399. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1400. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1401. cleaned_count);
  1402. cleaned_count = 0;
  1403. }
  1404. if (++i == rx_ring->count)
  1405. i = 0;
  1406. }
  1407. rx_ring->next_to_clean = i;
  1408. if (cleaned_count)
  1409. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1410. return cleaned;
  1411. }
  1412. /**
  1413. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1414. * @adapter: Board private structure
  1415. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1416. * Returns
  1417. * 0: Successfully
  1418. * Negative value: Failed
  1419. */
  1420. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1421. struct pch_gbe_tx_ring *tx_ring)
  1422. {
  1423. struct pci_dev *pdev = adapter->pdev;
  1424. struct pch_gbe_tx_desc *tx_desc;
  1425. int size;
  1426. int desNo;
  1427. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1428. tx_ring->buffer_info = vzalloc(size);
  1429. if (!tx_ring->buffer_info) {
  1430. pr_err("Unable to allocate memory for the buffer information\n");
  1431. return -ENOMEM;
  1432. }
  1433. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1434. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1435. &tx_ring->dma, GFP_KERNEL);
  1436. if (!tx_ring->desc) {
  1437. vfree(tx_ring->buffer_info);
  1438. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1439. return -ENOMEM;
  1440. }
  1441. memset(tx_ring->desc, 0, tx_ring->size);
  1442. tx_ring->next_to_use = 0;
  1443. tx_ring->next_to_clean = 0;
  1444. spin_lock_init(&tx_ring->tx_lock);
  1445. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1446. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1447. tx_desc->gbec_status = DSC_INIT16;
  1448. }
  1449. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1450. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1451. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1452. tx_ring->next_to_clean, tx_ring->next_to_use);
  1453. return 0;
  1454. }
  1455. /**
  1456. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1457. * @adapter: Board private structure
  1458. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1459. * Returns
  1460. * 0: Successfully
  1461. * Negative value: Failed
  1462. */
  1463. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1464. struct pch_gbe_rx_ring *rx_ring)
  1465. {
  1466. struct pci_dev *pdev = adapter->pdev;
  1467. struct pch_gbe_rx_desc *rx_desc;
  1468. int size;
  1469. int desNo;
  1470. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1471. rx_ring->buffer_info = vzalloc(size);
  1472. if (!rx_ring->buffer_info) {
  1473. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1474. return -ENOMEM;
  1475. }
  1476. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1477. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1478. &rx_ring->dma, GFP_KERNEL);
  1479. if (!rx_ring->desc) {
  1480. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1481. vfree(rx_ring->buffer_info);
  1482. return -ENOMEM;
  1483. }
  1484. memset(rx_ring->desc, 0, rx_ring->size);
  1485. rx_ring->next_to_clean = 0;
  1486. rx_ring->next_to_use = 0;
  1487. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1488. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1489. rx_desc->gbec_status = DSC_INIT16;
  1490. }
  1491. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1492. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1493. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1494. rx_ring->next_to_clean, rx_ring->next_to_use);
  1495. return 0;
  1496. }
  1497. /**
  1498. * pch_gbe_free_tx_resources - Free Tx Resources
  1499. * @adapter: Board private structure
  1500. * @tx_ring: Tx descriptor ring for a specific queue
  1501. */
  1502. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1503. struct pch_gbe_tx_ring *tx_ring)
  1504. {
  1505. struct pci_dev *pdev = adapter->pdev;
  1506. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1507. vfree(tx_ring->buffer_info);
  1508. tx_ring->buffer_info = NULL;
  1509. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1510. tx_ring->desc = NULL;
  1511. }
  1512. /**
  1513. * pch_gbe_free_rx_resources - Free Rx Resources
  1514. * @adapter: Board private structure
  1515. * @rx_ring: Ring to clean the resources from
  1516. */
  1517. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1518. struct pch_gbe_rx_ring *rx_ring)
  1519. {
  1520. struct pci_dev *pdev = adapter->pdev;
  1521. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1522. vfree(rx_ring->buffer_info);
  1523. rx_ring->buffer_info = NULL;
  1524. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1525. rx_ring->desc = NULL;
  1526. }
  1527. /**
  1528. * pch_gbe_request_irq - Allocate an interrupt line
  1529. * @adapter: Board private structure
  1530. * Returns
  1531. * 0: Successfully
  1532. * Negative value: Failed
  1533. */
  1534. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1535. {
  1536. struct net_device *netdev = adapter->netdev;
  1537. int err;
  1538. int flags;
  1539. flags = IRQF_SHARED;
  1540. adapter->have_msi = false;
  1541. err = pci_enable_msi(adapter->pdev);
  1542. pr_debug("call pci_enable_msi\n");
  1543. if (err) {
  1544. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1545. } else {
  1546. flags = 0;
  1547. adapter->have_msi = true;
  1548. }
  1549. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1550. flags, netdev->name, netdev);
  1551. if (err)
  1552. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1553. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1554. adapter->have_msi, flags, err);
  1555. return err;
  1556. }
  1557. static void pch_gbe_set_multi(struct net_device *netdev);
  1558. /**
  1559. * pch_gbe_up - Up GbE network device
  1560. * @adapter: Board private structure
  1561. * Returns
  1562. * 0: Successfully
  1563. * Negative value: Failed
  1564. */
  1565. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1566. {
  1567. struct net_device *netdev = adapter->netdev;
  1568. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1569. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1570. int err;
  1571. /* hardware has been reset, we need to reload some things */
  1572. pch_gbe_set_multi(netdev);
  1573. pch_gbe_setup_tctl(adapter);
  1574. pch_gbe_configure_tx(adapter);
  1575. pch_gbe_setup_rctl(adapter);
  1576. pch_gbe_configure_rx(adapter);
  1577. err = pch_gbe_request_irq(adapter);
  1578. if (err) {
  1579. pr_err("Error: can't bring device up\n");
  1580. return err;
  1581. }
  1582. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1583. if (err) {
  1584. pr_err("Error: can't bring device up\n");
  1585. return err;
  1586. }
  1587. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1588. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1589. adapter->tx_queue_len = netdev->tx_queue_len;
  1590. pch_gbe_start_receive(&adapter->hw);
  1591. mod_timer(&adapter->watchdog_timer, jiffies);
  1592. napi_enable(&adapter->napi);
  1593. pch_gbe_irq_enable(adapter);
  1594. netif_start_queue(adapter->netdev);
  1595. return 0;
  1596. }
  1597. /**
  1598. * pch_gbe_down - Down GbE network device
  1599. * @adapter: Board private structure
  1600. */
  1601. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1602. {
  1603. struct net_device *netdev = adapter->netdev;
  1604. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1605. /* signal that we're down so the interrupt handler does not
  1606. * reschedule our watchdog timer */
  1607. napi_disable(&adapter->napi);
  1608. atomic_set(&adapter->irq_sem, 0);
  1609. pch_gbe_irq_disable(adapter);
  1610. pch_gbe_free_irq(adapter);
  1611. del_timer_sync(&adapter->watchdog_timer);
  1612. netdev->tx_queue_len = adapter->tx_queue_len;
  1613. netif_carrier_off(netdev);
  1614. netif_stop_queue(netdev);
  1615. pch_gbe_reset(adapter);
  1616. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1617. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1618. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1619. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1620. rx_ring->rx_buff_pool_logic = 0;
  1621. rx_ring->rx_buff_pool_size = 0;
  1622. rx_ring->rx_buff_pool = NULL;
  1623. }
  1624. /**
  1625. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1626. * @adapter: Board private structure to initialize
  1627. * Returns
  1628. * 0: Successfully
  1629. * Negative value: Failed
  1630. */
  1631. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1632. {
  1633. struct pch_gbe_hw *hw = &adapter->hw;
  1634. struct net_device *netdev = adapter->netdev;
  1635. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1636. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1637. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1638. /* Initialize the hardware-specific values */
  1639. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1640. pr_err("Hardware Initialization Failure\n");
  1641. return -EIO;
  1642. }
  1643. if (pch_gbe_alloc_queues(adapter)) {
  1644. pr_err("Unable to allocate memory for queues\n");
  1645. return -ENOMEM;
  1646. }
  1647. spin_lock_init(&adapter->hw.miim_lock);
  1648. spin_lock_init(&adapter->tx_queue_lock);
  1649. spin_lock_init(&adapter->stats_lock);
  1650. spin_lock_init(&adapter->ethtool_lock);
  1651. atomic_set(&adapter->irq_sem, 0);
  1652. pch_gbe_irq_disable(adapter);
  1653. pch_gbe_init_stats(adapter);
  1654. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1655. (u32) adapter->rx_buffer_len,
  1656. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1657. return 0;
  1658. }
  1659. /**
  1660. * pch_gbe_open - Called when a network interface is made active
  1661. * @netdev: Network interface device structure
  1662. * Returns
  1663. * 0: Successfully
  1664. * Negative value: Failed
  1665. */
  1666. static int pch_gbe_open(struct net_device *netdev)
  1667. {
  1668. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1669. struct pch_gbe_hw *hw = &adapter->hw;
  1670. int err;
  1671. /* allocate transmit descriptors */
  1672. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1673. if (err)
  1674. goto err_setup_tx;
  1675. /* allocate receive descriptors */
  1676. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1677. if (err)
  1678. goto err_setup_rx;
  1679. pch_gbe_hal_power_up_phy(hw);
  1680. err = pch_gbe_up(adapter);
  1681. if (err)
  1682. goto err_up;
  1683. pr_debug("Success End\n");
  1684. return 0;
  1685. err_up:
  1686. if (!adapter->wake_up_evt)
  1687. pch_gbe_hal_power_down_phy(hw);
  1688. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1689. err_setup_rx:
  1690. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1691. err_setup_tx:
  1692. pch_gbe_reset(adapter);
  1693. pr_err("Error End\n");
  1694. return err;
  1695. }
  1696. /**
  1697. * pch_gbe_stop - Disables a network interface
  1698. * @netdev: Network interface device structure
  1699. * Returns
  1700. * 0: Successfully
  1701. */
  1702. static int pch_gbe_stop(struct net_device *netdev)
  1703. {
  1704. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1705. struct pch_gbe_hw *hw = &adapter->hw;
  1706. pch_gbe_down(adapter);
  1707. if (!adapter->wake_up_evt)
  1708. pch_gbe_hal_power_down_phy(hw);
  1709. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1710. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1711. return 0;
  1712. }
  1713. /**
  1714. * pch_gbe_xmit_frame - Packet transmitting start
  1715. * @skb: Socket buffer structure
  1716. * @netdev: Network interface device structure
  1717. * Returns
  1718. * - NETDEV_TX_OK: Normal end
  1719. * - NETDEV_TX_BUSY: Error end
  1720. */
  1721. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1722. {
  1723. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1724. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1725. unsigned long flags;
  1726. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1727. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1728. skb->len, adapter->hw.mac.max_frame_size);
  1729. dev_kfree_skb_any(skb);
  1730. adapter->stats.tx_length_errors++;
  1731. return NETDEV_TX_OK;
  1732. }
  1733. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1734. /* Collision - tell upper layer to requeue */
  1735. return NETDEV_TX_LOCKED;
  1736. }
  1737. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1738. netif_stop_queue(netdev);
  1739. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1740. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1741. tx_ring->next_to_use, tx_ring->next_to_clean);
  1742. return NETDEV_TX_BUSY;
  1743. }
  1744. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1745. /* CRC,ITAG no support */
  1746. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1747. return NETDEV_TX_OK;
  1748. }
  1749. /**
  1750. * pch_gbe_get_stats - Get System Network Statistics
  1751. * @netdev: Network interface device structure
  1752. * Returns: The current stats
  1753. */
  1754. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1755. {
  1756. /* only return the current stats */
  1757. return &netdev->stats;
  1758. }
  1759. /**
  1760. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1761. * @netdev: Network interface device structure
  1762. */
  1763. static void pch_gbe_set_multi(struct net_device *netdev)
  1764. {
  1765. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1766. struct pch_gbe_hw *hw = &adapter->hw;
  1767. struct netdev_hw_addr *ha;
  1768. u8 *mta_list;
  1769. u32 rctl;
  1770. int i;
  1771. int mc_count;
  1772. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1773. /* Check for Promiscuous and All Multicast modes */
  1774. rctl = ioread32(&hw->reg->RX_MODE);
  1775. mc_count = netdev_mc_count(netdev);
  1776. if ((netdev->flags & IFF_PROMISC)) {
  1777. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1778. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1779. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1780. /* all the multicasting receive permissions */
  1781. rctl |= PCH_GBE_ADD_FIL_EN;
  1782. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1783. } else {
  1784. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1785. /* all the multicasting receive permissions */
  1786. rctl |= PCH_GBE_ADD_FIL_EN;
  1787. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1788. } else {
  1789. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1790. }
  1791. }
  1792. iowrite32(rctl, &hw->reg->RX_MODE);
  1793. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1794. return;
  1795. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1796. if (!mta_list)
  1797. return;
  1798. /* The shared function expects a packed array of only addresses. */
  1799. i = 0;
  1800. netdev_for_each_mc_addr(ha, netdev) {
  1801. if (i == mc_count)
  1802. break;
  1803. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1804. }
  1805. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1806. PCH_GBE_MAR_ENTRIES);
  1807. kfree(mta_list);
  1808. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1809. ioread32(&hw->reg->RX_MODE), mc_count);
  1810. }
  1811. /**
  1812. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1813. * @netdev: Network interface device structure
  1814. * @addr: Pointer to an address structure
  1815. * Returns
  1816. * 0: Successfully
  1817. * -EADDRNOTAVAIL: Failed
  1818. */
  1819. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1820. {
  1821. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1822. struct sockaddr *skaddr = addr;
  1823. int ret_val;
  1824. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1825. ret_val = -EADDRNOTAVAIL;
  1826. } else {
  1827. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1828. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1829. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1830. ret_val = 0;
  1831. }
  1832. pr_debug("ret_val : 0x%08x\n", ret_val);
  1833. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1834. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1835. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1836. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1837. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1838. return ret_val;
  1839. }
  1840. /**
  1841. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1842. * @netdev: Network interface device structure
  1843. * @new_mtu: New value for maximum frame size
  1844. * Returns
  1845. * 0: Successfully
  1846. * -EINVAL: Failed
  1847. */
  1848. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1849. {
  1850. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1851. int max_frame;
  1852. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  1853. int err;
  1854. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1855. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1856. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1857. pr_err("Invalid MTU setting\n");
  1858. return -EINVAL;
  1859. }
  1860. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1861. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1862. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1863. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1864. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1865. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1866. else
  1867. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  1868. if (netif_running(netdev)) {
  1869. pch_gbe_down(adapter);
  1870. err = pch_gbe_up(adapter);
  1871. if (err) {
  1872. adapter->rx_buffer_len = old_rx_buffer_len;
  1873. pch_gbe_up(adapter);
  1874. return -ENOMEM;
  1875. } else {
  1876. netdev->mtu = new_mtu;
  1877. adapter->hw.mac.max_frame_size = max_frame;
  1878. }
  1879. } else {
  1880. pch_gbe_reset(adapter);
  1881. netdev->mtu = new_mtu;
  1882. adapter->hw.mac.max_frame_size = max_frame;
  1883. }
  1884. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1885. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1886. adapter->hw.mac.max_frame_size);
  1887. return 0;
  1888. }
  1889. /**
  1890. * pch_gbe_set_features - Reset device after features changed
  1891. * @netdev: Network interface device structure
  1892. * @features: New features
  1893. * Returns
  1894. * 0: HW state updated successfully
  1895. */
  1896. static int pch_gbe_set_features(struct net_device *netdev, u32 features)
  1897. {
  1898. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1899. u32 changed = features ^ netdev->features;
  1900. if (!(changed & NETIF_F_RXCSUM))
  1901. return 0;
  1902. if (netif_running(netdev))
  1903. pch_gbe_reinit_locked(adapter);
  1904. else
  1905. pch_gbe_reset(adapter);
  1906. return 0;
  1907. }
  1908. /**
  1909. * pch_gbe_ioctl - Controls register through a MII interface
  1910. * @netdev: Network interface device structure
  1911. * @ifr: Pointer to ifr structure
  1912. * @cmd: Control command
  1913. * Returns
  1914. * 0: Successfully
  1915. * Negative value: Failed
  1916. */
  1917. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1918. {
  1919. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1920. pr_debug("cmd : 0x%04x\n", cmd);
  1921. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1922. }
  1923. /**
  1924. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1925. * @netdev: Network interface device structure
  1926. */
  1927. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1928. {
  1929. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1930. /* Do the reset outside of interrupt context */
  1931. adapter->stats.tx_timeout_count++;
  1932. schedule_work(&adapter->reset_task);
  1933. }
  1934. /**
  1935. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1936. * @napi: Pointer of polling device struct
  1937. * @budget: The maximum number of a packet
  1938. * Returns
  1939. * false: Exit the polling mode
  1940. * true: Continue the polling mode
  1941. */
  1942. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1943. {
  1944. struct pch_gbe_adapter *adapter =
  1945. container_of(napi, struct pch_gbe_adapter, napi);
  1946. int work_done = 0;
  1947. bool poll_end_flag = false;
  1948. bool cleaned = false;
  1949. u32 int_en;
  1950. pr_debug("budget : %d\n", budget);
  1951. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1952. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1953. if (!cleaned)
  1954. work_done = budget;
  1955. /* If no Tx and not enough Rx work done,
  1956. * exit the polling mode
  1957. */
  1958. if (work_done < budget)
  1959. poll_end_flag = true;
  1960. if (poll_end_flag) {
  1961. napi_complete(napi);
  1962. if (adapter->rx_stop_flag) {
  1963. adapter->rx_stop_flag = false;
  1964. pch_gbe_start_receive(&adapter->hw);
  1965. }
  1966. pch_gbe_irq_enable(adapter);
  1967. } else
  1968. if (adapter->rx_stop_flag) {
  1969. adapter->rx_stop_flag = false;
  1970. pch_gbe_start_receive(&adapter->hw);
  1971. int_en = ioread32(&adapter->hw.reg->INT_EN);
  1972. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  1973. &adapter->hw.reg->INT_EN);
  1974. }
  1975. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1976. poll_end_flag, work_done, budget);
  1977. return work_done;
  1978. }
  1979. #ifdef CONFIG_NET_POLL_CONTROLLER
  1980. /**
  1981. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1982. * @netdev: Network interface device structure
  1983. */
  1984. static void pch_gbe_netpoll(struct net_device *netdev)
  1985. {
  1986. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1987. disable_irq(adapter->pdev->irq);
  1988. pch_gbe_intr(adapter->pdev->irq, netdev);
  1989. enable_irq(adapter->pdev->irq);
  1990. }
  1991. #endif
  1992. static const struct net_device_ops pch_gbe_netdev_ops = {
  1993. .ndo_open = pch_gbe_open,
  1994. .ndo_stop = pch_gbe_stop,
  1995. .ndo_start_xmit = pch_gbe_xmit_frame,
  1996. .ndo_get_stats = pch_gbe_get_stats,
  1997. .ndo_set_mac_address = pch_gbe_set_mac,
  1998. .ndo_tx_timeout = pch_gbe_tx_timeout,
  1999. .ndo_change_mtu = pch_gbe_change_mtu,
  2000. .ndo_set_features = pch_gbe_set_features,
  2001. .ndo_do_ioctl = pch_gbe_ioctl,
  2002. .ndo_set_rx_mode = pch_gbe_set_multi,
  2003. #ifdef CONFIG_NET_POLL_CONTROLLER
  2004. .ndo_poll_controller = pch_gbe_netpoll,
  2005. #endif
  2006. };
  2007. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2008. pci_channel_state_t state)
  2009. {
  2010. struct net_device *netdev = pci_get_drvdata(pdev);
  2011. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2012. netif_device_detach(netdev);
  2013. if (netif_running(netdev))
  2014. pch_gbe_down(adapter);
  2015. pci_disable_device(pdev);
  2016. /* Request a slot slot reset. */
  2017. return PCI_ERS_RESULT_NEED_RESET;
  2018. }
  2019. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2020. {
  2021. struct net_device *netdev = pci_get_drvdata(pdev);
  2022. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2023. struct pch_gbe_hw *hw = &adapter->hw;
  2024. if (pci_enable_device(pdev)) {
  2025. pr_err("Cannot re-enable PCI device after reset\n");
  2026. return PCI_ERS_RESULT_DISCONNECT;
  2027. }
  2028. pci_set_master(pdev);
  2029. pci_enable_wake(pdev, PCI_D0, 0);
  2030. pch_gbe_hal_power_up_phy(hw);
  2031. pch_gbe_reset(adapter);
  2032. /* Clear wake up status */
  2033. pch_gbe_mac_set_wol_event(hw, 0);
  2034. return PCI_ERS_RESULT_RECOVERED;
  2035. }
  2036. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2037. {
  2038. struct net_device *netdev = pci_get_drvdata(pdev);
  2039. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2040. if (netif_running(netdev)) {
  2041. if (pch_gbe_up(adapter)) {
  2042. pr_debug("can't bring device back up after reset\n");
  2043. return;
  2044. }
  2045. }
  2046. netif_device_attach(netdev);
  2047. }
  2048. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2049. {
  2050. struct net_device *netdev = pci_get_drvdata(pdev);
  2051. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2052. struct pch_gbe_hw *hw = &adapter->hw;
  2053. u32 wufc = adapter->wake_up_evt;
  2054. int retval = 0;
  2055. netif_device_detach(netdev);
  2056. if (netif_running(netdev))
  2057. pch_gbe_down(adapter);
  2058. if (wufc) {
  2059. pch_gbe_set_multi(netdev);
  2060. pch_gbe_setup_rctl(adapter);
  2061. pch_gbe_configure_rx(adapter);
  2062. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2063. hw->mac.link_duplex);
  2064. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2065. hw->mac.link_duplex);
  2066. pch_gbe_mac_set_wol_event(hw, wufc);
  2067. pci_disable_device(pdev);
  2068. } else {
  2069. pch_gbe_hal_power_down_phy(hw);
  2070. pch_gbe_mac_set_wol_event(hw, wufc);
  2071. pci_disable_device(pdev);
  2072. }
  2073. return retval;
  2074. }
  2075. #ifdef CONFIG_PM
  2076. static int pch_gbe_suspend(struct device *device)
  2077. {
  2078. struct pci_dev *pdev = to_pci_dev(device);
  2079. return __pch_gbe_suspend(pdev);
  2080. }
  2081. static int pch_gbe_resume(struct device *device)
  2082. {
  2083. struct pci_dev *pdev = to_pci_dev(device);
  2084. struct net_device *netdev = pci_get_drvdata(pdev);
  2085. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2086. struct pch_gbe_hw *hw = &adapter->hw;
  2087. u32 err;
  2088. err = pci_enable_device(pdev);
  2089. if (err) {
  2090. pr_err("Cannot enable PCI device from suspend\n");
  2091. return err;
  2092. }
  2093. pci_set_master(pdev);
  2094. pch_gbe_hal_power_up_phy(hw);
  2095. pch_gbe_reset(adapter);
  2096. /* Clear wake on lan control and status */
  2097. pch_gbe_mac_set_wol_event(hw, 0);
  2098. if (netif_running(netdev))
  2099. pch_gbe_up(adapter);
  2100. netif_device_attach(netdev);
  2101. return 0;
  2102. }
  2103. #endif /* CONFIG_PM */
  2104. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2105. {
  2106. __pch_gbe_suspend(pdev);
  2107. if (system_state == SYSTEM_POWER_OFF) {
  2108. pci_wake_from_d3(pdev, true);
  2109. pci_set_power_state(pdev, PCI_D3hot);
  2110. }
  2111. }
  2112. static void pch_gbe_remove(struct pci_dev *pdev)
  2113. {
  2114. struct net_device *netdev = pci_get_drvdata(pdev);
  2115. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2116. cancel_work_sync(&adapter->reset_task);
  2117. unregister_netdev(netdev);
  2118. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2119. kfree(adapter->tx_ring);
  2120. kfree(adapter->rx_ring);
  2121. iounmap(adapter->hw.reg);
  2122. pci_release_regions(pdev);
  2123. free_netdev(netdev);
  2124. pci_disable_device(pdev);
  2125. }
  2126. static int pch_gbe_probe(struct pci_dev *pdev,
  2127. const struct pci_device_id *pci_id)
  2128. {
  2129. struct net_device *netdev;
  2130. struct pch_gbe_adapter *adapter;
  2131. int ret;
  2132. ret = pci_enable_device(pdev);
  2133. if (ret)
  2134. return ret;
  2135. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2136. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2137. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2138. if (ret) {
  2139. ret = pci_set_consistent_dma_mask(pdev,
  2140. DMA_BIT_MASK(32));
  2141. if (ret) {
  2142. dev_err(&pdev->dev, "ERR: No usable DMA "
  2143. "configuration, aborting\n");
  2144. goto err_disable_device;
  2145. }
  2146. }
  2147. }
  2148. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2149. if (ret) {
  2150. dev_err(&pdev->dev,
  2151. "ERR: Can't reserve PCI I/O and memory resources\n");
  2152. goto err_disable_device;
  2153. }
  2154. pci_set_master(pdev);
  2155. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2156. if (!netdev) {
  2157. ret = -ENOMEM;
  2158. dev_err(&pdev->dev,
  2159. "ERR: Can't allocate and set up an Ethernet device\n");
  2160. goto err_release_pci;
  2161. }
  2162. SET_NETDEV_DEV(netdev, &pdev->dev);
  2163. pci_set_drvdata(pdev, netdev);
  2164. adapter = netdev_priv(netdev);
  2165. adapter->netdev = netdev;
  2166. adapter->pdev = pdev;
  2167. adapter->hw.back = adapter;
  2168. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2169. if (!adapter->hw.reg) {
  2170. ret = -EIO;
  2171. dev_err(&pdev->dev, "Can't ioremap\n");
  2172. goto err_free_netdev;
  2173. }
  2174. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2175. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2176. netif_napi_add(netdev, &adapter->napi,
  2177. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2178. netdev->hw_features = NETIF_F_RXCSUM |
  2179. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2180. netdev->features = netdev->hw_features;
  2181. pch_gbe_set_ethtool_ops(netdev);
  2182. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2183. pch_gbe_mac_reset_hw(&adapter->hw);
  2184. /* setup the private structure */
  2185. ret = pch_gbe_sw_init(adapter);
  2186. if (ret)
  2187. goto err_iounmap;
  2188. /* Initialize PHY */
  2189. ret = pch_gbe_init_phy(adapter);
  2190. if (ret) {
  2191. dev_err(&pdev->dev, "PHY initialize error\n");
  2192. goto err_free_adapter;
  2193. }
  2194. pch_gbe_hal_get_bus_info(&adapter->hw);
  2195. /* Read the MAC address. and store to the private data */
  2196. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2197. if (ret) {
  2198. dev_err(&pdev->dev, "MAC address Read Error\n");
  2199. goto err_free_adapter;
  2200. }
  2201. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2202. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2203. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2204. ret = -EIO;
  2205. goto err_free_adapter;
  2206. }
  2207. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2208. (unsigned long)adapter);
  2209. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2210. pch_gbe_check_options(adapter);
  2211. /* initialize the wol settings based on the eeprom settings */
  2212. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2213. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2214. /* reset the hardware with the new settings */
  2215. pch_gbe_reset(adapter);
  2216. ret = register_netdev(netdev);
  2217. if (ret)
  2218. goto err_free_adapter;
  2219. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2220. netif_carrier_off(netdev);
  2221. netif_stop_queue(netdev);
  2222. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2223. device_set_wakeup_enable(&pdev->dev, 1);
  2224. return 0;
  2225. err_free_adapter:
  2226. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2227. kfree(adapter->tx_ring);
  2228. kfree(adapter->rx_ring);
  2229. err_iounmap:
  2230. iounmap(adapter->hw.reg);
  2231. err_free_netdev:
  2232. free_netdev(netdev);
  2233. err_release_pci:
  2234. pci_release_regions(pdev);
  2235. err_disable_device:
  2236. pci_disable_device(pdev);
  2237. return ret;
  2238. }
  2239. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2240. {.vendor = PCI_VENDOR_ID_INTEL,
  2241. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2242. .subvendor = PCI_ANY_ID,
  2243. .subdevice = PCI_ANY_ID,
  2244. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2245. .class_mask = (0xFFFF00)
  2246. },
  2247. {.vendor = PCI_VENDOR_ID_ROHM,
  2248. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2249. .subvendor = PCI_ANY_ID,
  2250. .subdevice = PCI_ANY_ID,
  2251. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2252. .class_mask = (0xFFFF00)
  2253. },
  2254. {.vendor = PCI_VENDOR_ID_ROHM,
  2255. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2256. .subvendor = PCI_ANY_ID,
  2257. .subdevice = PCI_ANY_ID,
  2258. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2259. .class_mask = (0xFFFF00)
  2260. },
  2261. /* required last entry */
  2262. {0}
  2263. };
  2264. #ifdef CONFIG_PM
  2265. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2266. .suspend = pch_gbe_suspend,
  2267. .resume = pch_gbe_resume,
  2268. .freeze = pch_gbe_suspend,
  2269. .thaw = pch_gbe_resume,
  2270. .poweroff = pch_gbe_suspend,
  2271. .restore = pch_gbe_resume,
  2272. };
  2273. #endif
  2274. static struct pci_error_handlers pch_gbe_err_handler = {
  2275. .error_detected = pch_gbe_io_error_detected,
  2276. .slot_reset = pch_gbe_io_slot_reset,
  2277. .resume = pch_gbe_io_resume
  2278. };
  2279. static struct pci_driver pch_gbe_driver = {
  2280. .name = KBUILD_MODNAME,
  2281. .id_table = pch_gbe_pcidev_id,
  2282. .probe = pch_gbe_probe,
  2283. .remove = pch_gbe_remove,
  2284. #ifdef CONFIG_PM
  2285. .driver.pm = &pch_gbe_pm_ops,
  2286. #endif
  2287. .shutdown = pch_gbe_shutdown,
  2288. .err_handler = &pch_gbe_err_handler
  2289. };
  2290. static int __init pch_gbe_init_module(void)
  2291. {
  2292. int ret;
  2293. ret = pci_register_driver(&pch_gbe_driver);
  2294. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2295. if (copybreak == 0) {
  2296. pr_info("copybreak disabled\n");
  2297. } else {
  2298. pr_info("copybreak enabled for packets <= %u bytes\n",
  2299. copybreak);
  2300. }
  2301. }
  2302. return ret;
  2303. }
  2304. static void __exit pch_gbe_exit_module(void)
  2305. {
  2306. pci_unregister_driver(&pch_gbe_driver);
  2307. }
  2308. module_init(pch_gbe_init_module);
  2309. module_exit(pch_gbe_exit_module);
  2310. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2311. MODULE_AUTHOR("OKI SEMICONDUCTOR, <toshiharu-linux@dsn.okisemi.com>");
  2312. MODULE_LICENSE("GPL");
  2313. MODULE_VERSION(DRV_VERSION);
  2314. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2315. module_param(copybreak, uint, 0644);
  2316. MODULE_PARM_DESC(copybreak,
  2317. "Maximum size of packet that is copied to a new buffer on receive");
  2318. /* pch_gbe_main.c */