ni.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "nid.h"
  32. #include "atom.h"
  33. #include "ni_reg.h"
  34. #include "cayman_blit_shaders.h"
  35. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  36. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  38. extern void evergreen_mc_program(struct radeon_device *rdev);
  39. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  40. extern int evergreen_mc_init(struct radeon_device *rdev);
  41. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  42. #define EVERGREEN_PFP_UCODE_SIZE 1120
  43. #define EVERGREEN_PM4_UCODE_SIZE 1376
  44. #define EVERGREEN_RLC_UCODE_SIZE 768
  45. #define BTC_MC_UCODE_SIZE 6024
  46. #define CAYMAN_PFP_UCODE_SIZE 2176
  47. #define CAYMAN_PM4_UCODE_SIZE 2176
  48. #define CAYMAN_RLC_UCODE_SIZE 1024
  49. #define CAYMAN_MC_UCODE_SIZE 6037
  50. /* Firmware Names */
  51. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  52. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  53. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  54. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  55. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  56. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  57. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  58. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  59. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  60. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  61. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  62. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  63. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  64. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  65. #define BTC_IO_MC_REGS_SIZE 29
  66. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  67. {0x00000077, 0xff010100},
  68. {0x00000078, 0x00000000},
  69. {0x00000079, 0x00001434},
  70. {0x0000007a, 0xcc08ec08},
  71. {0x0000007b, 0x00040000},
  72. {0x0000007c, 0x000080c0},
  73. {0x0000007d, 0x09000000},
  74. {0x0000007e, 0x00210404},
  75. {0x00000081, 0x08a8e800},
  76. {0x00000082, 0x00030444},
  77. {0x00000083, 0x00000000},
  78. {0x00000085, 0x00000001},
  79. {0x00000086, 0x00000002},
  80. {0x00000087, 0x48490000},
  81. {0x00000088, 0x20244647},
  82. {0x00000089, 0x00000005},
  83. {0x0000008b, 0x66030000},
  84. {0x0000008c, 0x00006603},
  85. {0x0000008d, 0x00000100},
  86. {0x0000008f, 0x00001c0a},
  87. {0x00000090, 0xff000001},
  88. {0x00000094, 0x00101101},
  89. {0x00000095, 0x00000fff},
  90. {0x00000096, 0x00116fff},
  91. {0x00000097, 0x60010000},
  92. {0x00000098, 0x10010000},
  93. {0x00000099, 0x00006000},
  94. {0x0000009a, 0x00001000},
  95. {0x0000009f, 0x00946a00}
  96. };
  97. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  98. {0x00000077, 0xff010100},
  99. {0x00000078, 0x00000000},
  100. {0x00000079, 0x00001434},
  101. {0x0000007a, 0xcc08ec08},
  102. {0x0000007b, 0x00040000},
  103. {0x0000007c, 0x000080c0},
  104. {0x0000007d, 0x09000000},
  105. {0x0000007e, 0x00210404},
  106. {0x00000081, 0x08a8e800},
  107. {0x00000082, 0x00030444},
  108. {0x00000083, 0x00000000},
  109. {0x00000085, 0x00000001},
  110. {0x00000086, 0x00000002},
  111. {0x00000087, 0x48490000},
  112. {0x00000088, 0x20244647},
  113. {0x00000089, 0x00000005},
  114. {0x0000008b, 0x66030000},
  115. {0x0000008c, 0x00006603},
  116. {0x0000008d, 0x00000100},
  117. {0x0000008f, 0x00001c0a},
  118. {0x00000090, 0xff000001},
  119. {0x00000094, 0x00101101},
  120. {0x00000095, 0x00000fff},
  121. {0x00000096, 0x00116fff},
  122. {0x00000097, 0x60010000},
  123. {0x00000098, 0x10010000},
  124. {0x00000099, 0x00006000},
  125. {0x0000009a, 0x00001000},
  126. {0x0000009f, 0x00936a00}
  127. };
  128. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  129. {0x00000077, 0xff010100},
  130. {0x00000078, 0x00000000},
  131. {0x00000079, 0x00001434},
  132. {0x0000007a, 0xcc08ec08},
  133. {0x0000007b, 0x00040000},
  134. {0x0000007c, 0x000080c0},
  135. {0x0000007d, 0x09000000},
  136. {0x0000007e, 0x00210404},
  137. {0x00000081, 0x08a8e800},
  138. {0x00000082, 0x00030444},
  139. {0x00000083, 0x00000000},
  140. {0x00000085, 0x00000001},
  141. {0x00000086, 0x00000002},
  142. {0x00000087, 0x48490000},
  143. {0x00000088, 0x20244647},
  144. {0x00000089, 0x00000005},
  145. {0x0000008b, 0x66030000},
  146. {0x0000008c, 0x00006603},
  147. {0x0000008d, 0x00000100},
  148. {0x0000008f, 0x00001c0a},
  149. {0x00000090, 0xff000001},
  150. {0x00000094, 0x00101101},
  151. {0x00000095, 0x00000fff},
  152. {0x00000096, 0x00116fff},
  153. {0x00000097, 0x60010000},
  154. {0x00000098, 0x10010000},
  155. {0x00000099, 0x00006000},
  156. {0x0000009a, 0x00001000},
  157. {0x0000009f, 0x00916a00}
  158. };
  159. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  160. {0x00000077, 0xff010100},
  161. {0x00000078, 0x00000000},
  162. {0x00000079, 0x00001434},
  163. {0x0000007a, 0xcc08ec08},
  164. {0x0000007b, 0x00040000},
  165. {0x0000007c, 0x000080c0},
  166. {0x0000007d, 0x09000000},
  167. {0x0000007e, 0x00210404},
  168. {0x00000081, 0x08a8e800},
  169. {0x00000082, 0x00030444},
  170. {0x00000083, 0x00000000},
  171. {0x00000085, 0x00000001},
  172. {0x00000086, 0x00000002},
  173. {0x00000087, 0x48490000},
  174. {0x00000088, 0x20244647},
  175. {0x00000089, 0x00000005},
  176. {0x0000008b, 0x66030000},
  177. {0x0000008c, 0x00006603},
  178. {0x0000008d, 0x00000100},
  179. {0x0000008f, 0x00001c0a},
  180. {0x00000090, 0xff000001},
  181. {0x00000094, 0x00101101},
  182. {0x00000095, 0x00000fff},
  183. {0x00000096, 0x00116fff},
  184. {0x00000097, 0x60010000},
  185. {0x00000098, 0x10010000},
  186. {0x00000099, 0x00006000},
  187. {0x0000009a, 0x00001000},
  188. {0x0000009f, 0x00976b00}
  189. };
  190. int ni_mc_load_microcode(struct radeon_device *rdev)
  191. {
  192. const __be32 *fw_data;
  193. u32 mem_type, running, blackout = 0;
  194. u32 *io_mc_regs;
  195. int i, ucode_size, regs_size;
  196. if (!rdev->mc_fw)
  197. return -EINVAL;
  198. switch (rdev->family) {
  199. case CHIP_BARTS:
  200. io_mc_regs = (u32 *)&barts_io_mc_regs;
  201. ucode_size = BTC_MC_UCODE_SIZE;
  202. regs_size = BTC_IO_MC_REGS_SIZE;
  203. break;
  204. case CHIP_TURKS:
  205. io_mc_regs = (u32 *)&turks_io_mc_regs;
  206. ucode_size = BTC_MC_UCODE_SIZE;
  207. regs_size = BTC_IO_MC_REGS_SIZE;
  208. break;
  209. case CHIP_CAICOS:
  210. default:
  211. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  212. ucode_size = BTC_MC_UCODE_SIZE;
  213. regs_size = BTC_IO_MC_REGS_SIZE;
  214. break;
  215. case CHIP_CAYMAN:
  216. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  217. ucode_size = CAYMAN_MC_UCODE_SIZE;
  218. regs_size = BTC_IO_MC_REGS_SIZE;
  219. break;
  220. }
  221. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  222. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  223. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  224. if (running) {
  225. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  226. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  227. }
  228. /* reset the engine and set to writable */
  229. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  230. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  231. /* load mc io regs */
  232. for (i = 0; i < regs_size; i++) {
  233. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  234. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  235. }
  236. /* load the MC ucode */
  237. fw_data = (const __be32 *)rdev->mc_fw->data;
  238. for (i = 0; i < ucode_size; i++)
  239. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  240. /* put the engine back into the active state */
  241. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  242. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  243. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  244. /* wait for training to complete */
  245. while (!(RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD))
  246. udelay(10);
  247. if (running)
  248. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  249. }
  250. return 0;
  251. }
  252. int ni_init_microcode(struct radeon_device *rdev)
  253. {
  254. struct platform_device *pdev;
  255. const char *chip_name;
  256. const char *rlc_chip_name;
  257. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  258. char fw_name[30];
  259. int err;
  260. DRM_DEBUG("\n");
  261. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  262. err = IS_ERR(pdev);
  263. if (err) {
  264. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  265. return -EINVAL;
  266. }
  267. switch (rdev->family) {
  268. case CHIP_BARTS:
  269. chip_name = "BARTS";
  270. rlc_chip_name = "BTC";
  271. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  272. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  273. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  274. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  275. break;
  276. case CHIP_TURKS:
  277. chip_name = "TURKS";
  278. rlc_chip_name = "BTC";
  279. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  280. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  281. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  282. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  283. break;
  284. case CHIP_CAICOS:
  285. chip_name = "CAICOS";
  286. rlc_chip_name = "BTC";
  287. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  288. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  289. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  290. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  291. break;
  292. case CHIP_CAYMAN:
  293. chip_name = "CAYMAN";
  294. rlc_chip_name = "CAYMAN";
  295. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  296. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  297. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  298. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  299. break;
  300. default: BUG();
  301. }
  302. DRM_INFO("Loading %s Microcode\n", chip_name);
  303. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  304. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  305. if (err)
  306. goto out;
  307. if (rdev->pfp_fw->size != pfp_req_size) {
  308. printk(KERN_ERR
  309. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  310. rdev->pfp_fw->size, fw_name);
  311. err = -EINVAL;
  312. goto out;
  313. }
  314. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  315. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  316. if (err)
  317. goto out;
  318. if (rdev->me_fw->size != me_req_size) {
  319. printk(KERN_ERR
  320. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  321. rdev->me_fw->size, fw_name);
  322. err = -EINVAL;
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  325. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  326. if (err)
  327. goto out;
  328. if (rdev->rlc_fw->size != rlc_req_size) {
  329. printk(KERN_ERR
  330. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  331. rdev->rlc_fw->size, fw_name);
  332. err = -EINVAL;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  335. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->mc_fw->size != mc_req_size) {
  339. printk(KERN_ERR
  340. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->mc_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. out:
  345. platform_device_unregister(pdev);
  346. if (err) {
  347. if (err != -EINVAL)
  348. printk(KERN_ERR
  349. "ni_cp: Failed to load firmware \"%s\"\n",
  350. fw_name);
  351. release_firmware(rdev->pfp_fw);
  352. rdev->pfp_fw = NULL;
  353. release_firmware(rdev->me_fw);
  354. rdev->me_fw = NULL;
  355. release_firmware(rdev->rlc_fw);
  356. rdev->rlc_fw = NULL;
  357. release_firmware(rdev->mc_fw);
  358. rdev->mc_fw = NULL;
  359. }
  360. return err;
  361. }
  362. /*
  363. * Core functions
  364. */
  365. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  366. u32 num_tile_pipes,
  367. u32 num_backends_per_asic,
  368. u32 *backend_disable_mask_per_asic,
  369. u32 num_shader_engines)
  370. {
  371. u32 backend_map = 0;
  372. u32 enabled_backends_mask = 0;
  373. u32 enabled_backends_count = 0;
  374. u32 num_backends_per_se;
  375. u32 cur_pipe;
  376. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  377. u32 cur_backend = 0;
  378. u32 i;
  379. bool force_no_swizzle;
  380. /* force legal values */
  381. if (num_tile_pipes < 1)
  382. num_tile_pipes = 1;
  383. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  384. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  385. if (num_shader_engines < 1)
  386. num_shader_engines = 1;
  387. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  388. num_shader_engines = rdev->config.cayman.max_shader_engines;
  389. if (num_backends_per_asic < num_shader_engines)
  390. num_backends_per_asic = num_shader_engines;
  391. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  392. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  393. /* make sure we have the same number of backends per se */
  394. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  395. /* set up the number of backends per se */
  396. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  397. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  398. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  399. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  400. }
  401. /* create enable mask and count for enabled backends */
  402. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  403. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  404. enabled_backends_mask |= (1 << i);
  405. ++enabled_backends_count;
  406. }
  407. if (enabled_backends_count == num_backends_per_asic)
  408. break;
  409. }
  410. /* force the backends mask to match the current number of backends */
  411. if (enabled_backends_count != num_backends_per_asic) {
  412. u32 this_backend_enabled;
  413. u32 shader_engine;
  414. u32 backend_per_se;
  415. enabled_backends_mask = 0;
  416. enabled_backends_count = 0;
  417. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  418. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  419. /* calc the current se */
  420. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  421. /* calc the backend per se */
  422. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  423. /* default to not enabled */
  424. this_backend_enabled = 0;
  425. if ((shader_engine < num_shader_engines) &&
  426. (backend_per_se < num_backends_per_se))
  427. this_backend_enabled = 1;
  428. if (this_backend_enabled) {
  429. enabled_backends_mask |= (1 << i);
  430. *backend_disable_mask_per_asic &= ~(1 << i);
  431. ++enabled_backends_count;
  432. }
  433. }
  434. }
  435. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  436. switch (rdev->family) {
  437. case CHIP_CAYMAN:
  438. force_no_swizzle = true;
  439. break;
  440. default:
  441. force_no_swizzle = false;
  442. break;
  443. }
  444. if (force_no_swizzle) {
  445. bool last_backend_enabled = false;
  446. force_no_swizzle = false;
  447. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  448. if (((enabled_backends_mask >> i) & 1) == 1) {
  449. if (last_backend_enabled)
  450. force_no_swizzle = true;
  451. last_backend_enabled = true;
  452. } else
  453. last_backend_enabled = false;
  454. }
  455. }
  456. switch (num_tile_pipes) {
  457. case 1:
  458. case 3:
  459. case 5:
  460. case 7:
  461. DRM_ERROR("odd number of pipes!\n");
  462. break;
  463. case 2:
  464. swizzle_pipe[0] = 0;
  465. swizzle_pipe[1] = 1;
  466. break;
  467. case 4:
  468. if (force_no_swizzle) {
  469. swizzle_pipe[0] = 0;
  470. swizzle_pipe[1] = 1;
  471. swizzle_pipe[2] = 2;
  472. swizzle_pipe[3] = 3;
  473. } else {
  474. swizzle_pipe[0] = 0;
  475. swizzle_pipe[1] = 2;
  476. swizzle_pipe[2] = 1;
  477. swizzle_pipe[3] = 3;
  478. }
  479. break;
  480. case 6:
  481. if (force_no_swizzle) {
  482. swizzle_pipe[0] = 0;
  483. swizzle_pipe[1] = 1;
  484. swizzle_pipe[2] = 2;
  485. swizzle_pipe[3] = 3;
  486. swizzle_pipe[4] = 4;
  487. swizzle_pipe[5] = 5;
  488. } else {
  489. swizzle_pipe[0] = 0;
  490. swizzle_pipe[1] = 2;
  491. swizzle_pipe[2] = 4;
  492. swizzle_pipe[3] = 1;
  493. swizzle_pipe[4] = 3;
  494. swizzle_pipe[5] = 5;
  495. }
  496. break;
  497. case 8:
  498. if (force_no_swizzle) {
  499. swizzle_pipe[0] = 0;
  500. swizzle_pipe[1] = 1;
  501. swizzle_pipe[2] = 2;
  502. swizzle_pipe[3] = 3;
  503. swizzle_pipe[4] = 4;
  504. swizzle_pipe[5] = 5;
  505. swizzle_pipe[6] = 6;
  506. swizzle_pipe[7] = 7;
  507. } else {
  508. swizzle_pipe[0] = 0;
  509. swizzle_pipe[1] = 2;
  510. swizzle_pipe[2] = 4;
  511. swizzle_pipe[3] = 6;
  512. swizzle_pipe[4] = 1;
  513. swizzle_pipe[5] = 3;
  514. swizzle_pipe[6] = 5;
  515. swizzle_pipe[7] = 7;
  516. }
  517. break;
  518. }
  519. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  520. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  521. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  522. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  523. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  524. }
  525. return backend_map;
  526. }
  527. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  528. u32 disable_mask_per_se,
  529. u32 max_disable_mask_per_se,
  530. u32 num_shader_engines)
  531. {
  532. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  533. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  534. if (num_shader_engines == 1)
  535. return disable_mask_per_asic;
  536. else if (num_shader_engines == 2)
  537. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  538. else
  539. return 0xffffffff;
  540. }
  541. static void cayman_gpu_init(struct radeon_device *rdev)
  542. {
  543. u32 cc_rb_backend_disable = 0;
  544. u32 cc_gc_shader_pipe_config;
  545. u32 gb_addr_config = 0;
  546. u32 mc_shared_chmap, mc_arb_ramcfg;
  547. u32 gb_backend_map;
  548. u32 cgts_tcc_disable;
  549. u32 sx_debug_1;
  550. u32 smx_dc_ctl0;
  551. u32 gc_user_shader_pipe_config;
  552. u32 gc_user_rb_backend_disable;
  553. u32 cgts_user_tcc_disable;
  554. u32 cgts_sm_ctrl_reg;
  555. u32 hdp_host_path_cntl;
  556. u32 tmp;
  557. int i, j;
  558. switch (rdev->family) {
  559. case CHIP_CAYMAN:
  560. default:
  561. rdev->config.cayman.max_shader_engines = 2;
  562. rdev->config.cayman.max_pipes_per_simd = 4;
  563. rdev->config.cayman.max_tile_pipes = 8;
  564. rdev->config.cayman.max_simds_per_se = 12;
  565. rdev->config.cayman.max_backends_per_se = 4;
  566. rdev->config.cayman.max_texture_channel_caches = 8;
  567. rdev->config.cayman.max_gprs = 256;
  568. rdev->config.cayman.max_threads = 256;
  569. rdev->config.cayman.max_gs_threads = 32;
  570. rdev->config.cayman.max_stack_entries = 512;
  571. rdev->config.cayman.sx_num_of_sets = 8;
  572. rdev->config.cayman.sx_max_export_size = 256;
  573. rdev->config.cayman.sx_max_export_pos_size = 64;
  574. rdev->config.cayman.sx_max_export_smx_size = 192;
  575. rdev->config.cayman.max_hw_contexts = 8;
  576. rdev->config.cayman.sq_num_cf_insts = 2;
  577. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  578. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  579. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  580. break;
  581. }
  582. /* Initialize HDP */
  583. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  584. WREG32((0x2c14 + j), 0x00000000);
  585. WREG32((0x2c18 + j), 0x00000000);
  586. WREG32((0x2c1c + j), 0x00000000);
  587. WREG32((0x2c20 + j), 0x00000000);
  588. WREG32((0x2c24 + j), 0x00000000);
  589. }
  590. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  591. evergreen_fix_pci_max_read_req_size(rdev);
  592. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  593. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  594. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  595. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  596. cgts_tcc_disable = 0xff000000;
  597. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  598. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  599. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  600. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  601. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  602. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  603. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  604. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  605. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  606. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  607. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  608. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  609. rdev->config.cayman.backend_disable_mask_per_asic =
  610. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  611. rdev->config.cayman.num_shader_engines);
  612. rdev->config.cayman.backend_map =
  613. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  614. rdev->config.cayman.num_backends_per_se *
  615. rdev->config.cayman.num_shader_engines,
  616. &rdev->config.cayman.backend_disable_mask_per_asic,
  617. rdev->config.cayman.num_shader_engines);
  618. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  619. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  620. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  621. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  622. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  623. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  624. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  625. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  626. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  627. rdev->config.cayman.mem_row_size_in_kb = 4;
  628. /* XXX use MC settings? */
  629. rdev->config.cayman.shader_engine_tile_size = 32;
  630. rdev->config.cayman.num_gpus = 1;
  631. rdev->config.cayman.multi_gpu_tile_size = 64;
  632. //gb_addr_config = 0x02011003
  633. #if 0
  634. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  635. #else
  636. gb_addr_config = 0;
  637. switch (rdev->config.cayman.num_tile_pipes) {
  638. case 1:
  639. default:
  640. gb_addr_config |= NUM_PIPES(0);
  641. break;
  642. case 2:
  643. gb_addr_config |= NUM_PIPES(1);
  644. break;
  645. case 4:
  646. gb_addr_config |= NUM_PIPES(2);
  647. break;
  648. case 8:
  649. gb_addr_config |= NUM_PIPES(3);
  650. break;
  651. }
  652. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  653. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  654. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  655. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  656. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  657. switch (rdev->config.cayman.num_gpus) {
  658. case 1:
  659. default:
  660. gb_addr_config |= NUM_GPUS(0);
  661. break;
  662. case 2:
  663. gb_addr_config |= NUM_GPUS(1);
  664. break;
  665. case 4:
  666. gb_addr_config |= NUM_GPUS(2);
  667. break;
  668. }
  669. switch (rdev->config.cayman.multi_gpu_tile_size) {
  670. case 16:
  671. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  672. break;
  673. case 32:
  674. default:
  675. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  676. break;
  677. case 64:
  678. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  679. break;
  680. case 128:
  681. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  682. break;
  683. }
  684. switch (rdev->config.cayman.mem_row_size_in_kb) {
  685. case 1:
  686. default:
  687. gb_addr_config |= ROW_SIZE(0);
  688. break;
  689. case 2:
  690. gb_addr_config |= ROW_SIZE(1);
  691. break;
  692. case 4:
  693. gb_addr_config |= ROW_SIZE(2);
  694. break;
  695. }
  696. #endif
  697. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  698. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  699. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  700. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  701. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  702. rdev->config.cayman.num_shader_engines = tmp + 1;
  703. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  704. rdev->config.cayman.num_gpus = tmp + 1;
  705. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  706. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  707. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  708. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  709. //gb_backend_map = 0x76541032;
  710. #if 0
  711. gb_backend_map = RREG32(GB_BACKEND_MAP);
  712. #else
  713. gb_backend_map =
  714. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  715. rdev->config.cayman.num_backends_per_se *
  716. rdev->config.cayman.num_shader_engines,
  717. &rdev->config.cayman.backend_disable_mask_per_asic,
  718. rdev->config.cayman.num_shader_engines);
  719. #endif
  720. /* setup tiling info dword. gb_addr_config is not adequate since it does
  721. * not have bank info, so create a custom tiling dword.
  722. * bits 3:0 num_pipes
  723. * bits 7:4 num_banks
  724. * bits 11:8 group_size
  725. * bits 15:12 row_size
  726. */
  727. rdev->config.cayman.tile_config = 0;
  728. switch (rdev->config.cayman.num_tile_pipes) {
  729. case 1:
  730. default:
  731. rdev->config.cayman.tile_config |= (0 << 0);
  732. break;
  733. case 2:
  734. rdev->config.cayman.tile_config |= (1 << 0);
  735. break;
  736. case 4:
  737. rdev->config.cayman.tile_config |= (2 << 0);
  738. break;
  739. case 8:
  740. rdev->config.cayman.tile_config |= (3 << 0);
  741. break;
  742. }
  743. rdev->config.cayman.tile_config |=
  744. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  745. rdev->config.cayman.tile_config |=
  746. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  747. rdev->config.cayman.tile_config |=
  748. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  749. rdev->config.cayman.backend_map = gb_backend_map;
  750. WREG32(GB_BACKEND_MAP, gb_backend_map);
  751. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  752. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  753. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  754. /* primary versions */
  755. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  756. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  757. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  758. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  759. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  760. /* user versions */
  761. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  762. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  763. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  764. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  765. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  766. /* reprogram the shader complex */
  767. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  768. for (i = 0; i < 16; i++)
  769. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  770. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  771. /* set HW defaults for 3D engine */
  772. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  773. sx_debug_1 = RREG32(SX_DEBUG_1);
  774. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  775. WREG32(SX_DEBUG_1, sx_debug_1);
  776. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  777. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  778. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  779. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  780. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  781. /* need to be explicitly zero-ed */
  782. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  783. WREG32(SQ_LSTMP_RING_BASE, 0);
  784. WREG32(SQ_HSTMP_RING_BASE, 0);
  785. WREG32(SQ_ESTMP_RING_BASE, 0);
  786. WREG32(SQ_GSTMP_RING_BASE, 0);
  787. WREG32(SQ_VSTMP_RING_BASE, 0);
  788. WREG32(SQ_PSTMP_RING_BASE, 0);
  789. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  790. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  791. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  792. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  793. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  794. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  795. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  796. WREG32(VGT_NUM_INSTANCES, 1);
  797. WREG32(CP_PERFMON_CNTL, 0);
  798. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  799. FETCH_FIFO_HIWATER(0x4) |
  800. DONE_FIFO_HIWATER(0xe0) |
  801. ALU_UPDATE_FIFO_HIWATER(0x8)));
  802. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  803. WREG32(SQ_CONFIG, (VC_ENABLE |
  804. EXPORT_SRC_C |
  805. GFX_PRIO(0) |
  806. CS1_PRIO(0) |
  807. CS2_PRIO(1)));
  808. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  809. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  810. FORCE_EOV_MAX_REZ_CNT(255)));
  811. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  812. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  813. WREG32(VGT_GS_VERTEX_REUSE, 16);
  814. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  815. WREG32(CB_PERF_CTR0_SEL_0, 0);
  816. WREG32(CB_PERF_CTR0_SEL_1, 0);
  817. WREG32(CB_PERF_CTR1_SEL_0, 0);
  818. WREG32(CB_PERF_CTR1_SEL_1, 0);
  819. WREG32(CB_PERF_CTR2_SEL_0, 0);
  820. WREG32(CB_PERF_CTR2_SEL_1, 0);
  821. WREG32(CB_PERF_CTR3_SEL_0, 0);
  822. WREG32(CB_PERF_CTR3_SEL_1, 0);
  823. tmp = RREG32(HDP_MISC_CNTL);
  824. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  825. WREG32(HDP_MISC_CNTL, tmp);
  826. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  827. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  828. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  829. udelay(50);
  830. }
  831. /*
  832. * GART
  833. */
  834. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  835. {
  836. /* flush hdp cache */
  837. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  838. /* bits 0-7 are the VM contexts0-7 */
  839. WREG32(VM_INVALIDATE_REQUEST, 1);
  840. }
  841. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  842. {
  843. int r;
  844. if (rdev->gart.table.vram.robj == NULL) {
  845. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  846. return -EINVAL;
  847. }
  848. r = radeon_gart_table_vram_pin(rdev);
  849. if (r)
  850. return r;
  851. radeon_gart_restore(rdev);
  852. /* Setup TLB control */
  853. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB |
  854. ENABLE_L1_FRAGMENT_PROCESSING |
  855. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  856. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  857. /* Setup L2 cache */
  858. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  859. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  860. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  861. EFFECTIVE_L2_QUEUE_SIZE(7) |
  862. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  863. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  864. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  865. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  866. /* setup context0 */
  867. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  868. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  869. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  870. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  871. (u32)(rdev->dummy_page.addr >> 12));
  872. WREG32(VM_CONTEXT0_CNTL2, 0);
  873. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  874. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  875. /* disable context1-7 */
  876. WREG32(VM_CONTEXT1_CNTL2, 0);
  877. WREG32(VM_CONTEXT1_CNTL, 0);
  878. cayman_pcie_gart_tlb_flush(rdev);
  879. rdev->gart.ready = true;
  880. return 0;
  881. }
  882. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  883. {
  884. int r;
  885. /* Disable all tables */
  886. WREG32(VM_CONTEXT0_CNTL, 0);
  887. WREG32(VM_CONTEXT1_CNTL, 0);
  888. /* Setup TLB control */
  889. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  890. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  891. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  892. /* Setup L2 cache */
  893. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  894. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  895. EFFECTIVE_L2_QUEUE_SIZE(7) |
  896. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  897. WREG32(VM_L2_CNTL2, 0);
  898. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  899. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  900. if (rdev->gart.table.vram.robj) {
  901. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  902. if (likely(r == 0)) {
  903. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  904. radeon_bo_unpin(rdev->gart.table.vram.robj);
  905. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  906. }
  907. }
  908. }
  909. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  910. {
  911. cayman_pcie_gart_disable(rdev);
  912. radeon_gart_table_vram_free(rdev);
  913. radeon_gart_fini(rdev);
  914. }
  915. /*
  916. * CP.
  917. */
  918. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  919. {
  920. if (enable)
  921. WREG32(CP_ME_CNTL, 0);
  922. else {
  923. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  924. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  925. WREG32(SCRATCH_UMSK, 0);
  926. }
  927. }
  928. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  929. {
  930. const __be32 *fw_data;
  931. int i;
  932. if (!rdev->me_fw || !rdev->pfp_fw)
  933. return -EINVAL;
  934. cayman_cp_enable(rdev, false);
  935. fw_data = (const __be32 *)rdev->pfp_fw->data;
  936. WREG32(CP_PFP_UCODE_ADDR, 0);
  937. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  938. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  939. WREG32(CP_PFP_UCODE_ADDR, 0);
  940. fw_data = (const __be32 *)rdev->me_fw->data;
  941. WREG32(CP_ME_RAM_WADDR, 0);
  942. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  943. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  944. WREG32(CP_PFP_UCODE_ADDR, 0);
  945. WREG32(CP_ME_RAM_WADDR, 0);
  946. WREG32(CP_ME_RAM_RADDR, 0);
  947. return 0;
  948. }
  949. static int cayman_cp_start(struct radeon_device *rdev)
  950. {
  951. int r, i;
  952. r = radeon_ring_lock(rdev, 7);
  953. if (r) {
  954. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  955. return r;
  956. }
  957. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  958. radeon_ring_write(rdev, 0x1);
  959. radeon_ring_write(rdev, 0x0);
  960. radeon_ring_write(rdev, rdev->config.cayman.max_hw_contexts - 1);
  961. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  962. radeon_ring_write(rdev, 0);
  963. radeon_ring_write(rdev, 0);
  964. radeon_ring_unlock_commit(rdev);
  965. cayman_cp_enable(rdev, true);
  966. r = radeon_ring_lock(rdev, cayman_default_size + 19);
  967. if (r) {
  968. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  969. return r;
  970. }
  971. /* setup clear context state */
  972. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  973. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  974. for (i = 0; i < cayman_default_size; i++)
  975. radeon_ring_write(rdev, cayman_default_state[i]);
  976. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  977. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  978. /* set clear context state */
  979. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  980. radeon_ring_write(rdev, 0);
  981. /* SQ_VTX_BASE_VTX_LOC */
  982. radeon_ring_write(rdev, 0xc0026f00);
  983. radeon_ring_write(rdev, 0x00000000);
  984. radeon_ring_write(rdev, 0x00000000);
  985. radeon_ring_write(rdev, 0x00000000);
  986. /* Clear consts */
  987. radeon_ring_write(rdev, 0xc0036f00);
  988. radeon_ring_write(rdev, 0x00000bc4);
  989. radeon_ring_write(rdev, 0xffffffff);
  990. radeon_ring_write(rdev, 0xffffffff);
  991. radeon_ring_write(rdev, 0xffffffff);
  992. radeon_ring_write(rdev, 0xc0026900);
  993. radeon_ring_write(rdev, 0x00000316);
  994. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  995. radeon_ring_write(rdev, 0x00000010); /* */
  996. radeon_ring_unlock_commit(rdev);
  997. /* XXX init other rings */
  998. return 0;
  999. }
  1000. static void cayman_cp_fini(struct radeon_device *rdev)
  1001. {
  1002. cayman_cp_enable(rdev, false);
  1003. radeon_ring_fini(rdev);
  1004. }
  1005. int cayman_cp_resume(struct radeon_device *rdev)
  1006. {
  1007. u32 tmp;
  1008. u32 rb_bufsz;
  1009. int r;
  1010. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1011. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1012. SOFT_RESET_PA |
  1013. SOFT_RESET_SH |
  1014. SOFT_RESET_VGT |
  1015. SOFT_RESET_SPI |
  1016. SOFT_RESET_SX));
  1017. RREG32(GRBM_SOFT_RESET);
  1018. mdelay(15);
  1019. WREG32(GRBM_SOFT_RESET, 0);
  1020. RREG32(GRBM_SOFT_RESET);
  1021. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1022. /* Set the write pointer delay */
  1023. WREG32(CP_RB_WPTR_DELAY, 0);
  1024. WREG32(CP_DEBUG, (1 << 27));
  1025. /* ring 0 - compute and gfx */
  1026. /* Set ring buffer size */
  1027. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1028. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1029. #ifdef __BIG_ENDIAN
  1030. tmp |= BUF_SWAP_32BIT;
  1031. #endif
  1032. WREG32(CP_RB0_CNTL, tmp);
  1033. /* Initialize the ring buffer's read and write pointers */
  1034. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1035. rdev->cp.wptr = 0;
  1036. WREG32(CP_RB0_WPTR, rdev->cp.wptr);
  1037. /* set the wb address wether it's enabled or not */
  1038. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1039. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1040. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1041. if (rdev->wb.enabled)
  1042. WREG32(SCRATCH_UMSK, 0xff);
  1043. else {
  1044. tmp |= RB_NO_UPDATE;
  1045. WREG32(SCRATCH_UMSK, 0);
  1046. }
  1047. mdelay(1);
  1048. WREG32(CP_RB0_CNTL, tmp);
  1049. WREG32(CP_RB0_BASE, rdev->cp.gpu_addr >> 8);
  1050. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1051. /* ring1 - compute only */
  1052. /* Set ring buffer size */
  1053. rb_bufsz = drm_order(rdev->cp1.ring_size / 8);
  1054. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1055. #ifdef __BIG_ENDIAN
  1056. tmp |= BUF_SWAP_32BIT;
  1057. #endif
  1058. WREG32(CP_RB1_CNTL, tmp);
  1059. /* Initialize the ring buffer's read and write pointers */
  1060. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1061. rdev->cp1.wptr = 0;
  1062. WREG32(CP_RB1_WPTR, rdev->cp1.wptr);
  1063. /* set the wb address wether it's enabled or not */
  1064. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1065. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1066. mdelay(1);
  1067. WREG32(CP_RB1_CNTL, tmp);
  1068. WREG32(CP_RB1_BASE, rdev->cp1.gpu_addr >> 8);
  1069. rdev->cp1.rptr = RREG32(CP_RB1_RPTR);
  1070. /* ring2 - compute only */
  1071. /* Set ring buffer size */
  1072. rb_bufsz = drm_order(rdev->cp2.ring_size / 8);
  1073. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1074. #ifdef __BIG_ENDIAN
  1075. tmp |= BUF_SWAP_32BIT;
  1076. #endif
  1077. WREG32(CP_RB2_CNTL, tmp);
  1078. /* Initialize the ring buffer's read and write pointers */
  1079. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1080. rdev->cp2.wptr = 0;
  1081. WREG32(CP_RB2_WPTR, rdev->cp2.wptr);
  1082. /* set the wb address wether it's enabled or not */
  1083. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1084. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1085. mdelay(1);
  1086. WREG32(CP_RB2_CNTL, tmp);
  1087. WREG32(CP_RB2_BASE, rdev->cp2.gpu_addr >> 8);
  1088. rdev->cp2.rptr = RREG32(CP_RB2_RPTR);
  1089. /* start the rings */
  1090. cayman_cp_start(rdev);
  1091. rdev->cp.ready = true;
  1092. rdev->cp1.ready = true;
  1093. rdev->cp2.ready = true;
  1094. /* this only test cp0 */
  1095. r = radeon_ring_test(rdev);
  1096. if (r) {
  1097. rdev->cp.ready = false;
  1098. rdev->cp1.ready = false;
  1099. rdev->cp2.ready = false;
  1100. return r;
  1101. }
  1102. return 0;
  1103. }
  1104. bool cayman_gpu_is_lockup(struct radeon_device *rdev)
  1105. {
  1106. u32 srbm_status;
  1107. u32 grbm_status;
  1108. u32 grbm_status_se0, grbm_status_se1;
  1109. struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
  1110. int r;
  1111. srbm_status = RREG32(SRBM_STATUS);
  1112. grbm_status = RREG32(GRBM_STATUS);
  1113. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1114. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1115. if (!(grbm_status & GUI_ACTIVE)) {
  1116. r100_gpu_lockup_update(lockup, &rdev->cp);
  1117. return false;
  1118. }
  1119. /* force CP activities */
  1120. r = radeon_ring_lock(rdev, 2);
  1121. if (!r) {
  1122. /* PACKET2 NOP */
  1123. radeon_ring_write(rdev, 0x80000000);
  1124. radeon_ring_write(rdev, 0x80000000);
  1125. radeon_ring_unlock_commit(rdev);
  1126. }
  1127. /* XXX deal with CP0,1,2 */
  1128. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1129. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1130. }
  1131. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  1132. {
  1133. struct evergreen_mc_save save;
  1134. u32 grbm_reset = 0;
  1135. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1136. return 0;
  1137. dev_info(rdev->dev, "GPU softreset \n");
  1138. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1139. RREG32(GRBM_STATUS));
  1140. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1141. RREG32(GRBM_STATUS_SE0));
  1142. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1143. RREG32(GRBM_STATUS_SE1));
  1144. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1145. RREG32(SRBM_STATUS));
  1146. evergreen_mc_stop(rdev, &save);
  1147. if (evergreen_mc_wait_for_idle(rdev)) {
  1148. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1149. }
  1150. /* Disable CP parsing/prefetching */
  1151. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1152. /* reset all the gfx blocks */
  1153. grbm_reset = (SOFT_RESET_CP |
  1154. SOFT_RESET_CB |
  1155. SOFT_RESET_DB |
  1156. SOFT_RESET_GDS |
  1157. SOFT_RESET_PA |
  1158. SOFT_RESET_SC |
  1159. SOFT_RESET_SPI |
  1160. SOFT_RESET_SH |
  1161. SOFT_RESET_SX |
  1162. SOFT_RESET_TC |
  1163. SOFT_RESET_TA |
  1164. SOFT_RESET_VGT |
  1165. SOFT_RESET_IA);
  1166. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1167. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1168. (void)RREG32(GRBM_SOFT_RESET);
  1169. udelay(50);
  1170. WREG32(GRBM_SOFT_RESET, 0);
  1171. (void)RREG32(GRBM_SOFT_RESET);
  1172. /* Wait a little for things to settle down */
  1173. udelay(50);
  1174. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1175. RREG32(GRBM_STATUS));
  1176. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1177. RREG32(GRBM_STATUS_SE0));
  1178. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1179. RREG32(GRBM_STATUS_SE1));
  1180. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1181. RREG32(SRBM_STATUS));
  1182. evergreen_mc_resume(rdev, &save);
  1183. return 0;
  1184. }
  1185. int cayman_asic_reset(struct radeon_device *rdev)
  1186. {
  1187. return cayman_gpu_soft_reset(rdev);
  1188. }
  1189. static int cayman_startup(struct radeon_device *rdev)
  1190. {
  1191. int r;
  1192. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1193. r = ni_init_microcode(rdev);
  1194. if (r) {
  1195. DRM_ERROR("Failed to load firmware!\n");
  1196. return r;
  1197. }
  1198. }
  1199. r = ni_mc_load_microcode(rdev);
  1200. if (r) {
  1201. DRM_ERROR("Failed to load MC firmware!\n");
  1202. return r;
  1203. }
  1204. evergreen_mc_program(rdev);
  1205. r = cayman_pcie_gart_enable(rdev);
  1206. if (r)
  1207. return r;
  1208. cayman_gpu_init(rdev);
  1209. r = evergreen_blit_init(rdev);
  1210. if (r) {
  1211. evergreen_blit_fini(rdev);
  1212. rdev->asic->copy = NULL;
  1213. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1214. }
  1215. /* allocate wb buffer */
  1216. r = radeon_wb_init(rdev);
  1217. if (r)
  1218. return r;
  1219. /* Enable IRQ */
  1220. r = r600_irq_init(rdev);
  1221. if (r) {
  1222. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1223. radeon_irq_kms_fini(rdev);
  1224. return r;
  1225. }
  1226. evergreen_irq_set(rdev);
  1227. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1228. if (r)
  1229. return r;
  1230. r = cayman_cp_load_microcode(rdev);
  1231. if (r)
  1232. return r;
  1233. r = cayman_cp_resume(rdev);
  1234. if (r)
  1235. return r;
  1236. return 0;
  1237. }
  1238. int cayman_resume(struct radeon_device *rdev)
  1239. {
  1240. int r;
  1241. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1242. * posting will perform necessary task to bring back GPU into good
  1243. * shape.
  1244. */
  1245. /* post card */
  1246. atom_asic_init(rdev->mode_info.atom_context);
  1247. r = cayman_startup(rdev);
  1248. if (r) {
  1249. DRM_ERROR("cayman startup failed on resume\n");
  1250. return r;
  1251. }
  1252. r = r600_ib_test(rdev);
  1253. if (r) {
  1254. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1255. return r;
  1256. }
  1257. return r;
  1258. }
  1259. int cayman_suspend(struct radeon_device *rdev)
  1260. {
  1261. int r;
  1262. /* FIXME: we should wait for ring to be empty */
  1263. cayman_cp_enable(rdev, false);
  1264. rdev->cp.ready = false;
  1265. evergreen_irq_suspend(rdev);
  1266. radeon_wb_disable(rdev);
  1267. cayman_pcie_gart_disable(rdev);
  1268. /* unpin shaders bo */
  1269. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1270. if (likely(r == 0)) {
  1271. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1272. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1273. }
  1274. return 0;
  1275. }
  1276. /* Plan is to move initialization in that function and use
  1277. * helper function so that radeon_device_init pretty much
  1278. * do nothing more than calling asic specific function. This
  1279. * should also allow to remove a bunch of callback function
  1280. * like vram_info.
  1281. */
  1282. int cayman_init(struct radeon_device *rdev)
  1283. {
  1284. int r;
  1285. /* This don't do much */
  1286. r = radeon_gem_init(rdev);
  1287. if (r)
  1288. return r;
  1289. /* Read BIOS */
  1290. if (!radeon_get_bios(rdev)) {
  1291. if (ASIC_IS_AVIVO(rdev))
  1292. return -EINVAL;
  1293. }
  1294. /* Must be an ATOMBIOS */
  1295. if (!rdev->is_atom_bios) {
  1296. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1297. return -EINVAL;
  1298. }
  1299. r = radeon_atombios_init(rdev);
  1300. if (r)
  1301. return r;
  1302. /* Post card if necessary */
  1303. if (!radeon_card_posted(rdev)) {
  1304. if (!rdev->bios) {
  1305. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1306. return -EINVAL;
  1307. }
  1308. DRM_INFO("GPU not posted. posting now...\n");
  1309. atom_asic_init(rdev->mode_info.atom_context);
  1310. }
  1311. /* Initialize scratch registers */
  1312. r600_scratch_init(rdev);
  1313. /* Initialize surface registers */
  1314. radeon_surface_init(rdev);
  1315. /* Initialize clocks */
  1316. radeon_get_clock_info(rdev->ddev);
  1317. /* Fence driver */
  1318. r = radeon_fence_driver_init(rdev);
  1319. if (r)
  1320. return r;
  1321. /* initialize memory controller */
  1322. r = evergreen_mc_init(rdev);
  1323. if (r)
  1324. return r;
  1325. /* Memory manager */
  1326. r = radeon_bo_init(rdev);
  1327. if (r)
  1328. return r;
  1329. r = radeon_irq_kms_init(rdev);
  1330. if (r)
  1331. return r;
  1332. rdev->cp.ring_obj = NULL;
  1333. r600_ring_init(rdev, 1024 * 1024);
  1334. rdev->ih.ring_obj = NULL;
  1335. r600_ih_ring_init(rdev, 64 * 1024);
  1336. r = r600_pcie_gart_init(rdev);
  1337. if (r)
  1338. return r;
  1339. rdev->accel_working = true;
  1340. r = cayman_startup(rdev);
  1341. if (r) {
  1342. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1343. cayman_cp_fini(rdev);
  1344. r600_irq_fini(rdev);
  1345. radeon_wb_fini(rdev);
  1346. radeon_irq_kms_fini(rdev);
  1347. cayman_pcie_gart_fini(rdev);
  1348. rdev->accel_working = false;
  1349. }
  1350. if (rdev->accel_working) {
  1351. r = radeon_ib_pool_init(rdev);
  1352. if (r) {
  1353. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1354. rdev->accel_working = false;
  1355. }
  1356. r = r600_ib_test(rdev);
  1357. if (r) {
  1358. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1359. rdev->accel_working = false;
  1360. }
  1361. }
  1362. /* Don't start up if the MC ucode is missing.
  1363. * The default clocks and voltages before the MC ucode
  1364. * is loaded are not suffient for advanced operations.
  1365. */
  1366. if (!rdev->mc_fw) {
  1367. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1368. return -EINVAL;
  1369. }
  1370. return 0;
  1371. }
  1372. void cayman_fini(struct radeon_device *rdev)
  1373. {
  1374. evergreen_blit_fini(rdev);
  1375. cayman_cp_fini(rdev);
  1376. r600_irq_fini(rdev);
  1377. radeon_wb_fini(rdev);
  1378. radeon_ib_pool_fini(rdev);
  1379. radeon_irq_kms_fini(rdev);
  1380. cayman_pcie_gart_fini(rdev);
  1381. radeon_gem_fini(rdev);
  1382. radeon_fence_driver_fini(rdev);
  1383. radeon_bo_fini(rdev);
  1384. radeon_atombios_fini(rdev);
  1385. kfree(rdev->bios);
  1386. rdev->bios = NULL;
  1387. }