lm49453.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548
  1. /*
  2. * lm49453.c - LM49453 ALSA Soc Audio driver
  3. *
  4. * Copyright (c) 2012 Texas Instruments, Inc
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * Initially based on sound/soc/codecs/wm8350.c
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/regmap.h>
  20. #include <linux/slab.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/tlv.h>
  27. #include <sound/jack.h>
  28. #include <sound/initval.h>
  29. #include <asm/div64.h>
  30. #include "lm49453.h"
  31. static struct reg_default lm49453_reg_defs[] = {
  32. { 0, 0x00 },
  33. { 1, 0x00 },
  34. { 2, 0x00 },
  35. { 3, 0x00 },
  36. { 4, 0x00 },
  37. { 5, 0x00 },
  38. { 6, 0x00 },
  39. { 7, 0x00 },
  40. { 8, 0x00 },
  41. { 9, 0x00 },
  42. { 10, 0x00 },
  43. { 11, 0x00 },
  44. { 12, 0x00 },
  45. { 13, 0x00 },
  46. { 14, 0x00 },
  47. { 15, 0x00 },
  48. { 16, 0x00 },
  49. { 17, 0x00 },
  50. { 18, 0x00 },
  51. { 19, 0x00 },
  52. { 20, 0x00 },
  53. { 21, 0x00 },
  54. { 22, 0x00 },
  55. { 23, 0x00 },
  56. { 32, 0x00 },
  57. { 33, 0x00 },
  58. { 35, 0x00 },
  59. { 36, 0x00 },
  60. { 37, 0x00 },
  61. { 46, 0x00 },
  62. { 48, 0x00 },
  63. { 49, 0x00 },
  64. { 51, 0x00 },
  65. { 56, 0x00 },
  66. { 58, 0x00 },
  67. { 59, 0x00 },
  68. { 60, 0x00 },
  69. { 61, 0x00 },
  70. { 62, 0x00 },
  71. { 63, 0x00 },
  72. { 64, 0x00 },
  73. { 65, 0x00 },
  74. { 66, 0x00 },
  75. { 67, 0x00 },
  76. { 68, 0x00 },
  77. { 69, 0x00 },
  78. { 70, 0x00 },
  79. { 71, 0x00 },
  80. { 72, 0x00 },
  81. { 73, 0x00 },
  82. { 74, 0x00 },
  83. { 75, 0x00 },
  84. { 76, 0x00 },
  85. { 77, 0x00 },
  86. { 78, 0x00 },
  87. { 79, 0x00 },
  88. { 80, 0x00 },
  89. { 81, 0x00 },
  90. { 82, 0x00 },
  91. { 83, 0x00 },
  92. { 85, 0x00 },
  93. { 85, 0x00 },
  94. { 86, 0x00 },
  95. { 87, 0x00 },
  96. { 88, 0x00 },
  97. { 89, 0x00 },
  98. { 90, 0x00 },
  99. { 91, 0x00 },
  100. { 92, 0x00 },
  101. { 93, 0x00 },
  102. { 94, 0x00 },
  103. { 95, 0x00 },
  104. { 96, 0x01 },
  105. { 97, 0x00 },
  106. { 98, 0x00 },
  107. { 99, 0x00 },
  108. { 100, 0x00 },
  109. { 101, 0x00 },
  110. { 102, 0x00 },
  111. { 103, 0x01 },
  112. { 105, 0x01 },
  113. { 106, 0x00 },
  114. { 107, 0x01 },
  115. { 107, 0x00 },
  116. { 108, 0x00 },
  117. { 109, 0x00 },
  118. { 110, 0x00 },
  119. { 111, 0x02 },
  120. { 112, 0x02 },
  121. { 113, 0x00 },
  122. { 121, 0x80 },
  123. { 122, 0xBB },
  124. { 123, 0x80 },
  125. { 124, 0xBB },
  126. { 128, 0x00 },
  127. { 130, 0x00 },
  128. { 131, 0x00 },
  129. { 132, 0x00 },
  130. { 133, 0x0A },
  131. { 134, 0x0A },
  132. { 135, 0x0A },
  133. { 136, 0x0F },
  134. { 137, 0x00 },
  135. { 138, 0x73 },
  136. { 139, 0x33 },
  137. { 140, 0x73 },
  138. { 141, 0x33 },
  139. { 142, 0x73 },
  140. { 143, 0x33 },
  141. { 144, 0x73 },
  142. { 145, 0x33 },
  143. { 146, 0x73 },
  144. { 147, 0x33 },
  145. { 148, 0x73 },
  146. { 149, 0x33 },
  147. { 150, 0x73 },
  148. { 151, 0x33 },
  149. { 152, 0x00 },
  150. { 153, 0x00 },
  151. { 154, 0x00 },
  152. { 155, 0x00 },
  153. { 176, 0x00 },
  154. { 177, 0x00 },
  155. { 178, 0x00 },
  156. { 179, 0x00 },
  157. { 180, 0x00 },
  158. { 181, 0x00 },
  159. { 182, 0x00 },
  160. { 183, 0x00 },
  161. { 184, 0x00 },
  162. { 185, 0x00 },
  163. { 186, 0x00 },
  164. { 189, 0x00 },
  165. { 188, 0x00 },
  166. { 194, 0x00 },
  167. { 195, 0x00 },
  168. { 196, 0x00 },
  169. { 197, 0x00 },
  170. { 200, 0x00 },
  171. { 201, 0x00 },
  172. { 202, 0x00 },
  173. { 203, 0x00 },
  174. { 204, 0x00 },
  175. { 205, 0x00 },
  176. { 208, 0x00 },
  177. { 209, 0x00 },
  178. { 210, 0x00 },
  179. { 211, 0x00 },
  180. { 213, 0x00 },
  181. { 214, 0x00 },
  182. { 215, 0x00 },
  183. { 216, 0x00 },
  184. { 217, 0x00 },
  185. { 218, 0x00 },
  186. { 219, 0x00 },
  187. { 221, 0x00 },
  188. { 222, 0x00 },
  189. { 224, 0x00 },
  190. { 225, 0x00 },
  191. { 226, 0x00 },
  192. { 227, 0x00 },
  193. { 228, 0x00 },
  194. { 229, 0x00 },
  195. { 230, 0x13 },
  196. { 231, 0x00 },
  197. { 232, 0x80 },
  198. { 233, 0x0C },
  199. { 234, 0xDD },
  200. { 235, 0x00 },
  201. { 236, 0x04 },
  202. { 237, 0x00 },
  203. { 238, 0x00 },
  204. { 239, 0x00 },
  205. { 240, 0x00 },
  206. { 241, 0x00 },
  207. { 242, 0x00 },
  208. { 243, 0x00 },
  209. { 244, 0x00 },
  210. { 245, 0x00 },
  211. { 248, 0x00 },
  212. { 249, 0x00 },
  213. { 254, 0x00 },
  214. { 255, 0x00 },
  215. };
  216. /* codec private data */
  217. struct lm49453_priv {
  218. struct regmap *regmap;
  219. int fs_rate;
  220. };
  221. /* capture path controls */
  222. static const char *lm49453_mic2mode_text[] = {"Single Ended", "Differential"};
  223. static const SOC_ENUM_SINGLE_DECL(lm49453_mic2mode_enum, LM49453_P0_MICR_REG, 5,
  224. lm49453_mic2mode_text);
  225. static const char *lm49453_dmic_cfg_text[] = {"DMICDAT1", "DMICDAT2"};
  226. static const SOC_ENUM_SINGLE_DECL(lm49453_dmic12_cfg_enum,
  227. LM49453_P0_DIGITAL_MIC1_CONFIG_REG,
  228. 7, lm49453_dmic_cfg_text);
  229. static const SOC_ENUM_SINGLE_DECL(lm49453_dmic34_cfg_enum,
  230. LM49453_P0_DIGITAL_MIC2_CONFIG_REG,
  231. 7, lm49453_dmic_cfg_text);
  232. /* MUX Controls */
  233. static const char *lm49453_adcl_mux_text[] = { "MIC1", "Aux_L" };
  234. static const char *lm49453_adcr_mux_text[] = { "MIC2", "Aux_R" };
  235. static const struct soc_enum lm49453_adcl_enum =
  236. SOC_ENUM_SINGLE(LM49453_P0_ANALOG_MIXER_ADC_REG, 0,
  237. ARRAY_SIZE(lm49453_adcl_mux_text),
  238. lm49453_adcl_mux_text);
  239. static const struct soc_enum lm49453_adcr_enum =
  240. SOC_ENUM_SINGLE(LM49453_P0_ANALOG_MIXER_ADC_REG, 1,
  241. ARRAY_SIZE(lm49453_adcr_mux_text),
  242. lm49453_adcr_mux_text);
  243. static const struct snd_kcontrol_new lm49453_adcl_mux_control =
  244. SOC_DAPM_ENUM("ADC Left Mux", lm49453_adcl_enum);
  245. static const struct snd_kcontrol_new lm49453_adcr_mux_control =
  246. SOC_DAPM_ENUM("ADC Right Mux", lm49453_adcr_enum);
  247. static const struct snd_kcontrol_new lm49453_headset_left_mixer[] = {
  248. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHPL1_REG, 0, 1, 0),
  249. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHPL1_REG, 1, 1, 0),
  250. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHPL1_REG, 2, 1, 0),
  251. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHPL1_REG, 3, 1, 0),
  252. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHPL1_REG, 4, 1, 0),
  253. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHPL1_REG, 5, 1, 0),
  254. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHPL1_REG, 6, 1, 0),
  255. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHPL1_REG, 7, 1, 0),
  256. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHPL2_REG, 0, 1, 0),
  257. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHPL2_REG, 1, 1, 0),
  258. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHPL2_REG, 2, 1, 0),
  259. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHPL2_REG, 3, 1, 0),
  260. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHPL2_REG, 4, 1, 0),
  261. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHPL2_REG, 5, 1, 0),
  262. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHPL2_REG, 6, 1, 0),
  263. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHPL2_REG, 7, 1, 0),
  264. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 0, 0, 0),
  265. };
  266. static const struct snd_kcontrol_new lm49453_headset_right_mixer[] = {
  267. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHPR1_REG, 0, 1, 0),
  268. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHPR1_REG, 1, 1, 0),
  269. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHPR1_REG, 2, 1, 0),
  270. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHPR1_REG, 3, 1, 0),
  271. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHPR1_REG, 4, 1, 0),
  272. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHPR1_REG, 5, 1, 0),
  273. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHPR1_REG, 6, 1, 0),
  274. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHPR1_REG, 7, 1, 0),
  275. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHPR2_REG, 0, 1, 0),
  276. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHPR2_REG, 1, 1, 0),
  277. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHPR2_REG, 2, 1, 0),
  278. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHPR2_REG, 3, 1, 0),
  279. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHPR2_REG, 4, 1, 0),
  280. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHPR2_REG, 5, 1, 0),
  281. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHPR2_REG, 6, 1, 0),
  282. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHPR2_REG, 7, 1, 0),
  283. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 1, 0, 0),
  284. };
  285. static const struct snd_kcontrol_new lm49453_speaker_left_mixer[] = {
  286. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLSL1_REG, 0, 1, 0),
  287. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLSL1_REG, 1, 1, 0),
  288. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLSL1_REG, 2, 1, 0),
  289. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLSL1_REG, 3, 1, 0),
  290. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLSL1_REG, 4, 1, 0),
  291. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLSL1_REG, 5, 1, 0),
  292. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLSL1_REG, 6, 1, 0),
  293. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLSL1_REG, 7, 1, 0),
  294. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLSL2_REG, 0, 1, 0),
  295. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLSL2_REG, 1, 1, 0),
  296. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLSL2_REG, 2, 1, 0),
  297. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLSL2_REG, 3, 1, 0),
  298. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLSL2_REG, 4, 1, 0),
  299. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLSL2_REG, 5, 1, 0),
  300. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLSL2_REG, 6, 1, 0),
  301. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLSL2_REG, 7, 1, 0),
  302. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 2, 0, 0),
  303. };
  304. static const struct snd_kcontrol_new lm49453_speaker_right_mixer[] = {
  305. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLSR1_REG, 0, 1, 0),
  306. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLSR1_REG, 1, 1, 0),
  307. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLSR1_REG, 2, 1, 0),
  308. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLSR1_REG, 3, 1, 0),
  309. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLSR1_REG, 4, 1, 0),
  310. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLSR1_REG, 5, 1, 0),
  311. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLSR1_REG, 6, 1, 0),
  312. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLSR1_REG, 7, 1, 0),
  313. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLSR2_REG, 0, 1, 0),
  314. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLSR2_REG, 1, 1, 0),
  315. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLSR2_REG, 2, 1, 0),
  316. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLSR2_REG, 3, 1, 0),
  317. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLSR2_REG, 4, 1, 0),
  318. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLSR2_REG, 5, 1, 0),
  319. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLSR2_REG, 6, 1, 0),
  320. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLSR2_REG, 7, 1, 0),
  321. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 3, 0, 0),
  322. };
  323. static const struct snd_kcontrol_new lm49453_haptic_left_mixer[] = {
  324. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHAL1_REG, 0, 1, 0),
  325. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHAL1_REG, 1, 1, 0),
  326. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHAL1_REG, 2, 1, 0),
  327. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHAL1_REG, 3, 1, 0),
  328. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHAL1_REG, 4, 1, 0),
  329. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHAL1_REG, 5, 1, 0),
  330. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHAL1_REG, 6, 1, 0),
  331. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHAL1_REG, 7, 1, 0),
  332. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHAL2_REG, 0, 1, 0),
  333. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHAL2_REG, 1, 1, 0),
  334. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHAL2_REG, 2, 1, 0),
  335. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHAL2_REG, 3, 1, 0),
  336. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHAL2_REG, 4, 1, 0),
  337. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHAL2_REG, 5, 1, 0),
  338. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHAL2_REG, 6, 1, 0),
  339. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHAL2_REG, 7, 1, 0),
  340. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 4, 0, 0),
  341. };
  342. static const struct snd_kcontrol_new lm49453_haptic_right_mixer[] = {
  343. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHAR1_REG, 0, 1, 0),
  344. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHAR1_REG, 1, 1, 0),
  345. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHAR1_REG, 2, 1, 0),
  346. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHAR1_REG, 3, 1, 0),
  347. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHAR1_REG, 4, 1, 0),
  348. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHAR1_REG, 5, 1, 0),
  349. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHAR1_REG, 6, 1, 0),
  350. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHAR1_REG, 7, 1, 0),
  351. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHAR2_REG, 0, 1, 0),
  352. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHAR2_REG, 1, 1, 0),
  353. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHAR2_REG, 2, 1, 0),
  354. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHAR2_REG, 3, 1, 0),
  355. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHAR2_REG, 4, 1, 0),
  356. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHAR2_REG, 5, 1, 0),
  357. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHAR2_REG, 6, 1, 0),
  358. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHAR2_REG, 7, 1, 0),
  359. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 5, 0, 0),
  360. };
  361. static const struct snd_kcontrol_new lm49453_lineout_left_mixer[] = {
  362. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLOL1_REG, 0, 1, 0),
  363. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLOL1_REG, 1, 1, 0),
  364. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLOL1_REG, 2, 1, 0),
  365. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLOL1_REG, 3, 1, 0),
  366. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLOL1_REG, 4, 1, 0),
  367. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLOL1_REG, 5, 1, 0),
  368. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLOL1_REG, 6, 1, 0),
  369. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLOL1_REG, 7, 1, 0),
  370. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLOL2_REG, 0, 1, 0),
  371. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLOL2_REG, 1, 1, 0),
  372. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLOL2_REG, 2, 1, 0),
  373. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLOL2_REG, 3, 1, 0),
  374. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLOL2_REG, 4, 1, 0),
  375. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLOL2_REG, 5, 1, 0),
  376. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLOL2_REG, 6, 1, 0),
  377. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLOL2_REG, 7, 1, 0),
  378. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 6, 0, 0),
  379. };
  380. static const struct snd_kcontrol_new lm49453_lineout_right_mixer[] = {
  381. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLOR1_REG, 0, 1, 0),
  382. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLOR1_REG, 1, 1, 0),
  383. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLOR1_REG, 2, 1, 0),
  384. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLOR1_REG, 3, 1, 0),
  385. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLOR1_REG, 4, 1, 0),
  386. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLOR1_REG, 5, 1, 0),
  387. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLOR1_REG, 6, 1, 0),
  388. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLOR1_REG, 7, 1, 0),
  389. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLOR2_REG, 0, 1, 0),
  390. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLOR2_REG, 1, 1, 0),
  391. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLOR2_REG, 2, 1, 0),
  392. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLOR2_REG, 3, 1, 0),
  393. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLOR2_REG, 4, 1, 0),
  394. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLOR2_REG, 5, 1, 0),
  395. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLOR2_REG, 6, 1, 0),
  396. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLOR2_REG, 7, 1, 0),
  397. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 7, 0, 0),
  398. };
  399. static const struct snd_kcontrol_new lm49453_port1_tx1_mixer[] = {
  400. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX1_REG, 0, 1, 0),
  401. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX1_REG, 1, 1, 0),
  402. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX1_REG, 2, 1, 0),
  403. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX1_REG, 3, 1, 0),
  404. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX1_REG, 4, 1, 0),
  405. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX1_REG, 5, 1, 0),
  406. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_PORT1_TX1_REG, 6, 1, 0),
  407. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_PORT1_TX1_REG, 7, 1, 0),
  408. };
  409. static const struct snd_kcontrol_new lm49453_port1_tx2_mixer[] = {
  410. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX2_REG, 0, 1, 0),
  411. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX2_REG, 1, 1, 0),
  412. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX2_REG, 2, 1, 0),
  413. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX2_REG, 3, 1, 0),
  414. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX2_REG, 4, 1, 0),
  415. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX2_REG, 5, 1, 0),
  416. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_PORT1_TX2_REG, 6, 1, 0),
  417. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_PORT1_TX2_REG, 7, 1, 0),
  418. };
  419. static const struct snd_kcontrol_new lm49453_port1_tx3_mixer[] = {
  420. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX3_REG, 0, 1, 0),
  421. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX3_REG, 1, 1, 0),
  422. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX3_REG, 2, 1, 0),
  423. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX3_REG, 3, 1, 0),
  424. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX3_REG, 4, 1, 0),
  425. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX3_REG, 5, 1, 0),
  426. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_PORT1_TX3_REG, 6, 1, 0),
  427. };
  428. static const struct snd_kcontrol_new lm49453_port1_tx4_mixer[] = {
  429. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX4_REG, 0, 1, 0),
  430. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX4_REG, 1, 1, 0),
  431. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX4_REG, 2, 1, 0),
  432. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX4_REG, 3, 1, 0),
  433. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX4_REG, 4, 1, 0),
  434. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX4_REG, 5, 1, 0),
  435. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_PORT1_TX4_REG, 6, 1, 0),
  436. };
  437. static const struct snd_kcontrol_new lm49453_port1_tx5_mixer[] = {
  438. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX5_REG, 0, 1, 0),
  439. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX5_REG, 1, 1, 0),
  440. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX5_REG, 2, 1, 0),
  441. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX5_REG, 3, 1, 0),
  442. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX5_REG, 4, 1, 0),
  443. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX5_REG, 5, 1, 0),
  444. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_PORT1_TX5_REG, 6, 1, 0),
  445. };
  446. static const struct snd_kcontrol_new lm49453_port1_tx6_mixer[] = {
  447. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX6_REG, 0, 1, 0),
  448. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX6_REG, 1, 1, 0),
  449. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX6_REG, 2, 1, 0),
  450. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX6_REG, 3, 1, 0),
  451. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX6_REG, 4, 1, 0),
  452. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX6_REG, 5, 1, 0),
  453. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_PORT1_TX6_REG, 6, 1, 0),
  454. };
  455. static const struct snd_kcontrol_new lm49453_port1_tx7_mixer[] = {
  456. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX7_REG, 0, 1, 0),
  457. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX7_REG, 1, 1, 0),
  458. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX7_REG, 2, 1, 0),
  459. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX7_REG, 3, 1, 0),
  460. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX7_REG, 4, 1, 0),
  461. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX7_REG, 5, 1, 0),
  462. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_PORT1_TX7_REG, 6, 1, 0),
  463. };
  464. static const struct snd_kcontrol_new lm49453_port1_tx8_mixer[] = {
  465. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX8_REG, 0, 1, 0),
  466. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX8_REG, 1, 1, 0),
  467. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX8_REG, 2, 1, 0),
  468. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX8_REG, 3, 1, 0),
  469. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX8_REG, 4, 1, 0),
  470. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX8_REG, 5, 1, 0),
  471. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_PORT1_TX8_REG, 6, 1, 0),
  472. };
  473. static const struct snd_kcontrol_new lm49453_port2_tx1_mixer[] = {
  474. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT2_TX1_REG, 0, 1, 0),
  475. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT2_TX1_REG, 1, 1, 0),
  476. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT2_TX1_REG, 2, 1, 0),
  477. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT2_TX1_REG, 3, 1, 0),
  478. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT2_TX1_REG, 4, 1, 0),
  479. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT2_TX1_REG, 5, 1, 0),
  480. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_PORT2_TX1_REG, 6, 1, 0),
  481. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_PORT2_TX1_REG, 7, 1, 0),
  482. };
  483. static const struct snd_kcontrol_new lm49453_port2_tx2_mixer[] = {
  484. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT2_TX2_REG, 0, 1, 0),
  485. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT2_TX2_REG, 1, 1, 0),
  486. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT2_TX2_REG, 2, 1, 0),
  487. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT2_TX2_REG, 3, 1, 0),
  488. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT2_TX2_REG, 4, 1, 0),
  489. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT2_TX2_REG, 5, 1, 0),
  490. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_PORT2_TX2_REG, 6, 1, 0),
  491. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_PORT2_TX2_REG, 7, 1, 0),
  492. };
  493. /* TLV Declarations */
  494. static const DECLARE_TLV_DB_SCALE(adc_dac_tlv, -7650, 150, 1);
  495. static const DECLARE_TLV_DB_SCALE(mic_tlv, 0, 200, 1);
  496. static const DECLARE_TLV_DB_SCALE(port_tlv, -1800, 600, 0);
  497. static const DECLARE_TLV_DB_SCALE(stn_tlv, -7200, 150, 0);
  498. static const struct snd_kcontrol_new lm49453_sidetone_mixer_controls[] = {
  499. /* Sidetone supports mono only */
  500. SOC_DAPM_SINGLE_TLV("Sidetone ADCL Volume", LM49453_P0_STN_VOL_ADCL_REG,
  501. 0, 0x3F, 0, stn_tlv),
  502. SOC_DAPM_SINGLE_TLV("Sidetone ADCR Volume", LM49453_P0_STN_VOL_ADCR_REG,
  503. 0, 0x3F, 0, stn_tlv),
  504. SOC_DAPM_SINGLE_TLV("Sidetone DMIC1L Volume", LM49453_P0_STN_VOL_DMIC1L_REG,
  505. 0, 0x3F, 0, stn_tlv),
  506. SOC_DAPM_SINGLE_TLV("Sidetone DMIC1R Volume", LM49453_P0_STN_VOL_DMIC1R_REG,
  507. 0, 0x3F, 0, stn_tlv),
  508. SOC_DAPM_SINGLE_TLV("Sidetone DMIC2L Volume", LM49453_P0_STN_VOL_DMIC2L_REG,
  509. 0, 0x3F, 0, stn_tlv),
  510. SOC_DAPM_SINGLE_TLV("Sidetone DMIC2R Volume", LM49453_P0_STN_VOL_DMIC2R_REG,
  511. 0, 0x3F, 0, stn_tlv),
  512. };
  513. static const struct snd_kcontrol_new lm49453_snd_controls[] = {
  514. /* mic1 and mic2 supports mono only */
  515. SOC_SINGLE_TLV("Mic1 Volume", LM49453_P0_MICL_REG, 0, 15, 0, mic_tlv),
  516. SOC_SINGLE_TLV("Mic2 Volume", LM49453_P0_MICR_REG, 0, 15, 0, mic_tlv),
  517. SOC_SINGLE_TLV("ADCL Volume", LM49453_P0_ADC_LEVELL_REG, 0, 63,
  518. 0, adc_dac_tlv),
  519. SOC_SINGLE_TLV("ADCR Volume", LM49453_P0_ADC_LEVELR_REG, 0, 63,
  520. 0, adc_dac_tlv),
  521. SOC_DOUBLE_R_TLV("DMIC1 Volume", LM49453_P0_DMIC1_LEVELL_REG,
  522. LM49453_P0_DMIC1_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
  523. SOC_DOUBLE_R_TLV("DMIC2 Volume", LM49453_P0_DMIC2_LEVELL_REG,
  524. LM49453_P0_DMIC2_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
  525. SOC_DAPM_ENUM("Mic2Mode", lm49453_mic2mode_enum),
  526. SOC_DAPM_ENUM("DMIC12 SRC", lm49453_dmic12_cfg_enum),
  527. SOC_DAPM_ENUM("DMIC34 SRC", lm49453_dmic34_cfg_enum),
  528. /* Capture path filter enable */
  529. SOC_SINGLE("DMIC1 HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
  530. 0, 1, 0),
  531. SOC_SINGLE("DMIC2 HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
  532. 1, 1, 0),
  533. SOC_SINGLE("ADC HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
  534. 2, 1, 0),
  535. SOC_DOUBLE_R_TLV("DAC HP Volume", LM49453_P0_DAC_HP_LEVELL_REG,
  536. LM49453_P0_DAC_HP_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
  537. SOC_DOUBLE_R_TLV("DAC LO Volume", LM49453_P0_DAC_LO_LEVELL_REG,
  538. LM49453_P0_DAC_LO_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
  539. SOC_DOUBLE_R_TLV("DAC LS Volume", LM49453_P0_DAC_LS_LEVELL_REG,
  540. LM49453_P0_DAC_LS_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
  541. SOC_DOUBLE_R_TLV("DAC HA Volume", LM49453_P0_DAC_HA_LEVELL_REG,
  542. LM49453_P0_DAC_HA_LEVELR_REG, 0, 63, 0, adc_dac_tlv),
  543. SOC_SINGLE_TLV("EP Volume", LM49453_P0_DAC_LS_LEVELL_REG,
  544. 0, 63, 0, adc_dac_tlv),
  545. SOC_SINGLE_TLV("PORT1_1_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  546. 0, 3, 0, port_tlv),
  547. SOC_SINGLE_TLV("PORT1_2_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  548. 2, 3, 0, port_tlv),
  549. SOC_SINGLE_TLV("PORT1_3_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  550. 4, 3, 0, port_tlv),
  551. SOC_SINGLE_TLV("PORT1_4_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  552. 6, 3, 0, port_tlv),
  553. SOC_SINGLE_TLV("PORT1_5_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  554. 0, 3, 0, port_tlv),
  555. SOC_SINGLE_TLV("PORT1_6_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  556. 2, 3, 0, port_tlv),
  557. SOC_SINGLE_TLV("PORT1_7_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  558. 4, 3, 0, port_tlv),
  559. SOC_SINGLE_TLV("PORT1_8_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  560. 6, 3, 0, port_tlv),
  561. SOC_SINGLE_TLV("PORT2_1_RX_LVL Volume", LM49453_P0_PORT2_RX_LVL_REG,
  562. 0, 3, 0, port_tlv),
  563. SOC_SINGLE_TLV("PORT2_2_RX_LVL Volume", LM49453_P0_PORT2_RX_LVL_REG,
  564. 2, 3, 0, port_tlv),
  565. SOC_SINGLE("Port1 Playback Switch", LM49453_P0_AUDIO_PORT1_BASIC_REG,
  566. 1, 1, 0),
  567. SOC_SINGLE("Port2 Playback Switch", LM49453_P0_AUDIO_PORT2_BASIC_REG,
  568. 1, 1, 0),
  569. SOC_SINGLE("Port1 Capture Switch", LM49453_P0_AUDIO_PORT1_BASIC_REG,
  570. 2, 1, 0),
  571. SOC_SINGLE("Port2 Capture Switch", LM49453_P0_AUDIO_PORT2_BASIC_REG,
  572. 2, 1, 0)
  573. };
  574. /* DAPM widgets */
  575. static const struct snd_soc_dapm_widget lm49453_dapm_widgets[] = {
  576. /* All end points HP,EP, LS, Lineout and Haptic */
  577. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  578. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  579. SND_SOC_DAPM_OUTPUT("EPOUT"),
  580. SND_SOC_DAPM_OUTPUT("LSOUTL"),
  581. SND_SOC_DAPM_OUTPUT("LSOUTR"),
  582. SND_SOC_DAPM_OUTPUT("LOOUTR"),
  583. SND_SOC_DAPM_OUTPUT("LOOUTL"),
  584. SND_SOC_DAPM_OUTPUT("HAOUTL"),
  585. SND_SOC_DAPM_OUTPUT("HAOUTR"),
  586. SND_SOC_DAPM_INPUT("AMIC1"),
  587. SND_SOC_DAPM_INPUT("AMIC2"),
  588. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  589. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  590. SND_SOC_DAPM_INPUT("AUXL"),
  591. SND_SOC_DAPM_INPUT("AUXR"),
  592. SND_SOC_DAPM_PGA("PORT1_1_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  593. SND_SOC_DAPM_PGA("PORT1_2_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  594. SND_SOC_DAPM_PGA("PORT1_3_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  595. SND_SOC_DAPM_PGA("PORT1_4_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  596. SND_SOC_DAPM_PGA("PORT1_5_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  597. SND_SOC_DAPM_PGA("PORT1_6_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  598. SND_SOC_DAPM_PGA("PORT1_7_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  599. SND_SOC_DAPM_PGA("PORT1_8_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  600. SND_SOC_DAPM_PGA("PORT2_1_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  601. SND_SOC_DAPM_PGA("PORT2_2_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  602. SND_SOC_DAPM_SUPPLY("AMIC1Bias", LM49453_P0_MICL_REG, 6, 0, NULL, 0),
  603. SND_SOC_DAPM_SUPPLY("AMIC2Bias", LM49453_P0_MICR_REG, 6, 0, NULL, 0),
  604. /* playback path driver enables */
  605. SND_SOC_DAPM_OUT_DRV("Headset Switch",
  606. LM49453_P0_PMC_SETUP_REG, 0, 0, NULL, 0),
  607. SND_SOC_DAPM_OUT_DRV("Earpiece Switch",
  608. LM49453_P0_EP_REG, 0, 0, NULL, 0),
  609. SND_SOC_DAPM_OUT_DRV("Speaker Left Switch",
  610. LM49453_P0_DIS_PKVL_FB_REG, 0, 1, NULL, 0),
  611. SND_SOC_DAPM_OUT_DRV("Speaker Right Switch",
  612. LM49453_P0_DIS_PKVL_FB_REG, 1, 1, NULL, 0),
  613. SND_SOC_DAPM_OUT_DRV("Haptic Left Switch",
  614. LM49453_P0_DIS_PKVL_FB_REG, 2, 1, NULL, 0),
  615. SND_SOC_DAPM_OUT_DRV("Haptic Right Switch",
  616. LM49453_P0_DIS_PKVL_FB_REG, 3, 1, NULL, 0),
  617. /* DAC */
  618. SND_SOC_DAPM_DAC("HPL DAC", "Headset", SND_SOC_NOPM, 0, 0),
  619. SND_SOC_DAPM_DAC("HPR DAC", "Headset", SND_SOC_NOPM, 0, 0),
  620. SND_SOC_DAPM_DAC("LSL DAC", "Speaker", SND_SOC_NOPM, 0, 0),
  621. SND_SOC_DAPM_DAC("LSR DAC", "Speaker", SND_SOC_NOPM, 0, 0),
  622. SND_SOC_DAPM_DAC("HAL DAC", "Haptic", SND_SOC_NOPM, 0, 0),
  623. SND_SOC_DAPM_DAC("HAR DAC", "Haptic", SND_SOC_NOPM, 0, 0),
  624. SND_SOC_DAPM_DAC("LOL DAC", "Lineout", SND_SOC_NOPM, 0, 0),
  625. SND_SOC_DAPM_DAC("LOR DAC", "Lineout", SND_SOC_NOPM, 0, 0),
  626. SND_SOC_DAPM_PGA("AUXL Input",
  627. LM49453_P0_ANALOG_MIXER_ADC_REG, 2, 0, NULL, 0),
  628. SND_SOC_DAPM_PGA("AUXR Input",
  629. LM49453_P0_ANALOG_MIXER_ADC_REG, 3, 0, NULL, 0),
  630. SND_SOC_DAPM_PGA("Sidetone", SND_SOC_NOPM, 0, 0, NULL, 0),
  631. /* ADC */
  632. SND_SOC_DAPM_ADC("DMIC1 Left", "Capture", SND_SOC_NOPM, 1, 0),
  633. SND_SOC_DAPM_ADC("DMIC1 Right", "Capture", SND_SOC_NOPM, 1, 0),
  634. SND_SOC_DAPM_ADC("DMIC2 Left", "Capture", SND_SOC_NOPM, 1, 0),
  635. SND_SOC_DAPM_ADC("DMIC2 Right", "Capture", SND_SOC_NOPM, 1, 0),
  636. SND_SOC_DAPM_ADC("ADC Left", "Capture", SND_SOC_NOPM, 1, 0),
  637. SND_SOC_DAPM_ADC("ADC Right", "Capture", SND_SOC_NOPM, 0, 0),
  638. SND_SOC_DAPM_MUX("ADCL Mux", SND_SOC_NOPM, 0, 0,
  639. &lm49453_adcl_mux_control),
  640. SND_SOC_DAPM_MUX("ADCR Mux", SND_SOC_NOPM, 0, 0,
  641. &lm49453_adcr_mux_control),
  642. SND_SOC_DAPM_MUX("Mic1 Input",
  643. SND_SOC_NOPM, 0, 0, &lm49453_adcl_mux_control),
  644. SND_SOC_DAPM_MUX("Mic2 Input",
  645. SND_SOC_NOPM, 0, 0, &lm49453_adcr_mux_control),
  646. /* AIF */
  647. SND_SOC_DAPM_AIF_IN("PORT1_SDI", NULL, 0,
  648. LM49453_P0_PULL_CONFIG1_REG, 2, 0),
  649. SND_SOC_DAPM_AIF_IN("PORT2_SDI", NULL, 0,
  650. LM49453_P0_PULL_CONFIG1_REG, 6, 0),
  651. SND_SOC_DAPM_AIF_OUT("PORT1_SDO", NULL, 0,
  652. LM49453_P0_PULL_CONFIG1_REG, 3, 0),
  653. SND_SOC_DAPM_AIF_OUT("PORT2_SDO", NULL, 0,
  654. LM49453_P0_PULL_CONFIG1_REG, 7, 0),
  655. /* Port1 TX controls */
  656. SND_SOC_DAPM_OUT_DRV("P1_1_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  657. SND_SOC_DAPM_OUT_DRV("P1_2_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  658. SND_SOC_DAPM_OUT_DRV("P1_3_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  659. SND_SOC_DAPM_OUT_DRV("P1_4_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  660. SND_SOC_DAPM_OUT_DRV("P1_5_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  661. SND_SOC_DAPM_OUT_DRV("P1_6_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  662. SND_SOC_DAPM_OUT_DRV("P1_7_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  663. SND_SOC_DAPM_OUT_DRV("P1_8_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  664. /* Port2 TX controls */
  665. SND_SOC_DAPM_OUT_DRV("P2_1_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  666. SND_SOC_DAPM_OUT_DRV("P2_2_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  667. /* Sidetone Mixer */
  668. SND_SOC_DAPM_MIXER("Sidetone Mixer", SND_SOC_NOPM, 0, 0,
  669. lm49453_sidetone_mixer_controls,
  670. ARRAY_SIZE(lm49453_sidetone_mixer_controls)),
  671. /* DAC MIXERS */
  672. SND_SOC_DAPM_MIXER("HPL Mixer", SND_SOC_NOPM, 0, 0,
  673. lm49453_headset_left_mixer,
  674. ARRAY_SIZE(lm49453_headset_left_mixer)),
  675. SND_SOC_DAPM_MIXER("HPR Mixer", SND_SOC_NOPM, 0, 0,
  676. lm49453_headset_right_mixer,
  677. ARRAY_SIZE(lm49453_headset_right_mixer)),
  678. SND_SOC_DAPM_MIXER("LOL Mixer", SND_SOC_NOPM, 0, 0,
  679. lm49453_lineout_left_mixer,
  680. ARRAY_SIZE(lm49453_lineout_left_mixer)),
  681. SND_SOC_DAPM_MIXER("LOR Mixer", SND_SOC_NOPM, 0, 0,
  682. lm49453_lineout_right_mixer,
  683. ARRAY_SIZE(lm49453_lineout_right_mixer)),
  684. SND_SOC_DAPM_MIXER("LSL Mixer", SND_SOC_NOPM, 0, 0,
  685. lm49453_speaker_left_mixer,
  686. ARRAY_SIZE(lm49453_speaker_left_mixer)),
  687. SND_SOC_DAPM_MIXER("LSR Mixer", SND_SOC_NOPM, 0, 0,
  688. lm49453_speaker_right_mixer,
  689. ARRAY_SIZE(lm49453_speaker_right_mixer)),
  690. SND_SOC_DAPM_MIXER("HAL Mixer", SND_SOC_NOPM, 0, 0,
  691. lm49453_haptic_left_mixer,
  692. ARRAY_SIZE(lm49453_haptic_left_mixer)),
  693. SND_SOC_DAPM_MIXER("HAR Mixer", SND_SOC_NOPM, 0, 0,
  694. lm49453_haptic_right_mixer,
  695. ARRAY_SIZE(lm49453_haptic_right_mixer)),
  696. /* Capture Mixer */
  697. SND_SOC_DAPM_MIXER("Port1_1 Mixer", SND_SOC_NOPM, 0, 0,
  698. lm49453_port1_tx1_mixer,
  699. ARRAY_SIZE(lm49453_port1_tx1_mixer)),
  700. SND_SOC_DAPM_MIXER("Port1_2 Mixer", SND_SOC_NOPM, 0, 0,
  701. lm49453_port1_tx2_mixer,
  702. ARRAY_SIZE(lm49453_port1_tx2_mixer)),
  703. SND_SOC_DAPM_MIXER("Port1_3 Mixer", SND_SOC_NOPM, 0, 0,
  704. lm49453_port1_tx3_mixer,
  705. ARRAY_SIZE(lm49453_port1_tx3_mixer)),
  706. SND_SOC_DAPM_MIXER("Port1_4 Mixer", SND_SOC_NOPM, 0, 0,
  707. lm49453_port1_tx4_mixer,
  708. ARRAY_SIZE(lm49453_port1_tx4_mixer)),
  709. SND_SOC_DAPM_MIXER("Port1_5 Mixer", SND_SOC_NOPM, 0, 0,
  710. lm49453_port1_tx5_mixer,
  711. ARRAY_SIZE(lm49453_port1_tx5_mixer)),
  712. SND_SOC_DAPM_MIXER("Port1_6 Mixer", SND_SOC_NOPM, 0, 0,
  713. lm49453_port1_tx6_mixer,
  714. ARRAY_SIZE(lm49453_port1_tx6_mixer)),
  715. SND_SOC_DAPM_MIXER("Port1_7 Mixer", SND_SOC_NOPM, 0, 0,
  716. lm49453_port1_tx7_mixer,
  717. ARRAY_SIZE(lm49453_port1_tx7_mixer)),
  718. SND_SOC_DAPM_MIXER("Port1_8 Mixer", SND_SOC_NOPM, 0, 0,
  719. lm49453_port1_tx8_mixer,
  720. ARRAY_SIZE(lm49453_port1_tx8_mixer)),
  721. SND_SOC_DAPM_MIXER("Port2_1 Mixer", SND_SOC_NOPM, 0, 0,
  722. lm49453_port2_tx1_mixer,
  723. ARRAY_SIZE(lm49453_port2_tx1_mixer)),
  724. SND_SOC_DAPM_MIXER("Port2_2 Mixer", SND_SOC_NOPM, 0, 0,
  725. lm49453_port2_tx2_mixer,
  726. ARRAY_SIZE(lm49453_port2_tx2_mixer)),
  727. };
  728. static const struct snd_soc_dapm_route lm49453_audio_map[] = {
  729. /* Port SDI mapping */
  730. { "PORT1_1_RX", "Port1 Playback Switch", "PORT1_SDI" },
  731. { "PORT1_2_RX", "Port1 Playback Switch", "PORT1_SDI" },
  732. { "PORT1_3_RX", "Port1 Playback Switch", "PORT1_SDI" },
  733. { "PORT1_4_RX", "Port1 Playback Switch", "PORT1_SDI" },
  734. { "PORT1_5_RX", "Port1 Playback Switch", "PORT1_SDI" },
  735. { "PORT1_6_RX", "Port1 Playback Switch", "PORT1_SDI" },
  736. { "PORT1_7_RX", "Port1 Playback Switch", "PORT1_SDI" },
  737. { "PORT1_8_RX", "Port1 Playback Switch", "PORT1_SDI" },
  738. { "PORT2_1_RX", "Port2 Playback Switch", "PORT2_SDI" },
  739. { "PORT2_2_RX", "Port2 Playback Switch", "PORT2_SDI" },
  740. /* HP mapping */
  741. { "HPL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  742. { "HPL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  743. { "HPL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  744. { "HPL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  745. { "HPL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  746. { "HPL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  747. { "HPL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  748. { "HPL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  749. { "HPL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  750. { "HPL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  751. { "HPL Mixer", "ADCL Switch", "ADC Left" },
  752. { "HPL Mixer", "ADCR Switch", "ADC Right" },
  753. { "HPL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  754. { "HPL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  755. { "HPL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  756. { "HPL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  757. { "HPL Mixer", "Sidetone Switch", "Sidetone" },
  758. { "HPL DAC", NULL, "HPL Mixer" },
  759. { "HPR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  760. { "HPR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  761. { "HPR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  762. { "HPR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  763. { "HPR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  764. { "HPR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  765. { "HPR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  766. { "HPR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  767. /* Port 2 */
  768. { "HPR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  769. { "HPR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  770. { "HPR Mixer", "ADCL Switch", "ADC Left" },
  771. { "HPR Mixer", "ADCR Switch", "ADC Right" },
  772. { "HPR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  773. { "HPR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  774. { "HPR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  775. { "HPR Mixer", "DMIC2L Switch", "DMIC2 Right" },
  776. { "HPR Mixer", "Sidetone Switch", "Sidetone" },
  777. { "HPR DAC", NULL, "HPR Mixer" },
  778. { "HPOUTL", "Headset Switch", "HPL DAC"},
  779. { "HPOUTR", "Headset Switch", "HPR DAC"},
  780. /* EP map */
  781. { "EPOUT", "Earpiece Switch", "HPL DAC" },
  782. /* Speaker map */
  783. { "LSL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  784. { "LSL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  785. { "LSL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  786. { "LSL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  787. { "LSL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  788. { "LSL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  789. { "LSL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  790. { "LSL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  791. /* Port 2 */
  792. { "LSL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  793. { "LSL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  794. { "LSL Mixer", "ADCL Switch", "ADC Left" },
  795. { "LSL Mixer", "ADCR Switch", "ADC Right" },
  796. { "LSL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  797. { "LSL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  798. { "LSL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  799. { "LSL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  800. { "LSL Mixer", "Sidetone Switch", "Sidetone" },
  801. { "LSL DAC", NULL, "LSL Mixer" },
  802. { "LSR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  803. { "LSR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  804. { "LSR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  805. { "LSR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  806. { "LSR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  807. { "LSR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  808. { "LSR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  809. { "LSR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  810. /* Port 2 */
  811. { "LSR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  812. { "LSR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  813. { "LSR Mixer", "ADCL Switch", "ADC Left" },
  814. { "LSR Mixer", "ADCR Switch", "ADC Right" },
  815. { "LSR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  816. { "LSR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  817. { "LSR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  818. { "LSR Mixer", "DMIC2R Switch", "DMIC2 Right" },
  819. { "LSR Mixer", "Sidetone Switch", "Sidetone" },
  820. { "LSR DAC", NULL, "LSR Mixer" },
  821. { "LSOUTL", "Speaker Left Switch", "LSL DAC"},
  822. { "LSOUTR", "Speaker Left Switch", "LSR DAC"},
  823. /* Haptic map */
  824. { "HAL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  825. { "HAL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  826. { "HAL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  827. { "HAL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  828. { "HAL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  829. { "HAL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  830. { "HAL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  831. { "HAL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  832. /* Port 2 */
  833. { "HAL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  834. { "HAL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  835. { "HAL Mixer", "ADCL Switch", "ADC Left" },
  836. { "HAL Mixer", "ADCR Switch", "ADC Right" },
  837. { "HAL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  838. { "HAL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  839. { "HAL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  840. { "HAL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  841. { "HAL Mixer", "Sidetone Switch", "Sidetone" },
  842. { "HAL DAC", NULL, "HAL Mixer" },
  843. { "HAR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  844. { "HAR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  845. { "HAR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  846. { "HAR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  847. { "HAR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  848. { "HAR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  849. { "HAR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  850. { "HAR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  851. /* Port 2 */
  852. { "HAR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  853. { "HAR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  854. { "HAR Mixer", "ADCL Switch", "ADC Left" },
  855. { "HAR Mixer", "ADCR Switch", "ADC Right" },
  856. { "HAR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  857. { "HAR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  858. { "HAR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  859. { "HAR Mixer", "DMIC2R Switch", "DMIC2 Right" },
  860. { "HAR Mixer", "Sideton Switch", "Sidetone" },
  861. { "HAR DAC", NULL, "HAR Mixer" },
  862. { "HAOUTL", "Haptic Left Switch", "HAL DAC" },
  863. { "HAOUTR", "Haptic Right Switch", "HAR DAC" },
  864. /* Lineout map */
  865. { "LOL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  866. { "LOL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  867. { "LOL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  868. { "LOL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  869. { "LOL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  870. { "LOL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  871. { "LOL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  872. { "LOL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  873. /* Port 2 */
  874. { "LOL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  875. { "LOL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  876. { "LOL Mixer", "ADCL Switch", "ADC Left" },
  877. { "LOL Mixer", "ADCR Switch", "ADC Right" },
  878. { "LOL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  879. { "LOL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  880. { "LOL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  881. { "LOL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  882. { "LOL Mixer", "Sidetone Switch", "Sidetone" },
  883. { "LOL DAC", NULL, "LOL Mixer" },
  884. { "LOR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  885. { "LOR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  886. { "LOR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  887. { "LOR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  888. { "LOR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  889. { "LOR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  890. { "LOR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  891. { "LOR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  892. /* Port 2 */
  893. { "LOR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  894. { "LOR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  895. { "LOR Mixer", "ADCL Switch", "ADC Left" },
  896. { "LOR Mixer", "ADCR Switch", "ADC Right" },
  897. { "LOR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  898. { "LOR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  899. { "LOR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  900. { "LOR Mixer", "DMIC2R Switch", "DMIC2 Right" },
  901. { "LOR Mixer", "Sidetone Switch", "Sidetone" },
  902. { "LOR DAC", NULL, "LOR Mixer" },
  903. { "LOOUTL", NULL, "LOL DAC" },
  904. { "LOOUTR", NULL, "LOR DAC" },
  905. /* TX map */
  906. /* Port1 mappings */
  907. { "Port1_1 Mixer", "ADCL Switch", "ADC Left" },
  908. { "Port1_1 Mixer", "ADCR Switch", "ADC Right" },
  909. { "Port1_1 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  910. { "Port1_1 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  911. { "Port1_1 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  912. { "Port1_1 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  913. { "Port1_2 Mixer", "ADCL Switch", "ADC Left" },
  914. { "Port1_2 Mixer", "ADCR Switch", "ADC Right" },
  915. { "Port1_2 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  916. { "Port1_2 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  917. { "Port1_2 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  918. { "Port1_2 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  919. { "Port1_3 Mixer", "ADCL Switch", "ADC Left" },
  920. { "Port1_3 Mixer", "ADCR Switch", "ADC Right" },
  921. { "Port1_3 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  922. { "Port1_3 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  923. { "Port1_3 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  924. { "Port1_3 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  925. { "Port1_4 Mixer", "ADCL Switch", "ADC Left" },
  926. { "Port1_4 Mixer", "ADCR Switch", "ADC Right" },
  927. { "Port1_4 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  928. { "Port1_4 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  929. { "Port1_4 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  930. { "Port1_4 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  931. { "Port1_5 Mixer", "ADCL Switch", "ADC Left" },
  932. { "Port1_5 Mixer", "ADCR Switch", "ADC Right" },
  933. { "Port1_5 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  934. { "Port1_5 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  935. { "Port1_5 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  936. { "Port1_5 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  937. { "Port1_6 Mixer", "ADCL Switch", "ADC Left" },
  938. { "Port1_6 Mixer", "ADCR Switch", "ADC Right" },
  939. { "Port1_6 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  940. { "Port1_6 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  941. { "Port1_6 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  942. { "Port1_6 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  943. { "Port1_7 Mixer", "ADCL Switch", "ADC Left" },
  944. { "Port1_7 Mixer", "ADCR Switch", "ADC Right" },
  945. { "Port1_7 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  946. { "Port1_7 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  947. { "Port1_7 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  948. { "Port1_7 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  949. { "Port1_8 Mixer", "ADCL Switch", "ADC Left" },
  950. { "Port1_8 Mixer", "ADCR Switch", "ADC Right" },
  951. { "Port1_8 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  952. { "Port1_8 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  953. { "Port1_8 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  954. { "Port1_8 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  955. { "Port2_1 Mixer", "ADCL Switch", "ADC Left" },
  956. { "Port2_1 Mixer", "ADCR Switch", "ADC Right" },
  957. { "Port2_1 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  958. { "Port2_1 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  959. { "Port2_1 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  960. { "Port2_1 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  961. { "Port2_2 Mixer", "ADCL Switch", "ADC Left" },
  962. { "Port2_2 Mixer", "ADCR Switch", "ADC Right" },
  963. { "Port2_2 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  964. { "Port2_2 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  965. { "Port2_2 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  966. { "Port2_2 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  967. { "P1_1_TX", NULL, "Port1_1 Mixer" },
  968. { "P1_2_TX", NULL, "Port1_2 Mixer" },
  969. { "P1_3_TX", NULL, "Port1_3 Mixer" },
  970. { "P1_4_TX", NULL, "Port1_4 Mixer" },
  971. { "P1_5_TX", NULL, "Port1_5 Mixer" },
  972. { "P1_6_TX", NULL, "Port1_6 Mixer" },
  973. { "P1_7_TX", NULL, "Port1_7 Mixer" },
  974. { "P1_8_TX", NULL, "Port1_8 Mixer" },
  975. { "P2_1_TX", NULL, "Port2_1 Mixer" },
  976. { "P2_2_TX", NULL, "Port2_2 Mixer" },
  977. { "PORT1_SDO", "Port1 Capture Switch", "P1_1_TX"},
  978. { "PORT1_SDO", "Port1 Capture Switch", "P1_2_TX"},
  979. { "PORT1_SDO", "Port1 Capture Switch", "P1_3_TX"},
  980. { "PORT1_SDO", "Port1 Capture Switch", "P1_4_TX"},
  981. { "PORT1_SDO", "Port1 Capture Switch", "P1_5_TX"},
  982. { "PORT1_SDO", "Port1 Capture Switch", "P1_6_TX"},
  983. { "PORT1_SDO", "Port1 Capture Switch", "P1_7_TX"},
  984. { "PORT1_SDO", "Port1 Capture Switch", "P1_8_TX"},
  985. { "PORT2_SDO", "Port2 Capture Switch", "P2_1_TX"},
  986. { "PORT2_SDO", "Port2 Capture Switch", "P2_2_TX"},
  987. { "Mic1 Input", NULL, "AMIC1" },
  988. { "Mic2 Input", NULL, "AMIC2" },
  989. { "AUXL Input", NULL, "AUXL" },
  990. { "AUXR Input", NULL, "AUXR" },
  991. /* AUX connections */
  992. { "ADCL Mux", "Aux_L", "AUXL Input" },
  993. { "ADCL Mux", "MIC1", "Mic1 Input" },
  994. { "ADCR Mux", "Aux_R", "AUXR Input" },
  995. { "ADCR Mux", "MIC2", "Mic2 Input" },
  996. /* ADC connection */
  997. { "ADC Left", NULL, "ADCL Mux"},
  998. { "ADC Right", NULL, "ADCR Mux"},
  999. { "DMIC1 Left", NULL, "DMIC1DAT"},
  1000. { "DMIC1 Right", NULL, "DMIC1DAT"},
  1001. { "DMIC2 Left", NULL, "DMIC2DAT"},
  1002. { "DMIC2 Right", NULL, "DMIC2DAT"},
  1003. /* Sidetone map */
  1004. { "Sidetone Mixer", NULL, "ADC Left" },
  1005. { "Sidetone Mixer", NULL, "ADC Right" },
  1006. { "Sidetone Mixer", NULL, "DMIC1 Left" },
  1007. { "Sidetone Mixer", NULL, "DMIC1 Right" },
  1008. { "Sidetone Mixer", NULL, "DMIC2 Left" },
  1009. { "Sidetone Mixer", NULL, "DMIC2 Right" },
  1010. { "Sidetone", "Sidetone Switch", "Sidetone Mixer" },
  1011. };
  1012. static int lm49453_hw_params(struct snd_pcm_substream *substream,
  1013. struct snd_pcm_hw_params *params,
  1014. struct snd_soc_dai *dai)
  1015. {
  1016. struct snd_soc_codec *codec = dai->codec;
  1017. struct lm49453_priv *lm49453 = snd_soc_codec_get_drvdata(codec);
  1018. u16 clk_div = 0;
  1019. lm49453->fs_rate = params_rate(params);
  1020. /* Setting DAC clock dividers based on substream sample rate. */
  1021. switch (lm49453->fs_rate) {
  1022. case 8000:
  1023. case 16000:
  1024. case 32000:
  1025. case 24000:
  1026. case 48000:
  1027. clk_div = 256;
  1028. break;
  1029. case 11025:
  1030. case 22050:
  1031. case 44100:
  1032. clk_div = 216;
  1033. break;
  1034. case 96000:
  1035. clk_div = 127;
  1036. break;
  1037. default:
  1038. return -EINVAL;
  1039. }
  1040. snd_soc_write(codec, LM49453_P0_ADC_CLK_DIV_REG, clk_div);
  1041. snd_soc_write(codec, LM49453_P0_DAC_HP_CLK_DIV_REG, clk_div);
  1042. return 0;
  1043. }
  1044. static int lm49453_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  1045. {
  1046. struct snd_soc_codec *codec = codec_dai->codec;
  1047. u16 aif_val;
  1048. int mode = 0;
  1049. int clk_phase = 0;
  1050. int clk_shift = 0;
  1051. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1052. case SND_SOC_DAIFMT_CBS_CFS:
  1053. aif_val = 0;
  1054. break;
  1055. case SND_SOC_DAIFMT_CBS_CFM:
  1056. aif_val = LM49453_AUDIO_PORT1_BASIC_SYNC_MS;
  1057. break;
  1058. case SND_SOC_DAIFMT_CBM_CFS:
  1059. aif_val = LM49453_AUDIO_PORT1_BASIC_CLK_MS;
  1060. break;
  1061. case SND_SOC_DAIFMT_CBM_CFM:
  1062. aif_val = LM49453_AUDIO_PORT1_BASIC_CLK_MS |
  1063. LM49453_AUDIO_PORT1_BASIC_SYNC_MS;
  1064. break;
  1065. default:
  1066. return -EINVAL;
  1067. }
  1068. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1069. case SND_SOC_DAIFMT_I2S:
  1070. break;
  1071. case SND_SOC_DAIFMT_DSP_A:
  1072. mode = 1;
  1073. clk_phase = (1 << 5);
  1074. clk_shift = 1;
  1075. break;
  1076. case SND_SOC_DAIFMT_DSP_B:
  1077. mode = 1;
  1078. clk_phase = (1 << 5);
  1079. clk_shift = 0;
  1080. break;
  1081. default:
  1082. return -EINVAL;
  1083. }
  1084. snd_soc_update_bits(codec, LM49453_P0_AUDIO_PORT1_BASIC_REG,
  1085. LM49453_AUDIO_PORT1_BASIC_FMT_MASK|BIT(0)|BIT(5),
  1086. (aif_val | mode | clk_phase));
  1087. snd_soc_write(codec, LM49453_P0_AUDIO_PORT1_RX_MSB_REG, clk_shift);
  1088. return 0;
  1089. }
  1090. static int lm49453_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
  1091. unsigned int freq, int dir)
  1092. {
  1093. struct snd_soc_codec *codec = dai->codec;
  1094. u16 pll_clk = 0;
  1095. switch (freq) {
  1096. case 12288000:
  1097. case 26000000:
  1098. case 19200000:
  1099. /* pll clk slection */
  1100. pll_clk = 0;
  1101. break;
  1102. case 48000:
  1103. case 32576:
  1104. /* fll clk slection */
  1105. pll_clk = BIT(4);
  1106. return 0;
  1107. default:
  1108. return -EINVAL;
  1109. }
  1110. snd_soc_update_bits(codec, LM49453_P0_PMC_SETUP_REG, BIT(4), pll_clk);
  1111. return 0;
  1112. }
  1113. static int lm49453_hp_mute(struct snd_soc_dai *dai, int mute)
  1114. {
  1115. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(1)|BIT(0),
  1116. (mute ? (BIT(1)|BIT(0)) : 0));
  1117. return 0;
  1118. }
  1119. static int lm49453_lo_mute(struct snd_soc_dai *dai, int mute)
  1120. {
  1121. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(3)|BIT(2),
  1122. (mute ? (BIT(3)|BIT(2)) : 0));
  1123. return 0;
  1124. }
  1125. static int lm49453_ls_mute(struct snd_soc_dai *dai, int mute)
  1126. {
  1127. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(5)|BIT(4),
  1128. (mute ? (BIT(5)|BIT(4)) : 0));
  1129. return 0;
  1130. }
  1131. static int lm49453_ep_mute(struct snd_soc_dai *dai, int mute)
  1132. {
  1133. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(4),
  1134. (mute ? BIT(4) : 0));
  1135. return 0;
  1136. }
  1137. static int lm49453_ha_mute(struct snd_soc_dai *dai, int mute)
  1138. {
  1139. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(7)|BIT(6),
  1140. (mute ? (BIT(7)|BIT(6)) : 0));
  1141. return 0;
  1142. }
  1143. static int lm49453_set_bias_level(struct snd_soc_codec *codec,
  1144. enum snd_soc_bias_level level)
  1145. {
  1146. struct lm49453_priv *lm49453 = snd_soc_codec_get_drvdata(codec);
  1147. switch (level) {
  1148. case SND_SOC_BIAS_ON:
  1149. case SND_SOC_BIAS_PREPARE:
  1150. break;
  1151. case SND_SOC_BIAS_STANDBY:
  1152. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1153. regcache_sync(lm49453->regmap);
  1154. snd_soc_update_bits(codec, LM49453_P0_PMC_SETUP_REG,
  1155. LM49453_PMC_SETUP_CHIP_EN, LM49453_CHIP_EN);
  1156. break;
  1157. case SND_SOC_BIAS_OFF:
  1158. snd_soc_update_bits(codec, LM49453_P0_PMC_SETUP_REG,
  1159. LM49453_PMC_SETUP_CHIP_EN, 0);
  1160. break;
  1161. }
  1162. codec->dapm.bias_level = level;
  1163. return 0;
  1164. }
  1165. /* Formates supported by LM49453 driver. */
  1166. #define LM49453_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1167. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1168. static struct snd_soc_dai_ops lm49453_headset_dai_ops = {
  1169. .hw_params = lm49453_hw_params,
  1170. .set_sysclk = lm49453_set_dai_sysclk,
  1171. .set_fmt = lm49453_set_dai_fmt,
  1172. .digital_mute = lm49453_hp_mute,
  1173. };
  1174. static struct snd_soc_dai_ops lm49453_speaker_dai_ops = {
  1175. .hw_params = lm49453_hw_params,
  1176. .set_sysclk = lm49453_set_dai_sysclk,
  1177. .set_fmt = lm49453_set_dai_fmt,
  1178. .digital_mute = lm49453_ls_mute,
  1179. };
  1180. static struct snd_soc_dai_ops lm49453_haptic_dai_ops = {
  1181. .hw_params = lm49453_hw_params,
  1182. .set_sysclk = lm49453_set_dai_sysclk,
  1183. .set_fmt = lm49453_set_dai_fmt,
  1184. .digital_mute = lm49453_ha_mute,
  1185. };
  1186. static struct snd_soc_dai_ops lm49453_ep_dai_ops = {
  1187. .hw_params = lm49453_hw_params,
  1188. .set_sysclk = lm49453_set_dai_sysclk,
  1189. .set_fmt = lm49453_set_dai_fmt,
  1190. .digital_mute = lm49453_ep_mute,
  1191. };
  1192. static struct snd_soc_dai_ops lm49453_lineout_dai_ops = {
  1193. .hw_params = lm49453_hw_params,
  1194. .set_sysclk = lm49453_set_dai_sysclk,
  1195. .set_fmt = lm49453_set_dai_fmt,
  1196. .digital_mute = lm49453_lo_mute,
  1197. };
  1198. /* LM49453 dai structure. */
  1199. static struct snd_soc_dai_driver lm49453_dai[] = {
  1200. {
  1201. .name = "LM49453 Headset",
  1202. .playback = {
  1203. .stream_name = "Headset",
  1204. .channels_min = 2,
  1205. .channels_max = 2,
  1206. .rates = SNDRV_PCM_RATE_8000_192000,
  1207. .formats = LM49453_FORMATS,
  1208. },
  1209. .capture = {
  1210. .stream_name = "Capture",
  1211. .channels_min = 1,
  1212. .channels_max = 5,
  1213. .rates = SNDRV_PCM_RATE_8000_192000,
  1214. .formats = LM49453_FORMATS,
  1215. },
  1216. .ops = &lm49453_headset_dai_ops,
  1217. .symmetric_rates = 1,
  1218. },
  1219. {
  1220. .name = "LM49453 Speaker",
  1221. .playback = {
  1222. .stream_name = "Speaker",
  1223. .channels_min = 2,
  1224. .channels_max = 2,
  1225. .rates = SNDRV_PCM_RATE_8000_192000,
  1226. .formats = LM49453_FORMATS,
  1227. },
  1228. .ops = &lm49453_speaker_dai_ops,
  1229. },
  1230. {
  1231. .name = "LM49453 Haptic",
  1232. .playback = {
  1233. .stream_name = "Haptic",
  1234. .channels_min = 2,
  1235. .channels_max = 2,
  1236. .rates = SNDRV_PCM_RATE_8000_192000,
  1237. .formats = LM49453_FORMATS,
  1238. },
  1239. .ops = &lm49453_haptic_dai_ops,
  1240. },
  1241. {
  1242. .name = "LM49453 Earpiece",
  1243. .playback = {
  1244. .stream_name = "Earpiece",
  1245. .channels_min = 1,
  1246. .channels_max = 1,
  1247. .rates = SNDRV_PCM_RATE_8000_192000,
  1248. .formats = LM49453_FORMATS,
  1249. },
  1250. .ops = &lm49453_ep_dai_ops,
  1251. },
  1252. {
  1253. .name = "LM49453 line out",
  1254. .playback = {
  1255. .stream_name = "Lineout",
  1256. .channels_min = 2,
  1257. .channels_max = 2,
  1258. .rates = SNDRV_PCM_RATE_8000_192000,
  1259. .formats = LM49453_FORMATS,
  1260. },
  1261. .ops = &lm49453_lineout_dai_ops,
  1262. },
  1263. };
  1264. static int lm49453_suspend(struct snd_soc_codec *codec)
  1265. {
  1266. lm49453_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1267. return 0;
  1268. }
  1269. static int lm49453_resume(struct snd_soc_codec *codec)
  1270. {
  1271. lm49453_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1272. return 0;
  1273. }
  1274. static int lm49453_probe(struct snd_soc_codec *codec)
  1275. {
  1276. struct lm49453_priv *lm49453 = snd_soc_codec_get_drvdata(codec);
  1277. int ret = 0;
  1278. codec->control_data = lm49453->regmap;
  1279. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1280. if (ret < 0) {
  1281. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1282. return ret;
  1283. }
  1284. return 0;
  1285. }
  1286. /* power down chip */
  1287. static int lm49453_remove(struct snd_soc_codec *codec)
  1288. {
  1289. lm49453_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1290. return 0;
  1291. }
  1292. static struct snd_soc_codec_driver soc_codec_dev_lm49453 = {
  1293. .probe = lm49453_probe,
  1294. .remove = lm49453_remove,
  1295. .suspend = lm49453_suspend,
  1296. .resume = lm49453_resume,
  1297. .set_bias_level = lm49453_set_bias_level,
  1298. .controls = lm49453_snd_controls,
  1299. .num_controls = ARRAY_SIZE(lm49453_snd_controls),
  1300. .dapm_widgets = lm49453_dapm_widgets,
  1301. .num_dapm_widgets = ARRAY_SIZE(lm49453_dapm_widgets),
  1302. .dapm_routes = lm49453_audio_map,
  1303. .num_dapm_routes = ARRAY_SIZE(lm49453_audio_map),
  1304. .idle_bias_off = true,
  1305. };
  1306. static const struct regmap_config lm49453_regmap_config = {
  1307. .reg_bits = 8,
  1308. .val_bits = 8,
  1309. .max_register = LM49453_MAX_REGISTER,
  1310. .reg_defaults = lm49453_reg_defs,
  1311. .num_reg_defaults = ARRAY_SIZE(lm49453_reg_defs),
  1312. .cache_type = REGCACHE_RBTREE,
  1313. };
  1314. static int lm49453_i2c_probe(struct i2c_client *i2c,
  1315. const struct i2c_device_id *id)
  1316. {
  1317. struct lm49453_priv *lm49453;
  1318. int ret = 0;
  1319. lm49453 = devm_kzalloc(&i2c->dev, sizeof(struct lm49453_priv),
  1320. GFP_KERNEL);
  1321. if (lm49453 == NULL)
  1322. return -ENOMEM;
  1323. i2c_set_clientdata(i2c, lm49453);
  1324. lm49453->regmap = devm_regmap_init_i2c(i2c, &lm49453_regmap_config);
  1325. if (IS_ERR(lm49453->regmap)) {
  1326. ret = PTR_ERR(lm49453->regmap);
  1327. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1328. ret);
  1329. return ret;
  1330. }
  1331. ret = snd_soc_register_codec(&i2c->dev,
  1332. &soc_codec_dev_lm49453,
  1333. lm49453_dai, ARRAY_SIZE(lm49453_dai));
  1334. if (ret < 0)
  1335. dev_err(&i2c->dev, "Failed to register codec: %d\n", ret);
  1336. return ret;
  1337. }
  1338. static int lm49453_i2c_remove(struct i2c_client *client)
  1339. {
  1340. snd_soc_unregister_codec(&client->dev);
  1341. return 0;
  1342. }
  1343. static const struct i2c_device_id lm49453_i2c_id[] = {
  1344. { "lm49453", 0 },
  1345. { }
  1346. };
  1347. MODULE_DEVICE_TABLE(i2c, lm49453_i2c_id);
  1348. static struct i2c_driver lm49453_i2c_driver = {
  1349. .driver = {
  1350. .name = "lm49453",
  1351. .owner = THIS_MODULE,
  1352. },
  1353. .probe = lm49453_i2c_probe,
  1354. .remove = lm49453_i2c_remove,
  1355. .id_table = lm49453_i2c_id,
  1356. };
  1357. module_i2c_driver(lm49453_i2c_driver);
  1358. MODULE_DESCRIPTION("ASoC LM49453 driver");
  1359. MODULE_AUTHOR("M R Swami Reddy <MR.Swami.Reddy@ti.com>");
  1360. MODULE_LICENSE("GPL v2");