mach-mx31ads.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <asm/mach-types.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/time.h>
  26. #include <asm/memory.h>
  27. #include <asm/mach/map.h>
  28. #include <mach/common.h>
  29. #include <mach/board-mx31ads.h>
  30. #include <mach/iomux-mx3.h>
  31. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  32. #include <linux/mfd/wm8350/audio.h>
  33. #include <linux/mfd/wm8350/core.h>
  34. #include <linux/mfd/wm8350/pmic.h>
  35. #endif
  36. #include "devices-imx31.h"
  37. #include "devices.h"
  38. /* PBC Board interrupt status register */
  39. #define PBC_INTSTATUS 0x000016
  40. /* PBC Board interrupt current status register */
  41. #define PBC_INTCURR_STATUS 0x000018
  42. /* PBC Interrupt mask register set address */
  43. #define PBC_INTMASK_SET 0x00001A
  44. /* PBC Interrupt mask register clear address */
  45. #define PBC_INTMASK_CLEAR 0x00001C
  46. /* External UART A */
  47. #define PBC_SC16C652_UARTA 0x010000
  48. /* External UART B */
  49. #define PBC_SC16C652_UARTB 0x010010
  50. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  51. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  52. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  53. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX31_PIN_GPIO1_4)
  54. #define MXC_IRQ_TO_EXPIO(irq) ((irq) - MXC_EXP_IO_BASE)
  55. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  56. #define EXPIO_INT_XUART_INTB (MXC_EXP_IO_BASE + 11)
  57. #define MXC_MAX_EXP_IO_LINES 16
  58. /*
  59. * This file contains the board-specific initialization routines.
  60. */
  61. #if defined(CONFIG_SERIAL_8250) || defined(CONFIG_SERIAL_8250_MODULE)
  62. /*!
  63. * The serial port definition structure.
  64. */
  65. static struct plat_serial8250_port serial_platform_data[] = {
  66. {
  67. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  68. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  69. .irq = EXPIO_INT_XUART_INTA,
  70. .uartclk = 14745600,
  71. .regshift = 0,
  72. .iotype = UPIO_MEM,
  73. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  74. }, {
  75. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  76. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  77. .irq = EXPIO_INT_XUART_INTB,
  78. .uartclk = 14745600,
  79. .regshift = 0,
  80. .iotype = UPIO_MEM,
  81. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  82. },
  83. {},
  84. };
  85. static struct platform_device serial_device = {
  86. .name = "serial8250",
  87. .id = 0,
  88. .dev = {
  89. .platform_data = serial_platform_data,
  90. },
  91. };
  92. static int __init mxc_init_extuart(void)
  93. {
  94. return platform_device_register(&serial_device);
  95. }
  96. #else
  97. static inline int mxc_init_extuart(void)
  98. {
  99. return 0;
  100. }
  101. #endif
  102. static const struct imxuart_platform_data uart_pdata __initconst = {
  103. .flags = IMXUART_HAVE_RTSCTS,
  104. };
  105. static unsigned int uart_pins[] = {
  106. MX31_PIN_CTS1__CTS1,
  107. MX31_PIN_RTS1__RTS1,
  108. MX31_PIN_TXD1__TXD1,
  109. MX31_PIN_RXD1__RXD1
  110. };
  111. static inline void mxc_init_imx_uart(void)
  112. {
  113. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  114. imx31_add_imx_uart0(&uart_pdata);
  115. }
  116. static void mx31ads_expio_irq_handler(u32 irq, struct irq_desc *desc)
  117. {
  118. u32 imr_val;
  119. u32 int_valid;
  120. u32 expio_irq;
  121. imr_val = __raw_readw(PBC_INTMASK_SET_REG);
  122. int_valid = __raw_readw(PBC_INTSTATUS_REG) & imr_val;
  123. expio_irq = MXC_EXP_IO_BASE;
  124. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  125. if ((int_valid & 1) == 0)
  126. continue;
  127. generic_handle_irq(expio_irq);
  128. }
  129. }
  130. /*
  131. * Disable an expio pin's interrupt by setting the bit in the imr.
  132. * @param irq an expio virtual irq number
  133. */
  134. static void expio_mask_irq(struct irq_data *d)
  135. {
  136. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  137. /* mask the interrupt */
  138. __raw_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  139. __raw_readw(PBC_INTMASK_CLEAR_REG);
  140. }
  141. /*
  142. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  143. * @param irq an expanded io virtual irq number
  144. */
  145. static void expio_ack_irq(struct irq_data *d)
  146. {
  147. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  148. /* clear the interrupt status */
  149. __raw_writew(1 << expio, PBC_INTSTATUS_REG);
  150. }
  151. /*
  152. * Enable a expio pin's interrupt by clearing the bit in the imr.
  153. * @param irq a expio virtual irq number
  154. */
  155. static void expio_unmask_irq(struct irq_data *d)
  156. {
  157. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  158. /* unmask the interrupt */
  159. __raw_writew(1 << expio, PBC_INTMASK_SET_REG);
  160. }
  161. static struct irq_chip expio_irq_chip = {
  162. .name = "EXPIO(CPLD)",
  163. .irq_ack = expio_ack_irq,
  164. .irq_mask = expio_mask_irq,
  165. .irq_unmask = expio_unmask_irq,
  166. };
  167. static void __init mx31ads_init_expio(void)
  168. {
  169. int i;
  170. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  171. /*
  172. * Configure INT line as GPIO input
  173. */
  174. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  175. /* disable the interrupt and clear the status */
  176. __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  177. __raw_writew(0xFFFF, PBC_INTSTATUS_REG);
  178. for (i = MXC_EXP_IO_BASE; i < (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES);
  179. i++) {
  180. set_irq_chip(i, &expio_irq_chip);
  181. set_irq_handler(i, handle_level_irq);
  182. set_irq_flags(i, IRQF_VALID);
  183. }
  184. set_irq_type(EXPIO_PARENT_INT, IRQ_TYPE_LEVEL_HIGH);
  185. set_irq_chained_handler(EXPIO_PARENT_INT, mx31ads_expio_irq_handler);
  186. }
  187. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  188. /* This section defines setup for the Wolfson Microelectronics
  189. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  190. * regulator definitions may be shared with them, but for now they can
  191. * only be used with this board so would generate warnings about
  192. * unused statics and some of the configuration is specific to this
  193. * module.
  194. */
  195. /* CPU */
  196. static struct regulator_consumer_supply sw1a_consumers[] = {
  197. {
  198. .supply = "cpu_vcc",
  199. }
  200. };
  201. static struct regulator_init_data sw1a_data = {
  202. .constraints = {
  203. .name = "SW1A",
  204. .min_uV = 1275000,
  205. .max_uV = 1600000,
  206. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  207. REGULATOR_CHANGE_MODE,
  208. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  209. REGULATOR_MODE_FAST,
  210. .state_mem = {
  211. .uV = 1400000,
  212. .mode = REGULATOR_MODE_NORMAL,
  213. .enabled = 1,
  214. },
  215. .initial_state = PM_SUSPEND_MEM,
  216. .always_on = 1,
  217. .boot_on = 1,
  218. },
  219. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  220. .consumer_supplies = sw1a_consumers,
  221. };
  222. /* System IO - High */
  223. static struct regulator_init_data viohi_data = {
  224. .constraints = {
  225. .name = "VIOHO",
  226. .min_uV = 2800000,
  227. .max_uV = 2800000,
  228. .state_mem = {
  229. .uV = 2800000,
  230. .mode = REGULATOR_MODE_NORMAL,
  231. .enabled = 1,
  232. },
  233. .initial_state = PM_SUSPEND_MEM,
  234. .always_on = 1,
  235. .boot_on = 1,
  236. },
  237. };
  238. /* System IO - Low */
  239. static struct regulator_init_data violo_data = {
  240. .constraints = {
  241. .name = "VIOLO",
  242. .min_uV = 1800000,
  243. .max_uV = 1800000,
  244. .state_mem = {
  245. .uV = 1800000,
  246. .mode = REGULATOR_MODE_NORMAL,
  247. .enabled = 1,
  248. },
  249. .initial_state = PM_SUSPEND_MEM,
  250. .always_on = 1,
  251. .boot_on = 1,
  252. },
  253. };
  254. /* DDR RAM */
  255. static struct regulator_init_data sw2a_data = {
  256. .constraints = {
  257. .name = "SW2A",
  258. .min_uV = 1800000,
  259. .max_uV = 1800000,
  260. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  261. .state_mem = {
  262. .uV = 1800000,
  263. .mode = REGULATOR_MODE_NORMAL,
  264. .enabled = 1,
  265. },
  266. .state_disk = {
  267. .mode = REGULATOR_MODE_NORMAL,
  268. .enabled = 0,
  269. },
  270. .always_on = 1,
  271. .boot_on = 1,
  272. .initial_state = PM_SUSPEND_MEM,
  273. },
  274. };
  275. static struct regulator_init_data ldo1_data = {
  276. .constraints = {
  277. .name = "VCAM/VMMC1/VMMC2",
  278. .min_uV = 2800000,
  279. .max_uV = 2800000,
  280. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  281. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  282. .apply_uV = 1,
  283. },
  284. };
  285. static struct regulator_consumer_supply ldo2_consumers[] = {
  286. { .supply = "AVDD", .dev_name = "1-001a" },
  287. { .supply = "HPVDD", .dev_name = "1-001a" },
  288. };
  289. /* CODEC and SIM */
  290. static struct regulator_init_data ldo2_data = {
  291. .constraints = {
  292. .name = "VESIM/VSIM/AVDD",
  293. .min_uV = 3300000,
  294. .max_uV = 3300000,
  295. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  296. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  297. .apply_uV = 1,
  298. },
  299. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  300. .consumer_supplies = ldo2_consumers,
  301. };
  302. /* General */
  303. static struct regulator_init_data vdig_data = {
  304. .constraints = {
  305. .name = "VDIG",
  306. .min_uV = 1500000,
  307. .max_uV = 1500000,
  308. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  309. .apply_uV = 1,
  310. .always_on = 1,
  311. .boot_on = 1,
  312. },
  313. };
  314. /* Tranceivers */
  315. static struct regulator_init_data ldo4_data = {
  316. .constraints = {
  317. .name = "VRF1/CVDD_2.775",
  318. .min_uV = 2500000,
  319. .max_uV = 2500000,
  320. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  321. .apply_uV = 1,
  322. .always_on = 1,
  323. .boot_on = 1,
  324. },
  325. };
  326. static struct wm8350_led_platform_data wm8350_led_data = {
  327. .name = "wm8350:white",
  328. .default_trigger = "heartbeat",
  329. .max_uA = 27899,
  330. };
  331. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  332. .vmid_discharge_msecs = 1000,
  333. .drain_msecs = 30,
  334. .cap_discharge_msecs = 700,
  335. .vmid_charge_msecs = 700,
  336. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  337. .dis_out4 = WM8350_DISCHARGE_SLOW,
  338. .dis_out3 = WM8350_DISCHARGE_SLOW,
  339. .dis_out2 = WM8350_DISCHARGE_SLOW,
  340. .dis_out1 = WM8350_DISCHARGE_SLOW,
  341. .vroi_out4 = WM8350_TIE_OFF_500R,
  342. .vroi_out3 = WM8350_TIE_OFF_500R,
  343. .vroi_out2 = WM8350_TIE_OFF_500R,
  344. .vroi_out1 = WM8350_TIE_OFF_500R,
  345. .vroi_enable = 0,
  346. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  347. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  348. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  349. };
  350. static int mx31_wm8350_init(struct wm8350 *wm8350)
  351. {
  352. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  353. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  354. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  355. WM8350_GPIO_DEBOUNCE_ON);
  356. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  357. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  358. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  359. WM8350_GPIO_DEBOUNCE_ON);
  360. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  361. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  362. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  363. WM8350_GPIO_DEBOUNCE_OFF);
  364. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  365. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  366. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  367. WM8350_GPIO_DEBOUNCE_OFF);
  368. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  369. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  370. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  371. WM8350_GPIO_DEBOUNCE_OFF);
  372. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  373. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  374. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  375. WM8350_GPIO_DEBOUNCE_OFF);
  376. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  377. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  378. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  379. WM8350_GPIO_DEBOUNCE_OFF);
  380. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  381. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  382. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  383. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  384. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  385. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  386. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  387. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  388. /* LEDs */
  389. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  390. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  391. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  392. WM8350_ISINK_FLASH_DISABLE,
  393. WM8350_ISINK_FLASH_TRIG_BIT,
  394. WM8350_ISINK_FLASH_DUR_32MS,
  395. WM8350_ISINK_FLASH_ON_INSTANT,
  396. WM8350_ISINK_FLASH_OFF_INSTANT,
  397. WM8350_ISINK_FLASH_MODE_EN);
  398. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  399. WM8350_ISINK_MODE_BOOST,
  400. WM8350_ISINK_ILIM_NORMAL,
  401. WM8350_DC5_RMP_20V,
  402. WM8350_DC5_FBSRC_ISINKA);
  403. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  404. &wm8350_led_data);
  405. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  406. regulator_has_full_constraints();
  407. return 0;
  408. }
  409. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  410. .init = mx31_wm8350_init,
  411. .irq_base = MXC_BOARD_IRQ_START + MXC_MAX_EXP_IO_LINES,
  412. };
  413. #endif
  414. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  415. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  416. {
  417. I2C_BOARD_INFO("wm8350", 0x1a),
  418. .platform_data = &mx31_wm8350_pdata,
  419. .irq = IOMUX_TO_IRQ(MX31_PIN_GPIO1_3),
  420. },
  421. #endif
  422. };
  423. static void mxc_init_i2c(void)
  424. {
  425. i2c_register_board_info(1, mx31ads_i2c1_devices,
  426. ARRAY_SIZE(mx31ads_i2c1_devices));
  427. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  428. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  429. imx31_add_imx_i2c1(NULL);
  430. }
  431. static unsigned int ssi_pins[] = {
  432. MX31_PIN_SFS5__SFS5,
  433. MX31_PIN_SCK5__SCK5,
  434. MX31_PIN_SRXD5__SRXD5,
  435. MX31_PIN_STXD5__STXD5,
  436. };
  437. static void mxc_init_audio(void)
  438. {
  439. imx31_add_imx_ssi(0, NULL);
  440. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  441. }
  442. /*!
  443. * This structure defines static mappings for the i.MX31ADS board.
  444. */
  445. static struct map_desc mx31ads_io_desc[] __initdata = {
  446. {
  447. .virtual = MX31_CS4_BASE_ADDR_VIRT,
  448. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  449. .length = MX31_CS4_SIZE / 2,
  450. .type = MT_DEVICE
  451. },
  452. };
  453. /*!
  454. * Set up static virtual mappings.
  455. */
  456. static void __init mx31ads_map_io(void)
  457. {
  458. mx31_map_io();
  459. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  460. }
  461. static void __init mx31ads_init_irq(void)
  462. {
  463. mx31_init_irq();
  464. mx31ads_init_expio();
  465. }
  466. /*!
  467. * Board specific initialization.
  468. */
  469. static void __init mxc_board_init(void)
  470. {
  471. mxc_init_extuart();
  472. mxc_init_imx_uart();
  473. mxc_init_i2c();
  474. mxc_init_audio();
  475. }
  476. static void __init mx31ads_timer_init(void)
  477. {
  478. mx31_clocks_init(26000000);
  479. }
  480. static struct sys_timer mx31ads_timer = {
  481. .init = mx31ads_timer_init,
  482. };
  483. /*
  484. * The following uses standard kernel macros defined in arch.h in order to
  485. * initialize __mach_desc_MX31ADS data structure.
  486. */
  487. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  488. /* Maintainer: Freescale Semiconductor, Inc. */
  489. .boot_params = MX3x_PHYS_OFFSET + 0x100,
  490. .map_io = mx31ads_map_io,
  491. .init_irq = mx31ads_init_irq,
  492. .init_machine = mxc_board_init,
  493. .timer = &mx31ads_timer,
  494. MACHINE_END