pata_opti.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * pata_opti.c - ATI PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Based on
  7. * linux/drivers/ide/pci/opti621.c Version 0.7 Sept 10, 2002
  8. *
  9. * Copyright (C) 1996-1998 Linus Torvalds & authors (see below)
  10. *
  11. * Authors:
  12. * Jaromir Koutek <miri@punknet.cz>,
  13. * Jan Harkes <jaharkes@cwi.nl>,
  14. * Mark Lord <mlord@pobox.com>
  15. * Some parts of code are from ali14xx.c and from rz1000.c.
  16. *
  17. * Also consulted the FreeBSD prototype driver by Kevin Day to try
  18. * and resolve some confusions. Further documentation can be found in
  19. * Ralf Brown's interrupt list
  20. *
  21. * If you have other variants of the Opti range (Viper/Vendetta) please
  22. * try this driver with those PCI idents and report back. For the later
  23. * chips see the pata_optidma driver
  24. *
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/delay.h>
  32. #include <scsi/scsi_host.h>
  33. #include <linux/libata.h>
  34. #define DRV_NAME "pata_opti"
  35. #define DRV_VERSION "0.2.9"
  36. enum {
  37. READ_REG = 0, /* index of Read cycle timing register */
  38. WRITE_REG = 1, /* index of Write cycle timing register */
  39. CNTRL_REG = 3, /* index of Control register */
  40. STRAP_REG = 5, /* index of Strap register */
  41. MISC_REG = 6 /* index of Miscellaneous register */
  42. };
  43. /**
  44. * opti_pre_reset - probe begin
  45. * @link: ATA link
  46. * @deadline: deadline jiffies for the operation
  47. *
  48. * Set up cable type and use generic probe init
  49. */
  50. static int opti_pre_reset(struct ata_link *link, unsigned long deadline)
  51. {
  52. struct ata_port *ap = link->ap;
  53. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  54. static const struct pci_bits opti_enable_bits[] = {
  55. { 0x45, 1, 0x80, 0x00 },
  56. { 0x40, 1, 0x08, 0x00 }
  57. };
  58. if (!pci_test_config_bits(pdev, &opti_enable_bits[ap->port_no]))
  59. return -ENOENT;
  60. return ata_std_prereset(link, deadline);
  61. }
  62. /**
  63. * opti_probe_reset - probe reset
  64. * @ap: ATA port
  65. *
  66. * Perform the ATA probe and bus reset sequence plus specific handling
  67. * for this hardware. The Opti needs little handling - we have no UDMA66
  68. * capability that needs cable detection. All we must do is check the port
  69. * is enabled.
  70. */
  71. static void opti_error_handler(struct ata_port *ap)
  72. {
  73. ata_bmdma_drive_eh(ap, opti_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  74. }
  75. /**
  76. * opti_write_reg - control register setup
  77. * @ap: ATA port
  78. * @value: value
  79. * @reg: control register number
  80. *
  81. * The Opti uses magic 'trapdoor' register accesses to do configuration
  82. * rather than using PCI space as other controllers do. The double inw
  83. * on the error register activates configuration mode. We can then write
  84. * the control register
  85. */
  86. static void opti_write_reg(struct ata_port *ap, u8 val, int reg)
  87. {
  88. void __iomem *regio = ap->ioaddr.cmd_addr;
  89. /* These 3 unlock the control register access */
  90. ioread16(regio + 1);
  91. ioread16(regio + 1);
  92. iowrite8(3, regio + 2);
  93. /* Do the I/O */
  94. iowrite8(val, regio + reg);
  95. /* Relock */
  96. iowrite8(0x83, regio + 2);
  97. }
  98. /**
  99. * opti_set_piomode - set initial PIO mode data
  100. * @ap: ATA interface
  101. * @adev: ATA device
  102. *
  103. * Called to do the PIO mode setup. Timing numbers are taken from
  104. * the FreeBSD driver then pre computed to keep the code clean. There
  105. * are two tables depending on the hardware clock speed.
  106. */
  107. static void opti_set_piomode(struct ata_port *ap, struct ata_device *adev)
  108. {
  109. struct ata_device *pair = ata_dev_pair(adev);
  110. int clock;
  111. int pio = adev->pio_mode - XFER_PIO_0;
  112. void __iomem *regio = ap->ioaddr.cmd_addr;
  113. u8 addr;
  114. /* Address table precomputed with prefetch off and a DCLK of 2 */
  115. static const u8 addr_timing[2][5] = {
  116. { 0x30, 0x20, 0x20, 0x10, 0x10 },
  117. { 0x20, 0x20, 0x10, 0x10, 0x10 }
  118. };
  119. static const u8 data_rec_timing[2][5] = {
  120. { 0x6B, 0x56, 0x42, 0x32, 0x31 },
  121. { 0x58, 0x44, 0x32, 0x22, 0x21 }
  122. };
  123. iowrite8(0xff, regio + 5);
  124. clock = ioread16(regio + 5) & 1;
  125. /*
  126. * As with many controllers the address setup time is shared
  127. * and must suit both devices if present.
  128. */
  129. addr = addr_timing[clock][pio];
  130. if (pair) {
  131. /* Hardware constraint */
  132. u8 pair_addr = addr_timing[clock][pair->pio_mode - XFER_PIO_0];
  133. if (pair_addr > addr)
  134. addr = pair_addr;
  135. }
  136. /* Commence primary programming sequence */
  137. opti_write_reg(ap, adev->devno, MISC_REG);
  138. opti_write_reg(ap, data_rec_timing[clock][pio], READ_REG);
  139. opti_write_reg(ap, data_rec_timing[clock][pio], WRITE_REG);
  140. opti_write_reg(ap, addr, MISC_REG);
  141. /* Programming sequence complete, override strapping */
  142. opti_write_reg(ap, 0x85, CNTRL_REG);
  143. }
  144. static struct scsi_host_template opti_sht = {
  145. ATA_PIO_SHT(DRV_NAME),
  146. };
  147. static struct ata_port_operations opti_port_ops = {
  148. .inherits = &ata_sff_port_ops,
  149. .cable_detect = ata_cable_40wire,
  150. .set_piomode = opti_set_piomode,
  151. .error_handler = opti_error_handler,
  152. };
  153. static int opti_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  154. {
  155. static const struct ata_port_info info = {
  156. .flags = ATA_FLAG_SLAVE_POSS,
  157. .pio_mask = 0x1f,
  158. .port_ops = &opti_port_ops
  159. };
  160. const struct ata_port_info *ppi[] = { &info, NULL };
  161. static int printed_version;
  162. if (!printed_version++)
  163. dev_printk(KERN_DEBUG, &dev->dev, "version " DRV_VERSION "\n");
  164. return ata_pci_init_one(dev, ppi, &opti_sht, NULL);
  165. }
  166. static const struct pci_device_id opti[] = {
  167. { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C621), 0 },
  168. { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C825), 1 },
  169. { },
  170. };
  171. static struct pci_driver opti_pci_driver = {
  172. .name = DRV_NAME,
  173. .id_table = opti,
  174. .probe = opti_init_one,
  175. .remove = ata_pci_remove_one,
  176. #ifdef CONFIG_PM
  177. .suspend = ata_pci_device_suspend,
  178. .resume = ata_pci_device_resume,
  179. #endif
  180. };
  181. static int __init opti_init(void)
  182. {
  183. return pci_register_driver(&opti_pci_driver);
  184. }
  185. static void __exit opti_exit(void)
  186. {
  187. pci_unregister_driver(&opti_pci_driver);
  188. }
  189. MODULE_AUTHOR("Alan Cox");
  190. MODULE_DESCRIPTION("low-level driver for Opti 621/621X");
  191. MODULE_LICENSE("GPL");
  192. MODULE_DEVICE_TABLE(pci, opti);
  193. MODULE_VERSION(DRV_VERSION);
  194. module_init(opti_init);
  195. module_exit(opti_exit);