clock.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. .id = -1,
  35. },
  36. .sources = &clk_src_apll,
  37. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  38. };
  39. static struct clksrc_clk clk_mout_epll = {
  40. .clk = {
  41. .name = "mout_epll",
  42. .id = -1,
  43. },
  44. .sources = &clk_src_epll,
  45. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  46. };
  47. static struct clksrc_clk clk_mout_mpll = {
  48. .clk = {
  49. .name = "mout_mpll",
  50. .id = -1,
  51. },
  52. .sources = &clk_src_mpll,
  53. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  54. };
  55. static struct clk *clkset_armclk_list[] = {
  56. [0] = &clk_mout_apll.clk,
  57. [1] = &clk_mout_mpll.clk,
  58. };
  59. static struct clksrc_sources clkset_armclk = {
  60. .sources = clkset_armclk_list,
  61. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  62. };
  63. static struct clksrc_clk clk_armclk = {
  64. .clk = {
  65. .name = "armclk",
  66. .id = -1,
  67. },
  68. .sources = &clkset_armclk,
  69. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  70. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  71. };
  72. static struct clksrc_clk clk_hclk_msys = {
  73. .clk = {
  74. .name = "hclk_msys",
  75. .id = -1,
  76. .parent = &clk_armclk.clk,
  77. },
  78. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  79. };
  80. static struct clksrc_clk clk_pclk_msys = {
  81. .clk = {
  82. .name = "pclk_msys",
  83. .id = -1,
  84. .parent = &clk_hclk_msys.clk,
  85. },
  86. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  87. };
  88. static struct clksrc_clk clk_sclk_a2m = {
  89. .clk = {
  90. .name = "sclk_a2m",
  91. .id = -1,
  92. .parent = &clk_mout_apll.clk,
  93. },
  94. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  95. };
  96. static struct clk *clkset_hclk_sys_list[] = {
  97. [0] = &clk_mout_mpll.clk,
  98. [1] = &clk_sclk_a2m.clk,
  99. };
  100. static struct clksrc_sources clkset_hclk_sys = {
  101. .sources = clkset_hclk_sys_list,
  102. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  103. };
  104. static struct clksrc_clk clk_hclk_dsys = {
  105. .clk = {
  106. .name = "hclk_dsys",
  107. .id = -1,
  108. },
  109. .sources = &clkset_hclk_sys,
  110. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  111. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  112. };
  113. static struct clksrc_clk clk_pclk_dsys = {
  114. .clk = {
  115. .name = "pclk_dsys",
  116. .id = -1,
  117. .parent = &clk_hclk_dsys.clk,
  118. },
  119. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  120. };
  121. static struct clksrc_clk clk_hclk_psys = {
  122. .clk = {
  123. .name = "hclk_psys",
  124. .id = -1,
  125. },
  126. .sources = &clkset_hclk_sys,
  127. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  128. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  129. };
  130. static struct clksrc_clk clk_pclk_psys = {
  131. .clk = {
  132. .name = "pclk_psys",
  133. .id = -1,
  134. .parent = &clk_hclk_psys.clk,
  135. },
  136. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  137. };
  138. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  141. }
  142. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  145. }
  146. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  149. }
  150. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  153. }
  154. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  157. }
  158. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  161. }
  162. static struct clk clk_sclk_hdmi27m = {
  163. .name = "sclk_hdmi27m",
  164. .id = -1,
  165. .rate = 27000000,
  166. };
  167. static struct clk clk_sclk_hdmiphy = {
  168. .name = "sclk_hdmiphy",
  169. .id = -1,
  170. };
  171. static struct clk clk_sclk_usbphy0 = {
  172. .name = "sclk_usbphy0",
  173. .id = -1,
  174. };
  175. static struct clk clk_sclk_usbphy1 = {
  176. .name = "sclk_usbphy1",
  177. .id = -1,
  178. };
  179. static struct clk clk_pcmcdclk0 = {
  180. .name = "pcmcdclk",
  181. .id = -1,
  182. };
  183. static struct clk clk_pcmcdclk1 = {
  184. .name = "pcmcdclk",
  185. .id = -1,
  186. };
  187. static struct clk clk_pcmcdclk2 = {
  188. .name = "pcmcdclk",
  189. .id = -1,
  190. };
  191. static struct clk *clkset_vpllsrc_list[] = {
  192. [0] = &clk_fin_vpll,
  193. [1] = &clk_sclk_hdmi27m,
  194. };
  195. static struct clksrc_sources clkset_vpllsrc = {
  196. .sources = clkset_vpllsrc_list,
  197. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  198. };
  199. static struct clksrc_clk clk_vpllsrc = {
  200. .clk = {
  201. .name = "vpll_src",
  202. .id = -1,
  203. .enable = s5pv210_clk_mask0_ctrl,
  204. .ctrlbit = (1 << 7),
  205. },
  206. .sources = &clkset_vpllsrc,
  207. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  208. };
  209. static struct clk *clkset_sclk_vpll_list[] = {
  210. [0] = &clk_vpllsrc.clk,
  211. [1] = &clk_fout_vpll,
  212. };
  213. static struct clksrc_sources clkset_sclk_vpll = {
  214. .sources = clkset_sclk_vpll_list,
  215. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  216. };
  217. static struct clksrc_clk clk_sclk_vpll = {
  218. .clk = {
  219. .name = "sclk_vpll",
  220. .id = -1,
  221. },
  222. .sources = &clkset_sclk_vpll,
  223. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  224. };
  225. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  226. {
  227. return clk_get_rate(clk->parent) / 2;
  228. }
  229. static struct clk_ops clk_hclk_imem_ops = {
  230. .get_rate = s5pv210_clk_imem_get_rate,
  231. };
  232. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  233. {
  234. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  235. }
  236. static struct clk_ops clk_fout_apll_ops = {
  237. .get_rate = s5pv210_clk_fout_apll_get_rate,
  238. };
  239. static struct clk init_clocks_disable[] = {
  240. {
  241. .name = "rot",
  242. .id = -1,
  243. .parent = &clk_hclk_dsys.clk,
  244. .enable = s5pv210_clk_ip0_ctrl,
  245. .ctrlbit = (1<<29),
  246. }, {
  247. .name = "fimc",
  248. .id = 0,
  249. .parent = &clk_hclk_dsys.clk,
  250. .enable = s5pv210_clk_ip0_ctrl,
  251. .ctrlbit = (1 << 24),
  252. }, {
  253. .name = "fimc",
  254. .id = 1,
  255. .parent = &clk_hclk_dsys.clk,
  256. .enable = s5pv210_clk_ip0_ctrl,
  257. .ctrlbit = (1 << 25),
  258. }, {
  259. .name = "fimc",
  260. .id = 2,
  261. .parent = &clk_hclk_dsys.clk,
  262. .enable = s5pv210_clk_ip0_ctrl,
  263. .ctrlbit = (1 << 26),
  264. }, {
  265. .name = "otg",
  266. .id = -1,
  267. .parent = &clk_hclk_psys.clk,
  268. .enable = s5pv210_clk_ip1_ctrl,
  269. .ctrlbit = (1<<16),
  270. }, {
  271. .name = "usb-host",
  272. .id = -1,
  273. .parent = &clk_hclk_psys.clk,
  274. .enable = s5pv210_clk_ip1_ctrl,
  275. .ctrlbit = (1<<17),
  276. }, {
  277. .name = "lcd",
  278. .id = -1,
  279. .parent = &clk_hclk_dsys.clk,
  280. .enable = s5pv210_clk_ip1_ctrl,
  281. .ctrlbit = (1<<0),
  282. }, {
  283. .name = "cfcon",
  284. .id = 0,
  285. .parent = &clk_hclk_psys.clk,
  286. .enable = s5pv210_clk_ip1_ctrl,
  287. .ctrlbit = (1<<25),
  288. }, {
  289. .name = "hsmmc",
  290. .id = 0,
  291. .parent = &clk_hclk_psys.clk,
  292. .enable = s5pv210_clk_ip2_ctrl,
  293. .ctrlbit = (1<<16),
  294. }, {
  295. .name = "hsmmc",
  296. .id = 1,
  297. .parent = &clk_hclk_psys.clk,
  298. .enable = s5pv210_clk_ip2_ctrl,
  299. .ctrlbit = (1<<17),
  300. }, {
  301. .name = "hsmmc",
  302. .id = 2,
  303. .parent = &clk_hclk_psys.clk,
  304. .enable = s5pv210_clk_ip2_ctrl,
  305. .ctrlbit = (1<<18),
  306. }, {
  307. .name = "hsmmc",
  308. .id = 3,
  309. .parent = &clk_hclk_psys.clk,
  310. .enable = s5pv210_clk_ip2_ctrl,
  311. .ctrlbit = (1<<19),
  312. }, {
  313. .name = "systimer",
  314. .id = -1,
  315. .parent = &clk_pclk_psys.clk,
  316. .enable = s5pv210_clk_ip3_ctrl,
  317. .ctrlbit = (1<<16),
  318. }, {
  319. .name = "watchdog",
  320. .id = -1,
  321. .parent = &clk_pclk_psys.clk,
  322. .enable = s5pv210_clk_ip3_ctrl,
  323. .ctrlbit = (1<<22),
  324. }, {
  325. .name = "rtc",
  326. .id = -1,
  327. .parent = &clk_pclk_psys.clk,
  328. .enable = s5pv210_clk_ip3_ctrl,
  329. .ctrlbit = (1<<15),
  330. }, {
  331. .name = "i2c",
  332. .id = 0,
  333. .parent = &clk_pclk_psys.clk,
  334. .enable = s5pv210_clk_ip3_ctrl,
  335. .ctrlbit = (1<<7),
  336. }, {
  337. .name = "i2c",
  338. .id = 1,
  339. .parent = &clk_pclk_psys.clk,
  340. .enable = s5pv210_clk_ip3_ctrl,
  341. .ctrlbit = (1 << 10),
  342. }, {
  343. .name = "i2c",
  344. .id = 2,
  345. .parent = &clk_pclk_psys.clk,
  346. .enable = s5pv210_clk_ip3_ctrl,
  347. .ctrlbit = (1<<9),
  348. }, {
  349. .name = "spi",
  350. .id = 0,
  351. .parent = &clk_pclk_psys.clk,
  352. .enable = s5pv210_clk_ip3_ctrl,
  353. .ctrlbit = (1<<12),
  354. }, {
  355. .name = "spi",
  356. .id = 1,
  357. .parent = &clk_pclk_psys.clk,
  358. .enable = s5pv210_clk_ip3_ctrl,
  359. .ctrlbit = (1<<13),
  360. }, {
  361. .name = "spi",
  362. .id = 2,
  363. .parent = &clk_pclk_psys.clk,
  364. .enable = s5pv210_clk_ip3_ctrl,
  365. .ctrlbit = (1<<14),
  366. }, {
  367. .name = "timers",
  368. .id = -1,
  369. .parent = &clk_pclk_psys.clk,
  370. .enable = s5pv210_clk_ip3_ctrl,
  371. .ctrlbit = (1<<23),
  372. }, {
  373. .name = "adc",
  374. .id = -1,
  375. .parent = &clk_pclk_psys.clk,
  376. .enable = s5pv210_clk_ip3_ctrl,
  377. .ctrlbit = (1<<24),
  378. }, {
  379. .name = "keypad",
  380. .id = -1,
  381. .parent = &clk_pclk_psys.clk,
  382. .enable = s5pv210_clk_ip3_ctrl,
  383. .ctrlbit = (1<<21),
  384. }, {
  385. .name = "i2s_v50",
  386. .id = 0,
  387. .parent = &clk_p,
  388. .enable = s5pv210_clk_ip3_ctrl,
  389. .ctrlbit = (1<<4),
  390. }, {
  391. .name = "i2s_v32",
  392. .id = 0,
  393. .parent = &clk_p,
  394. .enable = s5pv210_clk_ip3_ctrl,
  395. .ctrlbit = (1 << 5),
  396. }, {
  397. .name = "i2s_v32",
  398. .id = 1,
  399. .parent = &clk_p,
  400. .enable = s5pv210_clk_ip3_ctrl,
  401. .ctrlbit = (1 << 6),
  402. },
  403. };
  404. static struct clk init_clocks[] = {
  405. {
  406. .name = "hclk_imem",
  407. .id = -1,
  408. .parent = &clk_hclk_msys.clk,
  409. .ctrlbit = (1 << 5),
  410. .enable = s5pv210_clk_ip0_ctrl,
  411. .ops = &clk_hclk_imem_ops,
  412. }, {
  413. .name = "uart",
  414. .id = 0,
  415. .parent = &clk_pclk_psys.clk,
  416. .enable = s5pv210_clk_ip3_ctrl,
  417. .ctrlbit = (1 << 17),
  418. }, {
  419. .name = "uart",
  420. .id = 1,
  421. .parent = &clk_pclk_psys.clk,
  422. .enable = s5pv210_clk_ip3_ctrl,
  423. .ctrlbit = (1 << 18),
  424. }, {
  425. .name = "uart",
  426. .id = 2,
  427. .parent = &clk_pclk_psys.clk,
  428. .enable = s5pv210_clk_ip3_ctrl,
  429. .ctrlbit = (1 << 19),
  430. }, {
  431. .name = "uart",
  432. .id = 3,
  433. .parent = &clk_pclk_psys.clk,
  434. .enable = s5pv210_clk_ip3_ctrl,
  435. .ctrlbit = (1 << 20),
  436. },
  437. };
  438. static struct clk *clkset_uart_list[] = {
  439. [6] = &clk_mout_mpll.clk,
  440. [7] = &clk_mout_epll.clk,
  441. };
  442. static struct clksrc_sources clkset_uart = {
  443. .sources = clkset_uart_list,
  444. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  445. };
  446. static struct clk *clkset_group1_list[] = {
  447. [0] = &clk_sclk_a2m.clk,
  448. [1] = &clk_mout_mpll.clk,
  449. [2] = &clk_mout_epll.clk,
  450. [3] = &clk_sclk_vpll.clk,
  451. };
  452. static struct clksrc_sources clkset_group1 = {
  453. .sources = clkset_group1_list,
  454. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  455. };
  456. static struct clk *clkset_sclk_onenand_list[] = {
  457. [0] = &clk_hclk_psys.clk,
  458. [1] = &clk_hclk_dsys.clk,
  459. };
  460. static struct clksrc_sources clkset_sclk_onenand = {
  461. .sources = clkset_sclk_onenand_list,
  462. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  463. };
  464. static struct clk *clkset_sclk_dac_list[] = {
  465. [0] = &clk_sclk_vpll.clk,
  466. [1] = &clk_sclk_hdmiphy,
  467. };
  468. static struct clksrc_sources clkset_sclk_dac = {
  469. .sources = clkset_sclk_dac_list,
  470. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  471. };
  472. static struct clksrc_clk clk_sclk_dac = {
  473. .clk = {
  474. .name = "sclk_dac",
  475. .id = -1,
  476. .enable = s5pv210_clk_mask0_ctrl,
  477. .ctrlbit = (1 << 2),
  478. },
  479. .sources = &clkset_sclk_dac,
  480. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  481. };
  482. static struct clksrc_clk clk_sclk_pixel = {
  483. .clk = {
  484. .name = "sclk_pixel",
  485. .id = -1,
  486. .parent = &clk_sclk_vpll.clk,
  487. },
  488. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  489. };
  490. static struct clk *clkset_sclk_hdmi_list[] = {
  491. [0] = &clk_sclk_pixel.clk,
  492. [1] = &clk_sclk_hdmiphy,
  493. };
  494. static struct clksrc_sources clkset_sclk_hdmi = {
  495. .sources = clkset_sclk_hdmi_list,
  496. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  497. };
  498. static struct clksrc_clk clk_sclk_hdmi = {
  499. .clk = {
  500. .name = "sclk_hdmi",
  501. .id = -1,
  502. .enable = s5pv210_clk_mask0_ctrl,
  503. .ctrlbit = (1 << 0),
  504. },
  505. .sources = &clkset_sclk_hdmi,
  506. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  507. };
  508. static struct clk *clkset_sclk_mixer_list[] = {
  509. [0] = &clk_sclk_dac.clk,
  510. [1] = &clk_sclk_hdmi.clk,
  511. };
  512. static struct clksrc_sources clkset_sclk_mixer = {
  513. .sources = clkset_sclk_mixer_list,
  514. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  515. };
  516. static struct clk *clkset_sclk_audio0_list[] = {
  517. [0] = &clk_ext_xtal_mux,
  518. [1] = &clk_pcmcdclk0,
  519. [2] = &clk_sclk_hdmi27m,
  520. [3] = &clk_sclk_usbphy0,
  521. [4] = &clk_sclk_usbphy1,
  522. [5] = &clk_sclk_hdmiphy,
  523. [6] = &clk_mout_mpll.clk,
  524. [7] = &clk_mout_epll.clk,
  525. [8] = &clk_sclk_vpll.clk,
  526. };
  527. static struct clksrc_sources clkset_sclk_audio0 = {
  528. .sources = clkset_sclk_audio0_list,
  529. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  530. };
  531. static struct clksrc_clk clk_sclk_audio0 = {
  532. .clk = {
  533. .name = "sclk_audio",
  534. .id = 0,
  535. .enable = s5pv210_clk_mask0_ctrl,
  536. .ctrlbit = (1 << 24),
  537. },
  538. .sources = &clkset_sclk_audio0,
  539. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  540. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  541. };
  542. static struct clk *clkset_sclk_audio1_list[] = {
  543. [0] = &clk_ext_xtal_mux,
  544. [1] = &clk_pcmcdclk1,
  545. [2] = &clk_sclk_hdmi27m,
  546. [3] = &clk_sclk_usbphy0,
  547. [4] = &clk_sclk_usbphy1,
  548. [5] = &clk_sclk_hdmiphy,
  549. [6] = &clk_mout_mpll.clk,
  550. [7] = &clk_mout_epll.clk,
  551. [8] = &clk_sclk_vpll.clk,
  552. };
  553. static struct clksrc_sources clkset_sclk_audio1 = {
  554. .sources = clkset_sclk_audio1_list,
  555. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  556. };
  557. static struct clksrc_clk clk_sclk_audio1 = {
  558. .clk = {
  559. .name = "sclk_audio",
  560. .id = 1,
  561. .enable = s5pv210_clk_mask0_ctrl,
  562. .ctrlbit = (1 << 25),
  563. },
  564. .sources = &clkset_sclk_audio1,
  565. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  566. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  567. };
  568. static struct clk *clkset_sclk_audio2_list[] = {
  569. [0] = &clk_ext_xtal_mux,
  570. [1] = &clk_pcmcdclk0,
  571. [2] = &clk_sclk_hdmi27m,
  572. [3] = &clk_sclk_usbphy0,
  573. [4] = &clk_sclk_usbphy1,
  574. [5] = &clk_sclk_hdmiphy,
  575. [6] = &clk_mout_mpll.clk,
  576. [7] = &clk_mout_epll.clk,
  577. [8] = &clk_sclk_vpll.clk,
  578. };
  579. static struct clksrc_sources clkset_sclk_audio2 = {
  580. .sources = clkset_sclk_audio2_list,
  581. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  582. };
  583. static struct clksrc_clk clk_sclk_audio2 = {
  584. .clk = {
  585. .name = "sclk_audio",
  586. .id = 2,
  587. .enable = s5pv210_clk_mask0_ctrl,
  588. .ctrlbit = (1 << 26),
  589. },
  590. .sources = &clkset_sclk_audio2,
  591. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  592. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  593. };
  594. static struct clk *clkset_sclk_spdif_list[] = {
  595. [0] = &clk_sclk_audio0.clk,
  596. [1] = &clk_sclk_audio1.clk,
  597. [2] = &clk_sclk_audio2.clk,
  598. };
  599. static struct clksrc_sources clkset_sclk_spdif = {
  600. .sources = clkset_sclk_spdif_list,
  601. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  602. };
  603. static struct clk *clkset_group2_list[] = {
  604. [0] = &clk_ext_xtal_mux,
  605. [1] = &clk_xusbxti,
  606. [2] = &clk_sclk_hdmi27m,
  607. [3] = &clk_sclk_usbphy0,
  608. [4] = &clk_sclk_usbphy1,
  609. [5] = &clk_sclk_hdmiphy,
  610. [6] = &clk_mout_mpll.clk,
  611. [7] = &clk_mout_epll.clk,
  612. [8] = &clk_sclk_vpll.clk,
  613. };
  614. static struct clksrc_sources clkset_group2 = {
  615. .sources = clkset_group2_list,
  616. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  617. };
  618. static struct clksrc_clk clksrcs[] = {
  619. {
  620. .clk = {
  621. .name = "sclk_dmc",
  622. .id = -1,
  623. },
  624. .sources = &clkset_group1,
  625. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  626. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  627. }, {
  628. .clk = {
  629. .name = "sclk_onenand",
  630. .id = -1,
  631. },
  632. .sources = &clkset_sclk_onenand,
  633. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  634. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  635. }, {
  636. .clk = {
  637. .name = "uclk1",
  638. .id = 0,
  639. .enable = s5pv210_clk_mask0_ctrl,
  640. .ctrlbit = (1 << 12),
  641. },
  642. .sources = &clkset_uart,
  643. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  644. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  645. }, {
  646. .clk = {
  647. .name = "uclk1",
  648. .id = 1,
  649. .enable = s5pv210_clk_mask0_ctrl,
  650. .ctrlbit = (1 << 13),
  651. },
  652. .sources = &clkset_uart,
  653. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  654. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  655. }, {
  656. .clk = {
  657. .name = "uclk1",
  658. .id = 2,
  659. .enable = s5pv210_clk_mask0_ctrl,
  660. .ctrlbit = (1 << 14),
  661. },
  662. .sources = &clkset_uart,
  663. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  664. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  665. }, {
  666. .clk = {
  667. .name = "uclk1",
  668. .id = 3,
  669. .enable = s5pv210_clk_mask0_ctrl,
  670. .ctrlbit = (1 << 15),
  671. },
  672. .sources = &clkset_uart,
  673. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  674. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  675. }, {
  676. .clk = {
  677. .name = "sclk_mixer",
  678. .id = -1,
  679. .enable = s5pv210_clk_mask0_ctrl,
  680. .ctrlbit = (1 << 1),
  681. },
  682. .sources = &clkset_sclk_mixer,
  683. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  684. }, {
  685. .clk = {
  686. .name = "sclk_spdif",
  687. .id = -1,
  688. .enable = s5pv210_clk_mask0_ctrl,
  689. .ctrlbit = (1 << 27),
  690. },
  691. .sources = &clkset_sclk_spdif,
  692. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  693. }, {
  694. .clk = {
  695. .name = "sclk_fimc",
  696. .id = 0,
  697. .enable = s5pv210_clk_mask1_ctrl,
  698. .ctrlbit = (1 << 2),
  699. },
  700. .sources = &clkset_group2,
  701. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  702. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  703. }, {
  704. .clk = {
  705. .name = "sclk_fimc",
  706. .id = 1,
  707. .enable = s5pv210_clk_mask1_ctrl,
  708. .ctrlbit = (1 << 3),
  709. },
  710. .sources = &clkset_group2,
  711. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  712. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  713. }, {
  714. .clk = {
  715. .name = "sclk_fimc",
  716. .id = 2,
  717. .enable = s5pv210_clk_mask1_ctrl,
  718. .ctrlbit = (1 << 4),
  719. },
  720. .sources = &clkset_group2,
  721. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  722. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  723. }, {
  724. .clk = {
  725. .name = "sclk_cam",
  726. .id = 0,
  727. .enable = s5pv210_clk_mask0_ctrl,
  728. .ctrlbit = (1 << 3),
  729. },
  730. .sources = &clkset_group2,
  731. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  732. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  733. }, {
  734. .clk = {
  735. .name = "sclk_cam",
  736. .id = 1,
  737. .enable = s5pv210_clk_mask0_ctrl,
  738. .ctrlbit = (1 << 4),
  739. },
  740. .sources = &clkset_group2,
  741. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  742. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  743. }, {
  744. .clk = {
  745. .name = "sclk_fimd",
  746. .id = -1,
  747. .enable = s5pv210_clk_mask0_ctrl,
  748. .ctrlbit = (1 << 5),
  749. },
  750. .sources = &clkset_group2,
  751. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  752. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  753. }, {
  754. .clk = {
  755. .name = "sclk_mmc",
  756. .id = 0,
  757. .enable = s5pv210_clk_mask0_ctrl,
  758. .ctrlbit = (1 << 8),
  759. },
  760. .sources = &clkset_group2,
  761. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  762. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  763. }, {
  764. .clk = {
  765. .name = "sclk_mmc",
  766. .id = 1,
  767. .enable = s5pv210_clk_mask0_ctrl,
  768. .ctrlbit = (1 << 9),
  769. },
  770. .sources = &clkset_group2,
  771. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  772. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  773. }, {
  774. .clk = {
  775. .name = "sclk_mmc",
  776. .id = 2,
  777. .enable = s5pv210_clk_mask0_ctrl,
  778. .ctrlbit = (1 << 10),
  779. },
  780. .sources = &clkset_group2,
  781. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  782. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  783. }, {
  784. .clk = {
  785. .name = "sclk_mmc",
  786. .id = 3,
  787. .enable = s5pv210_clk_mask0_ctrl,
  788. .ctrlbit = (1 << 11),
  789. },
  790. .sources = &clkset_group2,
  791. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  792. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  793. }, {
  794. .clk = {
  795. .name = "sclk_mfc",
  796. .id = -1,
  797. .enable = s5pv210_clk_ip0_ctrl,
  798. .ctrlbit = (1 << 16),
  799. },
  800. .sources = &clkset_group1,
  801. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  802. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  803. }, {
  804. .clk = {
  805. .name = "sclk_g2d",
  806. .id = -1,
  807. .enable = s5pv210_clk_ip0_ctrl,
  808. .ctrlbit = (1 << 12),
  809. },
  810. .sources = &clkset_group1,
  811. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  812. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  813. }, {
  814. .clk = {
  815. .name = "sclk_g3d",
  816. .id = -1,
  817. .enable = s5pv210_clk_ip0_ctrl,
  818. .ctrlbit = (1 << 8),
  819. },
  820. .sources = &clkset_group1,
  821. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  822. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  823. }, {
  824. .clk = {
  825. .name = "sclk_csis",
  826. .id = -1,
  827. .enable = s5pv210_clk_mask0_ctrl,
  828. .ctrlbit = (1 << 6),
  829. },
  830. .sources = &clkset_group2,
  831. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  832. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  833. }, {
  834. .clk = {
  835. .name = "sclk_spi",
  836. .id = 0,
  837. .enable = s5pv210_clk_mask0_ctrl,
  838. .ctrlbit = (1 << 16),
  839. },
  840. .sources = &clkset_group2,
  841. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  842. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  843. }, {
  844. .clk = {
  845. .name = "sclk_spi",
  846. .id = 1,
  847. .enable = s5pv210_clk_mask0_ctrl,
  848. .ctrlbit = (1 << 17),
  849. },
  850. .sources = &clkset_group2,
  851. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  852. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  853. }, {
  854. .clk = {
  855. .name = "sclk_pwi",
  856. .id = -1,
  857. .enable = s5pv210_clk_mask0_ctrl,
  858. .ctrlbit = (1 << 29),
  859. },
  860. .sources = &clkset_group2,
  861. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  862. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  863. }, {
  864. .clk = {
  865. .name = "sclk_pwm",
  866. .id = -1,
  867. .enable = s5pv210_clk_mask0_ctrl,
  868. .ctrlbit = (1 << 19),
  869. },
  870. .sources = &clkset_group2,
  871. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  872. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  873. },
  874. };
  875. /* Clock initialisation code */
  876. static struct clksrc_clk *sysclks[] = {
  877. &clk_mout_apll,
  878. &clk_mout_epll,
  879. &clk_mout_mpll,
  880. &clk_armclk,
  881. &clk_hclk_msys,
  882. &clk_sclk_a2m,
  883. &clk_hclk_dsys,
  884. &clk_hclk_psys,
  885. &clk_pclk_msys,
  886. &clk_pclk_dsys,
  887. &clk_pclk_psys,
  888. &clk_vpllsrc,
  889. &clk_sclk_vpll,
  890. &clk_sclk_dac,
  891. &clk_sclk_pixel,
  892. &clk_sclk_hdmi,
  893. };
  894. void __init_or_cpufreq s5pv210_setup_clocks(void)
  895. {
  896. struct clk *xtal_clk;
  897. unsigned long vpllsrc;
  898. unsigned long armclk;
  899. unsigned long hclk_msys;
  900. unsigned long hclk_dsys;
  901. unsigned long hclk_psys;
  902. unsigned long pclk_msys;
  903. unsigned long pclk_dsys;
  904. unsigned long pclk_psys;
  905. unsigned long apll;
  906. unsigned long mpll;
  907. unsigned long epll;
  908. unsigned long vpll;
  909. unsigned int ptr;
  910. u32 clkdiv0, clkdiv1;
  911. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  912. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  913. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  914. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  915. __func__, clkdiv0, clkdiv1);
  916. xtal_clk = clk_get(NULL, "xtal");
  917. BUG_ON(IS_ERR(xtal_clk));
  918. xtal = clk_get_rate(xtal_clk);
  919. clk_put(xtal_clk);
  920. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  921. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  922. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  923. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  924. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  925. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  926. clk_fout_apll.ops = &clk_fout_apll_ops;
  927. clk_fout_mpll.rate = mpll;
  928. clk_fout_epll.rate = epll;
  929. clk_fout_vpll.rate = vpll;
  930. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  931. apll, mpll, epll, vpll);
  932. armclk = clk_get_rate(&clk_armclk.clk);
  933. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  934. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  935. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  936. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  937. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  938. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  939. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  940. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  941. armclk, hclk_msys, hclk_dsys, hclk_psys,
  942. pclk_msys, pclk_dsys, pclk_psys);
  943. clk_f.rate = armclk;
  944. clk_h.rate = hclk_psys;
  945. clk_p.rate = pclk_psys;
  946. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  947. s3c_set_clksrc(&clksrcs[ptr], true);
  948. }
  949. static struct clk *clks[] __initdata = {
  950. &clk_sclk_hdmi27m,
  951. &clk_sclk_hdmiphy,
  952. &clk_sclk_usbphy0,
  953. &clk_sclk_usbphy1,
  954. &clk_pcmcdclk0,
  955. &clk_pcmcdclk1,
  956. &clk_pcmcdclk2,
  957. };
  958. void __init s5pv210_register_clocks(void)
  959. {
  960. struct clk *clkp;
  961. int ret;
  962. int ptr;
  963. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  964. if (ret > 0)
  965. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  966. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  967. s3c_register_clksrc(sysclks[ptr], 1);
  968. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  969. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  970. clkp = init_clocks_disable;
  971. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  972. ret = s3c24xx_register_clock(clkp);
  973. if (ret < 0) {
  974. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  975. clkp->name, ret);
  976. }
  977. (clkp->enable)(clkp, 0);
  978. }
  979. s3c_pwmclk_init();
  980. }