phy_n.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  68. {
  69. enum ieee80211_band band = b43_current_band(dev->wl);
  70. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  71. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  72. }
  73. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  74. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  75. {
  76. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  77. if (dev->phy.rev >= 6) {
  78. if (dev->dev->chip_id == 47162)
  79. return txpwrctrl_tx_gain_ipa_rev5;
  80. return txpwrctrl_tx_gain_ipa_rev6;
  81. } else if (dev->phy.rev >= 5) {
  82. return txpwrctrl_tx_gain_ipa_rev5;
  83. } else {
  84. return txpwrctrl_tx_gain_ipa;
  85. }
  86. } else {
  87. return txpwrctrl_tx_gain_ipa_5g;
  88. }
  89. }
  90. /**************************************************
  91. * RF (just without b43_nphy_rf_control_intc_override)
  92. **************************************************/
  93. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  94. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  95. enum b43_nphy_rf_sequence seq)
  96. {
  97. static const u16 trigger[] = {
  98. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  99. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  100. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  101. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  102. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  103. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  104. };
  105. int i;
  106. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  107. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  108. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  109. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  110. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  111. for (i = 0; i < 200; i++) {
  112. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  113. goto ok;
  114. msleep(1);
  115. }
  116. b43err(dev->wl, "RF sequence status timeout\n");
  117. ok:
  118. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  119. }
  120. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  121. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  122. u16 value, u8 core, bool off)
  123. {
  124. int i;
  125. u8 index = fls(field);
  126. u8 addr, en_addr, val_addr;
  127. /* we expect only one bit set */
  128. B43_WARN_ON(field & (~(1 << (index - 1))));
  129. if (dev->phy.rev >= 3) {
  130. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  131. for (i = 0; i < 2; i++) {
  132. if (index == 0 || index == 16) {
  133. b43err(dev->wl,
  134. "Unsupported RF Ctrl Override call\n");
  135. return;
  136. }
  137. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  138. en_addr = B43_PHY_N((i == 0) ?
  139. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  140. val_addr = B43_PHY_N((i == 0) ?
  141. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  142. if (off) {
  143. b43_phy_mask(dev, en_addr, ~(field));
  144. b43_phy_mask(dev, val_addr,
  145. ~(rf_ctrl->val_mask));
  146. } else {
  147. if (core == 0 || ((1 << core) & i) != 0) {
  148. b43_phy_set(dev, en_addr, field);
  149. b43_phy_maskset(dev, val_addr,
  150. ~(rf_ctrl->val_mask),
  151. (value << rf_ctrl->val_shift));
  152. }
  153. }
  154. }
  155. } else {
  156. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  157. if (off) {
  158. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  159. value = 0;
  160. } else {
  161. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  162. }
  163. for (i = 0; i < 2; i++) {
  164. if (index <= 1 || index == 16) {
  165. b43err(dev->wl,
  166. "Unsupported RF Ctrl Override call\n");
  167. return;
  168. }
  169. if (index == 2 || index == 10 ||
  170. (index >= 13 && index <= 15)) {
  171. core = 1;
  172. }
  173. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  174. addr = B43_PHY_N((i == 0) ?
  175. rf_ctrl->addr0 : rf_ctrl->addr1);
  176. if ((core & (1 << i)) != 0)
  177. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  178. (value << rf_ctrl->shift));
  179. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  180. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  181. B43_NPHY_RFCTL_CMD_START);
  182. udelay(1);
  183. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  184. }
  185. }
  186. }
  187. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  188. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  189. u16 value, u8 core)
  190. {
  191. u8 i, j;
  192. u16 reg, tmp, val;
  193. B43_WARN_ON(dev->phy.rev < 3);
  194. B43_WARN_ON(field > 4);
  195. for (i = 0; i < 2; i++) {
  196. if ((core == 1 && i == 1) || (core == 2 && !i))
  197. continue;
  198. reg = (i == 0) ?
  199. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  200. b43_phy_mask(dev, reg, 0xFBFF);
  201. switch (field) {
  202. case 0:
  203. b43_phy_write(dev, reg, 0);
  204. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  205. break;
  206. case 1:
  207. if (!i) {
  208. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  209. 0xFC3F, (value << 6));
  210. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  211. 0xFFFE, 1);
  212. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  213. B43_NPHY_RFCTL_CMD_START);
  214. for (j = 0; j < 100; j++) {
  215. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  216. j = 0;
  217. break;
  218. }
  219. udelay(10);
  220. }
  221. if (j)
  222. b43err(dev->wl,
  223. "intc override timeout\n");
  224. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  225. 0xFFFE);
  226. } else {
  227. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  228. 0xFC3F, (value << 6));
  229. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  230. 0xFFFE, 1);
  231. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  232. B43_NPHY_RFCTL_CMD_RXTX);
  233. for (j = 0; j < 100; j++) {
  234. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  235. j = 0;
  236. break;
  237. }
  238. udelay(10);
  239. }
  240. if (j)
  241. b43err(dev->wl,
  242. "intc override timeout\n");
  243. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  244. 0xFFFE);
  245. }
  246. break;
  247. case 2:
  248. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  249. tmp = 0x0020;
  250. val = value << 5;
  251. } else {
  252. tmp = 0x0010;
  253. val = value << 4;
  254. }
  255. b43_phy_maskset(dev, reg, ~tmp, val);
  256. break;
  257. case 3:
  258. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  259. tmp = 0x0001;
  260. val = value;
  261. } else {
  262. tmp = 0x0004;
  263. val = value << 2;
  264. }
  265. b43_phy_maskset(dev, reg, ~tmp, val);
  266. break;
  267. case 4:
  268. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  269. tmp = 0x0002;
  270. val = value << 1;
  271. } else {
  272. tmp = 0x0008;
  273. val = value << 3;
  274. }
  275. b43_phy_maskset(dev, reg, ~tmp, val);
  276. break;
  277. }
  278. }
  279. }
  280. /**************************************************
  281. * Various PHY ops
  282. **************************************************/
  283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  284. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  285. const u16 *clip_st)
  286. {
  287. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  288. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  289. }
  290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  291. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  292. {
  293. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  294. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  295. }
  296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  297. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  298. {
  299. u16 tmp;
  300. if (dev->dev->core_rev == 16)
  301. b43_mac_suspend(dev);
  302. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  303. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  304. B43_NPHY_CLASSCTL_WAITEDEN);
  305. tmp &= ~mask;
  306. tmp |= (val & mask);
  307. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  308. if (dev->dev->core_rev == 16)
  309. b43_mac_enable(dev);
  310. return tmp;
  311. }
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  313. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  314. {
  315. u16 bbcfg;
  316. b43_phy_force_clock(dev, 1);
  317. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  318. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  319. udelay(1);
  320. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  321. b43_phy_force_clock(dev, 0);
  322. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  323. }
  324. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  325. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  326. {
  327. struct b43_phy *phy = &dev->phy;
  328. struct b43_phy_n *nphy = phy->n;
  329. if (enable) {
  330. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  331. if (nphy->deaf_count++ == 0) {
  332. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  333. b43_nphy_classifier(dev, 0x7, 0);
  334. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  335. b43_nphy_write_clip_detection(dev, clip);
  336. }
  337. b43_nphy_reset_cca(dev);
  338. } else {
  339. if (--nphy->deaf_count == 0) {
  340. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  341. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  342. }
  343. }
  344. }
  345. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  346. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  347. u8 *events, u8 *delays, u8 length)
  348. {
  349. struct b43_phy_n *nphy = dev->phy.n;
  350. u8 i;
  351. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  352. u16 offset1 = cmd << 4;
  353. u16 offset2 = offset1 + 0x80;
  354. if (nphy->hang_avoid)
  355. b43_nphy_stay_in_carrier_search(dev, true);
  356. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  357. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  358. for (i = length; i < 16; i++) {
  359. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  360. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  361. }
  362. if (nphy->hang_avoid)
  363. b43_nphy_stay_in_carrier_search(dev, false);
  364. }
  365. /**************************************************
  366. * Radio 0x2056
  367. **************************************************/
  368. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  369. const struct b43_nphy_channeltab_entry_rev3 *e)
  370. {
  371. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  372. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  373. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  374. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  375. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  376. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  377. e->radio_syn_pll_loopfilter1);
  378. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  379. e->radio_syn_pll_loopfilter2);
  380. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  381. e->radio_syn_pll_loopfilter3);
  382. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  383. e->radio_syn_pll_loopfilter4);
  384. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  385. e->radio_syn_pll_loopfilter5);
  386. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  387. e->radio_syn_reserved_addr27);
  388. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  389. e->radio_syn_reserved_addr28);
  390. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  391. e->radio_syn_reserved_addr29);
  392. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  393. e->radio_syn_logen_vcobuf1);
  394. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  395. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  396. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  397. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  398. e->radio_rx0_lnaa_tune);
  399. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  400. e->radio_rx0_lnag_tune);
  401. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  402. e->radio_tx0_intpaa_boost_tune);
  403. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  404. e->radio_tx0_intpag_boost_tune);
  405. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  406. e->radio_tx0_pada_boost_tune);
  407. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  408. e->radio_tx0_padg_boost_tune);
  409. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  410. e->radio_tx0_pgaa_boost_tune);
  411. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  412. e->radio_tx0_pgag_boost_tune);
  413. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  414. e->radio_tx0_mixa_boost_tune);
  415. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  416. e->radio_tx0_mixg_boost_tune);
  417. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  418. e->radio_rx1_lnaa_tune);
  419. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  420. e->radio_rx1_lnag_tune);
  421. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  422. e->radio_tx1_intpaa_boost_tune);
  423. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  424. e->radio_tx1_intpag_boost_tune);
  425. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  426. e->radio_tx1_pada_boost_tune);
  427. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  428. e->radio_tx1_padg_boost_tune);
  429. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  430. e->radio_tx1_pgaa_boost_tune);
  431. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  432. e->radio_tx1_pgag_boost_tune);
  433. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  434. e->radio_tx1_mixa_boost_tune);
  435. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  436. e->radio_tx1_mixg_boost_tune);
  437. }
  438. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  439. static void b43_radio_2056_setup(struct b43_wldev *dev,
  440. const struct b43_nphy_channeltab_entry_rev3 *e)
  441. {
  442. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  443. enum ieee80211_band band = b43_current_band(dev->wl);
  444. u16 offset;
  445. u8 i;
  446. u16 bias, cbias, pag_boost, pgag_boost, mixg_boost, padg_boost;
  447. B43_WARN_ON(dev->phy.rev < 3);
  448. b43_chantab_radio_2056_upload(dev, e);
  449. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  450. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  451. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  452. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  453. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  454. if (dev->dev->chip_id == 0x4716) {
  455. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  456. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  457. } else {
  458. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  459. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  460. }
  461. }
  462. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  463. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  464. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  465. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  466. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  467. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  468. }
  469. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  470. for (i = 0; i < 2; i++) {
  471. offset = i ? B2056_TX1 : B2056_TX0;
  472. if (dev->phy.rev >= 5) {
  473. b43_radio_write(dev,
  474. offset | B2056_TX_PADG_IDAC, 0xcc);
  475. if (dev->dev->chip_id == 0x4716) {
  476. bias = 0x40;
  477. cbias = 0x45;
  478. pag_boost = 0x5;
  479. pgag_boost = 0x33;
  480. mixg_boost = 0x55;
  481. } else {
  482. bias = 0x25;
  483. cbias = 0x20;
  484. pag_boost = 0x4;
  485. pgag_boost = 0x03;
  486. mixg_boost = 0x65;
  487. }
  488. padg_boost = 0x77;
  489. b43_radio_write(dev,
  490. offset | B2056_TX_INTPAG_IMAIN_STAT,
  491. bias);
  492. b43_radio_write(dev,
  493. offset | B2056_TX_INTPAG_IAUX_STAT,
  494. bias);
  495. b43_radio_write(dev,
  496. offset | B2056_TX_INTPAG_CASCBIAS,
  497. cbias);
  498. b43_radio_write(dev,
  499. offset | B2056_TX_INTPAG_BOOST_TUNE,
  500. pag_boost);
  501. b43_radio_write(dev,
  502. offset | B2056_TX_PGAG_BOOST_TUNE,
  503. pgag_boost);
  504. b43_radio_write(dev,
  505. offset | B2056_TX_PADG_BOOST_TUNE,
  506. padg_boost);
  507. b43_radio_write(dev,
  508. offset | B2056_TX_MIXG_BOOST_TUNE,
  509. mixg_boost);
  510. } else {
  511. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  512. b43_radio_write(dev,
  513. offset | B2056_TX_INTPAG_IMAIN_STAT,
  514. bias);
  515. b43_radio_write(dev,
  516. offset | B2056_TX_INTPAG_IAUX_STAT,
  517. bias);
  518. b43_radio_write(dev,
  519. offset | B2056_TX_INTPAG_CASCBIAS,
  520. 0x30);
  521. }
  522. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  523. }
  524. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  525. /* TODO */
  526. }
  527. udelay(50);
  528. /* VCO calibration */
  529. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  530. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  531. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  532. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  533. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  534. udelay(300);
  535. }
  536. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  537. {
  538. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  539. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  540. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  541. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  542. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  543. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  544. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  545. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  546. B43_NPHY_RFCTL_CMD_CHIP0PU);
  547. }
  548. static void b43_radio_init2056_post(struct b43_wldev *dev)
  549. {
  550. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  551. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  552. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  553. msleep(1);
  554. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  555. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  556. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  557. /*
  558. if (nphy->init_por)
  559. Call Radio 2056 Recalibrate
  560. */
  561. }
  562. /*
  563. * Initialize a Broadcom 2056 N-radio
  564. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  565. */
  566. static void b43_radio_init2056(struct b43_wldev *dev)
  567. {
  568. b43_radio_init2056_pre(dev);
  569. b2056_upload_inittabs(dev, 0, 0);
  570. b43_radio_init2056_post(dev);
  571. }
  572. /**************************************************
  573. * Radio 0x2055
  574. **************************************************/
  575. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  576. const struct b43_nphy_channeltab_entry_rev2 *e)
  577. {
  578. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  579. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  580. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  581. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  582. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  583. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  584. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  585. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  586. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  587. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  588. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  589. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  590. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  591. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  592. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  593. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  594. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  595. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  596. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  597. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  598. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  599. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  600. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  601. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  602. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  603. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  604. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  605. }
  606. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  607. static void b43_radio_2055_setup(struct b43_wldev *dev,
  608. const struct b43_nphy_channeltab_entry_rev2 *e)
  609. {
  610. B43_WARN_ON(dev->phy.rev >= 3);
  611. b43_chantab_radio_upload(dev, e);
  612. udelay(50);
  613. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  614. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  615. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  616. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  617. udelay(300);
  618. }
  619. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  620. {
  621. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  622. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  623. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  624. B43_NPHY_RFCTL_CMD_CHIP0PU |
  625. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  626. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  627. B43_NPHY_RFCTL_CMD_PORFORCE);
  628. }
  629. static void b43_radio_init2055_post(struct b43_wldev *dev)
  630. {
  631. struct b43_phy_n *nphy = dev->phy.n;
  632. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  633. int i;
  634. u16 val;
  635. bool workaround = false;
  636. if (sprom->revision < 4)
  637. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  638. && dev->dev->board_type == 0x46D
  639. && dev->dev->board_rev >= 0x41);
  640. else
  641. workaround =
  642. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  643. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  644. if (workaround) {
  645. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  646. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  647. }
  648. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  649. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  650. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  651. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  652. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  653. msleep(1);
  654. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  655. for (i = 0; i < 200; i++) {
  656. val = b43_radio_read(dev, B2055_CAL_COUT2);
  657. if (val & 0x80) {
  658. i = 0;
  659. break;
  660. }
  661. udelay(10);
  662. }
  663. if (i)
  664. b43err(dev->wl, "radio post init timeout\n");
  665. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  666. b43_switch_channel(dev, dev->phy.channel);
  667. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  668. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  669. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  670. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  671. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  672. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  673. if (!nphy->gain_boost) {
  674. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  675. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  676. } else {
  677. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  678. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  679. }
  680. udelay(2);
  681. }
  682. /*
  683. * Initialize a Broadcom 2055 N-radio
  684. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  685. */
  686. static void b43_radio_init2055(struct b43_wldev *dev)
  687. {
  688. b43_radio_init2055_pre(dev);
  689. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  690. /* Follow wl, not specs. Do not force uploading all regs */
  691. b2055_upload_inittab(dev, 0, 0);
  692. } else {
  693. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  694. b2055_upload_inittab(dev, ghz5, 0);
  695. }
  696. b43_radio_init2055_post(dev);
  697. }
  698. /**************************************************
  699. * Others
  700. **************************************************/
  701. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  702. {//TODO
  703. }
  704. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  705. {//TODO
  706. }
  707. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  708. bool ignore_tssi)
  709. {//TODO
  710. return B43_TXPWR_RES_DONE;
  711. }
  712. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  713. const struct b43_phy_n_sfo_cfg *e)
  714. {
  715. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  716. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  717. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  718. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  719. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  720. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  721. }
  722. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  723. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  724. {
  725. struct b43_phy_n *nphy = dev->phy.n;
  726. u8 i;
  727. u16 bmask, val, tmp;
  728. enum ieee80211_band band = b43_current_band(dev->wl);
  729. if (nphy->hang_avoid)
  730. b43_nphy_stay_in_carrier_search(dev, 1);
  731. nphy->txpwrctrl = enable;
  732. if (!enable) {
  733. if (dev->phy.rev >= 3 &&
  734. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  735. (B43_NPHY_TXPCTL_CMD_COEFF |
  736. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  737. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  738. /* We disable enabled TX pwr ctl, save it's state */
  739. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  740. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  741. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  742. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  743. }
  744. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  745. for (i = 0; i < 84; i++)
  746. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  747. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  748. for (i = 0; i < 84; i++)
  749. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  750. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  751. if (dev->phy.rev >= 3)
  752. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  753. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  754. if (dev->phy.rev >= 3) {
  755. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  756. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  757. } else {
  758. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  759. }
  760. if (dev->phy.rev == 2)
  761. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  762. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  763. else if (dev->phy.rev < 2)
  764. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  765. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  766. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  767. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  768. } else {
  769. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  770. nphy->adj_pwr_tbl);
  771. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  772. nphy->adj_pwr_tbl);
  773. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  774. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  775. /* wl does useless check for "enable" param here */
  776. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  777. if (dev->phy.rev >= 3) {
  778. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  779. if (val)
  780. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  781. }
  782. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  783. if (band == IEEE80211_BAND_5GHZ) {
  784. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  785. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  786. if (dev->phy.rev > 1)
  787. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  788. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  789. 0x64);
  790. }
  791. if (dev->phy.rev >= 3) {
  792. if (nphy->tx_pwr_idx[0] != 128 &&
  793. nphy->tx_pwr_idx[1] != 128) {
  794. /* Recover TX pwr ctl state */
  795. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  796. ~B43_NPHY_TXPCTL_CMD_INIT,
  797. nphy->tx_pwr_idx[0]);
  798. if (dev->phy.rev > 1)
  799. b43_phy_maskset(dev,
  800. B43_NPHY_TXPCTL_INIT,
  801. ~0xff, nphy->tx_pwr_idx[1]);
  802. }
  803. }
  804. if (dev->phy.rev >= 3) {
  805. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  806. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  807. } else {
  808. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  809. }
  810. if (dev->phy.rev == 2)
  811. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  812. else if (dev->phy.rev < 2)
  813. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  814. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  815. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  816. if (b43_nphy_ipa(dev)) {
  817. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  818. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  819. }
  820. }
  821. if (nphy->hang_avoid)
  822. b43_nphy_stay_in_carrier_search(dev, 0);
  823. }
  824. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  825. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  826. {
  827. struct b43_phy_n *nphy = dev->phy.n;
  828. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  829. u8 txpi[2], bbmult, i;
  830. u16 tmp, radio_gain, dac_gain;
  831. u16 freq = dev->phy.channel_freq;
  832. u32 txgain;
  833. /* u32 gaintbl; rev3+ */
  834. if (nphy->hang_avoid)
  835. b43_nphy_stay_in_carrier_search(dev, 1);
  836. if (dev->phy.rev >= 7) {
  837. txpi[0] = txpi[1] = 30;
  838. } else if (dev->phy.rev >= 3) {
  839. txpi[0] = 40;
  840. txpi[1] = 40;
  841. } else if (sprom->revision < 4) {
  842. txpi[0] = 72;
  843. txpi[1] = 72;
  844. } else {
  845. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  846. txpi[0] = sprom->txpid2g[0];
  847. txpi[1] = sprom->txpid2g[1];
  848. } else if (freq >= 4900 && freq < 5100) {
  849. txpi[0] = sprom->txpid5gl[0];
  850. txpi[1] = sprom->txpid5gl[1];
  851. } else if (freq >= 5100 && freq < 5500) {
  852. txpi[0] = sprom->txpid5g[0];
  853. txpi[1] = sprom->txpid5g[1];
  854. } else if (freq >= 5500) {
  855. txpi[0] = sprom->txpid5gh[0];
  856. txpi[1] = sprom->txpid5gh[1];
  857. } else {
  858. txpi[0] = 91;
  859. txpi[1] = 91;
  860. }
  861. }
  862. if (dev->phy.rev < 7 &&
  863. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 10))
  864. txpi[0] = txpi[1] = 91;
  865. /*
  866. for (i = 0; i < 2; i++) {
  867. nphy->txpwrindex[i].index_internal = txpi[i];
  868. nphy->txpwrindex[i].index_internal_save = txpi[i];
  869. }
  870. */
  871. for (i = 0; i < 2; i++) {
  872. if (dev->phy.rev >= 3) {
  873. if (b43_nphy_ipa(dev)) {
  874. txgain = *(b43_nphy_get_ipa_gain_table(dev) +
  875. txpi[i]);
  876. } else if (b43_current_band(dev->wl) ==
  877. IEEE80211_BAND_5GHZ) {
  878. /* FIXME: use 5GHz tables */
  879. txgain =
  880. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  881. } else {
  882. if (dev->phy.rev >= 5 &&
  883. sprom->fem.ghz5.extpa_gain == 3)
  884. ; /* FIXME: 5GHz_txgain_HiPwrEPA */
  885. txgain =
  886. b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  887. }
  888. radio_gain = (txgain >> 16) & 0x1FFFF;
  889. } else {
  890. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  891. radio_gain = (txgain >> 16) & 0x1FFF;
  892. }
  893. if (dev->phy.rev >= 7)
  894. dac_gain = (txgain >> 8) & 0x7;
  895. else
  896. dac_gain = (txgain >> 8) & 0x3F;
  897. bbmult = txgain & 0xFF;
  898. if (dev->phy.rev >= 3) {
  899. if (i == 0)
  900. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  901. else
  902. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  903. } else {
  904. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  905. }
  906. if (i == 0)
  907. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  908. else
  909. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  910. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  911. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  912. if (i == 0)
  913. tmp = (tmp & 0x00FF) | (bbmult << 8);
  914. else
  915. tmp = (tmp & 0xFF00) | bbmult;
  916. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  917. if (b43_nphy_ipa(dev)) {
  918. u32 tmp32;
  919. u16 reg = (i == 0) ?
  920. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  921. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  922. 576 + txpi[i]));
  923. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  924. b43_phy_set(dev, reg, 0x4);
  925. }
  926. }
  927. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  928. if (nphy->hang_avoid)
  929. b43_nphy_stay_in_carrier_search(dev, 0);
  930. }
  931. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  932. {
  933. struct b43_phy *phy = &dev->phy;
  934. const u32 *table = NULL;
  935. #if 0
  936. TODO: b43_ntab_papd_pga_gain_delta_ipa_2*
  937. u32 rfpwr_offset;
  938. u8 pga_gain;
  939. int i;
  940. #endif
  941. if (phy->rev >= 3) {
  942. if (b43_nphy_ipa(dev)) {
  943. table = b43_nphy_get_ipa_gain_table(dev);
  944. } else {
  945. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  946. if (phy->rev == 3)
  947. table = b43_ntab_tx_gain_rev3_5ghz;
  948. if (phy->rev == 4)
  949. table = b43_ntab_tx_gain_rev4_5ghz;
  950. else
  951. table = b43_ntab_tx_gain_rev5plus_5ghz;
  952. } else {
  953. table = b43_ntab_tx_gain_rev3plus_2ghz;
  954. }
  955. }
  956. } else {
  957. table = b43_ntab_tx_gain_rev0_1_2;
  958. }
  959. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  960. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  961. if (phy->rev >= 3) {
  962. #if 0
  963. nphy->gmval = (table[0] >> 16) & 0x7000;
  964. for (i = 0; i < 128; i++) {
  965. pga_gain = (table[i] >> 24) & 0xF;
  966. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  967. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  968. else
  969. rfpwr_offset = b43_ntab_papd_pga_gain_delta_ipa_5g[pga_gain];
  970. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  971. rfpwr_offset);
  972. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  973. rfpwr_offset);
  974. }
  975. #endif
  976. }
  977. }
  978. /*
  979. * Upload the N-PHY tables.
  980. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  981. */
  982. static void b43_nphy_tables_init(struct b43_wldev *dev)
  983. {
  984. if (dev->phy.rev < 3)
  985. b43_nphy_rev0_1_2_tables_init(dev);
  986. else
  987. b43_nphy_rev3plus_tables_init(dev);
  988. }
  989. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  990. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  991. {
  992. struct b43_phy_n *nphy = dev->phy.n;
  993. enum ieee80211_band band;
  994. u16 tmp;
  995. if (!enable) {
  996. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  997. B43_NPHY_RFCTL_INTC1);
  998. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  999. B43_NPHY_RFCTL_INTC2);
  1000. band = b43_current_band(dev->wl);
  1001. if (dev->phy.rev >= 3) {
  1002. if (band == IEEE80211_BAND_5GHZ)
  1003. tmp = 0x600;
  1004. else
  1005. tmp = 0x480;
  1006. } else {
  1007. if (band == IEEE80211_BAND_5GHZ)
  1008. tmp = 0x180;
  1009. else
  1010. tmp = 0x120;
  1011. }
  1012. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1013. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1014. } else {
  1015. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  1016. nphy->rfctrl_intc1_save);
  1017. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  1018. nphy->rfctrl_intc2_save);
  1019. }
  1020. }
  1021. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  1022. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  1023. {
  1024. u16 tmp;
  1025. if (dev->phy.rev >= 3) {
  1026. if (b43_nphy_ipa(dev)) {
  1027. tmp = 4;
  1028. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  1029. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  1030. }
  1031. tmp = 1;
  1032. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  1033. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  1034. }
  1035. }
  1036. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  1037. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  1038. {
  1039. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  1040. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  1041. if (preamble == 1)
  1042. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  1043. else
  1044. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  1045. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  1046. }
  1047. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  1048. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  1049. {
  1050. struct b43_phy_n *nphy = dev->phy.n;
  1051. bool override = false;
  1052. u16 chain = 0x33;
  1053. if (nphy->txrx_chain == 0) {
  1054. chain = 0x11;
  1055. override = true;
  1056. } else if (nphy->txrx_chain == 1) {
  1057. chain = 0x22;
  1058. override = true;
  1059. }
  1060. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1061. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  1062. chain);
  1063. if (override)
  1064. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1065. B43_NPHY_RFSEQMODE_CAOVER);
  1066. else
  1067. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1068. ~B43_NPHY_RFSEQMODE_CAOVER);
  1069. }
  1070. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  1071. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  1072. u16 samps, u8 time, bool wait)
  1073. {
  1074. int i;
  1075. u16 tmp;
  1076. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  1077. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  1078. if (wait)
  1079. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  1080. else
  1081. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  1082. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  1083. for (i = 1000; i; i--) {
  1084. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  1085. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  1086. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  1087. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  1088. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  1089. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  1090. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  1091. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  1092. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  1093. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  1094. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  1095. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  1096. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  1097. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  1098. return;
  1099. }
  1100. udelay(10);
  1101. }
  1102. memset(est, 0, sizeof(*est));
  1103. }
  1104. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  1105. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  1106. struct b43_phy_n_iq_comp *pcomp)
  1107. {
  1108. if (write) {
  1109. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  1110. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  1111. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  1112. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  1113. } else {
  1114. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  1115. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  1116. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  1117. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  1118. }
  1119. }
  1120. #if 0
  1121. /* Ready but not used anywhere */
  1122. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  1123. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  1124. {
  1125. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1126. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  1127. if (core == 0) {
  1128. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  1129. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1130. } else {
  1131. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1132. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1133. }
  1134. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  1135. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  1136. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  1137. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  1138. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  1139. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  1140. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1141. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1142. }
  1143. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  1144. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  1145. {
  1146. u8 rxval, txval;
  1147. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1148. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1149. if (core == 0) {
  1150. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1151. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1152. } else {
  1153. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1154. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1155. }
  1156. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1157. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1158. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1159. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1160. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  1161. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1162. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1163. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1164. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1165. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1166. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1167. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  1168. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1169. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1170. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  1171. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  1172. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  1173. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  1174. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  1175. if (core == 0) {
  1176. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  1177. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  1178. } else {
  1179. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  1180. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  1181. }
  1182. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  1183. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  1184. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  1185. if (core == 0) {
  1186. rxval = 1;
  1187. txval = 8;
  1188. } else {
  1189. rxval = 4;
  1190. txval = 2;
  1191. }
  1192. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  1193. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  1194. }
  1195. #endif
  1196. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  1197. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  1198. {
  1199. int i;
  1200. s32 iq;
  1201. u32 ii;
  1202. u32 qq;
  1203. int iq_nbits, qq_nbits;
  1204. int arsh, brsh;
  1205. u16 tmp, a, b;
  1206. struct nphy_iq_est est;
  1207. struct b43_phy_n_iq_comp old;
  1208. struct b43_phy_n_iq_comp new = { };
  1209. bool error = false;
  1210. if (mask == 0)
  1211. return;
  1212. b43_nphy_rx_iq_coeffs(dev, false, &old);
  1213. b43_nphy_rx_iq_coeffs(dev, true, &new);
  1214. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  1215. new = old;
  1216. for (i = 0; i < 2; i++) {
  1217. if (i == 0 && (mask & 1)) {
  1218. iq = est.iq0_prod;
  1219. ii = est.i0_pwr;
  1220. qq = est.q0_pwr;
  1221. } else if (i == 1 && (mask & 2)) {
  1222. iq = est.iq1_prod;
  1223. ii = est.i1_pwr;
  1224. qq = est.q1_pwr;
  1225. } else {
  1226. continue;
  1227. }
  1228. if (ii + qq < 2) {
  1229. error = true;
  1230. break;
  1231. }
  1232. iq_nbits = fls(abs(iq));
  1233. qq_nbits = fls(qq);
  1234. arsh = iq_nbits - 20;
  1235. if (arsh >= 0) {
  1236. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  1237. tmp = ii >> arsh;
  1238. } else {
  1239. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  1240. tmp = ii << -arsh;
  1241. }
  1242. if (tmp == 0) {
  1243. error = true;
  1244. break;
  1245. }
  1246. a /= tmp;
  1247. brsh = qq_nbits - 11;
  1248. if (brsh >= 0) {
  1249. b = (qq << (31 - qq_nbits));
  1250. tmp = ii >> brsh;
  1251. } else {
  1252. b = (qq << (31 - qq_nbits));
  1253. tmp = ii << -brsh;
  1254. }
  1255. if (tmp == 0) {
  1256. error = true;
  1257. break;
  1258. }
  1259. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  1260. if (i == 0 && (mask & 0x1)) {
  1261. if (dev->phy.rev >= 3) {
  1262. new.a0 = a & 0x3FF;
  1263. new.b0 = b & 0x3FF;
  1264. } else {
  1265. new.a0 = b & 0x3FF;
  1266. new.b0 = a & 0x3FF;
  1267. }
  1268. } else if (i == 1 && (mask & 0x2)) {
  1269. if (dev->phy.rev >= 3) {
  1270. new.a1 = a & 0x3FF;
  1271. new.b1 = b & 0x3FF;
  1272. } else {
  1273. new.a1 = b & 0x3FF;
  1274. new.b1 = a & 0x3FF;
  1275. }
  1276. }
  1277. }
  1278. if (error)
  1279. new = old;
  1280. b43_nphy_rx_iq_coeffs(dev, true, &new);
  1281. }
  1282. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  1283. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  1284. {
  1285. u16 array[4];
  1286. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  1287. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  1288. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  1289. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  1290. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  1291. }
  1292. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  1293. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  1294. {
  1295. if (dev->phy.rev >= 3) {
  1296. if (!init)
  1297. return;
  1298. if (0 /* FIXME */) {
  1299. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  1300. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  1301. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  1302. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  1303. }
  1304. } else {
  1305. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  1306. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  1307. switch (dev->dev->bus_type) {
  1308. #ifdef CONFIG_B43_BCMA
  1309. case B43_BUS_BCMA:
  1310. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  1311. 0xFC00, 0xFC00);
  1312. break;
  1313. #endif
  1314. #ifdef CONFIG_B43_SSB
  1315. case B43_BUS_SSB:
  1316. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  1317. 0xFC00, 0xFC00);
  1318. break;
  1319. #endif
  1320. }
  1321. b43_write32(dev, B43_MMIO_MACCTL,
  1322. b43_read32(dev, B43_MMIO_MACCTL) &
  1323. ~B43_MACCTL_GPOUTSMSK);
  1324. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1325. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  1326. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  1327. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  1328. if (init) {
  1329. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1330. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1331. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1332. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1333. }
  1334. }
  1335. }
  1336. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1337. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1338. {
  1339. struct b43_phy_n *nphy = dev->phy.n;
  1340. u16 tmp;
  1341. if (nphy->hang_avoid)
  1342. b43_nphy_stay_in_carrier_search(dev, 1);
  1343. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1344. if (tmp & 0x1)
  1345. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1346. else if (tmp & 0x2)
  1347. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1348. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1349. if (nphy->bb_mult_save & 0x80000000) {
  1350. tmp = nphy->bb_mult_save & 0xFFFF;
  1351. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1352. nphy->bb_mult_save = 0;
  1353. }
  1354. if (nphy->hang_avoid)
  1355. b43_nphy_stay_in_carrier_search(dev, 0);
  1356. }
  1357. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  1358. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  1359. {
  1360. struct b43_phy_n *nphy = dev->phy.n;
  1361. u8 channel = dev->phy.channel;
  1362. int tone[2] = { 57, 58 };
  1363. u32 noise[2] = { 0x3FF, 0x3FF };
  1364. B43_WARN_ON(dev->phy.rev < 3);
  1365. if (nphy->hang_avoid)
  1366. b43_nphy_stay_in_carrier_search(dev, 1);
  1367. if (nphy->gband_spurwar_en) {
  1368. /* TODO: N PHY Adjust Analog Pfbw (7) */
  1369. if (channel == 11 && dev->phy.is_40mhz)
  1370. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  1371. else
  1372. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1373. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  1374. }
  1375. if (nphy->aband_spurwar_en) {
  1376. if (channel == 54) {
  1377. tone[0] = 0x20;
  1378. noise[0] = 0x25F;
  1379. } else if (channel == 38 || channel == 102 || channel == 118) {
  1380. if (0 /* FIXME */) {
  1381. tone[0] = 0x20;
  1382. noise[0] = 0x21F;
  1383. } else {
  1384. tone[0] = 0;
  1385. noise[0] = 0;
  1386. }
  1387. } else if (channel == 134) {
  1388. tone[0] = 0x20;
  1389. noise[0] = 0x21F;
  1390. } else if (channel == 151) {
  1391. tone[0] = 0x10;
  1392. noise[0] = 0x23F;
  1393. } else if (channel == 153 || channel == 161) {
  1394. tone[0] = 0x30;
  1395. noise[0] = 0x23F;
  1396. } else {
  1397. tone[0] = 0;
  1398. noise[0] = 0;
  1399. }
  1400. if (!tone[0] && !noise[0])
  1401. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  1402. else
  1403. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1404. }
  1405. if (nphy->hang_avoid)
  1406. b43_nphy_stay_in_carrier_search(dev, 0);
  1407. }
  1408. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  1409. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  1410. {
  1411. struct b43_phy_n *nphy = dev->phy.n;
  1412. u8 i;
  1413. s16 tmp;
  1414. u16 data[4];
  1415. s16 gain[2];
  1416. u16 minmax[2];
  1417. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1418. if (nphy->hang_avoid)
  1419. b43_nphy_stay_in_carrier_search(dev, 1);
  1420. if (nphy->gain_boost) {
  1421. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1422. gain[0] = 6;
  1423. gain[1] = 6;
  1424. } else {
  1425. tmp = 40370 - 315 * dev->phy.channel;
  1426. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1427. tmp = 23242 - 224 * dev->phy.channel;
  1428. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1429. }
  1430. } else {
  1431. gain[0] = 0;
  1432. gain[1] = 0;
  1433. }
  1434. for (i = 0; i < 2; i++) {
  1435. if (nphy->elna_gain_config) {
  1436. data[0] = 19 + gain[i];
  1437. data[1] = 25 + gain[i];
  1438. data[2] = 25 + gain[i];
  1439. data[3] = 25 + gain[i];
  1440. } else {
  1441. data[0] = lna_gain[0] + gain[i];
  1442. data[1] = lna_gain[1] + gain[i];
  1443. data[2] = lna_gain[2] + gain[i];
  1444. data[3] = lna_gain[3] + gain[i];
  1445. }
  1446. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1447. minmax[i] = 23 + gain[i];
  1448. }
  1449. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1450. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1451. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1452. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1453. if (nphy->hang_avoid)
  1454. b43_nphy_stay_in_carrier_search(dev, 0);
  1455. }
  1456. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1457. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1458. {
  1459. struct b43_phy_n *nphy = dev->phy.n;
  1460. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1461. /* PHY rev 0, 1, 2 */
  1462. u8 i, j;
  1463. u8 code;
  1464. u16 tmp;
  1465. u8 rfseq_events[3] = { 6, 8, 7 };
  1466. u8 rfseq_delays[3] = { 10, 30, 1 };
  1467. /* PHY rev >= 3 */
  1468. bool ghz5;
  1469. bool ext_lna;
  1470. u16 rssi_gain;
  1471. struct nphy_gain_ctl_workaround_entry *e;
  1472. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1473. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1474. if (dev->phy.rev >= 3) {
  1475. /* Prepare values */
  1476. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1477. & B43_NPHY_BANDCTL_5GHZ;
  1478. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1479. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1480. if (ghz5 && dev->phy.rev >= 5)
  1481. rssi_gain = 0x90;
  1482. else
  1483. rssi_gain = 0x50;
  1484. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1485. /* Set Clip 2 detect */
  1486. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1487. B43_NPHY_C1_CGAINI_CL2DETECT);
  1488. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1489. B43_NPHY_C2_CGAINI_CL2DETECT);
  1490. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1491. 0x17);
  1492. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1493. 0x17);
  1494. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1495. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1496. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1497. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1498. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1499. rssi_gain);
  1500. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1501. rssi_gain);
  1502. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1503. 0x17);
  1504. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1505. 0x17);
  1506. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1507. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1508. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1509. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1510. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1511. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1512. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1513. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1514. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1515. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1516. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1517. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1518. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1519. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1520. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1521. b43_phy_write(dev, 0x2A7, e->init_gain);
  1522. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1523. e->rfseq_init);
  1524. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1525. /* TODO: check defines. Do not match variables names */
  1526. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1527. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1528. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1529. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1530. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1531. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1532. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1533. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1534. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1535. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1536. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1537. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1538. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1539. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1540. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1541. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1542. } else {
  1543. /* Set Clip 2 detect */
  1544. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1545. B43_NPHY_C1_CGAINI_CL2DETECT);
  1546. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1547. B43_NPHY_C2_CGAINI_CL2DETECT);
  1548. /* Set narrowband clip threshold */
  1549. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1550. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1551. if (!dev->phy.is_40mhz) {
  1552. /* Set dwell lengths */
  1553. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1554. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1555. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1556. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1557. }
  1558. /* Set wideband clip 2 threshold */
  1559. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1560. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1561. 21);
  1562. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1563. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1564. 21);
  1565. if (!dev->phy.is_40mhz) {
  1566. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1567. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1568. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1569. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1570. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1571. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1572. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1573. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1574. }
  1575. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1576. if (nphy->gain_boost) {
  1577. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1578. dev->phy.is_40mhz)
  1579. code = 4;
  1580. else
  1581. code = 5;
  1582. } else {
  1583. code = dev->phy.is_40mhz ? 6 : 7;
  1584. }
  1585. /* Set HPVGA2 index */
  1586. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1587. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1588. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1589. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1590. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1591. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1592. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1593. /* specs say about 2 loops, but wl does 4 */
  1594. for (i = 0; i < 4; i++)
  1595. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1596. (code << 8 | 0x7C));
  1597. b43_nphy_adjust_lna_gain_table(dev);
  1598. if (nphy->elna_gain_config) {
  1599. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1600. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1601. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1602. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1603. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1604. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1605. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1606. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1607. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1608. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1609. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1610. /* specs say about 2 loops, but wl does 4 */
  1611. for (i = 0; i < 4; i++)
  1612. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1613. (code << 8 | 0x74));
  1614. }
  1615. if (dev->phy.rev == 2) {
  1616. for (i = 0; i < 4; i++) {
  1617. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1618. (0x0400 * i) + 0x0020);
  1619. for (j = 0; j < 21; j++) {
  1620. tmp = j * (i < 2 ? 3 : 1);
  1621. b43_phy_write(dev,
  1622. B43_NPHY_TABLE_DATALO, tmp);
  1623. }
  1624. }
  1625. }
  1626. b43_nphy_set_rf_sequence(dev, 5,
  1627. rfseq_events, rfseq_delays, 3);
  1628. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1629. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1630. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1631. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1632. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1633. 0xFF80, 4);
  1634. }
  1635. }
  1636. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1637. {
  1638. struct b43_phy_n *nphy = dev->phy.n;
  1639. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1640. /* TX to RX */
  1641. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1642. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1643. /* RX to TX */
  1644. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1645. 0x1F };
  1646. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1647. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1648. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1649. u16 tmp16;
  1650. u32 tmp32;
  1651. b43_phy_write(dev, 0x23f, 0x1f8);
  1652. b43_phy_write(dev, 0x240, 0x1f8);
  1653. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1654. tmp32 &= 0xffffff;
  1655. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1656. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1657. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1658. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1659. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1660. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1661. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1662. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1663. b43_phy_write(dev, 0x2AE, 0x000C);
  1664. /* TX to RX */
  1665. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1666. ARRAY_SIZE(tx2rx_events));
  1667. /* RX to TX */
  1668. if (b43_nphy_ipa(dev))
  1669. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1670. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1671. if (nphy->hw_phyrxchain != 3 &&
  1672. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1673. if (b43_nphy_ipa(dev)) {
  1674. rx2tx_delays[5] = 59;
  1675. rx2tx_delays[6] = 1;
  1676. rx2tx_events[7] = 0x1F;
  1677. }
  1678. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1679. ARRAY_SIZE(rx2tx_events));
  1680. }
  1681. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1682. 0x2 : 0x9C40;
  1683. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1684. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1685. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1686. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1687. b43_nphy_gain_ctrl_workarounds(dev);
  1688. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1689. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1690. /* TODO */
  1691. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1692. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1693. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1694. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1695. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1696. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1697. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1698. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1699. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1700. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1701. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1702. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1703. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1704. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1705. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1706. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1707. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1708. tmp32 = 0x00088888;
  1709. else
  1710. tmp32 = 0x88888888;
  1711. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1712. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1713. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1714. if (dev->phy.rev == 4 &&
  1715. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1716. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1717. 0x70);
  1718. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1719. 0x70);
  1720. }
  1721. b43_phy_write(dev, 0x224, 0x03eb);
  1722. b43_phy_write(dev, 0x225, 0x03eb);
  1723. b43_phy_write(dev, 0x226, 0x0341);
  1724. b43_phy_write(dev, 0x227, 0x0341);
  1725. b43_phy_write(dev, 0x228, 0x042b);
  1726. b43_phy_write(dev, 0x229, 0x042b);
  1727. b43_phy_write(dev, 0x22a, 0x0381);
  1728. b43_phy_write(dev, 0x22b, 0x0381);
  1729. b43_phy_write(dev, 0x22c, 0x042b);
  1730. b43_phy_write(dev, 0x22d, 0x042b);
  1731. b43_phy_write(dev, 0x22e, 0x0381);
  1732. b43_phy_write(dev, 0x22f, 0x0381);
  1733. }
  1734. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  1735. {
  1736. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1737. struct b43_phy *phy = &dev->phy;
  1738. struct b43_phy_n *nphy = phy->n;
  1739. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1740. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1741. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1742. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1743. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1744. nphy->band5g_pwrgain) {
  1745. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1746. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1747. } else {
  1748. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1749. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1750. }
  1751. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1752. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1753. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1754. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1755. if (dev->phy.rev < 2) {
  1756. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1757. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1758. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1759. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1760. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1761. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1762. }
  1763. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1764. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1765. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1766. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1767. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  1768. dev->dev->board_type == 0x8B) {
  1769. delays1[0] = 0x1;
  1770. delays1[5] = 0x14;
  1771. }
  1772. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1773. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1774. b43_nphy_gain_ctrl_workarounds(dev);
  1775. if (dev->phy.rev < 2) {
  1776. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1777. b43_hf_write(dev, b43_hf_read(dev) |
  1778. B43_HF_MLADVW);
  1779. } else if (dev->phy.rev == 2) {
  1780. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1781. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1782. }
  1783. if (dev->phy.rev < 2)
  1784. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1785. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1786. /* Set phase track alpha and beta */
  1787. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1788. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1789. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1790. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1791. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1792. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1793. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1794. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1795. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1796. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1797. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1798. if (dev->phy.rev == 2)
  1799. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1800. B43_NPHY_FINERX2_CGC_DECGC);
  1801. }
  1802. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1803. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1804. {
  1805. struct b43_phy *phy = &dev->phy;
  1806. struct b43_phy_n *nphy = phy->n;
  1807. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1808. b43_nphy_classifier(dev, 1, 0);
  1809. else
  1810. b43_nphy_classifier(dev, 1, 1);
  1811. if (nphy->hang_avoid)
  1812. b43_nphy_stay_in_carrier_search(dev, 1);
  1813. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1814. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1815. if (dev->phy.rev >= 3)
  1816. b43_nphy_workarounds_rev3plus(dev);
  1817. else
  1818. b43_nphy_workarounds_rev1_2(dev);
  1819. if (nphy->hang_avoid)
  1820. b43_nphy_stay_in_carrier_search(dev, 0);
  1821. }
  1822. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1823. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1824. struct b43_c32 *samples, u16 len) {
  1825. struct b43_phy_n *nphy = dev->phy.n;
  1826. u16 i;
  1827. u32 *data;
  1828. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1829. if (!data) {
  1830. b43err(dev->wl, "allocation for samples loading failed\n");
  1831. return -ENOMEM;
  1832. }
  1833. if (nphy->hang_avoid)
  1834. b43_nphy_stay_in_carrier_search(dev, 1);
  1835. for (i = 0; i < len; i++) {
  1836. data[i] = (samples[i].i & 0x3FF << 10);
  1837. data[i] |= samples[i].q & 0x3FF;
  1838. }
  1839. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1840. kfree(data);
  1841. if (nphy->hang_avoid)
  1842. b43_nphy_stay_in_carrier_search(dev, 0);
  1843. return 0;
  1844. }
  1845. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1846. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1847. bool test)
  1848. {
  1849. int i;
  1850. u16 bw, len, rot, angle;
  1851. struct b43_c32 *samples;
  1852. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1853. len = bw << 3;
  1854. if (test) {
  1855. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1856. bw = 82;
  1857. else
  1858. bw = 80;
  1859. if (dev->phy.is_40mhz)
  1860. bw <<= 1;
  1861. len = bw << 1;
  1862. }
  1863. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1864. if (!samples) {
  1865. b43err(dev->wl, "allocation for samples generation failed\n");
  1866. return 0;
  1867. }
  1868. rot = (((freq * 36) / bw) << 16) / 100;
  1869. angle = 0;
  1870. for (i = 0; i < len; i++) {
  1871. samples[i] = b43_cordic(angle);
  1872. angle += rot;
  1873. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1874. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1875. }
  1876. i = b43_nphy_load_samples(dev, samples, len);
  1877. kfree(samples);
  1878. return (i < 0) ? 0 : len;
  1879. }
  1880. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1881. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1882. u16 wait, bool iqmode, bool dac_test)
  1883. {
  1884. struct b43_phy_n *nphy = dev->phy.n;
  1885. int i;
  1886. u16 seq_mode;
  1887. u32 tmp;
  1888. if (nphy->hang_avoid)
  1889. b43_nphy_stay_in_carrier_search(dev, true);
  1890. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1891. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1892. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1893. }
  1894. if (!dev->phy.is_40mhz)
  1895. tmp = 0x6464;
  1896. else
  1897. tmp = 0x4747;
  1898. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1899. if (nphy->hang_avoid)
  1900. b43_nphy_stay_in_carrier_search(dev, false);
  1901. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1902. if (loops != 0xFFFF)
  1903. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1904. else
  1905. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1906. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1907. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1908. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1909. if (iqmode) {
  1910. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1911. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1912. } else {
  1913. if (dac_test)
  1914. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1915. else
  1916. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1917. }
  1918. for (i = 0; i < 100; i++) {
  1919. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1920. i = 0;
  1921. break;
  1922. }
  1923. udelay(10);
  1924. }
  1925. if (i)
  1926. b43err(dev->wl, "run samples timeout\n");
  1927. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1928. }
  1929. /*
  1930. * Transmits a known value for LO calibration
  1931. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1932. */
  1933. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1934. bool iqmode, bool dac_test)
  1935. {
  1936. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1937. if (samp == 0)
  1938. return -1;
  1939. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1940. return 0;
  1941. }
  1942. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1943. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1944. {
  1945. struct b43_phy_n *nphy = dev->phy.n;
  1946. int i, j;
  1947. u32 tmp;
  1948. u32 cur_real, cur_imag, real_part, imag_part;
  1949. u16 buffer[7];
  1950. if (nphy->hang_avoid)
  1951. b43_nphy_stay_in_carrier_search(dev, true);
  1952. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1953. for (i = 0; i < 2; i++) {
  1954. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1955. (buffer[i * 2 + 1] & 0x3FF);
  1956. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1957. (((i + 26) << 10) | 320));
  1958. for (j = 0; j < 128; j++) {
  1959. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1960. ((tmp >> 16) & 0xFFFF));
  1961. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1962. (tmp & 0xFFFF));
  1963. }
  1964. }
  1965. for (i = 0; i < 2; i++) {
  1966. tmp = buffer[5 + i];
  1967. real_part = (tmp >> 8) & 0xFF;
  1968. imag_part = (tmp & 0xFF);
  1969. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1970. (((i + 26) << 10) | 448));
  1971. if (dev->phy.rev >= 3) {
  1972. cur_real = real_part;
  1973. cur_imag = imag_part;
  1974. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1975. }
  1976. for (j = 0; j < 128; j++) {
  1977. if (dev->phy.rev < 3) {
  1978. cur_real = (real_part * loscale[j] + 128) >> 8;
  1979. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1980. tmp = ((cur_real & 0xFF) << 8) |
  1981. (cur_imag & 0xFF);
  1982. }
  1983. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1984. ((tmp >> 16) & 0xFFFF));
  1985. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1986. (tmp & 0xFFFF));
  1987. }
  1988. }
  1989. if (dev->phy.rev >= 3) {
  1990. b43_shm_write16(dev, B43_SHM_SHARED,
  1991. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1992. b43_shm_write16(dev, B43_SHM_SHARED,
  1993. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1994. }
  1995. if (nphy->hang_avoid)
  1996. b43_nphy_stay_in_carrier_search(dev, false);
  1997. }
  1998. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1999. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  2000. {
  2001. unsigned int i;
  2002. u16 val;
  2003. val = 0x1E1F;
  2004. for (i = 0; i < 16; i++) {
  2005. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  2006. val -= 0x202;
  2007. }
  2008. val = 0x3E3F;
  2009. for (i = 0; i < 16; i++) {
  2010. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  2011. val -= 0x202;
  2012. }
  2013. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  2014. }
  2015. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  2016. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  2017. s8 offset, u8 core, u8 rail,
  2018. enum b43_nphy_rssi_type type)
  2019. {
  2020. u16 tmp;
  2021. bool core1or5 = (core == 1) || (core == 5);
  2022. bool core2or5 = (core == 2) || (core == 5);
  2023. offset = clamp_val(offset, -32, 31);
  2024. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  2025. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  2026. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  2027. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  2028. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  2029. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  2030. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  2031. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  2032. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  2033. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  2034. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  2035. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  2036. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  2037. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  2038. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  2039. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  2040. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  2041. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2042. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  2043. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2044. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  2045. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  2046. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  2047. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  2048. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  2049. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2050. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  2051. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2052. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  2053. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  2054. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  2055. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  2056. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  2057. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2058. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  2059. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2060. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  2061. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  2062. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  2063. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  2064. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  2065. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2066. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  2067. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  2068. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  2069. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2070. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  2071. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  2072. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  2073. }
  2074. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2075. {
  2076. u16 val;
  2077. if (type < 3)
  2078. val = 0;
  2079. else if (type == 6)
  2080. val = 1;
  2081. else if (type == 3)
  2082. val = 2;
  2083. else
  2084. val = 3;
  2085. val = (val << 12) | (val << 14);
  2086. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  2087. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  2088. if (type < 3) {
  2089. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  2090. (type + 1) << 4);
  2091. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  2092. (type + 1) << 4);
  2093. }
  2094. if (code == 0) {
  2095. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  2096. if (type < 3) {
  2097. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2098. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2099. B43_NPHY_RFCTL_CMD_CORESEL));
  2100. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  2101. ~(0x1 << 12 |
  2102. 0x1 << 5 |
  2103. 0x1 << 1 |
  2104. 0x1));
  2105. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  2106. ~B43_NPHY_RFCTL_CMD_START);
  2107. udelay(20);
  2108. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2109. }
  2110. } else {
  2111. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  2112. if (type < 3) {
  2113. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  2114. ~(B43_NPHY_RFCTL_CMD_RXEN |
  2115. B43_NPHY_RFCTL_CMD_CORESEL),
  2116. (B43_NPHY_RFCTL_CMD_RXEN |
  2117. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  2118. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  2119. (0x1 << 12 |
  2120. 0x1 << 5 |
  2121. 0x1 << 1 |
  2122. 0x1));
  2123. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  2124. B43_NPHY_RFCTL_CMD_START);
  2125. udelay(20);
  2126. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  2127. }
  2128. }
  2129. }
  2130. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2131. {
  2132. u8 i;
  2133. u16 reg, val;
  2134. if (code == 0) {
  2135. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  2136. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  2137. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  2138. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  2139. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  2140. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  2141. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  2142. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  2143. } else {
  2144. for (i = 0; i < 2; i++) {
  2145. if ((code == 1 && i == 1) || (code == 2 && !i))
  2146. continue;
  2147. reg = (i == 0) ?
  2148. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  2149. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  2150. if (type < 3) {
  2151. reg = (i == 0) ?
  2152. B43_NPHY_AFECTL_C1 :
  2153. B43_NPHY_AFECTL_C2;
  2154. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  2155. reg = (i == 0) ?
  2156. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  2157. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  2158. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  2159. if (type == 0)
  2160. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  2161. else if (type == 1)
  2162. val = 16;
  2163. else
  2164. val = 32;
  2165. b43_phy_set(dev, reg, val);
  2166. reg = (i == 0) ?
  2167. B43_NPHY_TXF_40CO_B1S0 :
  2168. B43_NPHY_TXF_40CO_B32S1;
  2169. b43_phy_set(dev, reg, 0x0020);
  2170. } else {
  2171. if (type == 6)
  2172. val = 0x0100;
  2173. else if (type == 3)
  2174. val = 0x0200;
  2175. else
  2176. val = 0x0300;
  2177. reg = (i == 0) ?
  2178. B43_NPHY_AFECTL_C1 :
  2179. B43_NPHY_AFECTL_C2;
  2180. b43_phy_maskset(dev, reg, 0xFCFF, val);
  2181. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  2182. if (type != 3 && type != 6) {
  2183. enum ieee80211_band band =
  2184. b43_current_band(dev->wl);
  2185. if (b43_nphy_ipa(dev))
  2186. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2187. else
  2188. val = 0x11;
  2189. reg = (i == 0) ? 0x2000 : 0x3000;
  2190. reg |= B2055_PADDRV;
  2191. b43_radio_write16(dev, reg, val);
  2192. reg = (i == 0) ?
  2193. B43_NPHY_AFECTL_OVER1 :
  2194. B43_NPHY_AFECTL_OVER;
  2195. b43_phy_set(dev, reg, 0x0200);
  2196. }
  2197. }
  2198. }
  2199. }
  2200. }
  2201. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  2202. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  2203. {
  2204. if (dev->phy.rev >= 3)
  2205. b43_nphy_rev3_rssi_select(dev, code, type);
  2206. else
  2207. b43_nphy_rev2_rssi_select(dev, code, type);
  2208. }
  2209. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  2210. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  2211. {
  2212. int i;
  2213. for (i = 0; i < 2; i++) {
  2214. if (type == 2) {
  2215. if (i == 0) {
  2216. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  2217. 0xFC, buf[0]);
  2218. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2219. 0xFC, buf[1]);
  2220. } else {
  2221. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  2222. 0xFC, buf[2 * i]);
  2223. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2224. 0xFC, buf[2 * i + 1]);
  2225. }
  2226. } else {
  2227. if (i == 0)
  2228. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2229. 0xF3, buf[0] << 2);
  2230. else
  2231. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2232. 0xF3, buf[2 * i + 1] << 2);
  2233. }
  2234. }
  2235. }
  2236. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  2237. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  2238. u8 nsamp)
  2239. {
  2240. int i;
  2241. int out;
  2242. u16 save_regs_phy[9];
  2243. u16 s[2];
  2244. if (dev->phy.rev >= 3) {
  2245. save_regs_phy[0] = b43_phy_read(dev,
  2246. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2247. save_regs_phy[1] = b43_phy_read(dev,
  2248. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2249. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2250. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2251. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2252. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2253. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2254. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2255. save_regs_phy[8] = 0;
  2256. } else {
  2257. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2258. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2259. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2260. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2261. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2262. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2263. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2264. save_regs_phy[7] = 0;
  2265. save_regs_phy[8] = 0;
  2266. }
  2267. b43_nphy_rssi_select(dev, 5, type);
  2268. if (dev->phy.rev < 2) {
  2269. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2270. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2271. }
  2272. for (i = 0; i < 4; i++)
  2273. buf[i] = 0;
  2274. for (i = 0; i < nsamp; i++) {
  2275. if (dev->phy.rev < 2) {
  2276. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2277. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2278. } else {
  2279. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2280. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2281. }
  2282. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2283. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2284. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2285. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2286. }
  2287. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2288. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2289. if (dev->phy.rev < 2)
  2290. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2291. if (dev->phy.rev >= 3) {
  2292. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2293. save_regs_phy[0]);
  2294. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2295. save_regs_phy[1]);
  2296. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2297. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2298. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2299. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2300. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2301. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2302. } else {
  2303. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2304. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2305. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2306. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2307. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2308. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2309. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2310. }
  2311. return out;
  2312. }
  2313. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2314. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2315. {
  2316. int i, j;
  2317. u8 state[4];
  2318. u8 code, val;
  2319. u16 class, override;
  2320. u8 regs_save_radio[2];
  2321. u16 regs_save_phy[2];
  2322. s8 offset[4];
  2323. u8 core;
  2324. u8 rail;
  2325. u16 clip_state[2];
  2326. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2327. s32 results_min[4] = { };
  2328. u8 vcm_final[4] = { };
  2329. s32 results[4][4] = { };
  2330. s32 miniq[4][2] = { };
  2331. if (type == 2) {
  2332. code = 0;
  2333. val = 6;
  2334. } else if (type < 2) {
  2335. code = 25;
  2336. val = 4;
  2337. } else {
  2338. B43_WARN_ON(1);
  2339. return;
  2340. }
  2341. class = b43_nphy_classifier(dev, 0, 0);
  2342. b43_nphy_classifier(dev, 7, 4);
  2343. b43_nphy_read_clip_detection(dev, clip_state);
  2344. b43_nphy_write_clip_detection(dev, clip_off);
  2345. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2346. override = 0x140;
  2347. else
  2348. override = 0x110;
  2349. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2350. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2351. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2352. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2353. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2354. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2355. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2356. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2357. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2358. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2359. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2360. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2361. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2362. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2363. b43_nphy_rssi_select(dev, 5, type);
  2364. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2365. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2366. for (i = 0; i < 4; i++) {
  2367. u8 tmp[4];
  2368. for (j = 0; j < 4; j++)
  2369. tmp[j] = i;
  2370. if (type != 1)
  2371. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2372. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2373. if (type < 2)
  2374. for (j = 0; j < 2; j++)
  2375. miniq[i][j] = min(results[i][2 * j],
  2376. results[i][2 * j + 1]);
  2377. }
  2378. for (i = 0; i < 4; i++) {
  2379. s32 mind = 40;
  2380. u8 minvcm = 0;
  2381. s32 minpoll = 249;
  2382. s32 curr;
  2383. for (j = 0; j < 4; j++) {
  2384. if (type == 2)
  2385. curr = abs(results[j][i]);
  2386. else
  2387. curr = abs(miniq[j][i / 2] - code * 8);
  2388. if (curr < mind) {
  2389. mind = curr;
  2390. minvcm = j;
  2391. }
  2392. if (results[j][i] < minpoll)
  2393. minpoll = results[j][i];
  2394. }
  2395. results_min[i] = minpoll;
  2396. vcm_final[i] = minvcm;
  2397. }
  2398. if (type != 1)
  2399. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2400. for (i = 0; i < 4; i++) {
  2401. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2402. if (offset[i] < 0)
  2403. offset[i] = -((abs(offset[i]) + 4) / 8);
  2404. else
  2405. offset[i] = (offset[i] + 4) / 8;
  2406. if (results_min[i] == 248)
  2407. offset[i] = code - 32;
  2408. core = (i / 2) ? 2 : 1;
  2409. rail = (i % 2) ? 1 : 0;
  2410. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2411. type);
  2412. }
  2413. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2414. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2415. switch (state[2]) {
  2416. case 1:
  2417. b43_nphy_rssi_select(dev, 1, 2);
  2418. break;
  2419. case 4:
  2420. b43_nphy_rssi_select(dev, 1, 0);
  2421. break;
  2422. case 2:
  2423. b43_nphy_rssi_select(dev, 1, 1);
  2424. break;
  2425. default:
  2426. b43_nphy_rssi_select(dev, 1, 1);
  2427. break;
  2428. }
  2429. switch (state[3]) {
  2430. case 1:
  2431. b43_nphy_rssi_select(dev, 2, 2);
  2432. break;
  2433. case 4:
  2434. b43_nphy_rssi_select(dev, 2, 0);
  2435. break;
  2436. default:
  2437. b43_nphy_rssi_select(dev, 2, 1);
  2438. break;
  2439. }
  2440. b43_nphy_rssi_select(dev, 0, type);
  2441. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2442. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2443. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2444. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2445. b43_nphy_classifier(dev, 7, class);
  2446. b43_nphy_write_clip_detection(dev, clip_state);
  2447. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2448. identical, it really seems wl performs this */
  2449. b43_nphy_reset_cca(dev);
  2450. }
  2451. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2452. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2453. {
  2454. /* TODO */
  2455. }
  2456. /*
  2457. * RSSI Calibration
  2458. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2459. */
  2460. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2461. {
  2462. if (dev->phy.rev >= 3) {
  2463. b43_nphy_rev3_rssi_cal(dev);
  2464. } else {
  2465. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2466. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2467. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2468. }
  2469. }
  2470. /*
  2471. * Restore RSSI Calibration
  2472. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2473. */
  2474. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2475. {
  2476. struct b43_phy_n *nphy = dev->phy.n;
  2477. u16 *rssical_radio_regs = NULL;
  2478. u16 *rssical_phy_regs = NULL;
  2479. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2480. if (!nphy->rssical_chanspec_2G.center_freq)
  2481. return;
  2482. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2483. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2484. } else {
  2485. if (!nphy->rssical_chanspec_5G.center_freq)
  2486. return;
  2487. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2488. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2489. }
  2490. /* TODO use some definitions */
  2491. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2492. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2493. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2494. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2495. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2496. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2497. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2498. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2499. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2500. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2501. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2502. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2503. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2504. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2505. }
  2506. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2507. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2508. {
  2509. struct b43_phy_n *nphy = dev->phy.n;
  2510. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2511. u16 tmp;
  2512. u8 offset, i;
  2513. if (dev->phy.rev >= 3) {
  2514. for (i = 0; i < 2; i++) {
  2515. tmp = (i == 0) ? 0x2000 : 0x3000;
  2516. offset = i * 11;
  2517. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2518. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2519. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2520. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2521. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2522. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2523. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2524. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2525. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2526. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2527. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2528. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2529. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2530. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2531. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2532. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2533. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2534. if (nphy->ipa5g_on) {
  2535. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2536. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2537. } else {
  2538. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2539. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2540. }
  2541. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2542. } else {
  2543. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2544. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2545. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2546. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2547. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2548. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2549. if (nphy->ipa2g_on) {
  2550. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2551. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2552. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2553. } else {
  2554. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2555. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2556. }
  2557. }
  2558. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2559. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2560. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2561. }
  2562. } else {
  2563. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2564. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2565. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2566. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2567. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2568. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2569. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2570. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2571. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2572. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2573. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2574. B43_NPHY_BANDCTL_5GHZ)) {
  2575. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2576. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2577. } else {
  2578. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2579. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2580. }
  2581. if (dev->phy.rev < 2) {
  2582. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2583. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2584. } else {
  2585. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2586. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2587. }
  2588. }
  2589. }
  2590. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2591. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2592. struct nphy_txgains target,
  2593. struct nphy_iqcal_params *params)
  2594. {
  2595. int i, j, indx;
  2596. u16 gain;
  2597. if (dev->phy.rev >= 3) {
  2598. params->txgm = target.txgm[core];
  2599. params->pga = target.pga[core];
  2600. params->pad = target.pad[core];
  2601. params->ipa = target.ipa[core];
  2602. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2603. (params->pad << 4) | (params->ipa);
  2604. for (j = 0; j < 5; j++)
  2605. params->ncorr[j] = 0x79;
  2606. } else {
  2607. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2608. (target.txgm[core] << 8);
  2609. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2610. 1 : 0;
  2611. for (i = 0; i < 9; i++)
  2612. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2613. break;
  2614. i = min(i, 8);
  2615. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2616. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2617. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2618. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2619. (params->pad << 2);
  2620. for (j = 0; j < 4; j++)
  2621. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2622. }
  2623. }
  2624. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2625. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2626. {
  2627. struct b43_phy_n *nphy = dev->phy.n;
  2628. int i;
  2629. u16 scale, entry;
  2630. u16 tmp = nphy->txcal_bbmult;
  2631. if (core == 0)
  2632. tmp >>= 8;
  2633. tmp &= 0xff;
  2634. for (i = 0; i < 18; i++) {
  2635. scale = (ladder_lo[i].percent * tmp) / 100;
  2636. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2637. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2638. scale = (ladder_iq[i].percent * tmp) / 100;
  2639. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2640. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2641. }
  2642. }
  2643. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2644. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2645. {
  2646. int i;
  2647. for (i = 0; i < 15; i++)
  2648. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2649. tbl_tx_filter_coef_rev4[2][i]);
  2650. }
  2651. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2652. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2653. {
  2654. int i, j;
  2655. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2656. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2657. for (i = 0; i < 3; i++)
  2658. for (j = 0; j < 15; j++)
  2659. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2660. tbl_tx_filter_coef_rev4[i][j]);
  2661. if (dev->phy.is_40mhz) {
  2662. for (j = 0; j < 15; j++)
  2663. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2664. tbl_tx_filter_coef_rev4[3][j]);
  2665. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2666. for (j = 0; j < 15; j++)
  2667. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2668. tbl_tx_filter_coef_rev4[5][j]);
  2669. }
  2670. if (dev->phy.channel == 14)
  2671. for (j = 0; j < 15; j++)
  2672. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2673. tbl_tx_filter_coef_rev4[6][j]);
  2674. }
  2675. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2676. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2677. {
  2678. struct b43_phy_n *nphy = dev->phy.n;
  2679. u16 curr_gain[2];
  2680. struct nphy_txgains target;
  2681. const u32 *table = NULL;
  2682. if (!nphy->txpwrctrl) {
  2683. int i;
  2684. if (nphy->hang_avoid)
  2685. b43_nphy_stay_in_carrier_search(dev, true);
  2686. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2687. if (nphy->hang_avoid)
  2688. b43_nphy_stay_in_carrier_search(dev, false);
  2689. for (i = 0; i < 2; ++i) {
  2690. if (dev->phy.rev >= 3) {
  2691. target.ipa[i] = curr_gain[i] & 0x000F;
  2692. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2693. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2694. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2695. } else {
  2696. target.ipa[i] = curr_gain[i] & 0x0003;
  2697. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2698. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2699. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2700. }
  2701. }
  2702. } else {
  2703. int i;
  2704. u16 index[2];
  2705. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2706. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2707. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2708. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2709. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2710. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2711. for (i = 0; i < 2; ++i) {
  2712. if (dev->phy.rev >= 3) {
  2713. enum ieee80211_band band =
  2714. b43_current_band(dev->wl);
  2715. if (b43_nphy_ipa(dev)) {
  2716. table = b43_nphy_get_ipa_gain_table(dev);
  2717. } else {
  2718. if (band == IEEE80211_BAND_5GHZ) {
  2719. if (dev->phy.rev == 3)
  2720. table = b43_ntab_tx_gain_rev3_5ghz;
  2721. else if (dev->phy.rev == 4)
  2722. table = b43_ntab_tx_gain_rev4_5ghz;
  2723. else
  2724. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2725. } else {
  2726. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2727. }
  2728. }
  2729. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2730. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2731. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2732. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2733. } else {
  2734. table = b43_ntab_tx_gain_rev0_1_2;
  2735. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2736. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2737. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2738. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2739. }
  2740. }
  2741. }
  2742. return target;
  2743. }
  2744. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2745. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2746. {
  2747. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2748. if (dev->phy.rev >= 3) {
  2749. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2750. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2751. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2752. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2753. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2754. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2755. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2756. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2757. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2758. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2759. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2760. b43_nphy_reset_cca(dev);
  2761. } else {
  2762. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2763. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2764. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2765. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2766. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2767. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2768. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2769. }
  2770. }
  2771. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2772. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2773. {
  2774. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2775. u16 tmp;
  2776. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2777. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2778. if (dev->phy.rev >= 3) {
  2779. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2780. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2781. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2782. regs[2] = tmp;
  2783. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2784. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2785. regs[3] = tmp;
  2786. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2787. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2788. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2789. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2790. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2791. regs[5] = tmp;
  2792. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2793. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2794. regs[6] = tmp;
  2795. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2796. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2797. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2798. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2799. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2800. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2801. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2802. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2803. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2804. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2805. } else {
  2806. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2807. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2808. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2809. regs[2] = tmp;
  2810. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2811. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2812. regs[3] = tmp;
  2813. tmp |= 0x2000;
  2814. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2815. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2816. regs[4] = tmp;
  2817. tmp |= 0x2000;
  2818. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2819. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2820. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2821. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2822. tmp = 0x0180;
  2823. else
  2824. tmp = 0x0120;
  2825. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2826. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2827. }
  2828. }
  2829. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2830. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2831. {
  2832. struct b43_phy_n *nphy = dev->phy.n;
  2833. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2834. u16 *txcal_radio_regs = NULL;
  2835. struct b43_chanspec *iqcal_chanspec;
  2836. u16 *table = NULL;
  2837. if (nphy->hang_avoid)
  2838. b43_nphy_stay_in_carrier_search(dev, 1);
  2839. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2840. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2841. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2842. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2843. table = nphy->cal_cache.txcal_coeffs_2G;
  2844. } else {
  2845. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2846. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2847. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2848. table = nphy->cal_cache.txcal_coeffs_5G;
  2849. }
  2850. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2851. /* TODO use some definitions */
  2852. if (dev->phy.rev >= 3) {
  2853. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2854. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2855. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2856. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2857. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2858. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2859. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2860. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2861. } else {
  2862. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2863. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2864. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2865. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2866. }
  2867. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2868. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2869. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2870. if (nphy->hang_avoid)
  2871. b43_nphy_stay_in_carrier_search(dev, 0);
  2872. }
  2873. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2874. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2875. {
  2876. struct b43_phy_n *nphy = dev->phy.n;
  2877. u16 coef[4];
  2878. u16 *loft = NULL;
  2879. u16 *table = NULL;
  2880. int i;
  2881. u16 *txcal_radio_regs = NULL;
  2882. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2883. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2884. if (!nphy->iqcal_chanspec_2G.center_freq)
  2885. return;
  2886. table = nphy->cal_cache.txcal_coeffs_2G;
  2887. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2888. } else {
  2889. if (!nphy->iqcal_chanspec_5G.center_freq)
  2890. return;
  2891. table = nphy->cal_cache.txcal_coeffs_5G;
  2892. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2893. }
  2894. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2895. for (i = 0; i < 4; i++) {
  2896. if (dev->phy.rev >= 3)
  2897. table[i] = coef[i];
  2898. else
  2899. coef[i] = 0;
  2900. }
  2901. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2902. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2903. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2904. if (dev->phy.rev < 2)
  2905. b43_nphy_tx_iq_workaround(dev);
  2906. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2907. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2908. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2909. } else {
  2910. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2911. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2912. }
  2913. /* TODO use some definitions */
  2914. if (dev->phy.rev >= 3) {
  2915. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2916. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2917. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2918. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2919. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2920. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2921. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2922. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2923. } else {
  2924. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2925. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2926. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2927. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2928. }
  2929. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2930. }
  2931. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2932. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2933. struct nphy_txgains target,
  2934. bool full, bool mphase)
  2935. {
  2936. struct b43_phy_n *nphy = dev->phy.n;
  2937. int i;
  2938. int error = 0;
  2939. int freq;
  2940. bool avoid = false;
  2941. u8 length;
  2942. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2943. const u16 *table;
  2944. bool phy6or5x;
  2945. u16 buffer[11];
  2946. u16 diq_start = 0;
  2947. u16 save[2];
  2948. u16 gain[2];
  2949. struct nphy_iqcal_params params[2];
  2950. bool updated[2] = { };
  2951. b43_nphy_stay_in_carrier_search(dev, true);
  2952. if (dev->phy.rev >= 4) {
  2953. avoid = nphy->hang_avoid;
  2954. nphy->hang_avoid = 0;
  2955. }
  2956. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2957. for (i = 0; i < 2; i++) {
  2958. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2959. gain[i] = params[i].cal_gain;
  2960. }
  2961. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2962. b43_nphy_tx_cal_radio_setup(dev);
  2963. b43_nphy_tx_cal_phy_setup(dev);
  2964. phy6or5x = dev->phy.rev >= 6 ||
  2965. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2966. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2967. if (phy6or5x) {
  2968. if (dev->phy.is_40mhz) {
  2969. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2970. tbl_tx_iqlo_cal_loft_ladder_40);
  2971. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2972. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2973. } else {
  2974. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2975. tbl_tx_iqlo_cal_loft_ladder_20);
  2976. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2977. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2978. }
  2979. }
  2980. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2981. if (!dev->phy.is_40mhz)
  2982. freq = 2500;
  2983. else
  2984. freq = 5000;
  2985. if (nphy->mphase_cal_phase_id > 2)
  2986. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2987. 0xFFFF, 0, true, false);
  2988. else
  2989. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2990. if (error == 0) {
  2991. if (nphy->mphase_cal_phase_id > 2) {
  2992. table = nphy->mphase_txcal_bestcoeffs;
  2993. length = 11;
  2994. if (dev->phy.rev < 3)
  2995. length -= 2;
  2996. } else {
  2997. if (!full && nphy->txiqlocal_coeffsvalid) {
  2998. table = nphy->txiqlocal_bestc;
  2999. length = 11;
  3000. if (dev->phy.rev < 3)
  3001. length -= 2;
  3002. } else {
  3003. full = true;
  3004. if (dev->phy.rev >= 3) {
  3005. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3006. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3007. } else {
  3008. table = tbl_tx_iqlo_cal_startcoefs;
  3009. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3010. }
  3011. }
  3012. }
  3013. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3014. if (full) {
  3015. if (dev->phy.rev >= 3)
  3016. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3017. else
  3018. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3019. } else {
  3020. if (dev->phy.rev >= 3)
  3021. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3022. else
  3023. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3024. }
  3025. if (mphase) {
  3026. count = nphy->mphase_txcal_cmdidx;
  3027. numb = min(max,
  3028. (u16)(count + nphy->mphase_txcal_numcmds));
  3029. } else {
  3030. count = 0;
  3031. numb = max;
  3032. }
  3033. for (; count < numb; count++) {
  3034. if (full) {
  3035. if (dev->phy.rev >= 3)
  3036. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3037. else
  3038. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3039. } else {
  3040. if (dev->phy.rev >= 3)
  3041. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3042. else
  3043. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3044. }
  3045. core = (cmd & 0x3000) >> 12;
  3046. type = (cmd & 0x0F00) >> 8;
  3047. if (phy6or5x && updated[core] == 0) {
  3048. b43_nphy_update_tx_cal_ladder(dev, core);
  3049. updated[core] = 1;
  3050. }
  3051. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3052. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3053. if (type == 1 || type == 3 || type == 4) {
  3054. buffer[0] = b43_ntab_read(dev,
  3055. B43_NTAB16(15, 69 + core));
  3056. diq_start = buffer[0];
  3057. buffer[0] = 0;
  3058. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3059. 0);
  3060. }
  3061. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3062. for (i = 0; i < 2000; i++) {
  3063. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3064. if (tmp & 0xC000)
  3065. break;
  3066. udelay(10);
  3067. }
  3068. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3069. buffer);
  3070. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3071. buffer);
  3072. if (type == 1 || type == 3 || type == 4)
  3073. buffer[0] = diq_start;
  3074. }
  3075. if (mphase)
  3076. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3077. last = (dev->phy.rev < 3) ? 6 : 7;
  3078. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3079. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3080. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3081. if (dev->phy.rev < 3) {
  3082. buffer[0] = 0;
  3083. buffer[1] = 0;
  3084. buffer[2] = 0;
  3085. buffer[3] = 0;
  3086. }
  3087. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3088. buffer);
  3089. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3090. buffer);
  3091. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3092. buffer);
  3093. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3094. buffer);
  3095. length = 11;
  3096. if (dev->phy.rev < 3)
  3097. length -= 2;
  3098. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3099. nphy->txiqlocal_bestc);
  3100. nphy->txiqlocal_coeffsvalid = true;
  3101. nphy->txiqlocal_chanspec.center_freq =
  3102. dev->phy.channel_freq;
  3103. nphy->txiqlocal_chanspec.channel_type =
  3104. dev->phy.channel_type;
  3105. } else {
  3106. length = 11;
  3107. if (dev->phy.rev < 3)
  3108. length -= 2;
  3109. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3110. nphy->mphase_txcal_bestcoeffs);
  3111. }
  3112. b43_nphy_stop_playback(dev);
  3113. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3114. }
  3115. b43_nphy_tx_cal_phy_cleanup(dev);
  3116. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3117. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3118. b43_nphy_tx_iq_workaround(dev);
  3119. if (dev->phy.rev >= 4)
  3120. nphy->hang_avoid = avoid;
  3121. b43_nphy_stay_in_carrier_search(dev, false);
  3122. return error;
  3123. }
  3124. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3125. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3126. {
  3127. struct b43_phy_n *nphy = dev->phy.n;
  3128. u8 i;
  3129. u16 buffer[7];
  3130. bool equal = true;
  3131. if (!nphy->txiqlocal_coeffsvalid ||
  3132. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3133. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3134. return;
  3135. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3136. for (i = 0; i < 4; i++) {
  3137. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3138. equal = false;
  3139. break;
  3140. }
  3141. }
  3142. if (!equal) {
  3143. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3144. nphy->txiqlocal_bestc);
  3145. for (i = 0; i < 4; i++)
  3146. buffer[i] = 0;
  3147. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3148. buffer);
  3149. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3150. &nphy->txiqlocal_bestc[5]);
  3151. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3152. &nphy->txiqlocal_bestc[5]);
  3153. }
  3154. }
  3155. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3156. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3157. struct nphy_txgains target, u8 type, bool debug)
  3158. {
  3159. struct b43_phy_n *nphy = dev->phy.n;
  3160. int i, j, index;
  3161. u8 rfctl[2];
  3162. u8 afectl_core;
  3163. u16 tmp[6];
  3164. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3165. u32 real, imag;
  3166. enum ieee80211_band band;
  3167. u8 use;
  3168. u16 cur_hpf;
  3169. u16 lna[3] = { 3, 3, 1 };
  3170. u16 hpf1[3] = { 7, 2, 0 };
  3171. u16 hpf2[3] = { 2, 0, 0 };
  3172. u32 power[3] = { };
  3173. u16 gain_save[2];
  3174. u16 cal_gain[2];
  3175. struct nphy_iqcal_params cal_params[2];
  3176. struct nphy_iq_est est;
  3177. int ret = 0;
  3178. bool playtone = true;
  3179. int desired = 13;
  3180. b43_nphy_stay_in_carrier_search(dev, 1);
  3181. if (dev->phy.rev < 2)
  3182. b43_nphy_reapply_tx_cal_coeffs(dev);
  3183. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3184. for (i = 0; i < 2; i++) {
  3185. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3186. cal_gain[i] = cal_params[i].cal_gain;
  3187. }
  3188. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3189. for (i = 0; i < 2; i++) {
  3190. if (i == 0) {
  3191. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3192. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3193. afectl_core = B43_NPHY_AFECTL_C1;
  3194. } else {
  3195. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3196. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3197. afectl_core = B43_NPHY_AFECTL_C2;
  3198. }
  3199. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3200. tmp[2] = b43_phy_read(dev, afectl_core);
  3201. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3202. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3203. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3204. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3205. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3206. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3207. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3208. (1 - i));
  3209. b43_phy_set(dev, afectl_core, 0x0006);
  3210. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3211. band = b43_current_band(dev->wl);
  3212. if (nphy->rxcalparams & 0xFF000000) {
  3213. if (band == IEEE80211_BAND_5GHZ)
  3214. b43_phy_write(dev, rfctl[0], 0x140);
  3215. else
  3216. b43_phy_write(dev, rfctl[0], 0x110);
  3217. } else {
  3218. if (band == IEEE80211_BAND_5GHZ)
  3219. b43_phy_write(dev, rfctl[0], 0x180);
  3220. else
  3221. b43_phy_write(dev, rfctl[0], 0x120);
  3222. }
  3223. if (band == IEEE80211_BAND_5GHZ)
  3224. b43_phy_write(dev, rfctl[1], 0x148);
  3225. else
  3226. b43_phy_write(dev, rfctl[1], 0x114);
  3227. if (nphy->rxcalparams & 0x10000) {
  3228. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3229. (i + 1));
  3230. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3231. (2 - i));
  3232. }
  3233. for (j = 0; j < 4; j++) {
  3234. if (j < 3) {
  3235. cur_lna = lna[j];
  3236. cur_hpf1 = hpf1[j];
  3237. cur_hpf2 = hpf2[j];
  3238. } else {
  3239. if (power[1] > 10000) {
  3240. use = 1;
  3241. cur_hpf = cur_hpf1;
  3242. index = 2;
  3243. } else {
  3244. if (power[0] > 10000) {
  3245. use = 1;
  3246. cur_hpf = cur_hpf1;
  3247. index = 1;
  3248. } else {
  3249. index = 0;
  3250. use = 2;
  3251. cur_hpf = cur_hpf2;
  3252. }
  3253. }
  3254. cur_lna = lna[index];
  3255. cur_hpf1 = hpf1[index];
  3256. cur_hpf2 = hpf2[index];
  3257. cur_hpf += desired - hweight32(power[index]);
  3258. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3259. if (use == 1)
  3260. cur_hpf1 = cur_hpf;
  3261. else
  3262. cur_hpf2 = cur_hpf;
  3263. }
  3264. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3265. (cur_lna << 2));
  3266. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3267. false);
  3268. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3269. b43_nphy_stop_playback(dev);
  3270. if (playtone) {
  3271. ret = b43_nphy_tx_tone(dev, 4000,
  3272. (nphy->rxcalparams & 0xFFFF),
  3273. false, false);
  3274. playtone = false;
  3275. } else {
  3276. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3277. false, false);
  3278. }
  3279. if (ret == 0) {
  3280. if (j < 3) {
  3281. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3282. false);
  3283. if (i == 0) {
  3284. real = est.i0_pwr;
  3285. imag = est.q0_pwr;
  3286. } else {
  3287. real = est.i1_pwr;
  3288. imag = est.q1_pwr;
  3289. }
  3290. power[i] = ((real + imag) / 1024) + 1;
  3291. } else {
  3292. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3293. }
  3294. b43_nphy_stop_playback(dev);
  3295. }
  3296. if (ret != 0)
  3297. break;
  3298. }
  3299. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3300. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3301. b43_phy_write(dev, rfctl[1], tmp[5]);
  3302. b43_phy_write(dev, rfctl[0], tmp[4]);
  3303. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3304. b43_phy_write(dev, afectl_core, tmp[2]);
  3305. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3306. if (ret != 0)
  3307. break;
  3308. }
  3309. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3310. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3311. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3312. b43_nphy_stay_in_carrier_search(dev, 0);
  3313. return ret;
  3314. }
  3315. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3316. struct nphy_txgains target, u8 type, bool debug)
  3317. {
  3318. return -1;
  3319. }
  3320. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3321. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3322. struct nphy_txgains target, u8 type, bool debug)
  3323. {
  3324. if (dev->phy.rev >= 3)
  3325. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3326. else
  3327. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3328. }
  3329. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3330. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3331. {
  3332. struct b43_phy *phy = &dev->phy;
  3333. struct b43_phy_n *nphy = phy->n;
  3334. /* u16 buf[16]; it's rev3+ */
  3335. nphy->phyrxchain = mask;
  3336. if (0 /* FIXME clk */)
  3337. return;
  3338. b43_mac_suspend(dev);
  3339. if (nphy->hang_avoid)
  3340. b43_nphy_stay_in_carrier_search(dev, true);
  3341. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3342. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3343. if ((mask & 0x3) != 0x3) {
  3344. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3345. if (dev->phy.rev >= 3) {
  3346. /* TODO */
  3347. }
  3348. } else {
  3349. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3350. if (dev->phy.rev >= 3) {
  3351. /* TODO */
  3352. }
  3353. }
  3354. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3355. if (nphy->hang_avoid)
  3356. b43_nphy_stay_in_carrier_search(dev, false);
  3357. b43_mac_enable(dev);
  3358. }
  3359. /*
  3360. * Init N-PHY
  3361. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3362. */
  3363. int b43_phy_initn(struct b43_wldev *dev)
  3364. {
  3365. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3366. struct b43_phy *phy = &dev->phy;
  3367. struct b43_phy_n *nphy = phy->n;
  3368. u8 tx_pwr_state;
  3369. struct nphy_txgains target;
  3370. u16 tmp;
  3371. enum ieee80211_band tmp2;
  3372. bool do_rssi_cal;
  3373. u16 clip[2];
  3374. bool do_cal = false;
  3375. if ((dev->phy.rev >= 3) &&
  3376. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3377. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3378. switch (dev->dev->bus_type) {
  3379. #ifdef CONFIG_B43_BCMA
  3380. case B43_BUS_BCMA:
  3381. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3382. BCMA_CC_CHIPCTL, 0x40);
  3383. break;
  3384. #endif
  3385. #ifdef CONFIG_B43_SSB
  3386. case B43_BUS_SSB:
  3387. chipco_set32(&dev->dev->sdev->bus->chipco,
  3388. SSB_CHIPCO_CHIPCTL, 0x40);
  3389. break;
  3390. #endif
  3391. }
  3392. }
  3393. nphy->deaf_count = 0;
  3394. b43_nphy_tables_init(dev);
  3395. nphy->crsminpwr_adjusted = false;
  3396. nphy->noisevars_adjusted = false;
  3397. /* Clear all overrides */
  3398. if (dev->phy.rev >= 3) {
  3399. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3400. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3401. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3402. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3403. } else {
  3404. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3405. }
  3406. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3407. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3408. if (dev->phy.rev < 6) {
  3409. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3410. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3411. }
  3412. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3413. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3414. B43_NPHY_RFSEQMODE_TROVER));
  3415. if (dev->phy.rev >= 3)
  3416. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3417. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3418. if (dev->phy.rev <= 2) {
  3419. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3420. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3421. ~B43_NPHY_BPHY_CTL3_SCALE,
  3422. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3423. }
  3424. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3425. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3426. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3427. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3428. dev->dev->board_type == 0x8B))
  3429. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3430. else
  3431. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3432. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3433. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3434. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3435. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3436. b43_nphy_update_txrx_chain(dev);
  3437. if (phy->rev < 2) {
  3438. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3439. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3440. }
  3441. tmp2 = b43_current_band(dev->wl);
  3442. if (b43_nphy_ipa(dev)) {
  3443. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3444. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3445. nphy->papd_epsilon_offset[0] << 7);
  3446. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3447. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3448. nphy->papd_epsilon_offset[1] << 7);
  3449. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3450. } else if (phy->rev >= 5) {
  3451. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3452. }
  3453. b43_nphy_workarounds(dev);
  3454. /* Reset CCA, in init code it differs a little from standard way */
  3455. b43_phy_force_clock(dev, 1);
  3456. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3457. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3458. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3459. b43_phy_force_clock(dev, 0);
  3460. b43_mac_phy_clock_set(dev, true);
  3461. b43_nphy_pa_override(dev, false);
  3462. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3463. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3464. b43_nphy_pa_override(dev, true);
  3465. b43_nphy_classifier(dev, 0, 0);
  3466. b43_nphy_read_clip_detection(dev, clip);
  3467. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3468. b43_nphy_bphy_init(dev);
  3469. tx_pwr_state = nphy->txpwrctrl;
  3470. b43_nphy_tx_power_ctrl(dev, false);
  3471. b43_nphy_tx_power_fix(dev);
  3472. /* TODO N PHY TX Power Control Idle TSSI */
  3473. /* TODO N PHY TX Power Control Setup */
  3474. b43_nphy_tx_gain_table_upload(dev);
  3475. if (nphy->phyrxchain != 3)
  3476. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3477. if (nphy->mphase_cal_phase_id > 0)
  3478. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3479. do_rssi_cal = false;
  3480. if (phy->rev >= 3) {
  3481. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3482. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3483. else
  3484. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3485. if (do_rssi_cal)
  3486. b43_nphy_rssi_cal(dev);
  3487. else
  3488. b43_nphy_restore_rssi_cal(dev);
  3489. } else {
  3490. b43_nphy_rssi_cal(dev);
  3491. }
  3492. if (!((nphy->measure_hold & 0x6) != 0)) {
  3493. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3494. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3495. else
  3496. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3497. if (nphy->mute)
  3498. do_cal = false;
  3499. if (do_cal) {
  3500. target = b43_nphy_get_tx_gains(dev);
  3501. if (nphy->antsel_type == 2)
  3502. b43_nphy_superswitch_init(dev, true);
  3503. if (nphy->perical != 2) {
  3504. b43_nphy_rssi_cal(dev);
  3505. if (phy->rev >= 3) {
  3506. nphy->cal_orig_pwr_idx[0] =
  3507. nphy->txpwrindex[0].index_internal;
  3508. nphy->cal_orig_pwr_idx[1] =
  3509. nphy->txpwrindex[1].index_internal;
  3510. /* TODO N PHY Pre Calibrate TX Gain */
  3511. target = b43_nphy_get_tx_gains(dev);
  3512. }
  3513. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3514. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3515. b43_nphy_save_cal(dev);
  3516. } else if (nphy->mphase_cal_phase_id == 0)
  3517. ;/* N PHY Periodic Calibration with arg 3 */
  3518. } else {
  3519. b43_nphy_restore_cal(dev);
  3520. }
  3521. }
  3522. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3523. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3524. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3525. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3526. if (phy->rev >= 3 && phy->rev <= 6)
  3527. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3528. b43_nphy_tx_lp_fbw(dev);
  3529. if (phy->rev >= 3)
  3530. b43_nphy_spur_workaround(dev);
  3531. return 0;
  3532. }
  3533. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  3534. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  3535. {
  3536. struct bcma_drv_cc __maybe_unused *cc;
  3537. u32 __maybe_unused pmu_ctl;
  3538. switch (dev->dev->bus_type) {
  3539. #ifdef CONFIG_B43_BCMA
  3540. case B43_BUS_BCMA:
  3541. cc = &dev->dev->bdev->bus->drv_cc;
  3542. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  3543. if (avoid) {
  3544. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  3545. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  3546. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  3547. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3548. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  3549. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3550. } else {
  3551. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  3552. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  3553. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  3554. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3555. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3556. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3557. }
  3558. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3559. } else if (dev->dev->chip_id == 0x4716) {
  3560. if (avoid) {
  3561. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  3562. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  3563. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  3564. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3565. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  3566. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3567. } else {
  3568. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  3569. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  3570. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  3571. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3572. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3573. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3574. }
  3575. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD |
  3576. BCMA_CC_PMU_CTL_NOILPONW;
  3577. } else if (dev->dev->chip_id == 0x4322 ||
  3578. dev->dev->chip_id == 0x4340 ||
  3579. dev->dev->chip_id == 0x4341) {
  3580. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  3581. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  3582. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  3583. if (avoid)
  3584. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  3585. else
  3586. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  3587. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3588. } else {
  3589. return;
  3590. }
  3591. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  3592. break;
  3593. #endif
  3594. #ifdef CONFIG_B43_SSB
  3595. case B43_BUS_SSB:
  3596. /* FIXME */
  3597. break;
  3598. #endif
  3599. }
  3600. }
  3601. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3602. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3603. const struct b43_phy_n_sfo_cfg *e,
  3604. struct ieee80211_channel *new_channel)
  3605. {
  3606. struct b43_phy *phy = &dev->phy;
  3607. struct b43_phy_n *nphy = dev->phy.n;
  3608. int ch = new_channel->hw_value;
  3609. u16 old_band_5ghz;
  3610. u32 tmp32;
  3611. old_band_5ghz =
  3612. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3613. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3614. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3615. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3616. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3617. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3618. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3619. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3620. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3621. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3622. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3623. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3624. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3625. }
  3626. b43_chantab_phy_upload(dev, e);
  3627. if (new_channel->hw_value == 14) {
  3628. b43_nphy_classifier(dev, 2, 0);
  3629. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3630. } else {
  3631. b43_nphy_classifier(dev, 2, 2);
  3632. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3633. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3634. }
  3635. if (!nphy->txpwrctrl)
  3636. b43_nphy_tx_power_fix(dev);
  3637. if (dev->phy.rev < 3)
  3638. b43_nphy_adjust_lna_gain_table(dev);
  3639. b43_nphy_tx_lp_fbw(dev);
  3640. if (dev->phy.rev >= 3 &&
  3641. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  3642. bool avoid = false;
  3643. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  3644. avoid = true;
  3645. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  3646. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  3647. avoid = true;
  3648. } else { /* 40MHz */
  3649. if (nphy->aband_spurwar_en &&
  3650. (ch == 38 || ch == 102 || ch == 118))
  3651. avoid = dev->dev->chip_id == 0x4716;
  3652. }
  3653. b43_nphy_pmu_spur_avoid(dev, avoid);
  3654. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  3655. dev->dev->chip_id == 43225) {
  3656. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  3657. avoid ? 0x5341 : 0x8889);
  3658. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  3659. }
  3660. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  3661. ; /* TODO: reset PLL */
  3662. if (avoid)
  3663. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  3664. else
  3665. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3666. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3667. b43_nphy_reset_cca(dev);
  3668. /* wl sets useless phy_isspuravoid here */
  3669. }
  3670. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3671. if (phy->rev >= 3)
  3672. b43_nphy_spur_workaround(dev);
  3673. }
  3674. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3675. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3676. struct ieee80211_channel *channel,
  3677. enum nl80211_channel_type channel_type)
  3678. {
  3679. struct b43_phy *phy = &dev->phy;
  3680. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3681. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3682. u8 tmp;
  3683. if (dev->phy.rev >= 3) {
  3684. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3685. channel->center_freq);
  3686. if (!tabent_r3)
  3687. return -ESRCH;
  3688. } else {
  3689. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3690. channel->hw_value);
  3691. if (!tabent_r2)
  3692. return -ESRCH;
  3693. }
  3694. /* Channel is set later in common code, but we need to set it on our
  3695. own to let this function's subcalls work properly. */
  3696. phy->channel = channel->hw_value;
  3697. phy->channel_freq = channel->center_freq;
  3698. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3699. b43_channel_type_is_40mhz(channel_type))
  3700. ; /* TODO: BMAC BW Set (channel_type) */
  3701. if (channel_type == NL80211_CHAN_HT40PLUS)
  3702. b43_phy_set(dev, B43_NPHY_RXCTL,
  3703. B43_NPHY_RXCTL_BSELU20);
  3704. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3705. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3706. ~B43_NPHY_RXCTL_BSELU20);
  3707. if (dev->phy.rev >= 3) {
  3708. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3709. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3710. b43_radio_2056_setup(dev, tabent_r3);
  3711. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3712. } else {
  3713. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3714. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3715. b43_radio_2055_setup(dev, tabent_r2);
  3716. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3717. }
  3718. return 0;
  3719. }
  3720. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3721. {
  3722. struct b43_phy_n *nphy;
  3723. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3724. if (!nphy)
  3725. return -ENOMEM;
  3726. dev->phy.n = nphy;
  3727. return 0;
  3728. }
  3729. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3730. {
  3731. struct b43_phy *phy = &dev->phy;
  3732. struct b43_phy_n *nphy = phy->n;
  3733. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3734. memset(nphy, 0, sizeof(*nphy));
  3735. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3736. nphy->spur_avoid = (phy->rev >= 3) ?
  3737. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  3738. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3739. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3740. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3741. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3742. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3743. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3744. nphy->tx_pwr_idx[0] = 128;
  3745. nphy->tx_pwr_idx[1] = 128;
  3746. /* Hardware TX power control and 5GHz power gain */
  3747. nphy->txpwrctrl = false;
  3748. nphy->pwg_gain_5ghz = false;
  3749. if (dev->phy.rev >= 3 ||
  3750. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3751. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  3752. nphy->txpwrctrl = true;
  3753. nphy->pwg_gain_5ghz = true;
  3754. } else if (sprom->revision >= 4) {
  3755. if (dev->phy.rev >= 2 &&
  3756. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  3757. nphy->txpwrctrl = true;
  3758. #ifdef CONFIG_B43_SSB
  3759. if (dev->dev->bus_type == B43_BUS_SSB &&
  3760. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  3761. struct pci_dev *pdev =
  3762. dev->dev->sdev->bus->host_pci;
  3763. if (pdev->device == 0x4328 ||
  3764. pdev->device == 0x432a)
  3765. nphy->pwg_gain_5ghz = true;
  3766. }
  3767. #endif
  3768. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  3769. nphy->pwg_gain_5ghz = true;
  3770. }
  3771. }
  3772. if (dev->phy.rev >= 3) {
  3773. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  3774. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  3775. }
  3776. }
  3777. static void b43_nphy_op_free(struct b43_wldev *dev)
  3778. {
  3779. struct b43_phy *phy = &dev->phy;
  3780. struct b43_phy_n *nphy = phy->n;
  3781. kfree(nphy);
  3782. phy->n = NULL;
  3783. }
  3784. static int b43_nphy_op_init(struct b43_wldev *dev)
  3785. {
  3786. return b43_phy_initn(dev);
  3787. }
  3788. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3789. {
  3790. #if B43_DEBUG
  3791. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3792. /* OFDM registers are onnly available on A/G-PHYs */
  3793. b43err(dev->wl, "Invalid OFDM PHY access at "
  3794. "0x%04X on N-PHY\n", offset);
  3795. dump_stack();
  3796. }
  3797. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3798. /* Ext-G registers are only available on G-PHYs */
  3799. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3800. "0x%04X on N-PHY\n", offset);
  3801. dump_stack();
  3802. }
  3803. #endif /* B43_DEBUG */
  3804. }
  3805. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3806. {
  3807. check_phyreg(dev, reg);
  3808. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3809. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3810. }
  3811. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3812. {
  3813. check_phyreg(dev, reg);
  3814. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3815. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3816. }
  3817. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3818. u16 set)
  3819. {
  3820. check_phyreg(dev, reg);
  3821. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3822. b43_write16(dev, B43_MMIO_PHY_DATA,
  3823. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3824. }
  3825. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3826. {
  3827. /* Register 1 is a 32-bit register. */
  3828. B43_WARN_ON(reg == 1);
  3829. /* N-PHY needs 0x100 for read access */
  3830. reg |= 0x100;
  3831. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3832. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3833. }
  3834. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3835. {
  3836. /* Register 1 is a 32-bit register. */
  3837. B43_WARN_ON(reg == 1);
  3838. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3839. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3840. }
  3841. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3842. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3843. bool blocked)
  3844. {
  3845. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3846. b43err(dev->wl, "MAC not suspended\n");
  3847. if (blocked) {
  3848. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3849. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3850. if (dev->phy.rev >= 3) {
  3851. b43_radio_mask(dev, 0x09, ~0x2);
  3852. b43_radio_write(dev, 0x204D, 0);
  3853. b43_radio_write(dev, 0x2053, 0);
  3854. b43_radio_write(dev, 0x2058, 0);
  3855. b43_radio_write(dev, 0x205E, 0);
  3856. b43_radio_mask(dev, 0x2062, ~0xF0);
  3857. b43_radio_write(dev, 0x2064, 0);
  3858. b43_radio_write(dev, 0x304D, 0);
  3859. b43_radio_write(dev, 0x3053, 0);
  3860. b43_radio_write(dev, 0x3058, 0);
  3861. b43_radio_write(dev, 0x305E, 0);
  3862. b43_radio_mask(dev, 0x3062, ~0xF0);
  3863. b43_radio_write(dev, 0x3064, 0);
  3864. }
  3865. } else {
  3866. if (dev->phy.rev >= 3) {
  3867. b43_radio_init2056(dev);
  3868. b43_switch_channel(dev, dev->phy.channel);
  3869. } else {
  3870. b43_radio_init2055(dev);
  3871. }
  3872. }
  3873. }
  3874. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3875. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3876. {
  3877. u16 override = on ? 0x0 : 0x7FFF;
  3878. u16 core = on ? 0xD : 0x00FD;
  3879. if (dev->phy.rev >= 3) {
  3880. if (on) {
  3881. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3882. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3883. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3884. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3885. } else {
  3886. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3887. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3888. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3889. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3890. }
  3891. } else {
  3892. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3893. }
  3894. }
  3895. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3896. unsigned int new_channel)
  3897. {
  3898. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3899. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3900. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3901. if ((new_channel < 1) || (new_channel > 14))
  3902. return -EINVAL;
  3903. } else {
  3904. if (new_channel > 200)
  3905. return -EINVAL;
  3906. }
  3907. return b43_nphy_set_channel(dev, channel, channel_type);
  3908. }
  3909. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3910. {
  3911. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3912. return 1;
  3913. return 36;
  3914. }
  3915. const struct b43_phy_operations b43_phyops_n = {
  3916. .allocate = b43_nphy_op_allocate,
  3917. .free = b43_nphy_op_free,
  3918. .prepare_structs = b43_nphy_op_prepare_structs,
  3919. .init = b43_nphy_op_init,
  3920. .phy_read = b43_nphy_op_read,
  3921. .phy_write = b43_nphy_op_write,
  3922. .phy_maskset = b43_nphy_op_maskset,
  3923. .radio_read = b43_nphy_op_radio_read,
  3924. .radio_write = b43_nphy_op_radio_write,
  3925. .software_rfkill = b43_nphy_op_software_rfkill,
  3926. .switch_analog = b43_nphy_op_switch_analog,
  3927. .switch_channel = b43_nphy_op_switch_channel,
  3928. .get_default_chan = b43_nphy_op_get_default_chan,
  3929. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3930. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3931. };