rtl2832.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * Realtek RTL2832 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "rtl2832_priv.h"
  21. #include "dvb_math.h"
  22. #include <linux/bitops.h>
  23. int rtl2832_debug;
  24. module_param_named(debug, rtl2832_debug, int, 0644);
  25. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  26. #define REG_MASK(b) (BIT(b + 1) - 1)
  27. static const struct rtl2832_reg_entry registers[] = {
  28. [DVBT_SOFT_RST] = {0x1, 0x1, 2, 2},
  29. [DVBT_IIC_REPEAT] = {0x1, 0x1, 3, 3},
  30. [DVBT_TR_WAIT_MIN_8K] = {0x1, 0x88, 11, 2},
  31. [DVBT_RSD_BER_FAIL_VAL] = {0x1, 0x8f, 15, 0},
  32. [DVBT_EN_BK_TRK] = {0x1, 0xa6, 7, 7},
  33. [DVBT_AD_EN_REG] = {0x0, 0x8, 7, 7},
  34. [DVBT_AD_EN_REG1] = {0x0, 0x8, 6, 6},
  35. [DVBT_EN_BBIN] = {0x1, 0xb1, 0, 0},
  36. [DVBT_MGD_THD0] = {0x1, 0x95, 7, 0},
  37. [DVBT_MGD_THD1] = {0x1, 0x96, 7, 0},
  38. [DVBT_MGD_THD2] = {0x1, 0x97, 7, 0},
  39. [DVBT_MGD_THD3] = {0x1, 0x98, 7, 0},
  40. [DVBT_MGD_THD4] = {0x1, 0x99, 7, 0},
  41. [DVBT_MGD_THD5] = {0x1, 0x9a, 7, 0},
  42. [DVBT_MGD_THD6] = {0x1, 0x9b, 7, 0},
  43. [DVBT_MGD_THD7] = {0x1, 0x9c, 7, 0},
  44. [DVBT_EN_CACQ_NOTCH] = {0x1, 0x61, 4, 4},
  45. [DVBT_AD_AV_REF] = {0x0, 0x9, 6, 0},
  46. [DVBT_REG_PI] = {0x0, 0xa, 2, 0},
  47. [DVBT_PIP_ON] = {0x0, 0x21, 3, 3},
  48. [DVBT_SCALE1_B92] = {0x2, 0x92, 7, 0},
  49. [DVBT_SCALE1_B93] = {0x2, 0x93, 7, 0},
  50. [DVBT_SCALE1_BA7] = {0x2, 0xa7, 7, 0},
  51. [DVBT_SCALE1_BA9] = {0x2, 0xa9, 7, 0},
  52. [DVBT_SCALE1_BAA] = {0x2, 0xaa, 7, 0},
  53. [DVBT_SCALE1_BAB] = {0x2, 0xab, 7, 0},
  54. [DVBT_SCALE1_BAC] = {0x2, 0xac, 7, 0},
  55. [DVBT_SCALE1_BB0] = {0x2, 0xb0, 7, 0},
  56. [DVBT_SCALE1_BB1] = {0x2, 0xb1, 7, 0},
  57. [DVBT_KB_P1] = {0x1, 0x64, 3, 1},
  58. [DVBT_KB_P2] = {0x1, 0x64, 6, 4},
  59. [DVBT_KB_P3] = {0x1, 0x65, 2, 0},
  60. [DVBT_OPT_ADC_IQ] = {0x0, 0x6, 5, 4},
  61. [DVBT_AD_AVI] = {0x0, 0x9, 1, 0},
  62. [DVBT_AD_AVQ] = {0x0, 0x9, 3, 2},
  63. [DVBT_K1_CR_STEP12] = {0x2, 0xad, 9, 4},
  64. [DVBT_TRK_KS_P2] = {0x1, 0x6f, 2, 0},
  65. [DVBT_TRK_KS_I2] = {0x1, 0x70, 5, 3},
  66. [DVBT_TR_THD_SET2] = {0x1, 0x72, 3, 0},
  67. [DVBT_TRK_KC_P2] = {0x1, 0x73, 5, 3},
  68. [DVBT_TRK_KC_I2] = {0x1, 0x75, 2, 0},
  69. [DVBT_CR_THD_SET2] = {0x1, 0x76, 7, 6},
  70. [DVBT_PSET_IFFREQ] = {0x1, 0x19, 21, 0},
  71. [DVBT_SPEC_INV] = {0x1, 0x15, 0, 0},
  72. [DVBT_RSAMP_RATIO] = {0x1, 0x9f, 27, 2},
  73. [DVBT_CFREQ_OFF_RATIO] = {0x1, 0x9d, 23, 4},
  74. [DVBT_FSM_STAGE] = {0x3, 0x51, 6, 3},
  75. [DVBT_RX_CONSTEL] = {0x3, 0x3c, 3, 2},
  76. [DVBT_RX_HIER] = {0x3, 0x3c, 6, 4},
  77. [DVBT_RX_C_RATE_LP] = {0x3, 0x3d, 2, 0},
  78. [DVBT_RX_C_RATE_HP] = {0x3, 0x3d, 5, 3},
  79. [DVBT_GI_IDX] = {0x3, 0x51, 1, 0},
  80. [DVBT_FFT_MODE_IDX] = {0x3, 0x51, 2, 2},
  81. [DVBT_RSD_BER_EST] = {0x3, 0x4e, 15, 0},
  82. [DVBT_CE_EST_EVM] = {0x4, 0xc, 15, 0},
  83. [DVBT_RF_AGC_VAL] = {0x3, 0x5b, 13, 0},
  84. [DVBT_IF_AGC_VAL] = {0x3, 0x59, 13, 0},
  85. [DVBT_DAGC_VAL] = {0x3, 0x5, 7, 0},
  86. [DVBT_SFREQ_OFF] = {0x3, 0x18, 13, 0},
  87. [DVBT_CFREQ_OFF] = {0x3, 0x5f, 17, 0},
  88. [DVBT_POLAR_RF_AGC] = {0x0, 0xe, 1, 1},
  89. [DVBT_POLAR_IF_AGC] = {0x0, 0xe, 0, 0},
  90. [DVBT_AAGC_HOLD] = {0x1, 0x4, 5, 5},
  91. [DVBT_EN_RF_AGC] = {0x1, 0x4, 6, 6},
  92. [DVBT_EN_IF_AGC] = {0x1, 0x4, 7, 7},
  93. [DVBT_IF_AGC_MIN] = {0x1, 0x8, 7, 0},
  94. [DVBT_IF_AGC_MAX] = {0x1, 0x9, 7, 0},
  95. [DVBT_RF_AGC_MIN] = {0x1, 0xa, 7, 0},
  96. [DVBT_RF_AGC_MAX] = {0x1, 0xb, 7, 0},
  97. [DVBT_IF_AGC_MAN] = {0x1, 0xc, 6, 6},
  98. [DVBT_IF_AGC_MAN_VAL] = {0x1, 0xc, 13, 0},
  99. [DVBT_RF_AGC_MAN] = {0x1, 0xe, 6, 6},
  100. [DVBT_RF_AGC_MAN_VAL] = {0x1, 0xe, 13, 0},
  101. [DVBT_DAGC_TRG_VAL] = {0x1, 0x12, 7, 0},
  102. [DVBT_AGC_TARG_VAL_0] = {0x1, 0x2, 0, 0},
  103. [DVBT_AGC_TARG_VAL_8_1] = {0x1, 0x3, 7, 0},
  104. [DVBT_AAGC_LOOP_GAIN] = {0x1, 0xc7, 5, 1},
  105. [DVBT_LOOP_GAIN2_3_0] = {0x1, 0x4, 4, 1},
  106. [DVBT_LOOP_GAIN2_4] = {0x1, 0x5, 7, 7},
  107. [DVBT_LOOP_GAIN3] = {0x1, 0xc8, 4, 0},
  108. [DVBT_VTOP1] = {0x1, 0x6, 5, 0},
  109. [DVBT_VTOP2] = {0x1, 0xc9, 5, 0},
  110. [DVBT_VTOP3] = {0x1, 0xca, 5, 0},
  111. [DVBT_KRF1] = {0x1, 0xcb, 7, 0},
  112. [DVBT_KRF2] = {0x1, 0x7, 7, 0},
  113. [DVBT_KRF3] = {0x1, 0xcd, 7, 0},
  114. [DVBT_KRF4] = {0x1, 0xce, 7, 0},
  115. [DVBT_EN_GI_PGA] = {0x1, 0xe5, 0, 0},
  116. [DVBT_THD_LOCK_UP] = {0x1, 0xd9, 8, 0},
  117. [DVBT_THD_LOCK_DW] = {0x1, 0xdb, 8, 0},
  118. [DVBT_THD_UP1] = {0x1, 0xdd, 7, 0},
  119. [DVBT_THD_DW1] = {0x1, 0xde, 7, 0},
  120. [DVBT_INTER_CNT_LEN] = {0x1, 0xd8, 3, 0},
  121. [DVBT_GI_PGA_STATE] = {0x1, 0xe6, 3, 3},
  122. [DVBT_EN_AGC_PGA] = {0x1, 0xd7, 0, 0},
  123. [DVBT_CKOUTPAR] = {0x1, 0x7b, 5, 5},
  124. [DVBT_CKOUT_PWR] = {0x1, 0x7b, 6, 6},
  125. [DVBT_SYNC_DUR] = {0x1, 0x7b, 7, 7},
  126. [DVBT_ERR_DUR] = {0x1, 0x7c, 0, 0},
  127. [DVBT_SYNC_LVL] = {0x1, 0x7c, 1, 1},
  128. [DVBT_ERR_LVL] = {0x1, 0x7c, 2, 2},
  129. [DVBT_VAL_LVL] = {0x1, 0x7c, 3, 3},
  130. [DVBT_SERIAL] = {0x1, 0x7c, 4, 4},
  131. [DVBT_SER_LSB] = {0x1, 0x7c, 5, 5},
  132. [DVBT_CDIV_PH0] = {0x1, 0x7d, 3, 0},
  133. [DVBT_CDIV_PH1] = {0x1, 0x7d, 7, 4},
  134. [DVBT_MPEG_IO_OPT_2_2] = {0x0, 0x6, 7, 7},
  135. [DVBT_MPEG_IO_OPT_1_0] = {0x0, 0x7, 7, 6},
  136. [DVBT_CKOUTPAR_PIP] = {0x0, 0xb7, 4, 4},
  137. [DVBT_CKOUT_PWR_PIP] = {0x0, 0xb7, 3, 3},
  138. [DVBT_SYNC_LVL_PIP] = {0x0, 0xb7, 2, 2},
  139. [DVBT_ERR_LVL_PIP] = {0x0, 0xb7, 1, 1},
  140. [DVBT_VAL_LVL_PIP] = {0x0, 0xb7, 0, 0},
  141. [DVBT_CKOUTPAR_PID] = {0x0, 0xb9, 4, 4},
  142. [DVBT_CKOUT_PWR_PID] = {0x0, 0xb9, 3, 3},
  143. [DVBT_SYNC_LVL_PID] = {0x0, 0xb9, 2, 2},
  144. [DVBT_ERR_LVL_PID] = {0x0, 0xb9, 1, 1},
  145. [DVBT_VAL_LVL_PID] = {0x0, 0xb9, 0, 0},
  146. [DVBT_SM_PASS] = {0x1, 0x93, 11, 0},
  147. [DVBT_AD7_SETTING] = {0x0, 0x11, 15, 0},
  148. [DVBT_RSSI_R] = {0x3, 0x1, 6, 0},
  149. [DVBT_ACI_DET_IND] = {0x3, 0x12, 0, 0},
  150. [DVBT_REG_MON] = {0x0, 0xd, 1, 0},
  151. [DVBT_REG_MONSEL] = {0x0, 0xd, 2, 2},
  152. [DVBT_REG_GPE] = {0x0, 0xd, 7, 7},
  153. [DVBT_REG_GPO] = {0x0, 0x10, 0, 0},
  154. [DVBT_REG_4MSEL] = {0x0, 0x13, 0, 0},
  155. };
  156. /* write multiple hardware registers */
  157. static int rtl2832_wr(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  158. {
  159. int ret;
  160. u8 buf[1+len];
  161. struct i2c_msg msg[1] = {
  162. {
  163. .addr = priv->cfg.i2c_addr,
  164. .flags = 0,
  165. .len = 1+len,
  166. .buf = buf,
  167. }
  168. };
  169. buf[0] = reg;
  170. memcpy(&buf[1], val, len);
  171. ret = i2c_transfer(priv->i2c, msg, 1);
  172. if (ret == 1) {
  173. ret = 0;
  174. } else {
  175. dev_warn(&priv->i2c->dev, "%s: i2c wr failed=%d reg=%02x " \
  176. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  177. ret = -EREMOTEIO;
  178. }
  179. return ret;
  180. }
  181. /* read multiple hardware registers */
  182. static int rtl2832_rd(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  183. {
  184. int ret;
  185. struct i2c_msg msg[2] = {
  186. {
  187. .addr = priv->cfg.i2c_addr,
  188. .flags = 0,
  189. .len = 1,
  190. .buf = &reg,
  191. }, {
  192. .addr = priv->cfg.i2c_addr,
  193. .flags = I2C_M_RD,
  194. .len = len,
  195. .buf = val,
  196. }
  197. };
  198. ret = i2c_transfer(priv->i2c, msg, 2);
  199. if (ret == 2) {
  200. ret = 0;
  201. } else {
  202. dev_warn(&priv->i2c->dev, "%s: i2c rd failed=%d reg=%02x " \
  203. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  204. ret = -EREMOTEIO;
  205. }
  206. return ret;
  207. }
  208. /* write multiple registers */
  209. static int rtl2832_wr_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  210. int len)
  211. {
  212. int ret;
  213. /* switch bank if needed */
  214. if (page != priv->page) {
  215. ret = rtl2832_wr(priv, 0x00, &page, 1);
  216. if (ret)
  217. return ret;
  218. priv->page = page;
  219. }
  220. return rtl2832_wr(priv, reg, val, len);
  221. }
  222. /* read multiple registers */
  223. static int rtl2832_rd_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  224. int len)
  225. {
  226. int ret;
  227. /* switch bank if needed */
  228. if (page != priv->page) {
  229. ret = rtl2832_wr(priv, 0x00, &page, 1);
  230. if (ret)
  231. return ret;
  232. priv->page = page;
  233. }
  234. return rtl2832_rd(priv, reg, val, len);
  235. }
  236. #if 0 /* currently not used */
  237. /* write single register */
  238. static int rtl2832_wr_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 val)
  239. {
  240. return rtl2832_wr_regs(priv, reg, page, &val, 1);
  241. }
  242. #endif
  243. /* read single register */
  244. static int rtl2832_rd_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val)
  245. {
  246. return rtl2832_rd_regs(priv, reg, page, val, 1);
  247. }
  248. static int rtl2832_rd_demod_reg(struct rtl2832_priv *priv, int reg, u32 *val)
  249. {
  250. int ret;
  251. u8 reg_start_addr;
  252. u8 msb, lsb;
  253. u8 page;
  254. u8 reading[4];
  255. u32 reading_tmp;
  256. int i;
  257. u8 len;
  258. u32 mask;
  259. reg_start_addr = registers[reg].start_address;
  260. msb = registers[reg].msb;
  261. lsb = registers[reg].lsb;
  262. page = registers[reg].page;
  263. len = (msb >> 3) + 1;
  264. mask = REG_MASK(msb - lsb);
  265. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  266. if (ret)
  267. goto err;
  268. reading_tmp = 0;
  269. for (i = 0; i < len; i++)
  270. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  271. *val = (reading_tmp >> lsb) & mask;
  272. return ret;
  273. err:
  274. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  275. return ret;
  276. }
  277. static int rtl2832_wr_demod_reg(struct rtl2832_priv *priv, int reg, u32 val)
  278. {
  279. int ret, i;
  280. u8 len;
  281. u8 reg_start_addr;
  282. u8 msb, lsb;
  283. u8 page;
  284. u32 mask;
  285. u8 reading[4];
  286. u8 writing[4];
  287. u32 reading_tmp;
  288. u32 writing_tmp;
  289. reg_start_addr = registers[reg].start_address;
  290. msb = registers[reg].msb;
  291. lsb = registers[reg].lsb;
  292. page = registers[reg].page;
  293. len = (msb >> 3) + 1;
  294. mask = REG_MASK(msb - lsb);
  295. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  296. if (ret)
  297. goto err;
  298. reading_tmp = 0;
  299. for (i = 0; i < len; i++)
  300. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  301. writing_tmp = reading_tmp & ~(mask << lsb);
  302. writing_tmp |= ((val & mask) << lsb);
  303. for (i = 0; i < len; i++)
  304. writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
  305. ret = rtl2832_wr_regs(priv, reg_start_addr, page, &writing[0], len);
  306. if (ret)
  307. goto err;
  308. return ret;
  309. err:
  310. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  311. return ret;
  312. }
  313. static int rtl2832_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  314. {
  315. int ret;
  316. struct rtl2832_priv *priv = fe->demodulator_priv;
  317. dev_dbg(&priv->i2c->dev, "%s: enable=%d\n", __func__, enable);
  318. /* gate already open or close */
  319. if (priv->i2c_gate_state == enable)
  320. return 0;
  321. ret = rtl2832_wr_demod_reg(priv, DVBT_IIC_REPEAT, (enable ? 0x1 : 0x0));
  322. if (ret)
  323. goto err;
  324. priv->i2c_gate_state = enable;
  325. return ret;
  326. err:
  327. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  328. return ret;
  329. }
  330. static int rtl2832_set_if(struct dvb_frontend *fe, u32 if_freq)
  331. {
  332. struct rtl2832_priv *priv = fe->demodulator_priv;
  333. int ret;
  334. u64 pset_iffreq;
  335. u8 en_bbin = (if_freq == 0 ? 0x1 : 0x0);
  336. /*
  337. * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
  338. * / CrystalFreqHz)
  339. */
  340. pset_iffreq = if_freq % priv->cfg.xtal;
  341. pset_iffreq *= 0x400000;
  342. pset_iffreq = div_u64(pset_iffreq, priv->cfg.xtal);
  343. pset_iffreq = pset_iffreq & 0x3fffff;
  344. ret = rtl2832_wr_demod_reg(priv, DVBT_EN_BBIN, en_bbin);
  345. if (ret)
  346. return ret;
  347. ret = rtl2832_wr_demod_reg(priv, DVBT_PSET_IFFREQ, pset_iffreq);
  348. return (ret);
  349. }
  350. static int rtl2832_init(struct dvb_frontend *fe)
  351. {
  352. struct rtl2832_priv *priv = fe->demodulator_priv;
  353. const struct rtl2832_reg_value *init;
  354. int i, ret, len;
  355. /* initialization values for the demodulator registers */
  356. struct rtl2832_reg_value rtl2832_initial_regs[] = {
  357. {DVBT_AD_EN_REG, 0x1},
  358. {DVBT_AD_EN_REG1, 0x1},
  359. {DVBT_RSD_BER_FAIL_VAL, 0x2800},
  360. {DVBT_MGD_THD0, 0x10},
  361. {DVBT_MGD_THD1, 0x20},
  362. {DVBT_MGD_THD2, 0x20},
  363. {DVBT_MGD_THD3, 0x40},
  364. {DVBT_MGD_THD4, 0x22},
  365. {DVBT_MGD_THD5, 0x32},
  366. {DVBT_MGD_THD6, 0x37},
  367. {DVBT_MGD_THD7, 0x39},
  368. {DVBT_EN_BK_TRK, 0x0},
  369. {DVBT_EN_CACQ_NOTCH, 0x0},
  370. {DVBT_AD_AV_REF, 0x2a},
  371. {DVBT_REG_PI, 0x6},
  372. {DVBT_PIP_ON, 0x0},
  373. {DVBT_CDIV_PH0, 0x8},
  374. {DVBT_CDIV_PH1, 0x8},
  375. {DVBT_SCALE1_B92, 0x4},
  376. {DVBT_SCALE1_B93, 0xb0},
  377. {DVBT_SCALE1_BA7, 0x78},
  378. {DVBT_SCALE1_BA9, 0x28},
  379. {DVBT_SCALE1_BAA, 0x59},
  380. {DVBT_SCALE1_BAB, 0x83},
  381. {DVBT_SCALE1_BAC, 0xd4},
  382. {DVBT_SCALE1_BB0, 0x65},
  383. {DVBT_SCALE1_BB1, 0x43},
  384. {DVBT_KB_P1, 0x1},
  385. {DVBT_KB_P2, 0x4},
  386. {DVBT_KB_P3, 0x7},
  387. {DVBT_K1_CR_STEP12, 0xa},
  388. {DVBT_REG_GPE, 0x1},
  389. {DVBT_SERIAL, 0x0},
  390. {DVBT_CDIV_PH0, 0x9},
  391. {DVBT_CDIV_PH1, 0x9},
  392. {DVBT_MPEG_IO_OPT_2_2, 0x0},
  393. {DVBT_MPEG_IO_OPT_1_0, 0x0},
  394. {DVBT_TRK_KS_P2, 0x4},
  395. {DVBT_TRK_KS_I2, 0x7},
  396. {DVBT_TR_THD_SET2, 0x6},
  397. {DVBT_TRK_KC_I2, 0x5},
  398. {DVBT_CR_THD_SET2, 0x1},
  399. };
  400. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  401. for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
  402. ret = rtl2832_wr_demod_reg(priv, rtl2832_initial_regs[i].reg,
  403. rtl2832_initial_regs[i].value);
  404. if (ret)
  405. goto err;
  406. }
  407. /* load tuner specific settings */
  408. dev_dbg(&priv->i2c->dev, "%s: load settings for tuner=%02x\n",
  409. __func__, priv->cfg.tuner);
  410. switch (priv->cfg.tuner) {
  411. case RTL2832_TUNER_FC0012:
  412. case RTL2832_TUNER_FC0013:
  413. len = ARRAY_SIZE(rtl2832_tuner_init_fc0012);
  414. init = rtl2832_tuner_init_fc0012;
  415. break;
  416. case RTL2832_TUNER_TUA9001:
  417. len = ARRAY_SIZE(rtl2832_tuner_init_tua9001);
  418. init = rtl2832_tuner_init_tua9001;
  419. break;
  420. case RTL2832_TUNER_E4000:
  421. len = ARRAY_SIZE(rtl2832_tuner_init_e4000);
  422. init = rtl2832_tuner_init_e4000;
  423. break;
  424. case RTL2832_TUNER_R820T:
  425. len = ARRAY_SIZE(rtl2832_tuner_init_r820t);
  426. init = rtl2832_tuner_init_r820t;
  427. break;
  428. default:
  429. ret = -EINVAL;
  430. goto err;
  431. }
  432. for (i = 0; i < len; i++) {
  433. ret = rtl2832_wr_demod_reg(priv, init[i].reg, init[i].value);
  434. if (ret)
  435. goto err;
  436. }
  437. if (!fe->ops.tuner_ops.get_if_frequency) {
  438. ret = rtl2832_set_if(fe, priv->cfg.if_dvbt);
  439. if (ret)
  440. goto err;
  441. }
  442. /*
  443. * r820t NIM code does a software reset here at the demod -
  444. * may not be needed, as there's already a software reset at set_params()
  445. */
  446. #if 1
  447. /* soft reset */
  448. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  449. if (ret)
  450. goto err;
  451. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  452. if (ret)
  453. goto err;
  454. #endif
  455. priv->sleeping = false;
  456. return ret;
  457. err:
  458. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  459. return ret;
  460. }
  461. static int rtl2832_sleep(struct dvb_frontend *fe)
  462. {
  463. struct rtl2832_priv *priv = fe->demodulator_priv;
  464. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  465. priv->sleeping = true;
  466. return 0;
  467. }
  468. static int rtl2832_get_tune_settings(struct dvb_frontend *fe,
  469. struct dvb_frontend_tune_settings *s)
  470. {
  471. struct rtl2832_priv *priv = fe->demodulator_priv;
  472. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  473. s->min_delay_ms = 1000;
  474. s->step_size = fe->ops.info.frequency_stepsize * 2;
  475. s->max_drift = (fe->ops.info.frequency_stepsize * 2) + 1;
  476. return 0;
  477. }
  478. static int rtl2832_set_frontend(struct dvb_frontend *fe)
  479. {
  480. struct rtl2832_priv *priv = fe->demodulator_priv;
  481. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  482. int ret, i, j;
  483. u64 bw_mode, num, num2;
  484. u32 resamp_ratio, cfreq_off_ratio;
  485. static u8 bw_params[3][32] = {
  486. /* 6 MHz bandwidth */
  487. {
  488. 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
  489. 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
  490. 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
  491. 0x19, 0xe0,
  492. },
  493. /* 7 MHz bandwidth */
  494. {
  495. 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
  496. 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
  497. 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
  498. 0x19, 0x10,
  499. },
  500. /* 8 MHz bandwidth */
  501. {
  502. 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
  503. 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
  504. 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
  505. 0x19, 0xe0,
  506. },
  507. };
  508. dev_dbg(&priv->i2c->dev, "%s: frequency=%d bandwidth_hz=%d " \
  509. "inversion=%d\n", __func__, c->frequency,
  510. c->bandwidth_hz, c->inversion);
  511. /* program tuner */
  512. if (fe->ops.tuner_ops.set_params)
  513. fe->ops.tuner_ops.set_params(fe);
  514. /* If the frontend has get_if_frequency(), use it */
  515. if (fe->ops.tuner_ops.get_if_frequency) {
  516. u32 if_freq;
  517. ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_freq);
  518. if (ret)
  519. goto err;
  520. ret = rtl2832_set_if(fe, if_freq);
  521. if (ret)
  522. goto err;
  523. }
  524. switch (c->bandwidth_hz) {
  525. case 6000000:
  526. i = 0;
  527. bw_mode = 48000000;
  528. break;
  529. case 7000000:
  530. i = 1;
  531. bw_mode = 56000000;
  532. break;
  533. case 8000000:
  534. i = 2;
  535. bw_mode = 64000000;
  536. break;
  537. default:
  538. dev_dbg(&priv->i2c->dev, "%s: invalid bandwidth\n", __func__);
  539. return -EINVAL;
  540. }
  541. for (j = 0; j < sizeof(bw_params[0]); j++) {
  542. ret = rtl2832_wr_regs(priv, 0x1c+j, 1, &bw_params[i][j], 1);
  543. if (ret)
  544. goto err;
  545. }
  546. /* calculate and set resample ratio
  547. * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
  548. * / ConstWithBandwidthMode)
  549. */
  550. num = priv->cfg.xtal * 7;
  551. num *= 0x400000;
  552. num = div_u64(num, bw_mode);
  553. resamp_ratio = num & 0x3ffffff;
  554. ret = rtl2832_wr_demod_reg(priv, DVBT_RSAMP_RATIO, resamp_ratio);
  555. if (ret)
  556. goto err;
  557. /* calculate and set cfreq off ratio
  558. * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
  559. * / (CrystalFreqHz * 7))
  560. */
  561. num = bw_mode << 20;
  562. num2 = priv->cfg.xtal * 7;
  563. num = div_u64(num, num2);
  564. num = -num;
  565. cfreq_off_ratio = num & 0xfffff;
  566. ret = rtl2832_wr_demod_reg(priv, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
  567. if (ret)
  568. goto err;
  569. /* soft reset */
  570. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  571. if (ret)
  572. goto err;
  573. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  574. if (ret)
  575. goto err;
  576. return ret;
  577. err:
  578. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  579. return ret;
  580. }
  581. static int rtl2832_get_frontend(struct dvb_frontend *fe)
  582. {
  583. struct rtl2832_priv *priv = fe->demodulator_priv;
  584. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  585. int ret;
  586. u8 buf[3];
  587. if (priv->sleeping)
  588. return 0;
  589. ret = rtl2832_rd_regs(priv, 0x3c, 3, buf, 2);
  590. if (ret)
  591. goto err;
  592. ret = rtl2832_rd_reg(priv, 0x51, 3, &buf[2]);
  593. if (ret)
  594. goto err;
  595. dev_dbg(&priv->i2c->dev, "%s: TPS=%*ph\n", __func__, 3, buf);
  596. switch ((buf[0] >> 2) & 3) {
  597. case 0:
  598. c->modulation = QPSK;
  599. break;
  600. case 1:
  601. c->modulation = QAM_16;
  602. break;
  603. case 2:
  604. c->modulation = QAM_64;
  605. break;
  606. }
  607. switch ((buf[2] >> 2) & 1) {
  608. case 0:
  609. c->transmission_mode = TRANSMISSION_MODE_2K;
  610. break;
  611. case 1:
  612. c->transmission_mode = TRANSMISSION_MODE_8K;
  613. }
  614. switch ((buf[2] >> 0) & 3) {
  615. case 0:
  616. c->guard_interval = GUARD_INTERVAL_1_32;
  617. break;
  618. case 1:
  619. c->guard_interval = GUARD_INTERVAL_1_16;
  620. break;
  621. case 2:
  622. c->guard_interval = GUARD_INTERVAL_1_8;
  623. break;
  624. case 3:
  625. c->guard_interval = GUARD_INTERVAL_1_4;
  626. break;
  627. }
  628. switch ((buf[0] >> 4) & 7) {
  629. case 0:
  630. c->hierarchy = HIERARCHY_NONE;
  631. break;
  632. case 1:
  633. c->hierarchy = HIERARCHY_1;
  634. break;
  635. case 2:
  636. c->hierarchy = HIERARCHY_2;
  637. break;
  638. case 3:
  639. c->hierarchy = HIERARCHY_4;
  640. break;
  641. }
  642. switch ((buf[1] >> 3) & 7) {
  643. case 0:
  644. c->code_rate_HP = FEC_1_2;
  645. break;
  646. case 1:
  647. c->code_rate_HP = FEC_2_3;
  648. break;
  649. case 2:
  650. c->code_rate_HP = FEC_3_4;
  651. break;
  652. case 3:
  653. c->code_rate_HP = FEC_5_6;
  654. break;
  655. case 4:
  656. c->code_rate_HP = FEC_7_8;
  657. break;
  658. }
  659. switch ((buf[1] >> 0) & 7) {
  660. case 0:
  661. c->code_rate_LP = FEC_1_2;
  662. break;
  663. case 1:
  664. c->code_rate_LP = FEC_2_3;
  665. break;
  666. case 2:
  667. c->code_rate_LP = FEC_3_4;
  668. break;
  669. case 3:
  670. c->code_rate_LP = FEC_5_6;
  671. break;
  672. case 4:
  673. c->code_rate_LP = FEC_7_8;
  674. break;
  675. }
  676. return 0;
  677. err:
  678. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  679. return ret;
  680. }
  681. static int rtl2832_read_status(struct dvb_frontend *fe, fe_status_t *status)
  682. {
  683. struct rtl2832_priv *priv = fe->demodulator_priv;
  684. int ret;
  685. u32 tmp;
  686. *status = 0;
  687. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  688. if (priv->sleeping)
  689. return 0;
  690. ret = rtl2832_rd_demod_reg(priv, DVBT_FSM_STAGE, &tmp);
  691. if (ret)
  692. goto err;
  693. if (tmp == 11) {
  694. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  695. FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  696. }
  697. /* TODO find out if this is also true for rtl2832? */
  698. /*else if (tmp == 10) {
  699. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  700. FE_HAS_VITERBI;
  701. }*/
  702. return ret;
  703. err:
  704. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  705. return ret;
  706. }
  707. static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
  708. {
  709. struct rtl2832_priv *priv = fe->demodulator_priv;
  710. int ret, hierarchy, constellation;
  711. u8 buf[2], tmp;
  712. u16 tmp16;
  713. #define CONSTELLATION_NUM 3
  714. #define HIERARCHY_NUM 4
  715. static const u32 snr_constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
  716. { 85387325, 85387325, 85387325, 85387325 },
  717. { 86676178, 86676178, 87167949, 87795660 },
  718. { 87659938, 87659938, 87885178, 88241743 },
  719. };
  720. /* reports SNR in resolution of 0.1 dB */
  721. ret = rtl2832_rd_reg(priv, 0x3c, 3, &tmp);
  722. if (ret)
  723. goto err;
  724. constellation = (tmp >> 2) & 0x03; /* [3:2] */
  725. if (constellation > CONSTELLATION_NUM - 1)
  726. goto err;
  727. hierarchy = (tmp >> 4) & 0x07; /* [6:4] */
  728. if (hierarchy > HIERARCHY_NUM - 1)
  729. goto err;
  730. ret = rtl2832_rd_regs(priv, 0x0c, 4, buf, 2);
  731. if (ret)
  732. goto err;
  733. tmp16 = buf[0] << 8 | buf[1];
  734. if (tmp16)
  735. *snr = (snr_constant[constellation][hierarchy] -
  736. intlog10(tmp16)) / ((1 << 24) / 100);
  737. else
  738. *snr = 0;
  739. return 0;
  740. err:
  741. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  742. return ret;
  743. }
  744. static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
  745. {
  746. struct rtl2832_priv *priv = fe->demodulator_priv;
  747. int ret;
  748. u8 buf[2];
  749. ret = rtl2832_rd_regs(priv, 0x4e, 3, buf, 2);
  750. if (ret)
  751. goto err;
  752. *ber = buf[0] << 8 | buf[1];
  753. return 0;
  754. err:
  755. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  756. return ret;
  757. }
  758. static struct dvb_frontend_ops rtl2832_ops;
  759. static void rtl2832_release(struct dvb_frontend *fe)
  760. {
  761. struct rtl2832_priv *priv = fe->demodulator_priv;
  762. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  763. kfree(priv);
  764. }
  765. struct dvb_frontend *rtl2832_attach(const struct rtl2832_config *cfg,
  766. struct i2c_adapter *i2c)
  767. {
  768. struct rtl2832_priv *priv = NULL;
  769. int ret = 0;
  770. u8 tmp;
  771. dev_dbg(&i2c->dev, "%s:\n", __func__);
  772. /* allocate memory for the internal state */
  773. priv = kzalloc(sizeof(struct rtl2832_priv), GFP_KERNEL);
  774. if (priv == NULL)
  775. goto err;
  776. /* setup the priv */
  777. priv->i2c = i2c;
  778. priv->tuner = cfg->tuner;
  779. memcpy(&priv->cfg, cfg, sizeof(struct rtl2832_config));
  780. /* check if the demod is there */
  781. ret = rtl2832_rd_reg(priv, 0x00, 0x0, &tmp);
  782. if (ret)
  783. goto err;
  784. /* create dvb_frontend */
  785. memcpy(&priv->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
  786. priv->fe.demodulator_priv = priv;
  787. /* TODO implement sleep mode */
  788. priv->sleeping = true;
  789. return &priv->fe;
  790. err:
  791. dev_dbg(&i2c->dev, "%s: failed=%d\n", __func__, ret);
  792. kfree(priv);
  793. return NULL;
  794. }
  795. EXPORT_SYMBOL(rtl2832_attach);
  796. static struct dvb_frontend_ops rtl2832_ops = {
  797. .delsys = { SYS_DVBT },
  798. .info = {
  799. .name = "Realtek RTL2832 (DVB-T)",
  800. .frequency_min = 174000000,
  801. .frequency_max = 862000000,
  802. .frequency_stepsize = 166667,
  803. .caps = FE_CAN_FEC_1_2 |
  804. FE_CAN_FEC_2_3 |
  805. FE_CAN_FEC_3_4 |
  806. FE_CAN_FEC_5_6 |
  807. FE_CAN_FEC_7_8 |
  808. FE_CAN_FEC_AUTO |
  809. FE_CAN_QPSK |
  810. FE_CAN_QAM_16 |
  811. FE_CAN_QAM_64 |
  812. FE_CAN_QAM_AUTO |
  813. FE_CAN_TRANSMISSION_MODE_AUTO |
  814. FE_CAN_GUARD_INTERVAL_AUTO |
  815. FE_CAN_HIERARCHY_AUTO |
  816. FE_CAN_RECOVER |
  817. FE_CAN_MUTE_TS
  818. },
  819. .release = rtl2832_release,
  820. .init = rtl2832_init,
  821. .sleep = rtl2832_sleep,
  822. .get_tune_settings = rtl2832_get_tune_settings,
  823. .set_frontend = rtl2832_set_frontend,
  824. .get_frontend = rtl2832_get_frontend,
  825. .read_status = rtl2832_read_status,
  826. .read_snr = rtl2832_read_snr,
  827. .read_ber = rtl2832_read_ber,
  828. .i2c_gate_ctrl = rtl2832_i2c_gate_ctrl,
  829. };
  830. MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
  831. MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
  832. MODULE_LICENSE("GPL");
  833. MODULE_VERSION("0.5");