i915_debugfs.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. FLUSHING_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. DEFERRED_FREE_LIST,
  45. };
  46. static const char *yesno(int v)
  47. {
  48. return v ? "yes" : "no";
  49. }
  50. static int i915_capabilities(struct seq_file *m, void *data)
  51. {
  52. struct drm_info_node *node = (struct drm_info_node *) m->private;
  53. struct drm_device *dev = node->minor->dev;
  54. const struct intel_device_info *info = INTEL_INFO(dev);
  55. seq_printf(m, "gen: %d\n", info->gen);
  56. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. B(is_mobile);
  58. B(is_i85x);
  59. B(is_i915g);
  60. B(is_i945gm);
  61. B(is_g33);
  62. B(need_gfx_hws);
  63. B(is_g4x);
  64. B(is_pineview);
  65. B(is_broadwater);
  66. B(is_crestline);
  67. B(has_fbc);
  68. B(has_pipe_cxsr);
  69. B(has_hotplug);
  70. B(cursor_needs_physical);
  71. B(has_overlay);
  72. B(overlay_needs_physical);
  73. B(supports_tv);
  74. B(has_bsd_ring);
  75. B(has_blt_ring);
  76. #undef B
  77. return 0;
  78. }
  79. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  80. {
  81. if (obj->user_pin_count > 0)
  82. return "P";
  83. else if (obj->pin_count > 0)
  84. return "p";
  85. else
  86. return " ";
  87. }
  88. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  89. {
  90. switch (obj->tiling_mode) {
  91. default:
  92. case I915_TILING_NONE: return " ";
  93. case I915_TILING_X: return "X";
  94. case I915_TILING_Y: return "Y";
  95. }
  96. }
  97. static void
  98. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  99. {
  100. seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s",
  101. &obj->base,
  102. get_pin_flag(obj),
  103. get_tiling_flag(obj),
  104. obj->base.size,
  105. obj->base.read_domains,
  106. obj->base.write_domain,
  107. obj->last_rendering_seqno,
  108. obj->last_fenced_seqno,
  109. obj->dirty ? " dirty" : "",
  110. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  111. if (obj->base.name)
  112. seq_printf(m, " (name: %d)", obj->base.name);
  113. if (obj->fence_reg != I915_FENCE_REG_NONE)
  114. seq_printf(m, " (fence: %d)", obj->fence_reg);
  115. if (obj->gtt_space != NULL)
  116. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  117. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  118. if (obj->pin_mappable || obj->fault_mappable) {
  119. char s[3], *t = s;
  120. if (obj->pin_mappable)
  121. *t++ = 'p';
  122. if (obj->fault_mappable)
  123. *t++ = 'f';
  124. *t = '\0';
  125. seq_printf(m, " (%s mappable)", s);
  126. }
  127. if (obj->ring != NULL)
  128. seq_printf(m, " (%s)", obj->ring->name);
  129. }
  130. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  131. {
  132. struct drm_info_node *node = (struct drm_info_node *) m->private;
  133. uintptr_t list = (uintptr_t) node->info_ent->data;
  134. struct list_head *head;
  135. struct drm_device *dev = node->minor->dev;
  136. drm_i915_private_t *dev_priv = dev->dev_private;
  137. struct drm_i915_gem_object *obj;
  138. size_t total_obj_size, total_gtt_size;
  139. int count, ret;
  140. ret = mutex_lock_interruptible(&dev->struct_mutex);
  141. if (ret)
  142. return ret;
  143. switch (list) {
  144. case ACTIVE_LIST:
  145. seq_printf(m, "Active:\n");
  146. head = &dev_priv->mm.active_list;
  147. break;
  148. case INACTIVE_LIST:
  149. seq_printf(m, "Inactive:\n");
  150. head = &dev_priv->mm.inactive_list;
  151. break;
  152. case PINNED_LIST:
  153. seq_printf(m, "Pinned:\n");
  154. head = &dev_priv->mm.pinned_list;
  155. break;
  156. case FLUSHING_LIST:
  157. seq_printf(m, "Flushing:\n");
  158. head = &dev_priv->mm.flushing_list;
  159. break;
  160. case DEFERRED_FREE_LIST:
  161. seq_printf(m, "Deferred free:\n");
  162. head = &dev_priv->mm.deferred_free_list;
  163. break;
  164. default:
  165. mutex_unlock(&dev->struct_mutex);
  166. return -EINVAL;
  167. }
  168. total_obj_size = total_gtt_size = count = 0;
  169. list_for_each_entry(obj, head, mm_list) {
  170. seq_printf(m, " ");
  171. describe_obj(m, obj);
  172. seq_printf(m, "\n");
  173. total_obj_size += obj->base.size;
  174. total_gtt_size += obj->gtt_space->size;
  175. count++;
  176. }
  177. mutex_unlock(&dev->struct_mutex);
  178. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  179. count, total_obj_size, total_gtt_size);
  180. return 0;
  181. }
  182. #define count_objects(list, member) do { \
  183. list_for_each_entry(obj, list, member) { \
  184. size += obj->gtt_space->size; \
  185. ++count; \
  186. if (obj->map_and_fenceable) { \
  187. mappable_size += obj->gtt_space->size; \
  188. ++mappable_count; \
  189. } \
  190. } \
  191. } while(0)
  192. static int i915_gem_object_info(struct seq_file *m, void* data)
  193. {
  194. struct drm_info_node *node = (struct drm_info_node *) m->private;
  195. struct drm_device *dev = node->minor->dev;
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. u32 count, mappable_count;
  198. size_t size, mappable_size;
  199. struct drm_i915_gem_object *obj;
  200. int ret;
  201. ret = mutex_lock_interruptible(&dev->struct_mutex);
  202. if (ret)
  203. return ret;
  204. seq_printf(m, "%u objects, %zu bytes\n",
  205. dev_priv->mm.object_count,
  206. dev_priv->mm.object_memory);
  207. size = count = mappable_size = mappable_count = 0;
  208. count_objects(&dev_priv->mm.gtt_list, gtt_list);
  209. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  210. count, mappable_count, size, mappable_size);
  211. size = count = mappable_size = mappable_count = 0;
  212. count_objects(&dev_priv->mm.active_list, mm_list);
  213. count_objects(&dev_priv->mm.flushing_list, mm_list);
  214. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  215. count, mappable_count, size, mappable_size);
  216. size = count = mappable_size = mappable_count = 0;
  217. count_objects(&dev_priv->mm.pinned_list, mm_list);
  218. seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
  219. count, mappable_count, size, mappable_size);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.inactive_list, mm_list);
  222. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. count_objects(&dev_priv->mm.deferred_free_list, mm_list);
  226. seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
  227. count, mappable_count, size, mappable_size);
  228. size = count = mappable_size = mappable_count = 0;
  229. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  230. if (obj->fault_mappable) {
  231. size += obj->gtt_space->size;
  232. ++count;
  233. }
  234. if (obj->pin_mappable) {
  235. mappable_size += obj->gtt_space->size;
  236. ++mappable_count;
  237. }
  238. }
  239. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  240. mappable_count, mappable_size);
  241. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  242. count, size);
  243. seq_printf(m, "%zu [%zu] gtt total\n",
  244. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  245. mutex_unlock(&dev->struct_mutex);
  246. return 0;
  247. }
  248. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  249. {
  250. struct drm_info_node *node = (struct drm_info_node *) m->private;
  251. struct drm_device *dev = node->minor->dev;
  252. unsigned long flags;
  253. struct intel_crtc *crtc;
  254. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  255. const char *pipe = crtc->pipe ? "B" : "A";
  256. const char *plane = crtc->plane ? "B" : "A";
  257. struct intel_unpin_work *work;
  258. spin_lock_irqsave(&dev->event_lock, flags);
  259. work = crtc->unpin_work;
  260. if (work == NULL) {
  261. seq_printf(m, "No flip due on pipe %s (plane %s)\n",
  262. pipe, plane);
  263. } else {
  264. if (!work->pending) {
  265. seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
  266. pipe, plane);
  267. } else {
  268. seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
  269. pipe, plane);
  270. }
  271. if (work->enable_stall_check)
  272. seq_printf(m, "Stall check enabled, ");
  273. else
  274. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  275. seq_printf(m, "%d prepares\n", work->pending);
  276. if (work->old_fb_obj) {
  277. struct drm_i915_gem_object *obj = work->old_fb_obj;
  278. if (obj)
  279. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  280. }
  281. if (work->pending_flip_obj) {
  282. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  283. if (obj)
  284. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  285. }
  286. }
  287. spin_unlock_irqrestore(&dev->event_lock, flags);
  288. }
  289. return 0;
  290. }
  291. static int i915_gem_request_info(struct seq_file *m, void *data)
  292. {
  293. struct drm_info_node *node = (struct drm_info_node *) m->private;
  294. struct drm_device *dev = node->minor->dev;
  295. drm_i915_private_t *dev_priv = dev->dev_private;
  296. struct drm_i915_gem_request *gem_request;
  297. int ret, count;
  298. ret = mutex_lock_interruptible(&dev->struct_mutex);
  299. if (ret)
  300. return ret;
  301. count = 0;
  302. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  303. seq_printf(m, "Render requests:\n");
  304. list_for_each_entry(gem_request,
  305. &dev_priv->ring[RCS].request_list,
  306. list) {
  307. seq_printf(m, " %d @ %d\n",
  308. gem_request->seqno,
  309. (int) (jiffies - gem_request->emitted_jiffies));
  310. }
  311. count++;
  312. }
  313. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  314. seq_printf(m, "BSD requests:\n");
  315. list_for_each_entry(gem_request,
  316. &dev_priv->ring[VCS].request_list,
  317. list) {
  318. seq_printf(m, " %d @ %d\n",
  319. gem_request->seqno,
  320. (int) (jiffies - gem_request->emitted_jiffies));
  321. }
  322. count++;
  323. }
  324. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  325. seq_printf(m, "BLT requests:\n");
  326. list_for_each_entry(gem_request,
  327. &dev_priv->ring[BCS].request_list,
  328. list) {
  329. seq_printf(m, " %d @ %d\n",
  330. gem_request->seqno,
  331. (int) (jiffies - gem_request->emitted_jiffies));
  332. }
  333. count++;
  334. }
  335. mutex_unlock(&dev->struct_mutex);
  336. if (count == 0)
  337. seq_printf(m, "No requests\n");
  338. return 0;
  339. }
  340. static void i915_ring_seqno_info(struct seq_file *m,
  341. struct intel_ring_buffer *ring)
  342. {
  343. if (ring->get_seqno) {
  344. seq_printf(m, "Current sequence (%s): %d\n",
  345. ring->name, ring->get_seqno(ring));
  346. seq_printf(m, "Waiter sequence (%s): %d\n",
  347. ring->name, ring->waiting_seqno);
  348. seq_printf(m, "IRQ sequence (%s): %d\n",
  349. ring->name, ring->irq_seqno);
  350. }
  351. }
  352. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  353. {
  354. struct drm_info_node *node = (struct drm_info_node *) m->private;
  355. struct drm_device *dev = node->minor->dev;
  356. drm_i915_private_t *dev_priv = dev->dev_private;
  357. int ret, i;
  358. ret = mutex_lock_interruptible(&dev->struct_mutex);
  359. if (ret)
  360. return ret;
  361. for (i = 0; i < I915_NUM_RINGS; i++)
  362. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  363. mutex_unlock(&dev->struct_mutex);
  364. return 0;
  365. }
  366. static int i915_interrupt_info(struct seq_file *m, void *data)
  367. {
  368. struct drm_info_node *node = (struct drm_info_node *) m->private;
  369. struct drm_device *dev = node->minor->dev;
  370. drm_i915_private_t *dev_priv = dev->dev_private;
  371. int ret, i;
  372. ret = mutex_lock_interruptible(&dev->struct_mutex);
  373. if (ret)
  374. return ret;
  375. if (!HAS_PCH_SPLIT(dev)) {
  376. seq_printf(m, "Interrupt enable: %08x\n",
  377. I915_READ(IER));
  378. seq_printf(m, "Interrupt identity: %08x\n",
  379. I915_READ(IIR));
  380. seq_printf(m, "Interrupt mask: %08x\n",
  381. I915_READ(IMR));
  382. seq_printf(m, "Pipe A stat: %08x\n",
  383. I915_READ(PIPEASTAT));
  384. seq_printf(m, "Pipe B stat: %08x\n",
  385. I915_READ(PIPEBSTAT));
  386. } else {
  387. seq_printf(m, "North Display Interrupt enable: %08x\n",
  388. I915_READ(DEIER));
  389. seq_printf(m, "North Display Interrupt identity: %08x\n",
  390. I915_READ(DEIIR));
  391. seq_printf(m, "North Display Interrupt mask: %08x\n",
  392. I915_READ(DEIMR));
  393. seq_printf(m, "South Display Interrupt enable: %08x\n",
  394. I915_READ(SDEIER));
  395. seq_printf(m, "South Display Interrupt identity: %08x\n",
  396. I915_READ(SDEIIR));
  397. seq_printf(m, "South Display Interrupt mask: %08x\n",
  398. I915_READ(SDEIMR));
  399. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  400. I915_READ(GTIER));
  401. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  402. I915_READ(GTIIR));
  403. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  404. I915_READ(GTIMR));
  405. }
  406. seq_printf(m, "Interrupts received: %d\n",
  407. atomic_read(&dev_priv->irq_received));
  408. for (i = 0; i < I915_NUM_RINGS; i++) {
  409. if (IS_GEN6(dev)) {
  410. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  411. dev_priv->ring[i].name,
  412. I915_READ_IMR(&dev_priv->ring[i]));
  413. }
  414. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  415. }
  416. mutex_unlock(&dev->struct_mutex);
  417. return 0;
  418. }
  419. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  420. {
  421. struct drm_info_node *node = (struct drm_info_node *) m->private;
  422. struct drm_device *dev = node->minor->dev;
  423. drm_i915_private_t *dev_priv = dev->dev_private;
  424. int i, ret;
  425. ret = mutex_lock_interruptible(&dev->struct_mutex);
  426. if (ret)
  427. return ret;
  428. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  429. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  430. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  431. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  432. seq_printf(m, "Fenced object[%2d] = ", i);
  433. if (obj == NULL)
  434. seq_printf(m, "unused");
  435. else
  436. describe_obj(m, obj);
  437. seq_printf(m, "\n");
  438. }
  439. mutex_unlock(&dev->struct_mutex);
  440. return 0;
  441. }
  442. static int i915_hws_info(struct seq_file *m, void *data)
  443. {
  444. struct drm_info_node *node = (struct drm_info_node *) m->private;
  445. struct drm_device *dev = node->minor->dev;
  446. drm_i915_private_t *dev_priv = dev->dev_private;
  447. struct intel_ring_buffer *ring;
  448. volatile u32 *hws;
  449. int i;
  450. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  451. hws = (volatile u32 *)ring->status_page.page_addr;
  452. if (hws == NULL)
  453. return 0;
  454. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  455. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  456. i * 4,
  457. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  458. }
  459. return 0;
  460. }
  461. static void i915_dump_object(struct seq_file *m,
  462. struct io_mapping *mapping,
  463. struct drm_i915_gem_object *obj)
  464. {
  465. int page, page_count, i;
  466. page_count = obj->base.size / PAGE_SIZE;
  467. for (page = 0; page < page_count; page++) {
  468. u32 *mem = io_mapping_map_wc(mapping,
  469. obj->gtt_offset + page * PAGE_SIZE);
  470. for (i = 0; i < PAGE_SIZE; i += 4)
  471. seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
  472. io_mapping_unmap(mem);
  473. }
  474. }
  475. static int i915_batchbuffer_info(struct seq_file *m, void *data)
  476. {
  477. struct drm_info_node *node = (struct drm_info_node *) m->private;
  478. struct drm_device *dev = node->minor->dev;
  479. drm_i915_private_t *dev_priv = dev->dev_private;
  480. struct drm_i915_gem_object *obj;
  481. int ret;
  482. ret = mutex_lock_interruptible(&dev->struct_mutex);
  483. if (ret)
  484. return ret;
  485. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  486. if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
  487. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  488. i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
  489. }
  490. }
  491. mutex_unlock(&dev->struct_mutex);
  492. return 0;
  493. }
  494. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  495. {
  496. struct drm_info_node *node = (struct drm_info_node *) m->private;
  497. struct drm_device *dev = node->minor->dev;
  498. drm_i915_private_t *dev_priv = dev->dev_private;
  499. struct intel_ring_buffer *ring;
  500. int ret;
  501. ret = mutex_lock_interruptible(&dev->struct_mutex);
  502. if (ret)
  503. return ret;
  504. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  505. if (!ring->obj) {
  506. seq_printf(m, "No ringbuffer setup\n");
  507. } else {
  508. u8 *virt = ring->virtual_start;
  509. uint32_t off;
  510. for (off = 0; off < ring->size; off += 4) {
  511. uint32_t *ptr = (uint32_t *)(virt + off);
  512. seq_printf(m, "%08x : %08x\n", off, *ptr);
  513. }
  514. }
  515. mutex_unlock(&dev->struct_mutex);
  516. return 0;
  517. }
  518. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  519. {
  520. struct drm_info_node *node = (struct drm_info_node *) m->private;
  521. struct drm_device *dev = node->minor->dev;
  522. drm_i915_private_t *dev_priv = dev->dev_private;
  523. struct intel_ring_buffer *ring;
  524. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  525. if (ring->size == 0)
  526. return 0;
  527. seq_printf(m, "Ring %s:\n", ring->name);
  528. seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
  529. seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
  530. seq_printf(m, " Size : %08x\n", ring->size);
  531. seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
  532. seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
  533. if (IS_GEN6(dev)) {
  534. seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
  535. seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
  536. }
  537. seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
  538. seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
  539. return 0;
  540. }
  541. static const char *ring_str(int ring)
  542. {
  543. switch (ring) {
  544. case RING_RENDER: return " render";
  545. case RING_BSD: return " bsd";
  546. case RING_BLT: return " blt";
  547. default: return "";
  548. }
  549. }
  550. static const char *pin_flag(int pinned)
  551. {
  552. if (pinned > 0)
  553. return " P";
  554. else if (pinned < 0)
  555. return " p";
  556. else
  557. return "";
  558. }
  559. static const char *tiling_flag(int tiling)
  560. {
  561. switch (tiling) {
  562. default:
  563. case I915_TILING_NONE: return "";
  564. case I915_TILING_X: return " X";
  565. case I915_TILING_Y: return " Y";
  566. }
  567. }
  568. static const char *dirty_flag(int dirty)
  569. {
  570. return dirty ? " dirty" : "";
  571. }
  572. static const char *purgeable_flag(int purgeable)
  573. {
  574. return purgeable ? " purgeable" : "";
  575. }
  576. static void print_error_buffers(struct seq_file *m,
  577. const char *name,
  578. struct drm_i915_error_buffer *err,
  579. int count)
  580. {
  581. seq_printf(m, "%s [%d]:\n", name, count);
  582. while (count--) {
  583. seq_printf(m, " %08x %8zd %04x %04x %08x%s%s%s%s%s",
  584. err->gtt_offset,
  585. err->size,
  586. err->read_domains,
  587. err->write_domain,
  588. err->seqno,
  589. pin_flag(err->pinned),
  590. tiling_flag(err->tiling),
  591. dirty_flag(err->dirty),
  592. purgeable_flag(err->purgeable),
  593. ring_str(err->ring));
  594. if (err->name)
  595. seq_printf(m, " (name: %d)", err->name);
  596. if (err->fence_reg != I915_FENCE_REG_NONE)
  597. seq_printf(m, " (fence: %d)", err->fence_reg);
  598. seq_printf(m, "\n");
  599. err++;
  600. }
  601. }
  602. static int i915_error_state(struct seq_file *m, void *unused)
  603. {
  604. struct drm_info_node *node = (struct drm_info_node *) m->private;
  605. struct drm_device *dev = node->minor->dev;
  606. drm_i915_private_t *dev_priv = dev->dev_private;
  607. struct drm_i915_error_state *error;
  608. unsigned long flags;
  609. int i, page, offset, elt;
  610. spin_lock_irqsave(&dev_priv->error_lock, flags);
  611. if (!dev_priv->first_error) {
  612. seq_printf(m, "no error state collected\n");
  613. goto out;
  614. }
  615. error = dev_priv->first_error;
  616. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  617. error->time.tv_usec);
  618. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  619. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  620. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  621. if (INTEL_INFO(dev)->gen >= 6) {
  622. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  623. seq_printf(m, "Blitter command stream:\n");
  624. seq_printf(m, " ACTHD: 0x%08x\n", error->bcs_acthd);
  625. seq_printf(m, " IPEIR: 0x%08x\n", error->bcs_ipeir);
  626. seq_printf(m, " IPEHR: 0x%08x\n", error->bcs_ipehr);
  627. seq_printf(m, " INSTDONE: 0x%08x\n", error->bcs_instdone);
  628. seq_printf(m, " seqno: 0x%08x\n", error->bcs_seqno);
  629. seq_printf(m, "Video (BSD) command stream:\n");
  630. seq_printf(m, " ACTHD: 0x%08x\n", error->vcs_acthd);
  631. seq_printf(m, " IPEIR: 0x%08x\n", error->vcs_ipeir);
  632. seq_printf(m, " IPEHR: 0x%08x\n", error->vcs_ipehr);
  633. seq_printf(m, " INSTDONE: 0x%08x\n", error->vcs_instdone);
  634. seq_printf(m, " seqno: 0x%08x\n", error->vcs_seqno);
  635. }
  636. seq_printf(m, "Render command stream:\n");
  637. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
  638. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
  639. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
  640. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
  641. if (INTEL_INFO(dev)->gen >= 4) {
  642. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  643. seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
  644. }
  645. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
  646. seq_printf(m, " seqno: 0x%08x\n", error->seqno);
  647. for (i = 0; i < 16; i++)
  648. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  649. if (error->active_bo)
  650. print_error_buffers(m, "Active",
  651. error->active_bo,
  652. error->active_bo_count);
  653. if (error->pinned_bo)
  654. print_error_buffers(m, "Pinned",
  655. error->pinned_bo,
  656. error->pinned_bo_count);
  657. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  658. if (error->batchbuffer[i]) {
  659. struct drm_i915_error_object *obj = error->batchbuffer[i];
  660. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  661. offset = 0;
  662. for (page = 0; page < obj->page_count; page++) {
  663. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  664. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  665. offset += 4;
  666. }
  667. }
  668. }
  669. }
  670. if (error->ringbuffer) {
  671. struct drm_i915_error_object *obj = error->ringbuffer;
  672. seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
  673. offset = 0;
  674. for (page = 0; page < obj->page_count; page++) {
  675. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  676. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  677. offset += 4;
  678. }
  679. }
  680. }
  681. if (error->overlay)
  682. intel_overlay_print_error_state(m, error->overlay);
  683. if (error->display)
  684. intel_display_print_error_state(m, dev, error->display);
  685. out:
  686. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  687. return 0;
  688. }
  689. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  690. {
  691. struct drm_info_node *node = (struct drm_info_node *) m->private;
  692. struct drm_device *dev = node->minor->dev;
  693. drm_i915_private_t *dev_priv = dev->dev_private;
  694. u16 crstanddelay = I915_READ16(CRSTANDVID);
  695. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  696. return 0;
  697. }
  698. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  699. {
  700. struct drm_info_node *node = (struct drm_info_node *) m->private;
  701. struct drm_device *dev = node->minor->dev;
  702. drm_i915_private_t *dev_priv = dev->dev_private;
  703. if (IS_GEN5(dev)) {
  704. u16 rgvswctl = I915_READ16(MEMSWCTL);
  705. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  706. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  707. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  708. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  709. MEMSTAT_VID_SHIFT);
  710. seq_printf(m, "Current P-state: %d\n",
  711. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  712. } else if (IS_GEN6(dev)) {
  713. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  714. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  715. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  716. int max_freq;
  717. /* RPSTAT1 is in the GT power well */
  718. __gen6_force_wake_get(dev_priv);
  719. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  720. seq_printf(m, "RPSTAT1: 0x%08x\n", I915_READ(GEN6_RPSTAT1));
  721. seq_printf(m, "Render p-state ratio: %d\n",
  722. (gt_perf_status & 0xff00) >> 8);
  723. seq_printf(m, "Render p-state VID: %d\n",
  724. gt_perf_status & 0xff);
  725. seq_printf(m, "Render p-state limit: %d\n",
  726. rp_state_limits & 0xff);
  727. max_freq = (rp_state_cap & 0xff0000) >> 16;
  728. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  729. max_freq * 100);
  730. max_freq = (rp_state_cap & 0xff00) >> 8;
  731. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  732. max_freq * 100);
  733. max_freq = rp_state_cap & 0xff;
  734. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  735. max_freq * 100);
  736. __gen6_force_wake_put(dev_priv);
  737. } else {
  738. seq_printf(m, "no P-state info available\n");
  739. }
  740. return 0;
  741. }
  742. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  743. {
  744. struct drm_info_node *node = (struct drm_info_node *) m->private;
  745. struct drm_device *dev = node->minor->dev;
  746. drm_i915_private_t *dev_priv = dev->dev_private;
  747. u32 delayfreq;
  748. int i;
  749. for (i = 0; i < 16; i++) {
  750. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  751. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  752. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  753. }
  754. return 0;
  755. }
  756. static inline int MAP_TO_MV(int map)
  757. {
  758. return 1250 - (map * 25);
  759. }
  760. static int i915_inttoext_table(struct seq_file *m, void *unused)
  761. {
  762. struct drm_info_node *node = (struct drm_info_node *) m->private;
  763. struct drm_device *dev = node->minor->dev;
  764. drm_i915_private_t *dev_priv = dev->dev_private;
  765. u32 inttoext;
  766. int i;
  767. for (i = 1; i <= 32; i++) {
  768. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  769. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  770. }
  771. return 0;
  772. }
  773. static int i915_drpc_info(struct seq_file *m, void *unused)
  774. {
  775. struct drm_info_node *node = (struct drm_info_node *) m->private;
  776. struct drm_device *dev = node->minor->dev;
  777. drm_i915_private_t *dev_priv = dev->dev_private;
  778. u32 rgvmodectl = I915_READ(MEMMODECTL);
  779. u32 rstdbyctl = I915_READ(RSTDBYCTL);
  780. u16 crstandvid = I915_READ16(CRSTANDVID);
  781. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  782. "yes" : "no");
  783. seq_printf(m, "Boost freq: %d\n",
  784. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  785. MEMMODE_BOOST_FREQ_SHIFT);
  786. seq_printf(m, "HW control enabled: %s\n",
  787. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  788. seq_printf(m, "SW control enabled: %s\n",
  789. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  790. seq_printf(m, "Gated voltage change: %s\n",
  791. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  792. seq_printf(m, "Starting frequency: P%d\n",
  793. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  794. seq_printf(m, "Max P-state: P%d\n",
  795. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  796. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  797. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  798. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  799. seq_printf(m, "Render standby enabled: %s\n",
  800. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  801. seq_printf(m, "Current RS state: ");
  802. switch (rstdbyctl & RSX_STATUS_MASK) {
  803. case RSX_STATUS_ON:
  804. seq_printf(m, "on\n");
  805. break;
  806. case RSX_STATUS_RC1:
  807. seq_printf(m, "RC1\n");
  808. break;
  809. case RSX_STATUS_RC1E:
  810. seq_printf(m, "RC1E\n");
  811. break;
  812. case RSX_STATUS_RS1:
  813. seq_printf(m, "RS1\n");
  814. break;
  815. case RSX_STATUS_RS2:
  816. seq_printf(m, "RS2 (RC6)\n");
  817. break;
  818. case RSX_STATUS_RS3:
  819. seq_printf(m, "RC3 (RC6+)\n");
  820. break;
  821. default:
  822. seq_printf(m, "unknown\n");
  823. break;
  824. }
  825. return 0;
  826. }
  827. static int i915_fbc_status(struct seq_file *m, void *unused)
  828. {
  829. struct drm_info_node *node = (struct drm_info_node *) m->private;
  830. struct drm_device *dev = node->minor->dev;
  831. drm_i915_private_t *dev_priv = dev->dev_private;
  832. if (!I915_HAS_FBC(dev)) {
  833. seq_printf(m, "FBC unsupported on this chipset\n");
  834. return 0;
  835. }
  836. if (intel_fbc_enabled(dev)) {
  837. seq_printf(m, "FBC enabled\n");
  838. } else {
  839. seq_printf(m, "FBC disabled: ");
  840. switch (dev_priv->no_fbc_reason) {
  841. case FBC_NO_OUTPUT:
  842. seq_printf(m, "no outputs");
  843. break;
  844. case FBC_STOLEN_TOO_SMALL:
  845. seq_printf(m, "not enough stolen memory");
  846. break;
  847. case FBC_UNSUPPORTED_MODE:
  848. seq_printf(m, "mode not supported");
  849. break;
  850. case FBC_MODE_TOO_LARGE:
  851. seq_printf(m, "mode too large");
  852. break;
  853. case FBC_BAD_PLANE:
  854. seq_printf(m, "FBC unsupported on plane");
  855. break;
  856. case FBC_NOT_TILED:
  857. seq_printf(m, "scanout buffer not tiled");
  858. break;
  859. case FBC_MULTIPLE_PIPES:
  860. seq_printf(m, "multiple pipes are enabled");
  861. break;
  862. default:
  863. seq_printf(m, "unknown reason");
  864. }
  865. seq_printf(m, "\n");
  866. }
  867. return 0;
  868. }
  869. static int i915_sr_status(struct seq_file *m, void *unused)
  870. {
  871. struct drm_info_node *node = (struct drm_info_node *) m->private;
  872. struct drm_device *dev = node->minor->dev;
  873. drm_i915_private_t *dev_priv = dev->dev_private;
  874. bool sr_enabled = false;
  875. if (HAS_PCH_SPLIT(dev))
  876. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  877. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  878. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  879. else if (IS_I915GM(dev))
  880. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  881. else if (IS_PINEVIEW(dev))
  882. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  883. seq_printf(m, "self-refresh: %s\n",
  884. sr_enabled ? "enabled" : "disabled");
  885. return 0;
  886. }
  887. static int i915_emon_status(struct seq_file *m, void *unused)
  888. {
  889. struct drm_info_node *node = (struct drm_info_node *) m->private;
  890. struct drm_device *dev = node->minor->dev;
  891. drm_i915_private_t *dev_priv = dev->dev_private;
  892. unsigned long temp, chipset, gfx;
  893. int ret;
  894. ret = mutex_lock_interruptible(&dev->struct_mutex);
  895. if (ret)
  896. return ret;
  897. temp = i915_mch_val(dev_priv);
  898. chipset = i915_chipset_val(dev_priv);
  899. gfx = i915_gfx_val(dev_priv);
  900. mutex_unlock(&dev->struct_mutex);
  901. seq_printf(m, "GMCH temp: %ld\n", temp);
  902. seq_printf(m, "Chipset power: %ld\n", chipset);
  903. seq_printf(m, "GFX power: %ld\n", gfx);
  904. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  905. return 0;
  906. }
  907. static int i915_gfxec(struct seq_file *m, void *unused)
  908. {
  909. struct drm_info_node *node = (struct drm_info_node *) m->private;
  910. struct drm_device *dev = node->minor->dev;
  911. drm_i915_private_t *dev_priv = dev->dev_private;
  912. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  913. return 0;
  914. }
  915. static int i915_opregion(struct seq_file *m, void *unused)
  916. {
  917. struct drm_info_node *node = (struct drm_info_node *) m->private;
  918. struct drm_device *dev = node->minor->dev;
  919. drm_i915_private_t *dev_priv = dev->dev_private;
  920. struct intel_opregion *opregion = &dev_priv->opregion;
  921. int ret;
  922. ret = mutex_lock_interruptible(&dev->struct_mutex);
  923. if (ret)
  924. return ret;
  925. if (opregion->header)
  926. seq_write(m, opregion->header, OPREGION_SIZE);
  927. mutex_unlock(&dev->struct_mutex);
  928. return 0;
  929. }
  930. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  931. {
  932. struct drm_info_node *node = (struct drm_info_node *) m->private;
  933. struct drm_device *dev = node->minor->dev;
  934. drm_i915_private_t *dev_priv = dev->dev_private;
  935. struct intel_fbdev *ifbdev;
  936. struct intel_framebuffer *fb;
  937. int ret;
  938. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  939. if (ret)
  940. return ret;
  941. ifbdev = dev_priv->fbdev;
  942. fb = to_intel_framebuffer(ifbdev->helper.fb);
  943. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  944. fb->base.width,
  945. fb->base.height,
  946. fb->base.depth,
  947. fb->base.bits_per_pixel);
  948. describe_obj(m, fb->obj);
  949. seq_printf(m, "\n");
  950. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  951. if (&fb->base == ifbdev->helper.fb)
  952. continue;
  953. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  954. fb->base.width,
  955. fb->base.height,
  956. fb->base.depth,
  957. fb->base.bits_per_pixel);
  958. describe_obj(m, fb->obj);
  959. seq_printf(m, "\n");
  960. }
  961. mutex_unlock(&dev->mode_config.mutex);
  962. return 0;
  963. }
  964. static int
  965. i915_wedged_open(struct inode *inode,
  966. struct file *filp)
  967. {
  968. filp->private_data = inode->i_private;
  969. return 0;
  970. }
  971. static ssize_t
  972. i915_wedged_read(struct file *filp,
  973. char __user *ubuf,
  974. size_t max,
  975. loff_t *ppos)
  976. {
  977. struct drm_device *dev = filp->private_data;
  978. drm_i915_private_t *dev_priv = dev->dev_private;
  979. char buf[80];
  980. int len;
  981. len = snprintf(buf, sizeof (buf),
  982. "wedged : %d\n",
  983. atomic_read(&dev_priv->mm.wedged));
  984. if (len > sizeof (buf))
  985. len = sizeof (buf);
  986. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  987. }
  988. static ssize_t
  989. i915_wedged_write(struct file *filp,
  990. const char __user *ubuf,
  991. size_t cnt,
  992. loff_t *ppos)
  993. {
  994. struct drm_device *dev = filp->private_data;
  995. char buf[20];
  996. int val = 1;
  997. if (cnt > 0) {
  998. if (cnt > sizeof (buf) - 1)
  999. return -EINVAL;
  1000. if (copy_from_user(buf, ubuf, cnt))
  1001. return -EFAULT;
  1002. buf[cnt] = 0;
  1003. val = simple_strtoul(buf, NULL, 0);
  1004. }
  1005. DRM_INFO("Manually setting wedged to %d\n", val);
  1006. i915_handle_error(dev, val);
  1007. return cnt;
  1008. }
  1009. static const struct file_operations i915_wedged_fops = {
  1010. .owner = THIS_MODULE,
  1011. .open = i915_wedged_open,
  1012. .read = i915_wedged_read,
  1013. .write = i915_wedged_write,
  1014. .llseek = default_llseek,
  1015. };
  1016. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1017. * allocated we need to hook into the minor for release. */
  1018. static int
  1019. drm_add_fake_info_node(struct drm_minor *minor,
  1020. struct dentry *ent,
  1021. const void *key)
  1022. {
  1023. struct drm_info_node *node;
  1024. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1025. if (node == NULL) {
  1026. debugfs_remove(ent);
  1027. return -ENOMEM;
  1028. }
  1029. node->minor = minor;
  1030. node->dent = ent;
  1031. node->info_ent = (void *) key;
  1032. list_add(&node->list, &minor->debugfs_nodes.list);
  1033. return 0;
  1034. }
  1035. static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
  1036. {
  1037. struct drm_device *dev = minor->dev;
  1038. struct dentry *ent;
  1039. ent = debugfs_create_file("i915_wedged",
  1040. S_IRUGO | S_IWUSR,
  1041. root, dev,
  1042. &i915_wedged_fops);
  1043. if (IS_ERR(ent))
  1044. return PTR_ERR(ent);
  1045. return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
  1046. }
  1047. static struct drm_info_list i915_debugfs_list[] = {
  1048. {"i915_capabilities", i915_capabilities, 0, 0},
  1049. {"i915_gem_objects", i915_gem_object_info, 0},
  1050. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1051. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  1052. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1053. {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
  1054. {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
  1055. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1056. {"i915_gem_request", i915_gem_request_info, 0},
  1057. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1058. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1059. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1060. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1061. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1062. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1063. {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
  1064. {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
  1065. {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
  1066. {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
  1067. {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
  1068. {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
  1069. {"i915_batchbuffers", i915_batchbuffer_info, 0},
  1070. {"i915_error_state", i915_error_state, 0},
  1071. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1072. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1073. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1074. {"i915_inttoext_table", i915_inttoext_table, 0},
  1075. {"i915_drpc_info", i915_drpc_info, 0},
  1076. {"i915_emon_status", i915_emon_status, 0},
  1077. {"i915_gfxec", i915_gfxec, 0},
  1078. {"i915_fbc_status", i915_fbc_status, 0},
  1079. {"i915_sr_status", i915_sr_status, 0},
  1080. {"i915_opregion", i915_opregion, 0},
  1081. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1082. };
  1083. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1084. int i915_debugfs_init(struct drm_minor *minor)
  1085. {
  1086. int ret;
  1087. ret = i915_wedged_create(minor->debugfs_root, minor);
  1088. if (ret)
  1089. return ret;
  1090. return drm_debugfs_create_files(i915_debugfs_list,
  1091. I915_DEBUGFS_ENTRIES,
  1092. minor->debugfs_root, minor);
  1093. }
  1094. void i915_debugfs_cleanup(struct drm_minor *minor)
  1095. {
  1096. drm_debugfs_remove_files(i915_debugfs_list,
  1097. I915_DEBUGFS_ENTRIES, minor);
  1098. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1099. 1, minor);
  1100. }
  1101. #endif /* CONFIG_DEBUG_FS */