dsi.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148
  1. /*
  2. * linux/drivers/video/omap2/dss/dsi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define DSS_SUBSYS_NAME "DSI"
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/err.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/delay.h>
  27. #include <linux/mutex.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/wait.h>
  33. #include <linux/workqueue.h>
  34. #include <linux/sched.h>
  35. #include <video/omapdss.h>
  36. #include <plat/clock.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. /*#define VERBOSE_IRQ*/
  40. #define DSI_CATCH_MISSING_TE
  41. struct dsi_reg { u16 idx; };
  42. #define DSI_REG(idx) ((const struct dsi_reg) { idx })
  43. #define DSI_SZ_REGS SZ_1K
  44. /* DSI Protocol Engine */
  45. #define DSI_REVISION DSI_REG(0x0000)
  46. #define DSI_SYSCONFIG DSI_REG(0x0010)
  47. #define DSI_SYSSTATUS DSI_REG(0x0014)
  48. #define DSI_IRQSTATUS DSI_REG(0x0018)
  49. #define DSI_IRQENABLE DSI_REG(0x001C)
  50. #define DSI_CTRL DSI_REG(0x0040)
  51. #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
  52. #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
  53. #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
  54. #define DSI_CLK_CTRL DSI_REG(0x0054)
  55. #define DSI_TIMING1 DSI_REG(0x0058)
  56. #define DSI_TIMING2 DSI_REG(0x005C)
  57. #define DSI_VM_TIMING1 DSI_REG(0x0060)
  58. #define DSI_VM_TIMING2 DSI_REG(0x0064)
  59. #define DSI_VM_TIMING3 DSI_REG(0x0068)
  60. #define DSI_CLK_TIMING DSI_REG(0x006C)
  61. #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
  62. #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
  63. #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
  64. #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
  65. #define DSI_VM_TIMING4 DSI_REG(0x0080)
  66. #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
  67. #define DSI_VM_TIMING5 DSI_REG(0x0088)
  68. #define DSI_VM_TIMING6 DSI_REG(0x008C)
  69. #define DSI_VM_TIMING7 DSI_REG(0x0090)
  70. #define DSI_STOPCLK_TIMING DSI_REG(0x0094)
  71. #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
  72. #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
  73. #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
  74. #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
  75. #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
  76. #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
  77. #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
  78. /* DSIPHY_SCP */
  79. #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
  80. #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
  81. #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
  82. #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
  83. #define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
  84. /* DSI_PLL_CTRL_SCP */
  85. #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
  86. #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
  87. #define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
  88. #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
  89. #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
  90. #define REG_GET(idx, start, end) \
  91. FLD_GET(dsi_read_reg(idx), start, end)
  92. #define REG_FLD_MOD(idx, val, start, end) \
  93. dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
  94. /* Global interrupts */
  95. #define DSI_IRQ_VC0 (1 << 0)
  96. #define DSI_IRQ_VC1 (1 << 1)
  97. #define DSI_IRQ_VC2 (1 << 2)
  98. #define DSI_IRQ_VC3 (1 << 3)
  99. #define DSI_IRQ_WAKEUP (1 << 4)
  100. #define DSI_IRQ_RESYNC (1 << 5)
  101. #define DSI_IRQ_PLL_LOCK (1 << 7)
  102. #define DSI_IRQ_PLL_UNLOCK (1 << 8)
  103. #define DSI_IRQ_PLL_RECALL (1 << 9)
  104. #define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
  105. #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
  106. #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
  107. #define DSI_IRQ_TE_TRIGGER (1 << 16)
  108. #define DSI_IRQ_ACK_TRIGGER (1 << 17)
  109. #define DSI_IRQ_SYNC_LOST (1 << 18)
  110. #define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
  111. #define DSI_IRQ_TA_TIMEOUT (1 << 20)
  112. #define DSI_IRQ_ERROR_MASK \
  113. (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
  114. DSI_IRQ_TA_TIMEOUT)
  115. #define DSI_IRQ_CHANNEL_MASK 0xf
  116. /* Virtual channel interrupts */
  117. #define DSI_VC_IRQ_CS (1 << 0)
  118. #define DSI_VC_IRQ_ECC_CORR (1 << 1)
  119. #define DSI_VC_IRQ_PACKET_SENT (1 << 2)
  120. #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
  121. #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
  122. #define DSI_VC_IRQ_BTA (1 << 5)
  123. #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
  124. #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
  125. #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
  126. #define DSI_VC_IRQ_ERROR_MASK \
  127. (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
  128. DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
  129. DSI_VC_IRQ_FIFO_TX_UDF)
  130. /* ComplexIO interrupts */
  131. #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
  132. #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
  133. #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
  134. #define DSI_CIO_IRQ_ERRESC1 (1 << 5)
  135. #define DSI_CIO_IRQ_ERRESC2 (1 << 6)
  136. #define DSI_CIO_IRQ_ERRESC3 (1 << 7)
  137. #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
  138. #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
  139. #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
  140. #define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
  141. #define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
  142. #define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
  143. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
  144. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
  145. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
  146. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
  147. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
  148. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
  149. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
  150. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
  151. #define DSI_CIO_IRQ_ERROR_MASK \
  152. (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
  153. DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
  154. DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRCONTROL1 | \
  155. DSI_CIO_IRQ_ERRCONTROL2 | DSI_CIO_IRQ_ERRCONTROL3 | \
  156. DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
  157. DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
  158. DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3)
  159. #define DSI_DT_DCS_SHORT_WRITE_0 0x05
  160. #define DSI_DT_DCS_SHORT_WRITE_1 0x15
  161. #define DSI_DT_DCS_READ 0x06
  162. #define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
  163. #define DSI_DT_NULL_PACKET 0x09
  164. #define DSI_DT_DCS_LONG_WRITE 0x39
  165. #define DSI_DT_RX_ACK_WITH_ERR 0x02
  166. #define DSI_DT_RX_DCS_LONG_READ 0x1c
  167. #define DSI_DT_RX_SHORT_READ_1 0x21
  168. #define DSI_DT_RX_SHORT_READ_2 0x22
  169. typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
  170. #define DSI_MAX_NR_ISRS 2
  171. struct dsi_isr_data {
  172. omap_dsi_isr_t isr;
  173. void *arg;
  174. u32 mask;
  175. };
  176. enum fifo_size {
  177. DSI_FIFO_SIZE_0 = 0,
  178. DSI_FIFO_SIZE_32 = 1,
  179. DSI_FIFO_SIZE_64 = 2,
  180. DSI_FIFO_SIZE_96 = 3,
  181. DSI_FIFO_SIZE_128 = 4,
  182. };
  183. enum dsi_vc_mode {
  184. DSI_VC_MODE_L4 = 0,
  185. DSI_VC_MODE_VP,
  186. };
  187. enum dsi_lane {
  188. DSI_CLK_P = 1 << 0,
  189. DSI_CLK_N = 1 << 1,
  190. DSI_DATA1_P = 1 << 2,
  191. DSI_DATA1_N = 1 << 3,
  192. DSI_DATA2_P = 1 << 4,
  193. DSI_DATA2_N = 1 << 5,
  194. };
  195. struct dsi_update_region {
  196. u16 x, y, w, h;
  197. struct omap_dss_device *device;
  198. };
  199. struct dsi_irq_stats {
  200. unsigned long last_reset;
  201. unsigned irq_count;
  202. unsigned dsi_irqs[32];
  203. unsigned vc_irqs[4][32];
  204. unsigned cio_irqs[32];
  205. };
  206. struct dsi_isr_tables {
  207. struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
  208. struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
  209. struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
  210. };
  211. static struct
  212. {
  213. struct platform_device *pdev;
  214. void __iomem *base;
  215. int irq;
  216. void (*dsi_mux_pads)(bool enable);
  217. struct dsi_clock_info current_cinfo;
  218. bool vdds_dsi_enabled;
  219. struct regulator *vdds_dsi_reg;
  220. struct {
  221. enum dsi_vc_mode mode;
  222. struct omap_dss_device *dssdev;
  223. enum fifo_size fifo_size;
  224. int vc_id;
  225. } vc[4];
  226. struct mutex lock;
  227. struct semaphore bus_lock;
  228. unsigned pll_locked;
  229. spinlock_t irq_lock;
  230. struct dsi_isr_tables isr_tables;
  231. /* space for a copy used by the interrupt handler */
  232. struct dsi_isr_tables isr_tables_copy;
  233. int update_channel;
  234. struct dsi_update_region update_region;
  235. bool te_enabled;
  236. bool ulps_enabled;
  237. struct workqueue_struct *workqueue;
  238. void (*framedone_callback)(int, void *);
  239. void *framedone_data;
  240. struct delayed_work framedone_timeout_work;
  241. #ifdef DSI_CATCH_MISSING_TE
  242. struct timer_list te_timer;
  243. #endif
  244. unsigned long cache_req_pck;
  245. unsigned long cache_clk_freq;
  246. struct dsi_clock_info cache_cinfo;
  247. u32 errors;
  248. spinlock_t errors_lock;
  249. #ifdef DEBUG
  250. ktime_t perf_setup_time;
  251. ktime_t perf_start_time;
  252. #endif
  253. int debug_read;
  254. int debug_write;
  255. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  256. spinlock_t irq_stats_lock;
  257. struct dsi_irq_stats irq_stats;
  258. #endif
  259. /* DSI PLL Parameter Ranges */
  260. unsigned long regm_max, regn_max;
  261. unsigned long regm_dispc_max, regm_dsi_max;
  262. unsigned long fint_min, fint_max;
  263. unsigned long lpdiv_max;
  264. unsigned scp_clk_refcount;
  265. } dsi;
  266. #ifdef DEBUG
  267. static unsigned int dsi_perf;
  268. module_param_named(dsi_perf, dsi_perf, bool, 0644);
  269. #endif
  270. static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
  271. {
  272. __raw_writel(val, dsi.base + idx.idx);
  273. }
  274. static inline u32 dsi_read_reg(const struct dsi_reg idx)
  275. {
  276. return __raw_readl(dsi.base + idx.idx);
  277. }
  278. void dsi_save_context(void)
  279. {
  280. }
  281. void dsi_restore_context(void)
  282. {
  283. }
  284. void dsi_bus_lock(void)
  285. {
  286. down(&dsi.bus_lock);
  287. }
  288. EXPORT_SYMBOL(dsi_bus_lock);
  289. void dsi_bus_unlock(void)
  290. {
  291. up(&dsi.bus_lock);
  292. }
  293. EXPORT_SYMBOL(dsi_bus_unlock);
  294. static bool dsi_bus_is_locked(void)
  295. {
  296. return dsi.bus_lock.count == 0;
  297. }
  298. static void dsi_completion_handler(void *data, u32 mask)
  299. {
  300. complete((struct completion *)data);
  301. }
  302. static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
  303. int value)
  304. {
  305. int t = 100000;
  306. while (REG_GET(idx, bitnum, bitnum) != value) {
  307. if (--t == 0)
  308. return !value;
  309. }
  310. return value;
  311. }
  312. #ifdef DEBUG
  313. static void dsi_perf_mark_setup(void)
  314. {
  315. dsi.perf_setup_time = ktime_get();
  316. }
  317. static void dsi_perf_mark_start(void)
  318. {
  319. dsi.perf_start_time = ktime_get();
  320. }
  321. static void dsi_perf_show(const char *name)
  322. {
  323. ktime_t t, setup_time, trans_time;
  324. u32 total_bytes;
  325. u32 setup_us, trans_us, total_us;
  326. if (!dsi_perf)
  327. return;
  328. t = ktime_get();
  329. setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
  330. setup_us = (u32)ktime_to_us(setup_time);
  331. if (setup_us == 0)
  332. setup_us = 1;
  333. trans_time = ktime_sub(t, dsi.perf_start_time);
  334. trans_us = (u32)ktime_to_us(trans_time);
  335. if (trans_us == 0)
  336. trans_us = 1;
  337. total_us = setup_us + trans_us;
  338. total_bytes = dsi.update_region.w *
  339. dsi.update_region.h *
  340. dsi.update_region.device->ctrl.pixel_size / 8;
  341. printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
  342. "%u bytes, %u kbytes/sec\n",
  343. name,
  344. setup_us,
  345. trans_us,
  346. total_us,
  347. 1000*1000 / total_us,
  348. total_bytes,
  349. total_bytes * 1000 / total_us);
  350. }
  351. #else
  352. #define dsi_perf_mark_setup()
  353. #define dsi_perf_mark_start()
  354. #define dsi_perf_show(x)
  355. #endif
  356. static void print_irq_status(u32 status)
  357. {
  358. if (status == 0)
  359. return;
  360. #ifndef VERBOSE_IRQ
  361. if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
  362. return;
  363. #endif
  364. printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
  365. #define PIS(x) \
  366. if (status & DSI_IRQ_##x) \
  367. printk(#x " ");
  368. #ifdef VERBOSE_IRQ
  369. PIS(VC0);
  370. PIS(VC1);
  371. PIS(VC2);
  372. PIS(VC3);
  373. #endif
  374. PIS(WAKEUP);
  375. PIS(RESYNC);
  376. PIS(PLL_LOCK);
  377. PIS(PLL_UNLOCK);
  378. PIS(PLL_RECALL);
  379. PIS(COMPLEXIO_ERR);
  380. PIS(HS_TX_TIMEOUT);
  381. PIS(LP_RX_TIMEOUT);
  382. PIS(TE_TRIGGER);
  383. PIS(ACK_TRIGGER);
  384. PIS(SYNC_LOST);
  385. PIS(LDO_POWER_GOOD);
  386. PIS(TA_TIMEOUT);
  387. #undef PIS
  388. printk("\n");
  389. }
  390. static void print_irq_status_vc(int channel, u32 status)
  391. {
  392. if (status == 0)
  393. return;
  394. #ifndef VERBOSE_IRQ
  395. if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
  396. return;
  397. #endif
  398. printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
  399. #define PIS(x) \
  400. if (status & DSI_VC_IRQ_##x) \
  401. printk(#x " ");
  402. PIS(CS);
  403. PIS(ECC_CORR);
  404. #ifdef VERBOSE_IRQ
  405. PIS(PACKET_SENT);
  406. #endif
  407. PIS(FIFO_TX_OVF);
  408. PIS(FIFO_RX_OVF);
  409. PIS(BTA);
  410. PIS(ECC_NO_CORR);
  411. PIS(FIFO_TX_UDF);
  412. PIS(PP_BUSY_CHANGE);
  413. #undef PIS
  414. printk("\n");
  415. }
  416. static void print_irq_status_cio(u32 status)
  417. {
  418. if (status == 0)
  419. return;
  420. printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
  421. #define PIS(x) \
  422. if (status & DSI_CIO_IRQ_##x) \
  423. printk(#x " ");
  424. PIS(ERRSYNCESC1);
  425. PIS(ERRSYNCESC2);
  426. PIS(ERRSYNCESC3);
  427. PIS(ERRESC1);
  428. PIS(ERRESC2);
  429. PIS(ERRESC3);
  430. PIS(ERRCONTROL1);
  431. PIS(ERRCONTROL2);
  432. PIS(ERRCONTROL3);
  433. PIS(STATEULPS1);
  434. PIS(STATEULPS2);
  435. PIS(STATEULPS3);
  436. PIS(ERRCONTENTIONLP0_1);
  437. PIS(ERRCONTENTIONLP1_1);
  438. PIS(ERRCONTENTIONLP0_2);
  439. PIS(ERRCONTENTIONLP1_2);
  440. PIS(ERRCONTENTIONLP0_3);
  441. PIS(ERRCONTENTIONLP1_3);
  442. PIS(ULPSACTIVENOT_ALL0);
  443. PIS(ULPSACTIVENOT_ALL1);
  444. #undef PIS
  445. printk("\n");
  446. }
  447. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  448. static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  449. {
  450. int i;
  451. spin_lock(&dsi.irq_stats_lock);
  452. dsi.irq_stats.irq_count++;
  453. dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
  454. for (i = 0; i < 4; ++i)
  455. dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
  456. dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
  457. spin_unlock(&dsi.irq_stats_lock);
  458. }
  459. #else
  460. #define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
  461. #endif
  462. static int debug_irq;
  463. static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  464. {
  465. int i;
  466. if (irqstatus & DSI_IRQ_ERROR_MASK) {
  467. DSSERR("DSI error, irqstatus %x\n", irqstatus);
  468. print_irq_status(irqstatus);
  469. spin_lock(&dsi.errors_lock);
  470. dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
  471. spin_unlock(&dsi.errors_lock);
  472. } else if (debug_irq) {
  473. print_irq_status(irqstatus);
  474. }
  475. for (i = 0; i < 4; ++i) {
  476. if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
  477. DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
  478. i, vcstatus[i]);
  479. print_irq_status_vc(i, vcstatus[i]);
  480. } else if (debug_irq) {
  481. print_irq_status_vc(i, vcstatus[i]);
  482. }
  483. }
  484. if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
  485. DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
  486. print_irq_status_cio(ciostatus);
  487. } else if (debug_irq) {
  488. print_irq_status_cio(ciostatus);
  489. }
  490. }
  491. static void dsi_call_isrs(struct dsi_isr_data *isr_array,
  492. unsigned isr_array_size, u32 irqstatus)
  493. {
  494. struct dsi_isr_data *isr_data;
  495. int i;
  496. for (i = 0; i < isr_array_size; i++) {
  497. isr_data = &isr_array[i];
  498. if (isr_data->isr && isr_data->mask & irqstatus)
  499. isr_data->isr(isr_data->arg, irqstatus);
  500. }
  501. }
  502. static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
  503. u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  504. {
  505. int i;
  506. dsi_call_isrs(isr_tables->isr_table,
  507. ARRAY_SIZE(isr_tables->isr_table),
  508. irqstatus);
  509. for (i = 0; i < 4; ++i) {
  510. if (vcstatus[i] == 0)
  511. continue;
  512. dsi_call_isrs(isr_tables->isr_table_vc[i],
  513. ARRAY_SIZE(isr_tables->isr_table_vc[i]),
  514. vcstatus[i]);
  515. }
  516. if (ciostatus != 0)
  517. dsi_call_isrs(isr_tables->isr_table_cio,
  518. ARRAY_SIZE(isr_tables->isr_table_cio),
  519. ciostatus);
  520. }
  521. static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
  522. {
  523. u32 irqstatus, vcstatus[4], ciostatus;
  524. int i;
  525. spin_lock(&dsi.irq_lock);
  526. irqstatus = dsi_read_reg(DSI_IRQSTATUS);
  527. /* IRQ is not for us */
  528. if (!irqstatus) {
  529. spin_unlock(&dsi.irq_lock);
  530. return IRQ_NONE;
  531. }
  532. dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
  533. /* flush posted write */
  534. dsi_read_reg(DSI_IRQSTATUS);
  535. for (i = 0; i < 4; ++i) {
  536. if ((irqstatus & (1 << i)) == 0) {
  537. vcstatus[i] = 0;
  538. continue;
  539. }
  540. vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
  541. dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
  542. /* flush posted write */
  543. dsi_read_reg(DSI_VC_IRQSTATUS(i));
  544. }
  545. if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
  546. ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  547. dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
  548. /* flush posted write */
  549. dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  550. } else {
  551. ciostatus = 0;
  552. }
  553. #ifdef DSI_CATCH_MISSING_TE
  554. if (irqstatus & DSI_IRQ_TE_TRIGGER)
  555. del_timer(&dsi.te_timer);
  556. #endif
  557. /* make a copy and unlock, so that isrs can unregister
  558. * themselves */
  559. memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
  560. spin_unlock(&dsi.irq_lock);
  561. dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
  562. dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
  563. dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
  564. return IRQ_HANDLED;
  565. }
  566. /* dsi.irq_lock has to be locked by the caller */
  567. static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
  568. unsigned isr_array_size, u32 default_mask,
  569. const struct dsi_reg enable_reg,
  570. const struct dsi_reg status_reg)
  571. {
  572. struct dsi_isr_data *isr_data;
  573. u32 mask;
  574. u32 old_mask;
  575. int i;
  576. mask = default_mask;
  577. for (i = 0; i < isr_array_size; i++) {
  578. isr_data = &isr_array[i];
  579. if (isr_data->isr == NULL)
  580. continue;
  581. mask |= isr_data->mask;
  582. }
  583. old_mask = dsi_read_reg(enable_reg);
  584. /* clear the irqstatus for newly enabled irqs */
  585. dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
  586. dsi_write_reg(enable_reg, mask);
  587. /* flush posted writes */
  588. dsi_read_reg(enable_reg);
  589. dsi_read_reg(status_reg);
  590. }
  591. /* dsi.irq_lock has to be locked by the caller */
  592. static void _omap_dsi_set_irqs(void)
  593. {
  594. u32 mask = DSI_IRQ_ERROR_MASK;
  595. #ifdef DSI_CATCH_MISSING_TE
  596. mask |= DSI_IRQ_TE_TRIGGER;
  597. #endif
  598. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
  599. ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
  600. DSI_IRQENABLE, DSI_IRQSTATUS);
  601. }
  602. /* dsi.irq_lock has to be locked by the caller */
  603. static void _omap_dsi_set_irqs_vc(int vc)
  604. {
  605. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
  606. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
  607. DSI_VC_IRQ_ERROR_MASK,
  608. DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
  609. }
  610. /* dsi.irq_lock has to be locked by the caller */
  611. static void _omap_dsi_set_irqs_cio(void)
  612. {
  613. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
  614. ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
  615. DSI_CIO_IRQ_ERROR_MASK,
  616. DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
  617. }
  618. static void _dsi_initialize_irq(void)
  619. {
  620. unsigned long flags;
  621. int vc;
  622. spin_lock_irqsave(&dsi.irq_lock, flags);
  623. memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
  624. _omap_dsi_set_irqs();
  625. for (vc = 0; vc < 4; ++vc)
  626. _omap_dsi_set_irqs_vc(vc);
  627. _omap_dsi_set_irqs_cio();
  628. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  629. }
  630. static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  631. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  632. {
  633. struct dsi_isr_data *isr_data;
  634. int free_idx;
  635. int i;
  636. BUG_ON(isr == NULL);
  637. /* check for duplicate entry and find a free slot */
  638. free_idx = -1;
  639. for (i = 0; i < isr_array_size; i++) {
  640. isr_data = &isr_array[i];
  641. if (isr_data->isr == isr && isr_data->arg == arg &&
  642. isr_data->mask == mask) {
  643. return -EINVAL;
  644. }
  645. if (isr_data->isr == NULL && free_idx == -1)
  646. free_idx = i;
  647. }
  648. if (free_idx == -1)
  649. return -EBUSY;
  650. isr_data = &isr_array[free_idx];
  651. isr_data->isr = isr;
  652. isr_data->arg = arg;
  653. isr_data->mask = mask;
  654. return 0;
  655. }
  656. static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  657. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  658. {
  659. struct dsi_isr_data *isr_data;
  660. int i;
  661. for (i = 0; i < isr_array_size; i++) {
  662. isr_data = &isr_array[i];
  663. if (isr_data->isr != isr || isr_data->arg != arg ||
  664. isr_data->mask != mask)
  665. continue;
  666. isr_data->isr = NULL;
  667. isr_data->arg = NULL;
  668. isr_data->mask = 0;
  669. return 0;
  670. }
  671. return -EINVAL;
  672. }
  673. static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  674. {
  675. unsigned long flags;
  676. int r;
  677. spin_lock_irqsave(&dsi.irq_lock, flags);
  678. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  679. ARRAY_SIZE(dsi.isr_tables.isr_table));
  680. if (r == 0)
  681. _omap_dsi_set_irqs();
  682. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  683. return r;
  684. }
  685. static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  686. {
  687. unsigned long flags;
  688. int r;
  689. spin_lock_irqsave(&dsi.irq_lock, flags);
  690. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  691. ARRAY_SIZE(dsi.isr_tables.isr_table));
  692. if (r == 0)
  693. _omap_dsi_set_irqs();
  694. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  695. return r;
  696. }
  697. static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  698. u32 mask)
  699. {
  700. unsigned long flags;
  701. int r;
  702. spin_lock_irqsave(&dsi.irq_lock, flags);
  703. r = _dsi_register_isr(isr, arg, mask,
  704. dsi.isr_tables.isr_table_vc[channel],
  705. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  706. if (r == 0)
  707. _omap_dsi_set_irqs_vc(channel);
  708. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  709. return r;
  710. }
  711. static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  712. u32 mask)
  713. {
  714. unsigned long flags;
  715. int r;
  716. spin_lock_irqsave(&dsi.irq_lock, flags);
  717. r = _dsi_unregister_isr(isr, arg, mask,
  718. dsi.isr_tables.isr_table_vc[channel],
  719. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  720. if (r == 0)
  721. _omap_dsi_set_irqs_vc(channel);
  722. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  723. return r;
  724. }
  725. static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  726. {
  727. unsigned long flags;
  728. int r;
  729. spin_lock_irqsave(&dsi.irq_lock, flags);
  730. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  731. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  732. if (r == 0)
  733. _omap_dsi_set_irqs_cio();
  734. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  735. return r;
  736. }
  737. static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  738. {
  739. unsigned long flags;
  740. int r;
  741. spin_lock_irqsave(&dsi.irq_lock, flags);
  742. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  743. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  744. if (r == 0)
  745. _omap_dsi_set_irqs_cio();
  746. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  747. return r;
  748. }
  749. static u32 dsi_get_errors(void)
  750. {
  751. unsigned long flags;
  752. u32 e;
  753. spin_lock_irqsave(&dsi.errors_lock, flags);
  754. e = dsi.errors;
  755. dsi.errors = 0;
  756. spin_unlock_irqrestore(&dsi.errors_lock, flags);
  757. return e;
  758. }
  759. /* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
  760. static inline void enable_clocks(bool enable)
  761. {
  762. if (enable)
  763. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  764. else
  765. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  766. }
  767. /* source clock for DSI PLL. this could also be PCLKFREE */
  768. static inline void dsi_enable_pll_clock(bool enable)
  769. {
  770. if (enable)
  771. dss_clk_enable(DSS_CLK_SYSCK);
  772. else
  773. dss_clk_disable(DSS_CLK_SYSCK);
  774. if (enable && dsi.pll_locked) {
  775. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
  776. DSSERR("cannot lock PLL when enabling clocks\n");
  777. }
  778. }
  779. #ifdef DEBUG
  780. static void _dsi_print_reset_status(void)
  781. {
  782. u32 l;
  783. int b0, b1, b2;
  784. if (!dss_debug)
  785. return;
  786. /* A dummy read using the SCP interface to any DSIPHY register is
  787. * required after DSIPHY reset to complete the reset of the DSI complex
  788. * I/O. */
  789. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  790. printk(KERN_DEBUG "DSI resets: ");
  791. l = dsi_read_reg(DSI_PLL_STATUS);
  792. printk("PLL (%d) ", FLD_GET(l, 0, 0));
  793. l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  794. printk("CIO (%d) ", FLD_GET(l, 29, 29));
  795. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
  796. b0 = 28;
  797. b1 = 27;
  798. b2 = 26;
  799. } else {
  800. b0 = 24;
  801. b1 = 25;
  802. b2 = 26;
  803. }
  804. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  805. printk("PHY (%x%x%x, %d, %d, %d)\n",
  806. FLD_GET(l, b0, b0),
  807. FLD_GET(l, b1, b1),
  808. FLD_GET(l, b2, b2),
  809. FLD_GET(l, 29, 29),
  810. FLD_GET(l, 30, 30),
  811. FLD_GET(l, 31, 31));
  812. }
  813. #else
  814. #define _dsi_print_reset_status()
  815. #endif
  816. static inline int dsi_if_enable(bool enable)
  817. {
  818. DSSDBG("dsi_if_enable(%d)\n", enable);
  819. enable = enable ? 1 : 0;
  820. REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
  821. if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
  822. DSSERR("Failed to set dsi_if_enable to %d\n", enable);
  823. return -EIO;
  824. }
  825. return 0;
  826. }
  827. unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
  828. {
  829. return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
  830. }
  831. static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
  832. {
  833. return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
  834. }
  835. static unsigned long dsi_get_txbyteclkhs(void)
  836. {
  837. return dsi.current_cinfo.clkin4ddr / 16;
  838. }
  839. static unsigned long dsi_fclk_rate(void)
  840. {
  841. unsigned long r;
  842. if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
  843. /* DSI FCLK source is DSS_CLK_FCK */
  844. r = dss_clk_get_rate(DSS_CLK_FCK);
  845. } else {
  846. /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
  847. r = dsi_get_pll_hsdiv_dsi_rate();
  848. }
  849. return r;
  850. }
  851. static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
  852. {
  853. unsigned long dsi_fclk;
  854. unsigned lp_clk_div;
  855. unsigned long lp_clk;
  856. lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
  857. if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
  858. return -EINVAL;
  859. dsi_fclk = dsi_fclk_rate();
  860. lp_clk = dsi_fclk / 2 / lp_clk_div;
  861. DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
  862. dsi.current_cinfo.lp_clk = lp_clk;
  863. dsi.current_cinfo.lp_clk_div = lp_clk_div;
  864. REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
  865. REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
  866. 21, 21); /* LP_RX_SYNCHRO_ENABLE */
  867. return 0;
  868. }
  869. static void dsi_enable_scp_clk(void)
  870. {
  871. if (dsi.scp_clk_refcount++ == 0)
  872. REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
  873. }
  874. static void dsi_disable_scp_clk(void)
  875. {
  876. WARN_ON(dsi.scp_clk_refcount == 0);
  877. if (--dsi.scp_clk_refcount == 0)
  878. REG_FLD_MOD(DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
  879. }
  880. enum dsi_pll_power_state {
  881. DSI_PLL_POWER_OFF = 0x0,
  882. DSI_PLL_POWER_ON_HSCLK = 0x1,
  883. DSI_PLL_POWER_ON_ALL = 0x2,
  884. DSI_PLL_POWER_ON_DIV = 0x3,
  885. };
  886. static int dsi_pll_power(enum dsi_pll_power_state state)
  887. {
  888. int t = 0;
  889. /* DSI-PLL power command 0x3 is not working */
  890. if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
  891. state == DSI_PLL_POWER_ON_DIV)
  892. state = DSI_PLL_POWER_ON_ALL;
  893. REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
  894. /* PLL_PWR_STATUS */
  895. while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
  896. if (++t > 1000) {
  897. DSSERR("Failed to set DSI PLL power mode to %d\n",
  898. state);
  899. return -ENODEV;
  900. }
  901. udelay(1);
  902. }
  903. return 0;
  904. }
  905. /* calculate clock rates using dividers in cinfo */
  906. static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
  907. struct dsi_clock_info *cinfo)
  908. {
  909. if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
  910. return -EINVAL;
  911. if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
  912. return -EINVAL;
  913. if (cinfo->regm_dispc > dsi.regm_dispc_max)
  914. return -EINVAL;
  915. if (cinfo->regm_dsi > dsi.regm_dsi_max)
  916. return -EINVAL;
  917. if (cinfo->use_sys_clk) {
  918. cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
  919. /* XXX it is unclear if highfreq should be used
  920. * with DSS_SYS_CLK source also */
  921. cinfo->highfreq = 0;
  922. } else {
  923. cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
  924. if (cinfo->clkin < 32000000)
  925. cinfo->highfreq = 0;
  926. else
  927. cinfo->highfreq = 1;
  928. }
  929. cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
  930. if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
  931. return -EINVAL;
  932. cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
  933. if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
  934. return -EINVAL;
  935. if (cinfo->regm_dispc > 0)
  936. cinfo->dsi_pll_hsdiv_dispc_clk =
  937. cinfo->clkin4ddr / cinfo->regm_dispc;
  938. else
  939. cinfo->dsi_pll_hsdiv_dispc_clk = 0;
  940. if (cinfo->regm_dsi > 0)
  941. cinfo->dsi_pll_hsdiv_dsi_clk =
  942. cinfo->clkin4ddr / cinfo->regm_dsi;
  943. else
  944. cinfo->dsi_pll_hsdiv_dsi_clk = 0;
  945. return 0;
  946. }
  947. int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
  948. struct dsi_clock_info *dsi_cinfo,
  949. struct dispc_clock_info *dispc_cinfo)
  950. {
  951. struct dsi_clock_info cur, best;
  952. struct dispc_clock_info best_dispc;
  953. int min_fck_per_pck;
  954. int match = 0;
  955. unsigned long dss_sys_clk, max_dss_fck;
  956. dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
  957. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  958. if (req_pck == dsi.cache_req_pck &&
  959. dsi.cache_cinfo.clkin == dss_sys_clk) {
  960. DSSDBG("DSI clock info found from cache\n");
  961. *dsi_cinfo = dsi.cache_cinfo;
  962. dispc_find_clk_divs(is_tft, req_pck,
  963. dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
  964. return 0;
  965. }
  966. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  967. if (min_fck_per_pck &&
  968. req_pck * min_fck_per_pck > max_dss_fck) {
  969. DSSERR("Requested pixel clock not possible with the current "
  970. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  971. "the constraint off.\n");
  972. min_fck_per_pck = 0;
  973. }
  974. DSSDBG("dsi_pll_calc\n");
  975. retry:
  976. memset(&best, 0, sizeof(best));
  977. memset(&best_dispc, 0, sizeof(best_dispc));
  978. memset(&cur, 0, sizeof(cur));
  979. cur.clkin = dss_sys_clk;
  980. cur.use_sys_clk = 1;
  981. cur.highfreq = 0;
  982. /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
  983. /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
  984. /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
  985. for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
  986. if (cur.highfreq == 0)
  987. cur.fint = cur.clkin / cur.regn;
  988. else
  989. cur.fint = cur.clkin / (2 * cur.regn);
  990. if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
  991. continue;
  992. /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
  993. for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
  994. unsigned long a, b;
  995. a = 2 * cur.regm * (cur.clkin/1000);
  996. b = cur.regn * (cur.highfreq + 1);
  997. cur.clkin4ddr = a / b * 1000;
  998. if (cur.clkin4ddr > 1800 * 1000 * 1000)
  999. break;
  1000. /* dsi_pll_hsdiv_dispc_clk(MHz) =
  1001. * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
  1002. for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
  1003. ++cur.regm_dispc) {
  1004. struct dispc_clock_info cur_dispc;
  1005. cur.dsi_pll_hsdiv_dispc_clk =
  1006. cur.clkin4ddr / cur.regm_dispc;
  1007. /* this will narrow down the search a bit,
  1008. * but still give pixclocks below what was
  1009. * requested */
  1010. if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
  1011. break;
  1012. if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
  1013. continue;
  1014. if (min_fck_per_pck &&
  1015. cur.dsi_pll_hsdiv_dispc_clk <
  1016. req_pck * min_fck_per_pck)
  1017. continue;
  1018. match = 1;
  1019. dispc_find_clk_divs(is_tft, req_pck,
  1020. cur.dsi_pll_hsdiv_dispc_clk,
  1021. &cur_dispc);
  1022. if (abs(cur_dispc.pck - req_pck) <
  1023. abs(best_dispc.pck - req_pck)) {
  1024. best = cur;
  1025. best_dispc = cur_dispc;
  1026. if (cur_dispc.pck == req_pck)
  1027. goto found;
  1028. }
  1029. }
  1030. }
  1031. }
  1032. found:
  1033. if (!match) {
  1034. if (min_fck_per_pck) {
  1035. DSSERR("Could not find suitable clock settings.\n"
  1036. "Turning FCK/PCK constraint off and"
  1037. "trying again.\n");
  1038. min_fck_per_pck = 0;
  1039. goto retry;
  1040. }
  1041. DSSERR("Could not find suitable clock settings.\n");
  1042. return -EINVAL;
  1043. }
  1044. /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
  1045. best.regm_dsi = 0;
  1046. best.dsi_pll_hsdiv_dsi_clk = 0;
  1047. if (dsi_cinfo)
  1048. *dsi_cinfo = best;
  1049. if (dispc_cinfo)
  1050. *dispc_cinfo = best_dispc;
  1051. dsi.cache_req_pck = req_pck;
  1052. dsi.cache_clk_freq = 0;
  1053. dsi.cache_cinfo = best;
  1054. return 0;
  1055. }
  1056. int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
  1057. {
  1058. int r = 0;
  1059. u32 l;
  1060. int f = 0;
  1061. u8 regn_start, regn_end, regm_start, regm_end;
  1062. u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
  1063. DSSDBGF();
  1064. dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
  1065. dsi.current_cinfo.highfreq = cinfo->highfreq;
  1066. dsi.current_cinfo.fint = cinfo->fint;
  1067. dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
  1068. dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
  1069. cinfo->dsi_pll_hsdiv_dispc_clk;
  1070. dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
  1071. cinfo->dsi_pll_hsdiv_dsi_clk;
  1072. dsi.current_cinfo.regn = cinfo->regn;
  1073. dsi.current_cinfo.regm = cinfo->regm;
  1074. dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
  1075. dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
  1076. DSSDBG("DSI Fint %ld\n", cinfo->fint);
  1077. DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
  1078. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
  1079. cinfo->clkin,
  1080. cinfo->highfreq);
  1081. /* DSIPHY == CLKIN4DDR */
  1082. DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
  1083. cinfo->regm,
  1084. cinfo->regn,
  1085. cinfo->clkin,
  1086. cinfo->highfreq + 1,
  1087. cinfo->clkin4ddr);
  1088. DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
  1089. cinfo->clkin4ddr / 1000 / 1000 / 2);
  1090. DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
  1091. DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
  1092. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1093. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1094. cinfo->dsi_pll_hsdiv_dispc_clk);
  1095. DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
  1096. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1097. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1098. cinfo->dsi_pll_hsdiv_dsi_clk);
  1099. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
  1100. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
  1101. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
  1102. &regm_dispc_end);
  1103. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
  1104. &regm_dsi_end);
  1105. REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
  1106. l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
  1107. l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
  1108. /* DSI_PLL_REGN */
  1109. l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
  1110. /* DSI_PLL_REGM */
  1111. l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
  1112. /* DSI_CLOCK_DIV */
  1113. l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
  1114. regm_dispc_start, regm_dispc_end);
  1115. /* DSIPROTO_CLOCK_DIV */
  1116. l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
  1117. regm_dsi_start, regm_dsi_end);
  1118. dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
  1119. BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
  1120. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
  1121. f = cinfo->fint < 1000000 ? 0x3 :
  1122. cinfo->fint < 1250000 ? 0x4 :
  1123. cinfo->fint < 1500000 ? 0x5 :
  1124. cinfo->fint < 1750000 ? 0x6 :
  1125. 0x7;
  1126. }
  1127. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1128. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
  1129. l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
  1130. l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
  1131. 11, 11); /* DSI_PLL_CLKSEL */
  1132. l = FLD_MOD(l, cinfo->highfreq,
  1133. 12, 12); /* DSI_PLL_HIGHFREQ */
  1134. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1135. l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
  1136. l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
  1137. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1138. REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
  1139. if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
  1140. DSSERR("dsi pll go bit not going down.\n");
  1141. r = -EIO;
  1142. goto err;
  1143. }
  1144. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
  1145. DSSERR("cannot lock PLL\n");
  1146. r = -EIO;
  1147. goto err;
  1148. }
  1149. dsi.pll_locked = 1;
  1150. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1151. l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
  1152. l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
  1153. l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
  1154. l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
  1155. l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
  1156. l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
  1157. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1158. l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
  1159. l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
  1160. l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
  1161. l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
  1162. l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
  1163. l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
  1164. l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
  1165. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1166. DSSDBG("PLL config done\n");
  1167. err:
  1168. return r;
  1169. }
  1170. int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
  1171. bool enable_hsdiv)
  1172. {
  1173. int r = 0;
  1174. enum dsi_pll_power_state pwstate;
  1175. DSSDBG("PLL init\n");
  1176. if (dsi.vdds_dsi_reg == NULL) {
  1177. struct regulator *vdds_dsi;
  1178. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  1179. if (IS_ERR(vdds_dsi)) {
  1180. DSSERR("can't get VDDS_DSI regulator\n");
  1181. return PTR_ERR(vdds_dsi);
  1182. }
  1183. dsi.vdds_dsi_reg = vdds_dsi;
  1184. }
  1185. enable_clocks(1);
  1186. dsi_enable_pll_clock(1);
  1187. /*
  1188. * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
  1189. */
  1190. dsi_enable_scp_clk();
  1191. if (!dsi.vdds_dsi_enabled) {
  1192. r = regulator_enable(dsi.vdds_dsi_reg);
  1193. if (r)
  1194. goto err0;
  1195. dsi.vdds_dsi_enabled = true;
  1196. }
  1197. /* XXX PLL does not come out of reset without this... */
  1198. dispc_pck_free_enable(1);
  1199. if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
  1200. DSSERR("PLL not coming out of reset.\n");
  1201. r = -ENODEV;
  1202. dispc_pck_free_enable(0);
  1203. goto err1;
  1204. }
  1205. /* XXX ... but if left on, we get problems when planes do not
  1206. * fill the whole display. No idea about this */
  1207. dispc_pck_free_enable(0);
  1208. if (enable_hsclk && enable_hsdiv)
  1209. pwstate = DSI_PLL_POWER_ON_ALL;
  1210. else if (enable_hsclk)
  1211. pwstate = DSI_PLL_POWER_ON_HSCLK;
  1212. else if (enable_hsdiv)
  1213. pwstate = DSI_PLL_POWER_ON_DIV;
  1214. else
  1215. pwstate = DSI_PLL_POWER_OFF;
  1216. r = dsi_pll_power(pwstate);
  1217. if (r)
  1218. goto err1;
  1219. DSSDBG("PLL init done\n");
  1220. return 0;
  1221. err1:
  1222. if (dsi.vdds_dsi_enabled) {
  1223. regulator_disable(dsi.vdds_dsi_reg);
  1224. dsi.vdds_dsi_enabled = false;
  1225. }
  1226. err0:
  1227. dsi_disable_scp_clk();
  1228. enable_clocks(0);
  1229. dsi_enable_pll_clock(0);
  1230. return r;
  1231. }
  1232. void dsi_pll_uninit(bool disconnect_lanes)
  1233. {
  1234. dsi.pll_locked = 0;
  1235. dsi_pll_power(DSI_PLL_POWER_OFF);
  1236. if (disconnect_lanes) {
  1237. WARN_ON(!dsi.vdds_dsi_enabled);
  1238. regulator_disable(dsi.vdds_dsi_reg);
  1239. dsi.vdds_dsi_enabled = false;
  1240. }
  1241. dsi_disable_scp_clk();
  1242. enable_clocks(0);
  1243. dsi_enable_pll_clock(0);
  1244. DSSDBG("PLL uninit done\n");
  1245. }
  1246. void dsi_dump_clocks(struct seq_file *s)
  1247. {
  1248. struct dsi_clock_info *cinfo = &dsi.current_cinfo;
  1249. enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
  1250. dispc_clk_src = dss_get_dispc_clk_source();
  1251. dsi_clk_src = dss_get_dsi_clk_source();
  1252. enable_clocks(1);
  1253. seq_printf(s, "- DSI PLL -\n");
  1254. seq_printf(s, "dsi pll source = %s\n",
  1255. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
  1256. seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
  1257. seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
  1258. cinfo->clkin4ddr, cinfo->regm);
  1259. seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
  1260. dss_get_generic_clk_source_name(dispc_clk_src),
  1261. dss_feat_get_clk_source_name(dispc_clk_src),
  1262. cinfo->dsi_pll_hsdiv_dispc_clk,
  1263. cinfo->regm_dispc,
  1264. dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1265. "off" : "on");
  1266. seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
  1267. dss_get_generic_clk_source_name(dsi_clk_src),
  1268. dss_feat_get_clk_source_name(dsi_clk_src),
  1269. cinfo->dsi_pll_hsdiv_dsi_clk,
  1270. cinfo->regm_dsi,
  1271. dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1272. "off" : "on");
  1273. seq_printf(s, "- DSI -\n");
  1274. seq_printf(s, "dsi fclk source = %s (%s)\n",
  1275. dss_get_generic_clk_source_name(dsi_clk_src),
  1276. dss_feat_get_clk_source_name(dsi_clk_src));
  1277. seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
  1278. seq_printf(s, "DDR_CLK\t\t%lu\n",
  1279. cinfo->clkin4ddr / 4);
  1280. seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
  1281. seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
  1282. seq_printf(s, "VP_CLK\t\t%lu\n"
  1283. "VP_PCLK\t\t%lu\n",
  1284. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
  1285. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
  1286. enable_clocks(0);
  1287. }
  1288. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1289. void dsi_dump_irqs(struct seq_file *s)
  1290. {
  1291. unsigned long flags;
  1292. struct dsi_irq_stats stats;
  1293. spin_lock_irqsave(&dsi.irq_stats_lock, flags);
  1294. stats = dsi.irq_stats;
  1295. memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
  1296. dsi.irq_stats.last_reset = jiffies;
  1297. spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
  1298. seq_printf(s, "period %u ms\n",
  1299. jiffies_to_msecs(jiffies - stats.last_reset));
  1300. seq_printf(s, "irqs %d\n", stats.irq_count);
  1301. #define PIS(x) \
  1302. seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
  1303. seq_printf(s, "-- DSI interrupts --\n");
  1304. PIS(VC0);
  1305. PIS(VC1);
  1306. PIS(VC2);
  1307. PIS(VC3);
  1308. PIS(WAKEUP);
  1309. PIS(RESYNC);
  1310. PIS(PLL_LOCK);
  1311. PIS(PLL_UNLOCK);
  1312. PIS(PLL_RECALL);
  1313. PIS(COMPLEXIO_ERR);
  1314. PIS(HS_TX_TIMEOUT);
  1315. PIS(LP_RX_TIMEOUT);
  1316. PIS(TE_TRIGGER);
  1317. PIS(ACK_TRIGGER);
  1318. PIS(SYNC_LOST);
  1319. PIS(LDO_POWER_GOOD);
  1320. PIS(TA_TIMEOUT);
  1321. #undef PIS
  1322. #define PIS(x) \
  1323. seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
  1324. stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
  1325. stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
  1326. stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
  1327. stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
  1328. seq_printf(s, "-- VC interrupts --\n");
  1329. PIS(CS);
  1330. PIS(ECC_CORR);
  1331. PIS(PACKET_SENT);
  1332. PIS(FIFO_TX_OVF);
  1333. PIS(FIFO_RX_OVF);
  1334. PIS(BTA);
  1335. PIS(ECC_NO_CORR);
  1336. PIS(FIFO_TX_UDF);
  1337. PIS(PP_BUSY_CHANGE);
  1338. #undef PIS
  1339. #define PIS(x) \
  1340. seq_printf(s, "%-20s %10d\n", #x, \
  1341. stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
  1342. seq_printf(s, "-- CIO interrupts --\n");
  1343. PIS(ERRSYNCESC1);
  1344. PIS(ERRSYNCESC2);
  1345. PIS(ERRSYNCESC3);
  1346. PIS(ERRESC1);
  1347. PIS(ERRESC2);
  1348. PIS(ERRESC3);
  1349. PIS(ERRCONTROL1);
  1350. PIS(ERRCONTROL2);
  1351. PIS(ERRCONTROL3);
  1352. PIS(STATEULPS1);
  1353. PIS(STATEULPS2);
  1354. PIS(STATEULPS3);
  1355. PIS(ERRCONTENTIONLP0_1);
  1356. PIS(ERRCONTENTIONLP1_1);
  1357. PIS(ERRCONTENTIONLP0_2);
  1358. PIS(ERRCONTENTIONLP1_2);
  1359. PIS(ERRCONTENTIONLP0_3);
  1360. PIS(ERRCONTENTIONLP1_3);
  1361. PIS(ULPSACTIVENOT_ALL0);
  1362. PIS(ULPSACTIVENOT_ALL1);
  1363. #undef PIS
  1364. }
  1365. #endif
  1366. void dsi_dump_regs(struct seq_file *s)
  1367. {
  1368. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
  1369. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  1370. DUMPREG(DSI_REVISION);
  1371. DUMPREG(DSI_SYSCONFIG);
  1372. DUMPREG(DSI_SYSSTATUS);
  1373. DUMPREG(DSI_IRQSTATUS);
  1374. DUMPREG(DSI_IRQENABLE);
  1375. DUMPREG(DSI_CTRL);
  1376. DUMPREG(DSI_COMPLEXIO_CFG1);
  1377. DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
  1378. DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
  1379. DUMPREG(DSI_CLK_CTRL);
  1380. DUMPREG(DSI_TIMING1);
  1381. DUMPREG(DSI_TIMING2);
  1382. DUMPREG(DSI_VM_TIMING1);
  1383. DUMPREG(DSI_VM_TIMING2);
  1384. DUMPREG(DSI_VM_TIMING3);
  1385. DUMPREG(DSI_CLK_TIMING);
  1386. DUMPREG(DSI_TX_FIFO_VC_SIZE);
  1387. DUMPREG(DSI_RX_FIFO_VC_SIZE);
  1388. DUMPREG(DSI_COMPLEXIO_CFG2);
  1389. DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
  1390. DUMPREG(DSI_VM_TIMING4);
  1391. DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
  1392. DUMPREG(DSI_VM_TIMING5);
  1393. DUMPREG(DSI_VM_TIMING6);
  1394. DUMPREG(DSI_VM_TIMING7);
  1395. DUMPREG(DSI_STOPCLK_TIMING);
  1396. DUMPREG(DSI_VC_CTRL(0));
  1397. DUMPREG(DSI_VC_TE(0));
  1398. DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
  1399. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
  1400. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
  1401. DUMPREG(DSI_VC_IRQSTATUS(0));
  1402. DUMPREG(DSI_VC_IRQENABLE(0));
  1403. DUMPREG(DSI_VC_CTRL(1));
  1404. DUMPREG(DSI_VC_TE(1));
  1405. DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
  1406. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
  1407. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
  1408. DUMPREG(DSI_VC_IRQSTATUS(1));
  1409. DUMPREG(DSI_VC_IRQENABLE(1));
  1410. DUMPREG(DSI_VC_CTRL(2));
  1411. DUMPREG(DSI_VC_TE(2));
  1412. DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
  1413. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
  1414. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
  1415. DUMPREG(DSI_VC_IRQSTATUS(2));
  1416. DUMPREG(DSI_VC_IRQENABLE(2));
  1417. DUMPREG(DSI_VC_CTRL(3));
  1418. DUMPREG(DSI_VC_TE(3));
  1419. DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
  1420. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
  1421. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
  1422. DUMPREG(DSI_VC_IRQSTATUS(3));
  1423. DUMPREG(DSI_VC_IRQENABLE(3));
  1424. DUMPREG(DSI_DSIPHY_CFG0);
  1425. DUMPREG(DSI_DSIPHY_CFG1);
  1426. DUMPREG(DSI_DSIPHY_CFG2);
  1427. DUMPREG(DSI_DSIPHY_CFG5);
  1428. DUMPREG(DSI_PLL_CONTROL);
  1429. DUMPREG(DSI_PLL_STATUS);
  1430. DUMPREG(DSI_PLL_GO);
  1431. DUMPREG(DSI_PLL_CONFIGURATION1);
  1432. DUMPREG(DSI_PLL_CONFIGURATION2);
  1433. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  1434. #undef DUMPREG
  1435. }
  1436. enum dsi_cio_power_state {
  1437. DSI_COMPLEXIO_POWER_OFF = 0x0,
  1438. DSI_COMPLEXIO_POWER_ON = 0x1,
  1439. DSI_COMPLEXIO_POWER_ULPS = 0x2,
  1440. };
  1441. static int dsi_cio_power(enum dsi_cio_power_state state)
  1442. {
  1443. int t = 0;
  1444. /* PWR_CMD */
  1445. REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
  1446. /* PWR_STATUS */
  1447. while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
  1448. if (++t > 1000) {
  1449. DSSERR("failed to set complexio power state to "
  1450. "%d\n", state);
  1451. return -ENODEV;
  1452. }
  1453. udelay(1);
  1454. }
  1455. return 0;
  1456. }
  1457. static void dsi_set_lane_config(struct omap_dss_device *dssdev)
  1458. {
  1459. u32 r;
  1460. int clk_lane = dssdev->phy.dsi.clk_lane;
  1461. int data1_lane = dssdev->phy.dsi.data1_lane;
  1462. int data2_lane = dssdev->phy.dsi.data2_lane;
  1463. int clk_pol = dssdev->phy.dsi.clk_pol;
  1464. int data1_pol = dssdev->phy.dsi.data1_pol;
  1465. int data2_pol = dssdev->phy.dsi.data2_pol;
  1466. r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  1467. r = FLD_MOD(r, clk_lane, 2, 0);
  1468. r = FLD_MOD(r, clk_pol, 3, 3);
  1469. r = FLD_MOD(r, data1_lane, 6, 4);
  1470. r = FLD_MOD(r, data1_pol, 7, 7);
  1471. r = FLD_MOD(r, data2_lane, 10, 8);
  1472. r = FLD_MOD(r, data2_pol, 11, 11);
  1473. dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
  1474. /* The configuration of the DSI complex I/O (number of data lanes,
  1475. position, differential order) should not be changed while
  1476. DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
  1477. the hardware to take into account a new configuration of the complex
  1478. I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
  1479. follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
  1480. then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
  1481. DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
  1482. DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
  1483. DSI complex I/O configuration is unknown. */
  1484. /*
  1485. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1486. REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
  1487. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
  1488. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1489. */
  1490. }
  1491. static inline unsigned ns2ddr(unsigned ns)
  1492. {
  1493. /* convert time in ns to ddr ticks, rounding up */
  1494. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1495. return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
  1496. }
  1497. static inline unsigned ddr2ns(unsigned ddr)
  1498. {
  1499. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1500. return ddr * 1000 * 1000 / (ddr_clk / 1000);
  1501. }
  1502. static void dsi_cio_timings(void)
  1503. {
  1504. u32 r;
  1505. u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
  1506. u32 tlpx_half, tclk_trail, tclk_zero;
  1507. u32 tclk_prepare;
  1508. /* calculate timings */
  1509. /* 1 * DDR_CLK = 2 * UI */
  1510. /* min 40ns + 4*UI max 85ns + 6*UI */
  1511. ths_prepare = ns2ddr(70) + 2;
  1512. /* min 145ns + 10*UI */
  1513. ths_prepare_ths_zero = ns2ddr(175) + 2;
  1514. /* min max(8*UI, 60ns+4*UI) */
  1515. ths_trail = ns2ddr(60) + 5;
  1516. /* min 100ns */
  1517. ths_exit = ns2ddr(145);
  1518. /* tlpx min 50n */
  1519. tlpx_half = ns2ddr(25);
  1520. /* min 60ns */
  1521. tclk_trail = ns2ddr(60) + 2;
  1522. /* min 38ns, max 95ns */
  1523. tclk_prepare = ns2ddr(65);
  1524. /* min tclk-prepare + tclk-zero = 300ns */
  1525. tclk_zero = ns2ddr(260);
  1526. DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
  1527. ths_prepare, ddr2ns(ths_prepare),
  1528. ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
  1529. DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
  1530. ths_trail, ddr2ns(ths_trail),
  1531. ths_exit, ddr2ns(ths_exit));
  1532. DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
  1533. "tclk_zero %u (%uns)\n",
  1534. tlpx_half, ddr2ns(tlpx_half),
  1535. tclk_trail, ddr2ns(tclk_trail),
  1536. tclk_zero, ddr2ns(tclk_zero));
  1537. DSSDBG("tclk_prepare %u (%uns)\n",
  1538. tclk_prepare, ddr2ns(tclk_prepare));
  1539. /* program timings */
  1540. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  1541. r = FLD_MOD(r, ths_prepare, 31, 24);
  1542. r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
  1543. r = FLD_MOD(r, ths_trail, 15, 8);
  1544. r = FLD_MOD(r, ths_exit, 7, 0);
  1545. dsi_write_reg(DSI_DSIPHY_CFG0, r);
  1546. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  1547. r = FLD_MOD(r, tlpx_half, 22, 16);
  1548. r = FLD_MOD(r, tclk_trail, 15, 8);
  1549. r = FLD_MOD(r, tclk_zero, 7, 0);
  1550. dsi_write_reg(DSI_DSIPHY_CFG1, r);
  1551. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  1552. r = FLD_MOD(r, tclk_prepare, 7, 0);
  1553. dsi_write_reg(DSI_DSIPHY_CFG2, r);
  1554. }
  1555. static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
  1556. enum dsi_lane lanes)
  1557. {
  1558. int clk_lane = dssdev->phy.dsi.clk_lane;
  1559. int data1_lane = dssdev->phy.dsi.data1_lane;
  1560. int data2_lane = dssdev->phy.dsi.data2_lane;
  1561. int clk_pol = dssdev->phy.dsi.clk_pol;
  1562. int data1_pol = dssdev->phy.dsi.data1_pol;
  1563. int data2_pol = dssdev->phy.dsi.data2_pol;
  1564. u32 l = 0;
  1565. if (lanes & DSI_CLK_P)
  1566. l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
  1567. if (lanes & DSI_CLK_N)
  1568. l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
  1569. if (lanes & DSI_DATA1_P)
  1570. l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
  1571. if (lanes & DSI_DATA1_N)
  1572. l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
  1573. if (lanes & DSI_DATA2_P)
  1574. l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
  1575. if (lanes & DSI_DATA2_N)
  1576. l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
  1577. /*
  1578. * Bits in REGLPTXSCPDAT4TO0DXDY:
  1579. * 17: DY0 18: DX0
  1580. * 19: DY1 20: DX1
  1581. * 21: DY2 22: DX2
  1582. */
  1583. /* Set the lane override configuration */
  1584. REG_FLD_MOD(DSI_DSIPHY_CFG10, l, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
  1585. /* Enable lane override */
  1586. REG_FLD_MOD(DSI_DSIPHY_CFG10, 1, 27, 27); /* ENLPTXSCPDAT */
  1587. }
  1588. static void dsi_cio_disable_lane_override(void)
  1589. {
  1590. /* Disable lane override */
  1591. REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
  1592. /* Reset the lane override configuration */
  1593. REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
  1594. }
  1595. static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
  1596. {
  1597. int t;
  1598. int bits[3];
  1599. bool in_use[3];
  1600. if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
  1601. bits[0] = 28;
  1602. bits[1] = 27;
  1603. bits[2] = 26;
  1604. } else {
  1605. bits[0] = 24;
  1606. bits[1] = 25;
  1607. bits[2] = 26;
  1608. }
  1609. in_use[0] = false;
  1610. in_use[1] = false;
  1611. in_use[2] = false;
  1612. if (dssdev->phy.dsi.clk_lane != 0)
  1613. in_use[dssdev->phy.dsi.clk_lane - 1] = true;
  1614. if (dssdev->phy.dsi.data1_lane != 0)
  1615. in_use[dssdev->phy.dsi.data1_lane - 1] = true;
  1616. if (dssdev->phy.dsi.data2_lane != 0)
  1617. in_use[dssdev->phy.dsi.data2_lane - 1] = true;
  1618. t = 100000;
  1619. while (true) {
  1620. u32 l;
  1621. int i;
  1622. int ok;
  1623. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  1624. ok = 0;
  1625. for (i = 0; i < 3; ++i) {
  1626. if (!in_use[i] || (l & (1 << bits[i])))
  1627. ok++;
  1628. }
  1629. if (ok == 3)
  1630. break;
  1631. if (--t == 0) {
  1632. for (i = 0; i < 3; ++i) {
  1633. if (!in_use[i] || (l & (1 << bits[i])))
  1634. continue;
  1635. DSSERR("CIO TXCLKESC%d domain not coming " \
  1636. "out of reset\n", i);
  1637. }
  1638. return -EIO;
  1639. }
  1640. }
  1641. return 0;
  1642. }
  1643. static int dsi_cio_init(struct omap_dss_device *dssdev)
  1644. {
  1645. int r;
  1646. u32 l;
  1647. DSSDBGF();
  1648. if (dsi.dsi_mux_pads)
  1649. dsi.dsi_mux_pads(true);
  1650. dsi_enable_scp_clk();
  1651. /* A dummy read using the SCP interface to any DSIPHY register is
  1652. * required after DSIPHY reset to complete the reset of the DSI complex
  1653. * I/O. */
  1654. dsi_read_reg(DSI_DSIPHY_CFG5);
  1655. if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
  1656. DSSERR("CIO SCP Clock domain not coming out of reset.\n");
  1657. r = -EIO;
  1658. goto err_scp_clk_dom;
  1659. }
  1660. dsi_set_lane_config(dssdev);
  1661. /* set TX STOP MODE timer to maximum for this operation */
  1662. l = dsi_read_reg(DSI_TIMING1);
  1663. l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1664. l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
  1665. l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
  1666. l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
  1667. dsi_write_reg(DSI_TIMING1, l);
  1668. if (dsi.ulps_enabled) {
  1669. DSSDBG("manual ulps exit\n");
  1670. /* ULPS is exited by Mark-1 state for 1ms, followed by
  1671. * stop state. DSS HW cannot do this via the normal
  1672. * ULPS exit sequence, as after reset the DSS HW thinks
  1673. * that we are not in ULPS mode, and refuses to send the
  1674. * sequence. So we need to send the ULPS exit sequence
  1675. * manually.
  1676. */
  1677. dsi_cio_enable_lane_override(dssdev,
  1678. DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
  1679. }
  1680. r = dsi_cio_power(DSI_COMPLEXIO_POWER_ON);
  1681. if (r)
  1682. goto err_cio_pwr;
  1683. if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
  1684. DSSERR("CIO PWR clock domain not coming out of reset.\n");
  1685. r = -ENODEV;
  1686. goto err_cio_pwr_dom;
  1687. }
  1688. dsi_if_enable(true);
  1689. dsi_if_enable(false);
  1690. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
  1691. r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
  1692. if (r)
  1693. goto err_tx_clk_esc_rst;
  1694. if (dsi.ulps_enabled) {
  1695. /* Keep Mark-1 state for 1ms (as per DSI spec) */
  1696. ktime_t wait = ns_to_ktime(1000 * 1000);
  1697. set_current_state(TASK_UNINTERRUPTIBLE);
  1698. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  1699. /* Disable the override. The lanes should be set to Mark-11
  1700. * state by the HW */
  1701. dsi_cio_disable_lane_override();
  1702. }
  1703. /* FORCE_TX_STOP_MODE_IO */
  1704. REG_FLD_MOD(DSI_TIMING1, 0, 15, 15);
  1705. dsi_cio_timings();
  1706. dsi.ulps_enabled = false;
  1707. DSSDBG("CIO init done\n");
  1708. return 0;
  1709. err_tx_clk_esc_rst:
  1710. REG_FLD_MOD(DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
  1711. err_cio_pwr_dom:
  1712. dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
  1713. err_cio_pwr:
  1714. if (dsi.ulps_enabled)
  1715. dsi_cio_disable_lane_override();
  1716. err_scp_clk_dom:
  1717. dsi_disable_scp_clk();
  1718. if (dsi.dsi_mux_pads)
  1719. dsi.dsi_mux_pads(false);
  1720. return r;
  1721. }
  1722. static void dsi_cio_uninit(void)
  1723. {
  1724. dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
  1725. dsi_disable_scp_clk();
  1726. if (dsi.dsi_mux_pads)
  1727. dsi.dsi_mux_pads(false);
  1728. }
  1729. static int _dsi_wait_reset(void)
  1730. {
  1731. int t = 0;
  1732. while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
  1733. if (++t > 5) {
  1734. DSSERR("soft reset failed\n");
  1735. return -ENODEV;
  1736. }
  1737. udelay(1);
  1738. }
  1739. return 0;
  1740. }
  1741. static int _dsi_reset(void)
  1742. {
  1743. /* Soft reset */
  1744. REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
  1745. return _dsi_wait_reset();
  1746. }
  1747. static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
  1748. enum fifo_size size3, enum fifo_size size4)
  1749. {
  1750. u32 r = 0;
  1751. int add = 0;
  1752. int i;
  1753. dsi.vc[0].fifo_size = size1;
  1754. dsi.vc[1].fifo_size = size2;
  1755. dsi.vc[2].fifo_size = size3;
  1756. dsi.vc[3].fifo_size = size4;
  1757. for (i = 0; i < 4; i++) {
  1758. u8 v;
  1759. int size = dsi.vc[i].fifo_size;
  1760. if (add + size > 4) {
  1761. DSSERR("Illegal FIFO configuration\n");
  1762. BUG();
  1763. }
  1764. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1765. r |= v << (8 * i);
  1766. /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1767. add += size;
  1768. }
  1769. dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
  1770. }
  1771. static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
  1772. enum fifo_size size3, enum fifo_size size4)
  1773. {
  1774. u32 r = 0;
  1775. int add = 0;
  1776. int i;
  1777. dsi.vc[0].fifo_size = size1;
  1778. dsi.vc[1].fifo_size = size2;
  1779. dsi.vc[2].fifo_size = size3;
  1780. dsi.vc[3].fifo_size = size4;
  1781. for (i = 0; i < 4; i++) {
  1782. u8 v;
  1783. int size = dsi.vc[i].fifo_size;
  1784. if (add + size > 4) {
  1785. DSSERR("Illegal FIFO configuration\n");
  1786. BUG();
  1787. }
  1788. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1789. r |= v << (8 * i);
  1790. /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1791. add += size;
  1792. }
  1793. dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
  1794. }
  1795. static int dsi_force_tx_stop_mode_io(void)
  1796. {
  1797. u32 r;
  1798. r = dsi_read_reg(DSI_TIMING1);
  1799. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1800. dsi_write_reg(DSI_TIMING1, r);
  1801. if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
  1802. DSSERR("TX_STOP bit not going down\n");
  1803. return -EIO;
  1804. }
  1805. return 0;
  1806. }
  1807. static bool dsi_vc_is_enabled(int channel)
  1808. {
  1809. return REG_GET(DSI_VC_CTRL(channel), 0, 0);
  1810. }
  1811. static void dsi_packet_sent_handler_vp(void *data, u32 mask)
  1812. {
  1813. const int channel = dsi.update_channel;
  1814. u8 bit = dsi.te_enabled ? 30 : 31;
  1815. if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
  1816. complete((struct completion *)data);
  1817. }
  1818. static int dsi_sync_vc_vp(int channel)
  1819. {
  1820. int r = 0;
  1821. u8 bit;
  1822. DECLARE_COMPLETION_ONSTACK(completion);
  1823. bit = dsi.te_enabled ? 30 : 31;
  1824. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
  1825. &completion, DSI_VC_IRQ_PACKET_SENT);
  1826. if (r)
  1827. goto err0;
  1828. /* Wait for completion only if TE_EN/TE_START is still set */
  1829. if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
  1830. if (wait_for_completion_timeout(&completion,
  1831. msecs_to_jiffies(10)) == 0) {
  1832. DSSERR("Failed to complete previous frame transfer\n");
  1833. r = -EIO;
  1834. goto err1;
  1835. }
  1836. }
  1837. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
  1838. &completion, DSI_VC_IRQ_PACKET_SENT);
  1839. return 0;
  1840. err1:
  1841. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
  1842. DSI_VC_IRQ_PACKET_SENT);
  1843. err0:
  1844. return r;
  1845. }
  1846. static void dsi_packet_sent_handler_l4(void *data, u32 mask)
  1847. {
  1848. const int channel = dsi.update_channel;
  1849. if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
  1850. complete((struct completion *)data);
  1851. }
  1852. static int dsi_sync_vc_l4(int channel)
  1853. {
  1854. int r = 0;
  1855. DECLARE_COMPLETION_ONSTACK(completion);
  1856. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
  1857. &completion, DSI_VC_IRQ_PACKET_SENT);
  1858. if (r)
  1859. goto err0;
  1860. /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
  1861. if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
  1862. if (wait_for_completion_timeout(&completion,
  1863. msecs_to_jiffies(10)) == 0) {
  1864. DSSERR("Failed to complete previous l4 transfer\n");
  1865. r = -EIO;
  1866. goto err1;
  1867. }
  1868. }
  1869. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1870. &completion, DSI_VC_IRQ_PACKET_SENT);
  1871. return 0;
  1872. err1:
  1873. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1874. &completion, DSI_VC_IRQ_PACKET_SENT);
  1875. err0:
  1876. return r;
  1877. }
  1878. static int dsi_sync_vc(int channel)
  1879. {
  1880. WARN_ON(!dsi_bus_is_locked());
  1881. WARN_ON(in_interrupt());
  1882. if (!dsi_vc_is_enabled(channel))
  1883. return 0;
  1884. switch (dsi.vc[channel].mode) {
  1885. case DSI_VC_MODE_VP:
  1886. return dsi_sync_vc_vp(channel);
  1887. case DSI_VC_MODE_L4:
  1888. return dsi_sync_vc_l4(channel);
  1889. default:
  1890. BUG();
  1891. }
  1892. }
  1893. static int dsi_vc_enable(int channel, bool enable)
  1894. {
  1895. DSSDBG("dsi_vc_enable channel %d, enable %d\n",
  1896. channel, enable);
  1897. enable = enable ? 1 : 0;
  1898. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
  1899. if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
  1900. DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
  1901. return -EIO;
  1902. }
  1903. return 0;
  1904. }
  1905. static void dsi_vc_initial_config(int channel)
  1906. {
  1907. u32 r;
  1908. DSSDBGF("%d", channel);
  1909. r = dsi_read_reg(DSI_VC_CTRL(channel));
  1910. if (FLD_GET(r, 15, 15)) /* VC_BUSY */
  1911. DSSERR("VC(%d) busy when trying to configure it!\n",
  1912. channel);
  1913. r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
  1914. r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
  1915. r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
  1916. r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
  1917. r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
  1918. r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
  1919. r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
  1920. if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
  1921. r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
  1922. r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
  1923. r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
  1924. dsi_write_reg(DSI_VC_CTRL(channel), r);
  1925. }
  1926. static int dsi_vc_config_l4(int channel)
  1927. {
  1928. if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
  1929. return 0;
  1930. DSSDBGF("%d", channel);
  1931. dsi_sync_vc(channel);
  1932. dsi_vc_enable(channel, 0);
  1933. /* VC_BUSY */
  1934. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1935. DSSERR("vc(%d) busy when trying to config for L4\n", channel);
  1936. return -EIO;
  1937. }
  1938. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
  1939. /* DCS_CMD_ENABLE */
  1940. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1941. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
  1942. dsi_vc_enable(channel, 1);
  1943. dsi.vc[channel].mode = DSI_VC_MODE_L4;
  1944. return 0;
  1945. }
  1946. static int dsi_vc_config_vp(int channel)
  1947. {
  1948. if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
  1949. return 0;
  1950. DSSDBGF("%d", channel);
  1951. dsi_sync_vc(channel);
  1952. dsi_vc_enable(channel, 0);
  1953. /* VC_BUSY */
  1954. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1955. DSSERR("vc(%d) busy when trying to config for VP\n", channel);
  1956. return -EIO;
  1957. }
  1958. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
  1959. /* DCS_CMD_ENABLE */
  1960. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1961. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
  1962. dsi_vc_enable(channel, 1);
  1963. dsi.vc[channel].mode = DSI_VC_MODE_VP;
  1964. return 0;
  1965. }
  1966. void omapdss_dsi_vc_enable_hs(int channel, bool enable)
  1967. {
  1968. DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
  1969. WARN_ON(!dsi_bus_is_locked());
  1970. dsi_vc_enable(channel, 0);
  1971. dsi_if_enable(0);
  1972. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
  1973. dsi_vc_enable(channel, 1);
  1974. dsi_if_enable(1);
  1975. dsi_force_tx_stop_mode_io();
  1976. }
  1977. EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
  1978. static void dsi_vc_flush_long_data(int channel)
  1979. {
  1980. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  1981. u32 val;
  1982. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  1983. DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
  1984. (val >> 0) & 0xff,
  1985. (val >> 8) & 0xff,
  1986. (val >> 16) & 0xff,
  1987. (val >> 24) & 0xff);
  1988. }
  1989. }
  1990. static void dsi_show_rx_ack_with_err(u16 err)
  1991. {
  1992. DSSERR("\tACK with ERROR (%#x):\n", err);
  1993. if (err & (1 << 0))
  1994. DSSERR("\t\tSoT Error\n");
  1995. if (err & (1 << 1))
  1996. DSSERR("\t\tSoT Sync Error\n");
  1997. if (err & (1 << 2))
  1998. DSSERR("\t\tEoT Sync Error\n");
  1999. if (err & (1 << 3))
  2000. DSSERR("\t\tEscape Mode Entry Command Error\n");
  2001. if (err & (1 << 4))
  2002. DSSERR("\t\tLP Transmit Sync Error\n");
  2003. if (err & (1 << 5))
  2004. DSSERR("\t\tHS Receive Timeout Error\n");
  2005. if (err & (1 << 6))
  2006. DSSERR("\t\tFalse Control Error\n");
  2007. if (err & (1 << 7))
  2008. DSSERR("\t\t(reserved7)\n");
  2009. if (err & (1 << 8))
  2010. DSSERR("\t\tECC Error, single-bit (corrected)\n");
  2011. if (err & (1 << 9))
  2012. DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
  2013. if (err & (1 << 10))
  2014. DSSERR("\t\tChecksum Error\n");
  2015. if (err & (1 << 11))
  2016. DSSERR("\t\tData type not recognized\n");
  2017. if (err & (1 << 12))
  2018. DSSERR("\t\tInvalid VC ID\n");
  2019. if (err & (1 << 13))
  2020. DSSERR("\t\tInvalid Transmission Length\n");
  2021. if (err & (1 << 14))
  2022. DSSERR("\t\t(reserved14)\n");
  2023. if (err & (1 << 15))
  2024. DSSERR("\t\tDSI Protocol Violation\n");
  2025. }
  2026. static u16 dsi_vc_flush_receive_data(int channel)
  2027. {
  2028. /* RX_FIFO_NOT_EMPTY */
  2029. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  2030. u32 val;
  2031. u8 dt;
  2032. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2033. DSSERR("\trawval %#08x\n", val);
  2034. dt = FLD_GET(val, 5, 0);
  2035. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  2036. u16 err = FLD_GET(val, 23, 8);
  2037. dsi_show_rx_ack_with_err(err);
  2038. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  2039. DSSERR("\tDCS short response, 1 byte: %#x\n",
  2040. FLD_GET(val, 23, 8));
  2041. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  2042. DSSERR("\tDCS short response, 2 byte: %#x\n",
  2043. FLD_GET(val, 23, 8));
  2044. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  2045. DSSERR("\tDCS long response, len %d\n",
  2046. FLD_GET(val, 23, 8));
  2047. dsi_vc_flush_long_data(channel);
  2048. } else {
  2049. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2050. }
  2051. }
  2052. return 0;
  2053. }
  2054. static int dsi_vc_send_bta(int channel)
  2055. {
  2056. if (dsi.debug_write || dsi.debug_read)
  2057. DSSDBG("dsi_vc_send_bta %d\n", channel);
  2058. WARN_ON(!dsi_bus_is_locked());
  2059. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  2060. DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
  2061. dsi_vc_flush_receive_data(channel);
  2062. }
  2063. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
  2064. return 0;
  2065. }
  2066. int dsi_vc_send_bta_sync(int channel)
  2067. {
  2068. DECLARE_COMPLETION_ONSTACK(completion);
  2069. int r = 0;
  2070. u32 err;
  2071. r = dsi_register_isr_vc(channel, dsi_completion_handler,
  2072. &completion, DSI_VC_IRQ_BTA);
  2073. if (r)
  2074. goto err0;
  2075. r = dsi_register_isr(dsi_completion_handler, &completion,
  2076. DSI_IRQ_ERROR_MASK);
  2077. if (r)
  2078. goto err1;
  2079. r = dsi_vc_send_bta(channel);
  2080. if (r)
  2081. goto err2;
  2082. if (wait_for_completion_timeout(&completion,
  2083. msecs_to_jiffies(500)) == 0) {
  2084. DSSERR("Failed to receive BTA\n");
  2085. r = -EIO;
  2086. goto err2;
  2087. }
  2088. err = dsi_get_errors();
  2089. if (err) {
  2090. DSSERR("Error while sending BTA: %x\n", err);
  2091. r = -EIO;
  2092. goto err2;
  2093. }
  2094. err2:
  2095. dsi_unregister_isr(dsi_completion_handler, &completion,
  2096. DSI_IRQ_ERROR_MASK);
  2097. err1:
  2098. dsi_unregister_isr_vc(channel, dsi_completion_handler,
  2099. &completion, DSI_VC_IRQ_BTA);
  2100. err0:
  2101. return r;
  2102. }
  2103. EXPORT_SYMBOL(dsi_vc_send_bta_sync);
  2104. static inline void dsi_vc_write_long_header(int channel, u8 data_type,
  2105. u16 len, u8 ecc)
  2106. {
  2107. u32 val;
  2108. u8 data_id;
  2109. WARN_ON(!dsi_bus_is_locked());
  2110. data_id = data_type | dsi.vc[channel].vc_id << 6;
  2111. val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
  2112. FLD_VAL(ecc, 31, 24);
  2113. dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
  2114. }
  2115. static inline void dsi_vc_write_long_payload(int channel,
  2116. u8 b1, u8 b2, u8 b3, u8 b4)
  2117. {
  2118. u32 val;
  2119. val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
  2120. /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
  2121. b1, b2, b3, b4, val); */
  2122. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
  2123. }
  2124. static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
  2125. u8 ecc)
  2126. {
  2127. /*u32 val; */
  2128. int i;
  2129. u8 *p;
  2130. int r = 0;
  2131. u8 b1, b2, b3, b4;
  2132. if (dsi.debug_write)
  2133. DSSDBG("dsi_vc_send_long, %d bytes\n", len);
  2134. /* len + header */
  2135. if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
  2136. DSSERR("unable to send long packet: packet too long.\n");
  2137. return -EINVAL;
  2138. }
  2139. dsi_vc_config_l4(channel);
  2140. dsi_vc_write_long_header(channel, data_type, len, ecc);
  2141. p = data;
  2142. for (i = 0; i < len >> 2; i++) {
  2143. if (dsi.debug_write)
  2144. DSSDBG("\tsending full packet %d\n", i);
  2145. b1 = *p++;
  2146. b2 = *p++;
  2147. b3 = *p++;
  2148. b4 = *p++;
  2149. dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
  2150. }
  2151. i = len % 4;
  2152. if (i) {
  2153. b1 = 0; b2 = 0; b3 = 0;
  2154. if (dsi.debug_write)
  2155. DSSDBG("\tsending remainder bytes %d\n", i);
  2156. switch (i) {
  2157. case 3:
  2158. b1 = *p++;
  2159. b2 = *p++;
  2160. b3 = *p++;
  2161. break;
  2162. case 2:
  2163. b1 = *p++;
  2164. b2 = *p++;
  2165. break;
  2166. case 1:
  2167. b1 = *p++;
  2168. break;
  2169. }
  2170. dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
  2171. }
  2172. return r;
  2173. }
  2174. static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
  2175. {
  2176. u32 r;
  2177. u8 data_id;
  2178. WARN_ON(!dsi_bus_is_locked());
  2179. if (dsi.debug_write)
  2180. DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
  2181. channel,
  2182. data_type, data & 0xff, (data >> 8) & 0xff);
  2183. dsi_vc_config_l4(channel);
  2184. if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
  2185. DSSERR("ERROR FIFO FULL, aborting transfer\n");
  2186. return -EINVAL;
  2187. }
  2188. data_id = data_type | dsi.vc[channel].vc_id << 6;
  2189. r = (data_id << 0) | (data << 8) | (ecc << 24);
  2190. dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
  2191. return 0;
  2192. }
  2193. int dsi_vc_send_null(int channel)
  2194. {
  2195. u8 nullpkg[] = {0, 0, 0, 0};
  2196. return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
  2197. }
  2198. EXPORT_SYMBOL(dsi_vc_send_null);
  2199. int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len)
  2200. {
  2201. int r;
  2202. BUG_ON(len == 0);
  2203. if (len == 1) {
  2204. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
  2205. data[0], 0);
  2206. } else if (len == 2) {
  2207. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
  2208. data[0] | (data[1] << 8), 0);
  2209. } else {
  2210. /* 0x39 = DCS Long Write */
  2211. r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
  2212. data, len, 0);
  2213. }
  2214. return r;
  2215. }
  2216. EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
  2217. int dsi_vc_dcs_write(int channel, u8 *data, int len)
  2218. {
  2219. int r;
  2220. r = dsi_vc_dcs_write_nosync(channel, data, len);
  2221. if (r)
  2222. goto err;
  2223. r = dsi_vc_send_bta_sync(channel);
  2224. if (r)
  2225. goto err;
  2226. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  2227. DSSERR("rx fifo not empty after write, dumping data:\n");
  2228. dsi_vc_flush_receive_data(channel);
  2229. r = -EIO;
  2230. goto err;
  2231. }
  2232. return 0;
  2233. err:
  2234. DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
  2235. channel, data[0], len);
  2236. return r;
  2237. }
  2238. EXPORT_SYMBOL(dsi_vc_dcs_write);
  2239. int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd)
  2240. {
  2241. return dsi_vc_dcs_write(channel, &dcs_cmd, 1);
  2242. }
  2243. EXPORT_SYMBOL(dsi_vc_dcs_write_0);
  2244. int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param)
  2245. {
  2246. u8 buf[2];
  2247. buf[0] = dcs_cmd;
  2248. buf[1] = param;
  2249. return dsi_vc_dcs_write(channel, buf, 2);
  2250. }
  2251. EXPORT_SYMBOL(dsi_vc_dcs_write_1);
  2252. int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen)
  2253. {
  2254. u32 val;
  2255. u8 dt;
  2256. int r;
  2257. if (dsi.debug_read)
  2258. DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
  2259. r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
  2260. if (r)
  2261. goto err;
  2262. r = dsi_vc_send_bta_sync(channel);
  2263. if (r)
  2264. goto err;
  2265. /* RX_FIFO_NOT_EMPTY */
  2266. if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
  2267. DSSERR("RX fifo empty when trying to read.\n");
  2268. r = -EIO;
  2269. goto err;
  2270. }
  2271. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2272. if (dsi.debug_read)
  2273. DSSDBG("\theader: %08x\n", val);
  2274. dt = FLD_GET(val, 5, 0);
  2275. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  2276. u16 err = FLD_GET(val, 23, 8);
  2277. dsi_show_rx_ack_with_err(err);
  2278. r = -EIO;
  2279. goto err;
  2280. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  2281. u8 data = FLD_GET(val, 15, 8);
  2282. if (dsi.debug_read)
  2283. DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
  2284. if (buflen < 1) {
  2285. r = -EIO;
  2286. goto err;
  2287. }
  2288. buf[0] = data;
  2289. return 1;
  2290. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  2291. u16 data = FLD_GET(val, 23, 8);
  2292. if (dsi.debug_read)
  2293. DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
  2294. if (buflen < 2) {
  2295. r = -EIO;
  2296. goto err;
  2297. }
  2298. buf[0] = data & 0xff;
  2299. buf[1] = (data >> 8) & 0xff;
  2300. return 2;
  2301. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  2302. int w;
  2303. int len = FLD_GET(val, 23, 8);
  2304. if (dsi.debug_read)
  2305. DSSDBG("\tDCS long response, len %d\n", len);
  2306. if (len > buflen) {
  2307. r = -EIO;
  2308. goto err;
  2309. }
  2310. /* two byte checksum ends the packet, not included in len */
  2311. for (w = 0; w < len + 2;) {
  2312. int b;
  2313. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2314. if (dsi.debug_read)
  2315. DSSDBG("\t\t%02x %02x %02x %02x\n",
  2316. (val >> 0) & 0xff,
  2317. (val >> 8) & 0xff,
  2318. (val >> 16) & 0xff,
  2319. (val >> 24) & 0xff);
  2320. for (b = 0; b < 4; ++b) {
  2321. if (w < len)
  2322. buf[w] = (val >> (b * 8)) & 0xff;
  2323. /* we discard the 2 byte checksum */
  2324. ++w;
  2325. }
  2326. }
  2327. return len;
  2328. } else {
  2329. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2330. r = -EIO;
  2331. goto err;
  2332. }
  2333. BUG();
  2334. err:
  2335. DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
  2336. channel, dcs_cmd);
  2337. return r;
  2338. }
  2339. EXPORT_SYMBOL(dsi_vc_dcs_read);
  2340. int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data)
  2341. {
  2342. int r;
  2343. r = dsi_vc_dcs_read(channel, dcs_cmd, data, 1);
  2344. if (r < 0)
  2345. return r;
  2346. if (r != 1)
  2347. return -EIO;
  2348. return 0;
  2349. }
  2350. EXPORT_SYMBOL(dsi_vc_dcs_read_1);
  2351. int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2)
  2352. {
  2353. u8 buf[2];
  2354. int r;
  2355. r = dsi_vc_dcs_read(channel, dcs_cmd, buf, 2);
  2356. if (r < 0)
  2357. return r;
  2358. if (r != 2)
  2359. return -EIO;
  2360. *data1 = buf[0];
  2361. *data2 = buf[1];
  2362. return 0;
  2363. }
  2364. EXPORT_SYMBOL(dsi_vc_dcs_read_2);
  2365. int dsi_vc_set_max_rx_packet_size(int channel, u16 len)
  2366. {
  2367. return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
  2368. len, 0);
  2369. }
  2370. EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
  2371. static int dsi_enter_ulps(void)
  2372. {
  2373. DECLARE_COMPLETION_ONSTACK(completion);
  2374. int r;
  2375. DSSDBGF();
  2376. WARN_ON(!dsi_bus_is_locked());
  2377. WARN_ON(dsi.ulps_enabled);
  2378. if (dsi.ulps_enabled)
  2379. return 0;
  2380. if (REG_GET(DSI_CLK_CTRL, 13, 13)) {
  2381. DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
  2382. return -EIO;
  2383. }
  2384. dsi_sync_vc(0);
  2385. dsi_sync_vc(1);
  2386. dsi_sync_vc(2);
  2387. dsi_sync_vc(3);
  2388. dsi_force_tx_stop_mode_io();
  2389. dsi_vc_enable(0, false);
  2390. dsi_vc_enable(1, false);
  2391. dsi_vc_enable(2, false);
  2392. dsi_vc_enable(3, false);
  2393. if (REG_GET(DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
  2394. DSSERR("HS busy when enabling ULPS\n");
  2395. return -EIO;
  2396. }
  2397. if (REG_GET(DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
  2398. DSSERR("LP busy when enabling ULPS\n");
  2399. return -EIO;
  2400. }
  2401. r = dsi_register_isr_cio(dsi_completion_handler, &completion,
  2402. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2403. if (r)
  2404. return r;
  2405. /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
  2406. /* LANEx_ULPS_SIG2 */
  2407. REG_FLD_MOD(DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), 7, 5);
  2408. if (wait_for_completion_timeout(&completion,
  2409. msecs_to_jiffies(1000)) == 0) {
  2410. DSSERR("ULPS enable timeout\n");
  2411. r = -EIO;
  2412. goto err;
  2413. }
  2414. dsi_unregister_isr_cio(dsi_completion_handler, &completion,
  2415. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2416. dsi_cio_power(DSI_COMPLEXIO_POWER_ULPS);
  2417. dsi_if_enable(false);
  2418. dsi.ulps_enabled = true;
  2419. return 0;
  2420. err:
  2421. dsi_unregister_isr_cio(dsi_completion_handler, &completion,
  2422. DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
  2423. return r;
  2424. }
  2425. static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
  2426. {
  2427. unsigned long fck;
  2428. unsigned long total_ticks;
  2429. u32 r;
  2430. BUG_ON(ticks > 0x1fff);
  2431. /* ticks in DSI_FCK */
  2432. fck = dsi_fclk_rate();
  2433. r = dsi_read_reg(DSI_TIMING2);
  2434. r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
  2435. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
  2436. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
  2437. r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
  2438. dsi_write_reg(DSI_TIMING2, r);
  2439. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2440. DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2441. total_ticks,
  2442. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2443. (total_ticks * 1000) / (fck / 1000 / 1000));
  2444. }
  2445. static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
  2446. {
  2447. unsigned long fck;
  2448. unsigned long total_ticks;
  2449. u32 r;
  2450. BUG_ON(ticks > 0x1fff);
  2451. /* ticks in DSI_FCK */
  2452. fck = dsi_fclk_rate();
  2453. r = dsi_read_reg(DSI_TIMING1);
  2454. r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
  2455. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
  2456. r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
  2457. r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
  2458. dsi_write_reg(DSI_TIMING1, r);
  2459. total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
  2460. DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2461. total_ticks,
  2462. ticks, x8 ? " x8" : "", x16 ? " x16" : "",
  2463. (total_ticks * 1000) / (fck / 1000 / 1000));
  2464. }
  2465. static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
  2466. {
  2467. unsigned long fck;
  2468. unsigned long total_ticks;
  2469. u32 r;
  2470. BUG_ON(ticks > 0x1fff);
  2471. /* ticks in DSI_FCK */
  2472. fck = dsi_fclk_rate();
  2473. r = dsi_read_reg(DSI_TIMING1);
  2474. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2475. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
  2476. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
  2477. r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
  2478. dsi_write_reg(DSI_TIMING1, r);
  2479. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2480. DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
  2481. total_ticks,
  2482. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2483. (total_ticks * 1000) / (fck / 1000 / 1000));
  2484. }
  2485. static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
  2486. {
  2487. unsigned long fck;
  2488. unsigned long total_ticks;
  2489. u32 r;
  2490. BUG_ON(ticks > 0x1fff);
  2491. /* ticks in TxByteClkHS */
  2492. fck = dsi_get_txbyteclkhs();
  2493. r = dsi_read_reg(DSI_TIMING2);
  2494. r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
  2495. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
  2496. r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
  2497. r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
  2498. dsi_write_reg(DSI_TIMING2, r);
  2499. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2500. DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2501. total_ticks,
  2502. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2503. (total_ticks * 1000) / (fck / 1000 / 1000));
  2504. }
  2505. static int dsi_proto_config(struct omap_dss_device *dssdev)
  2506. {
  2507. u32 r;
  2508. int buswidth = 0;
  2509. dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
  2510. DSI_FIFO_SIZE_32,
  2511. DSI_FIFO_SIZE_32,
  2512. DSI_FIFO_SIZE_32);
  2513. dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
  2514. DSI_FIFO_SIZE_32,
  2515. DSI_FIFO_SIZE_32,
  2516. DSI_FIFO_SIZE_32);
  2517. /* XXX what values for the timeouts? */
  2518. dsi_set_stop_state_counter(0x1000, false, false);
  2519. dsi_set_ta_timeout(0x1fff, true, true);
  2520. dsi_set_lp_rx_timeout(0x1fff, true, true);
  2521. dsi_set_hs_tx_timeout(0x1fff, true, true);
  2522. switch (dssdev->ctrl.pixel_size) {
  2523. case 16:
  2524. buswidth = 0;
  2525. break;
  2526. case 18:
  2527. buswidth = 1;
  2528. break;
  2529. case 24:
  2530. buswidth = 2;
  2531. break;
  2532. default:
  2533. BUG();
  2534. }
  2535. r = dsi_read_reg(DSI_CTRL);
  2536. r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
  2537. r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
  2538. r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
  2539. r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
  2540. r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
  2541. r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
  2542. r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
  2543. r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
  2544. r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
  2545. if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  2546. r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
  2547. /* DCS_CMD_CODE, 1=start, 0=continue */
  2548. r = FLD_MOD(r, 0, 25, 25);
  2549. }
  2550. dsi_write_reg(DSI_CTRL, r);
  2551. dsi_vc_initial_config(0);
  2552. dsi_vc_initial_config(1);
  2553. dsi_vc_initial_config(2);
  2554. dsi_vc_initial_config(3);
  2555. return 0;
  2556. }
  2557. static void dsi_proto_timings(struct omap_dss_device *dssdev)
  2558. {
  2559. unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
  2560. unsigned tclk_pre, tclk_post;
  2561. unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
  2562. unsigned ths_trail, ths_exit;
  2563. unsigned ddr_clk_pre, ddr_clk_post;
  2564. unsigned enter_hs_mode_lat, exit_hs_mode_lat;
  2565. unsigned ths_eot;
  2566. u32 r;
  2567. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  2568. ths_prepare = FLD_GET(r, 31, 24);
  2569. ths_prepare_ths_zero = FLD_GET(r, 23, 16);
  2570. ths_zero = ths_prepare_ths_zero - ths_prepare;
  2571. ths_trail = FLD_GET(r, 15, 8);
  2572. ths_exit = FLD_GET(r, 7, 0);
  2573. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  2574. tlpx = FLD_GET(r, 22, 16) * 2;
  2575. tclk_trail = FLD_GET(r, 15, 8);
  2576. tclk_zero = FLD_GET(r, 7, 0);
  2577. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  2578. tclk_prepare = FLD_GET(r, 7, 0);
  2579. /* min 8*UI */
  2580. tclk_pre = 20;
  2581. /* min 60ns + 52*UI */
  2582. tclk_post = ns2ddr(60) + 26;
  2583. /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
  2584. if (dssdev->phy.dsi.data1_lane != 0 &&
  2585. dssdev->phy.dsi.data2_lane != 0)
  2586. ths_eot = 2;
  2587. else
  2588. ths_eot = 4;
  2589. ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
  2590. 4);
  2591. ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
  2592. BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
  2593. BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
  2594. r = dsi_read_reg(DSI_CLK_TIMING);
  2595. r = FLD_MOD(r, ddr_clk_pre, 15, 8);
  2596. r = FLD_MOD(r, ddr_clk_post, 7, 0);
  2597. dsi_write_reg(DSI_CLK_TIMING, r);
  2598. DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
  2599. ddr_clk_pre,
  2600. ddr_clk_post);
  2601. enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
  2602. DIV_ROUND_UP(ths_prepare, 4) +
  2603. DIV_ROUND_UP(ths_zero + 3, 4);
  2604. exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
  2605. r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
  2606. FLD_VAL(exit_hs_mode_lat, 15, 0);
  2607. dsi_write_reg(DSI_VM_TIMING7, r);
  2608. DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
  2609. enter_hs_mode_lat, exit_hs_mode_lat);
  2610. }
  2611. #define DSI_DECL_VARS \
  2612. int __dsi_cb = 0; u32 __dsi_cv = 0;
  2613. #define DSI_FLUSH(ch) \
  2614. if (__dsi_cb > 0) { \
  2615. /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
  2616. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
  2617. __dsi_cb = __dsi_cv = 0; \
  2618. }
  2619. #define DSI_PUSH(ch, data) \
  2620. do { \
  2621. __dsi_cv |= (data) << (__dsi_cb * 8); \
  2622. /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
  2623. if (++__dsi_cb > 3) \
  2624. DSI_FLUSH(ch); \
  2625. } while (0)
  2626. static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
  2627. int x, int y, int w, int h)
  2628. {
  2629. /* Note: supports only 24bit colors in 32bit container */
  2630. int first = 1;
  2631. int fifo_stalls = 0;
  2632. int max_dsi_packet_size;
  2633. int max_data_per_packet;
  2634. int max_pixels_per_packet;
  2635. int pixels_left;
  2636. int bytespp = dssdev->ctrl.pixel_size / 8;
  2637. int scr_width;
  2638. u32 __iomem *data;
  2639. int start_offset;
  2640. int horiz_inc;
  2641. int current_x;
  2642. struct omap_overlay *ovl;
  2643. debug_irq = 0;
  2644. DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
  2645. x, y, w, h);
  2646. ovl = dssdev->manager->overlays[0];
  2647. if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
  2648. return -EINVAL;
  2649. if (dssdev->ctrl.pixel_size != 24)
  2650. return -EINVAL;
  2651. scr_width = ovl->info.screen_width;
  2652. data = ovl->info.vaddr;
  2653. start_offset = scr_width * y + x;
  2654. horiz_inc = scr_width - w;
  2655. current_x = x;
  2656. /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
  2657. * in fifo */
  2658. /* When using CPU, max long packet size is TX buffer size */
  2659. max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
  2660. /* we seem to get better perf if we divide the tx fifo to half,
  2661. and while the other half is being sent, we fill the other half
  2662. max_dsi_packet_size /= 2; */
  2663. max_data_per_packet = max_dsi_packet_size - 4 - 1;
  2664. max_pixels_per_packet = max_data_per_packet / bytespp;
  2665. DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
  2666. pixels_left = w * h;
  2667. DSSDBG("total pixels %d\n", pixels_left);
  2668. data += start_offset;
  2669. while (pixels_left > 0) {
  2670. /* 0x2c = write_memory_start */
  2671. /* 0x3c = write_memory_continue */
  2672. u8 dcs_cmd = first ? 0x2c : 0x3c;
  2673. int pixels;
  2674. DSI_DECL_VARS;
  2675. first = 0;
  2676. #if 1
  2677. /* using fifo not empty */
  2678. /* TX_FIFO_NOT_EMPTY */
  2679. while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
  2680. fifo_stalls++;
  2681. if (fifo_stalls > 0xfffff) {
  2682. DSSERR("fifo stalls overflow, pixels left %d\n",
  2683. pixels_left);
  2684. dsi_if_enable(0);
  2685. return -EIO;
  2686. }
  2687. udelay(1);
  2688. }
  2689. #elif 1
  2690. /* using fifo emptiness */
  2691. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
  2692. max_dsi_packet_size) {
  2693. fifo_stalls++;
  2694. if (fifo_stalls > 0xfffff) {
  2695. DSSERR("fifo stalls overflow, pixels left %d\n",
  2696. pixels_left);
  2697. dsi_if_enable(0);
  2698. return -EIO;
  2699. }
  2700. }
  2701. #else
  2702. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
  2703. fifo_stalls++;
  2704. if (fifo_stalls > 0xfffff) {
  2705. DSSERR("fifo stalls overflow, pixels left %d\n",
  2706. pixels_left);
  2707. dsi_if_enable(0);
  2708. return -EIO;
  2709. }
  2710. }
  2711. #endif
  2712. pixels = min(max_pixels_per_packet, pixels_left);
  2713. pixels_left -= pixels;
  2714. dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
  2715. 1 + pixels * bytespp, 0);
  2716. DSI_PUSH(0, dcs_cmd);
  2717. while (pixels-- > 0) {
  2718. u32 pix = __raw_readl(data++);
  2719. DSI_PUSH(0, (pix >> 16) & 0xff);
  2720. DSI_PUSH(0, (pix >> 8) & 0xff);
  2721. DSI_PUSH(0, (pix >> 0) & 0xff);
  2722. current_x++;
  2723. if (current_x == x+w) {
  2724. current_x = x;
  2725. data += horiz_inc;
  2726. }
  2727. }
  2728. DSI_FLUSH(0);
  2729. }
  2730. return 0;
  2731. }
  2732. static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
  2733. u16 x, u16 y, u16 w, u16 h)
  2734. {
  2735. unsigned bytespp;
  2736. unsigned bytespl;
  2737. unsigned bytespf;
  2738. unsigned total_len;
  2739. unsigned packet_payload;
  2740. unsigned packet_len;
  2741. u32 l;
  2742. int r;
  2743. const unsigned channel = dsi.update_channel;
  2744. /* line buffer is 1024 x 24bits */
  2745. /* XXX: for some reason using full buffer size causes considerable TX
  2746. * slowdown with update sizes that fill the whole buffer */
  2747. const unsigned line_buf_size = 1023 * 3;
  2748. DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
  2749. x, y, w, h);
  2750. dsi_vc_config_vp(channel);
  2751. bytespp = dssdev->ctrl.pixel_size / 8;
  2752. bytespl = w * bytespp;
  2753. bytespf = bytespl * h;
  2754. /* NOTE: packet_payload has to be equal to N * bytespl, where N is
  2755. * number of lines in a packet. See errata about VP_CLK_RATIO */
  2756. if (bytespf < line_buf_size)
  2757. packet_payload = bytespf;
  2758. else
  2759. packet_payload = (line_buf_size) / bytespl * bytespl;
  2760. packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
  2761. total_len = (bytespf / packet_payload) * packet_len;
  2762. if (bytespf % packet_payload)
  2763. total_len += (bytespf % packet_payload) + 1;
  2764. l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
  2765. dsi_write_reg(DSI_VC_TE(channel), l);
  2766. dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
  2767. if (dsi.te_enabled)
  2768. l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
  2769. else
  2770. l = FLD_MOD(l, 1, 31, 31); /* TE_START */
  2771. dsi_write_reg(DSI_VC_TE(channel), l);
  2772. /* We put SIDLEMODE to no-idle for the duration of the transfer,
  2773. * because DSS interrupts are not capable of waking up the CPU and the
  2774. * framedone interrupt could be delayed for quite a long time. I think
  2775. * the same goes for any DSS interrupts, but for some reason I have not
  2776. * seen the problem anywhere else than here.
  2777. */
  2778. dispc_disable_sidle();
  2779. dsi_perf_mark_start();
  2780. r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
  2781. msecs_to_jiffies(250));
  2782. BUG_ON(r == 0);
  2783. dss_start_update(dssdev);
  2784. if (dsi.te_enabled) {
  2785. /* disable LP_RX_TO, so that we can receive TE. Time to wait
  2786. * for TE is longer than the timer allows */
  2787. REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
  2788. dsi_vc_send_bta(channel);
  2789. #ifdef DSI_CATCH_MISSING_TE
  2790. mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
  2791. #endif
  2792. }
  2793. }
  2794. #ifdef DSI_CATCH_MISSING_TE
  2795. static void dsi_te_timeout(unsigned long arg)
  2796. {
  2797. DSSERR("TE not received for 250ms!\n");
  2798. }
  2799. #endif
  2800. static void dsi_handle_framedone(int error)
  2801. {
  2802. /* SIDLEMODE back to smart-idle */
  2803. dispc_enable_sidle();
  2804. if (dsi.te_enabled) {
  2805. /* enable LP_RX_TO again after the TE */
  2806. REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
  2807. }
  2808. dsi.framedone_callback(error, dsi.framedone_data);
  2809. if (!error)
  2810. dsi_perf_show("DISPC");
  2811. }
  2812. static void dsi_framedone_timeout_work_callback(struct work_struct *work)
  2813. {
  2814. /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
  2815. * 250ms which would conflict with this timeout work. What should be
  2816. * done is first cancel the transfer on the HW, and then cancel the
  2817. * possibly scheduled framedone work. However, cancelling the transfer
  2818. * on the HW is buggy, and would probably require resetting the whole
  2819. * DSI */
  2820. DSSERR("Framedone not received for 250ms!\n");
  2821. dsi_handle_framedone(-ETIMEDOUT);
  2822. }
  2823. static void dsi_framedone_irq_callback(void *data, u32 mask)
  2824. {
  2825. /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
  2826. * turns itself off. However, DSI still has the pixels in its buffers,
  2827. * and is sending the data.
  2828. */
  2829. __cancel_delayed_work(&dsi.framedone_timeout_work);
  2830. dsi_handle_framedone(0);
  2831. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2832. dispc_fake_vsync_irq();
  2833. #endif
  2834. }
  2835. int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
  2836. u16 *x, u16 *y, u16 *w, u16 *h,
  2837. bool enlarge_update_area)
  2838. {
  2839. u16 dw, dh;
  2840. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  2841. if (*x > dw || *y > dh)
  2842. return -EINVAL;
  2843. if (*x + *w > dw)
  2844. return -EINVAL;
  2845. if (*y + *h > dh)
  2846. return -EINVAL;
  2847. if (*w == 1)
  2848. return -EINVAL;
  2849. if (*w == 0 || *h == 0)
  2850. return -EINVAL;
  2851. dsi_perf_mark_setup();
  2852. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2853. dss_setup_partial_planes(dssdev, x, y, w, h,
  2854. enlarge_update_area);
  2855. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  2856. }
  2857. return 0;
  2858. }
  2859. EXPORT_SYMBOL(omap_dsi_prepare_update);
  2860. int omap_dsi_update(struct omap_dss_device *dssdev,
  2861. int channel,
  2862. u16 x, u16 y, u16 w, u16 h,
  2863. void (*callback)(int, void *), void *data)
  2864. {
  2865. dsi.update_channel = channel;
  2866. /* OMAP DSS cannot send updates of odd widths.
  2867. * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
  2868. * here to make sure we catch erroneous updates. Otherwise we'll only
  2869. * see rather obscure HW error happening, as DSS halts. */
  2870. BUG_ON(x % 2 == 1);
  2871. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2872. dsi.framedone_callback = callback;
  2873. dsi.framedone_data = data;
  2874. dsi.update_region.x = x;
  2875. dsi.update_region.y = y;
  2876. dsi.update_region.w = w;
  2877. dsi.update_region.h = h;
  2878. dsi.update_region.device = dssdev;
  2879. dsi_update_screen_dispc(dssdev, x, y, w, h);
  2880. } else {
  2881. int r;
  2882. r = dsi_update_screen_l4(dssdev, x, y, w, h);
  2883. if (r)
  2884. return r;
  2885. dsi_perf_show("L4");
  2886. callback(0, data);
  2887. }
  2888. return 0;
  2889. }
  2890. EXPORT_SYMBOL(omap_dsi_update);
  2891. /* Display funcs */
  2892. static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
  2893. {
  2894. int r;
  2895. r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
  2896. DISPC_IRQ_FRAMEDONE);
  2897. if (r) {
  2898. DSSERR("can't get FRAMEDONE irq\n");
  2899. return r;
  2900. }
  2901. dispc_set_lcd_display_type(dssdev->manager->id,
  2902. OMAP_DSS_LCD_DISPLAY_TFT);
  2903. dispc_set_parallel_interface_mode(dssdev->manager->id,
  2904. OMAP_DSS_PARALLELMODE_DSI);
  2905. dispc_enable_fifohandcheck(dssdev->manager->id, 1);
  2906. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  2907. {
  2908. struct omap_video_timings timings = {
  2909. .hsw = 1,
  2910. .hfp = 1,
  2911. .hbp = 1,
  2912. .vsw = 1,
  2913. .vfp = 0,
  2914. .vbp = 0,
  2915. };
  2916. dispc_set_lcd_timings(dssdev->manager->id, &timings);
  2917. }
  2918. return 0;
  2919. }
  2920. static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
  2921. {
  2922. omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
  2923. DISPC_IRQ_FRAMEDONE);
  2924. }
  2925. static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
  2926. {
  2927. struct dsi_clock_info cinfo;
  2928. int r;
  2929. /* we always use DSS_CLK_SYSCK as input clock */
  2930. cinfo.use_sys_clk = true;
  2931. cinfo.regn = dssdev->clocks.dsi.regn;
  2932. cinfo.regm = dssdev->clocks.dsi.regm;
  2933. cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
  2934. cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
  2935. r = dsi_calc_clock_rates(dssdev, &cinfo);
  2936. if (r) {
  2937. DSSERR("Failed to calc dsi clocks\n");
  2938. return r;
  2939. }
  2940. r = dsi_pll_set_clock_div(&cinfo);
  2941. if (r) {
  2942. DSSERR("Failed to set dsi clocks\n");
  2943. return r;
  2944. }
  2945. return 0;
  2946. }
  2947. static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
  2948. {
  2949. struct dispc_clock_info dispc_cinfo;
  2950. int r;
  2951. unsigned long long fck;
  2952. fck = dsi_get_pll_hsdiv_dispc_rate();
  2953. dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
  2954. dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
  2955. r = dispc_calc_clock_rates(fck, &dispc_cinfo);
  2956. if (r) {
  2957. DSSERR("Failed to calc dispc clocks\n");
  2958. return r;
  2959. }
  2960. r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
  2961. if (r) {
  2962. DSSERR("Failed to set dispc clocks\n");
  2963. return r;
  2964. }
  2965. return 0;
  2966. }
  2967. static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
  2968. {
  2969. int r;
  2970. r = dsi_pll_init(dssdev, true, true);
  2971. if (r)
  2972. goto err0;
  2973. r = dsi_configure_dsi_clocks(dssdev);
  2974. if (r)
  2975. goto err1;
  2976. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  2977. dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
  2978. dss_select_lcd_clk_source(dssdev->manager->id,
  2979. dssdev->clocks.dispc.channel.lcd_clk_src);
  2980. DSSDBG("PLL OK\n");
  2981. r = dsi_configure_dispc_clocks(dssdev);
  2982. if (r)
  2983. goto err2;
  2984. r = dsi_cio_init(dssdev);
  2985. if (r)
  2986. goto err2;
  2987. _dsi_print_reset_status();
  2988. dsi_proto_timings(dssdev);
  2989. dsi_set_lp_clk_divisor(dssdev);
  2990. if (1)
  2991. _dsi_print_reset_status();
  2992. r = dsi_proto_config(dssdev);
  2993. if (r)
  2994. goto err3;
  2995. /* enable interface */
  2996. dsi_vc_enable(0, 1);
  2997. dsi_vc_enable(1, 1);
  2998. dsi_vc_enable(2, 1);
  2999. dsi_vc_enable(3, 1);
  3000. dsi_if_enable(1);
  3001. dsi_force_tx_stop_mode_io();
  3002. return 0;
  3003. err3:
  3004. dsi_cio_uninit();
  3005. err2:
  3006. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3007. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3008. err1:
  3009. dsi_pll_uninit(true);
  3010. err0:
  3011. return r;
  3012. }
  3013. static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
  3014. bool disconnect_lanes, bool enter_ulps)
  3015. {
  3016. if (enter_ulps && !dsi.ulps_enabled)
  3017. dsi_enter_ulps();
  3018. /* disable interface */
  3019. dsi_if_enable(0);
  3020. dsi_vc_enable(0, 0);
  3021. dsi_vc_enable(1, 0);
  3022. dsi_vc_enable(2, 0);
  3023. dsi_vc_enable(3, 0);
  3024. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3025. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  3026. dsi_cio_uninit();
  3027. dsi_pll_uninit(disconnect_lanes);
  3028. }
  3029. static int dsi_core_init(void)
  3030. {
  3031. /* Autoidle */
  3032. REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
  3033. /* ENWAKEUP */
  3034. REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
  3035. /* SIDLEMODE smart-idle */
  3036. REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
  3037. _dsi_initialize_irq();
  3038. return 0;
  3039. }
  3040. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
  3041. {
  3042. int r = 0;
  3043. DSSDBG("dsi_display_enable\n");
  3044. WARN_ON(!dsi_bus_is_locked());
  3045. mutex_lock(&dsi.lock);
  3046. r = omap_dss_start_device(dssdev);
  3047. if (r) {
  3048. DSSERR("failed to start device\n");
  3049. goto err0;
  3050. }
  3051. enable_clocks(1);
  3052. dsi_enable_pll_clock(1);
  3053. r = _dsi_reset();
  3054. if (r)
  3055. goto err1;
  3056. dsi_core_init();
  3057. r = dsi_display_init_dispc(dssdev);
  3058. if (r)
  3059. goto err1;
  3060. r = dsi_display_init_dsi(dssdev);
  3061. if (r)
  3062. goto err2;
  3063. mutex_unlock(&dsi.lock);
  3064. return 0;
  3065. err2:
  3066. dsi_display_uninit_dispc(dssdev);
  3067. err1:
  3068. enable_clocks(0);
  3069. dsi_enable_pll_clock(0);
  3070. omap_dss_stop_device(dssdev);
  3071. err0:
  3072. mutex_unlock(&dsi.lock);
  3073. DSSDBG("dsi_display_enable FAILED\n");
  3074. return r;
  3075. }
  3076. EXPORT_SYMBOL(omapdss_dsi_display_enable);
  3077. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  3078. bool disconnect_lanes, bool enter_ulps)
  3079. {
  3080. DSSDBG("dsi_display_disable\n");
  3081. WARN_ON(!dsi_bus_is_locked());
  3082. mutex_lock(&dsi.lock);
  3083. dsi_display_uninit_dispc(dssdev);
  3084. dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
  3085. enable_clocks(0);
  3086. dsi_enable_pll_clock(0);
  3087. omap_dss_stop_device(dssdev);
  3088. mutex_unlock(&dsi.lock);
  3089. }
  3090. EXPORT_SYMBOL(omapdss_dsi_display_disable);
  3091. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
  3092. {
  3093. dsi.te_enabled = enable;
  3094. return 0;
  3095. }
  3096. EXPORT_SYMBOL(omapdss_dsi_enable_te);
  3097. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  3098. u32 fifo_size, enum omap_burst_size *burst_size,
  3099. u32 *fifo_low, u32 *fifo_high)
  3100. {
  3101. unsigned burst_size_bytes;
  3102. *burst_size = OMAP_DSS_BURST_16x32;
  3103. burst_size_bytes = 16 * 32 / 8;
  3104. *fifo_high = fifo_size - burst_size_bytes;
  3105. *fifo_low = fifo_size - burst_size_bytes * 2;
  3106. }
  3107. int dsi_init_display(struct omap_dss_device *dssdev)
  3108. {
  3109. DSSDBG("DSI init\n");
  3110. /* XXX these should be figured out dynamically */
  3111. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
  3112. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
  3113. if (dsi.vdds_dsi_reg == NULL) {
  3114. struct regulator *vdds_dsi;
  3115. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  3116. if (IS_ERR(vdds_dsi)) {
  3117. DSSERR("can't get VDDS_DSI regulator\n");
  3118. return PTR_ERR(vdds_dsi);
  3119. }
  3120. dsi.vdds_dsi_reg = vdds_dsi;
  3121. }
  3122. return 0;
  3123. }
  3124. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
  3125. {
  3126. int i;
  3127. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  3128. if (!dsi.vc[i].dssdev) {
  3129. dsi.vc[i].dssdev = dssdev;
  3130. *channel = i;
  3131. return 0;
  3132. }
  3133. }
  3134. DSSERR("cannot get VC for display %s", dssdev->name);
  3135. return -ENOSPC;
  3136. }
  3137. EXPORT_SYMBOL(omap_dsi_request_vc);
  3138. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
  3139. {
  3140. if (vc_id < 0 || vc_id > 3) {
  3141. DSSERR("VC ID out of range\n");
  3142. return -EINVAL;
  3143. }
  3144. if (channel < 0 || channel > 3) {
  3145. DSSERR("Virtual Channel out of range\n");
  3146. return -EINVAL;
  3147. }
  3148. if (dsi.vc[channel].dssdev != dssdev) {
  3149. DSSERR("Virtual Channel not allocated to display %s\n",
  3150. dssdev->name);
  3151. return -EINVAL;
  3152. }
  3153. dsi.vc[channel].vc_id = vc_id;
  3154. return 0;
  3155. }
  3156. EXPORT_SYMBOL(omap_dsi_set_vc_id);
  3157. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
  3158. {
  3159. if ((channel >= 0 && channel <= 3) &&
  3160. dsi.vc[channel].dssdev == dssdev) {
  3161. dsi.vc[channel].dssdev = NULL;
  3162. dsi.vc[channel].vc_id = 0;
  3163. }
  3164. }
  3165. EXPORT_SYMBOL(omap_dsi_release_vc);
  3166. void dsi_wait_pll_hsdiv_dispc_active(void)
  3167. {
  3168. if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
  3169. DSSERR("%s (%s) not active\n",
  3170. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  3171. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
  3172. }
  3173. void dsi_wait_pll_hsdiv_dsi_active(void)
  3174. {
  3175. if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
  3176. DSSERR("%s (%s) not active\n",
  3177. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  3178. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
  3179. }
  3180. static void dsi_calc_clock_param_ranges(void)
  3181. {
  3182. dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
  3183. dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
  3184. dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
  3185. dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
  3186. dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
  3187. dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
  3188. dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
  3189. }
  3190. static int dsi_init(struct platform_device *pdev)
  3191. {
  3192. struct omap_display_platform_data *dss_plat_data;
  3193. struct omap_dss_board_info *board_info;
  3194. u32 rev;
  3195. int r, i;
  3196. struct resource *dsi_mem;
  3197. dss_plat_data = pdev->dev.platform_data;
  3198. board_info = dss_plat_data->board_data;
  3199. dsi.dsi_mux_pads = board_info->dsi_mux_pads;
  3200. spin_lock_init(&dsi.irq_lock);
  3201. spin_lock_init(&dsi.errors_lock);
  3202. dsi.errors = 0;
  3203. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3204. spin_lock_init(&dsi.irq_stats_lock);
  3205. dsi.irq_stats.last_reset = jiffies;
  3206. #endif
  3207. mutex_init(&dsi.lock);
  3208. sema_init(&dsi.bus_lock, 1);
  3209. dsi.workqueue = create_singlethread_workqueue("dsi");
  3210. if (dsi.workqueue == NULL)
  3211. return -ENOMEM;
  3212. INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
  3213. dsi_framedone_timeout_work_callback);
  3214. #ifdef DSI_CATCH_MISSING_TE
  3215. init_timer(&dsi.te_timer);
  3216. dsi.te_timer.function = dsi_te_timeout;
  3217. dsi.te_timer.data = 0;
  3218. #endif
  3219. dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
  3220. if (!dsi_mem) {
  3221. DSSERR("can't get IORESOURCE_MEM DSI\n");
  3222. r = -EINVAL;
  3223. goto err1;
  3224. }
  3225. dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
  3226. if (!dsi.base) {
  3227. DSSERR("can't ioremap DSI\n");
  3228. r = -ENOMEM;
  3229. goto err1;
  3230. }
  3231. dsi.irq = platform_get_irq(dsi.pdev, 0);
  3232. if (dsi.irq < 0) {
  3233. DSSERR("platform_get_irq failed\n");
  3234. r = -ENODEV;
  3235. goto err2;
  3236. }
  3237. r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
  3238. "OMAP DSI1", dsi.pdev);
  3239. if (r < 0) {
  3240. DSSERR("request_irq failed\n");
  3241. goto err2;
  3242. }
  3243. /* DSI VCs initialization */
  3244. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  3245. dsi.vc[i].mode = DSI_VC_MODE_L4;
  3246. dsi.vc[i].dssdev = NULL;
  3247. dsi.vc[i].vc_id = 0;
  3248. }
  3249. dsi_calc_clock_param_ranges();
  3250. enable_clocks(1);
  3251. rev = dsi_read_reg(DSI_REVISION);
  3252. dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
  3253. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3254. enable_clocks(0);
  3255. return 0;
  3256. err2:
  3257. iounmap(dsi.base);
  3258. err1:
  3259. destroy_workqueue(dsi.workqueue);
  3260. return r;
  3261. }
  3262. static void dsi_exit(void)
  3263. {
  3264. if (dsi.vdds_dsi_reg != NULL) {
  3265. if (dsi.vdds_dsi_enabled) {
  3266. regulator_disable(dsi.vdds_dsi_reg);
  3267. dsi.vdds_dsi_enabled = false;
  3268. }
  3269. regulator_put(dsi.vdds_dsi_reg);
  3270. dsi.vdds_dsi_reg = NULL;
  3271. }
  3272. free_irq(dsi.irq, dsi.pdev);
  3273. iounmap(dsi.base);
  3274. destroy_workqueue(dsi.workqueue);
  3275. DSSDBG("omap_dsi_exit\n");
  3276. }
  3277. /* DSI1 HW IP initialisation */
  3278. static int omap_dsi1hw_probe(struct platform_device *pdev)
  3279. {
  3280. int r;
  3281. dsi.pdev = pdev;
  3282. r = dsi_init(pdev);
  3283. if (r) {
  3284. DSSERR("Failed to initialize DSI\n");
  3285. goto err_dsi;
  3286. }
  3287. err_dsi:
  3288. return r;
  3289. }
  3290. static int omap_dsi1hw_remove(struct platform_device *pdev)
  3291. {
  3292. dsi_exit();
  3293. WARN_ON(dsi.scp_clk_refcount > 0);
  3294. return 0;
  3295. }
  3296. static struct platform_driver omap_dsi1hw_driver = {
  3297. .probe = omap_dsi1hw_probe,
  3298. .remove = omap_dsi1hw_remove,
  3299. .driver = {
  3300. .name = "omapdss_dsi1",
  3301. .owner = THIS_MODULE,
  3302. },
  3303. };
  3304. int dsi_init_platform_driver(void)
  3305. {
  3306. return platform_driver_register(&omap_dsi1hw_driver);
  3307. }
  3308. void dsi_uninit_platform_driver(void)
  3309. {
  3310. return platform_driver_unregister(&omap_dsi1hw_driver);
  3311. }