clk-tegra114.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk/tegra.h>
  24. #include "clk.h"
  25. #define RST_DEVICES_L 0x004
  26. #define RST_DEVICES_H 0x008
  27. #define RST_DEVICES_U 0x00C
  28. #define RST_DEVICES_V 0x358
  29. #define RST_DEVICES_W 0x35C
  30. #define RST_DEVICES_X 0x28C
  31. #define RST_DEVICES_SET_L 0x300
  32. #define RST_DEVICES_CLR_L 0x304
  33. #define RST_DEVICES_SET_H 0x308
  34. #define RST_DEVICES_CLR_H 0x30c
  35. #define RST_DEVICES_SET_U 0x310
  36. #define RST_DEVICES_CLR_U 0x314
  37. #define RST_DEVICES_SET_V 0x430
  38. #define RST_DEVICES_CLR_V 0x434
  39. #define RST_DEVICES_SET_W 0x438
  40. #define RST_DEVICES_CLR_W 0x43c
  41. #define RST_DEVICES_NUM 5
  42. #define CLK_OUT_ENB_L 0x010
  43. #define CLK_OUT_ENB_H 0x014
  44. #define CLK_OUT_ENB_U 0x018
  45. #define CLK_OUT_ENB_V 0x360
  46. #define CLK_OUT_ENB_W 0x364
  47. #define CLK_OUT_ENB_X 0x280
  48. #define CLK_OUT_ENB_SET_L 0x320
  49. #define CLK_OUT_ENB_CLR_L 0x324
  50. #define CLK_OUT_ENB_SET_H 0x328
  51. #define CLK_OUT_ENB_CLR_H 0x32c
  52. #define CLK_OUT_ENB_SET_U 0x330
  53. #define CLK_OUT_ENB_CLR_U 0x334
  54. #define CLK_OUT_ENB_SET_V 0x440
  55. #define CLK_OUT_ENB_CLR_V 0x444
  56. #define CLK_OUT_ENB_SET_W 0x448
  57. #define CLK_OUT_ENB_CLR_W 0x44c
  58. #define CLK_OUT_ENB_SET_X 0x284
  59. #define CLK_OUT_ENB_CLR_X 0x288
  60. #define CLK_OUT_ENB_NUM 6
  61. #define PLLC_BASE 0x80
  62. #define PLLC_MISC2 0x88
  63. #define PLLC_MISC 0x8c
  64. #define PLLC2_BASE 0x4e8
  65. #define PLLC2_MISC 0x4ec
  66. #define PLLC3_BASE 0x4fc
  67. #define PLLC3_MISC 0x500
  68. #define PLLM_BASE 0x90
  69. #define PLLM_MISC 0x9c
  70. #define PLLP_BASE 0xa0
  71. #define PLLP_MISC 0xac
  72. #define PLLX_BASE 0xe0
  73. #define PLLX_MISC 0xe4
  74. #define PLLX_MISC2 0x514
  75. #define PLLX_MISC3 0x518
  76. #define PLLD_BASE 0xd0
  77. #define PLLD_MISC 0xdc
  78. #define PLLD2_BASE 0x4b8
  79. #define PLLD2_MISC 0x4bc
  80. #define PLLE_BASE 0xe8
  81. #define PLLE_MISC 0xec
  82. #define PLLA_BASE 0xb0
  83. #define PLLA_MISC 0xbc
  84. #define PLLU_BASE 0xc0
  85. #define PLLU_MISC 0xcc
  86. #define PLLRE_BASE 0x4c4
  87. #define PLLRE_MISC 0x4c8
  88. #define PLL_MISC_LOCK_ENABLE 18
  89. #define PLLC_MISC_LOCK_ENABLE 24
  90. #define PLLDU_MISC_LOCK_ENABLE 22
  91. #define PLLE_MISC_LOCK_ENABLE 9
  92. #define PLLRE_MISC_LOCK_ENABLE 30
  93. #define PLLC_IDDQ_BIT 26
  94. #define PLLX_IDDQ_BIT 3
  95. #define PLLRE_IDDQ_BIT 16
  96. #define PLL_BASE_LOCK BIT(27)
  97. #define PLLE_MISC_LOCK BIT(11)
  98. #define PLLRE_MISC_LOCK BIT(24)
  99. #define PLLCX_BASE_LOCK (BIT(26)|BIT(27))
  100. #define PLLE_AUX 0x48c
  101. #define PLLC_OUT 0x84
  102. #define PLLM_OUT 0x94
  103. #define PLLP_OUTA 0xa4
  104. #define PLLP_OUTB 0xa8
  105. #define PLLA_OUT 0xb4
  106. #define AUDIO_SYNC_CLK_I2S0 0x4a0
  107. #define AUDIO_SYNC_CLK_I2S1 0x4a4
  108. #define AUDIO_SYNC_CLK_I2S2 0x4a8
  109. #define AUDIO_SYNC_CLK_I2S3 0x4ac
  110. #define AUDIO_SYNC_CLK_I2S4 0x4b0
  111. #define AUDIO_SYNC_CLK_SPDIF 0x4b4
  112. #define AUDIO_SYNC_DOUBLER 0x49c
  113. #define PMC_CLK_OUT_CNTRL 0x1a8
  114. #define PMC_DPD_PADS_ORIDE 0x1c
  115. #define PMC_DPD_PADS_ORIDE_BLINK_ENB 20
  116. #define PMC_CTRL 0
  117. #define PMC_CTRL_BLINK_ENB 7
  118. #define PMC_BLINK_TIMER 0x40
  119. #define OSC_CTRL 0x50
  120. #define OSC_CTRL_OSC_FREQ_SHIFT 28
  121. #define OSC_CTRL_PLL_REF_DIV_SHIFT 26
  122. #define PLLXC_SW_MAX_P 6
  123. #define CCLKG_BURST_POLICY 0x368
  124. #define CCLKLP_BURST_POLICY 0x370
  125. #define SCLK_BURST_POLICY 0x028
  126. #define SYSTEM_CLK_RATE 0x030
  127. #define UTMIP_PLL_CFG2 0x488
  128. #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xffff) << 6)
  129. #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
  130. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
  131. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
  132. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
  133. #define UTMIP_PLL_CFG1 0x484
  134. #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 6)
  135. #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
  136. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
  137. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
  138. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
  139. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
  140. #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
  141. #define UTMIPLL_HW_PWRDN_CFG0 0x52c
  142. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25)
  143. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
  144. #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
  145. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5)
  146. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4)
  147. #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
  148. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1)
  149. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0)
  150. #define CLK_SOURCE_I2S0 0x1d8
  151. #define CLK_SOURCE_I2S1 0x100
  152. #define CLK_SOURCE_I2S2 0x104
  153. #define CLK_SOURCE_NDFLASH 0x160
  154. #define CLK_SOURCE_I2S3 0x3bc
  155. #define CLK_SOURCE_I2S4 0x3c0
  156. #define CLK_SOURCE_SPDIF_OUT 0x108
  157. #define CLK_SOURCE_SPDIF_IN 0x10c
  158. #define CLK_SOURCE_PWM 0x110
  159. #define CLK_SOURCE_ADX 0x638
  160. #define CLK_SOURCE_AMX 0x63c
  161. #define CLK_SOURCE_HDA 0x428
  162. #define CLK_SOURCE_HDA2CODEC_2X 0x3e4
  163. #define CLK_SOURCE_SBC1 0x134
  164. #define CLK_SOURCE_SBC2 0x118
  165. #define CLK_SOURCE_SBC3 0x11c
  166. #define CLK_SOURCE_SBC4 0x1b4
  167. #define CLK_SOURCE_SBC5 0x3c8
  168. #define CLK_SOURCE_SBC6 0x3cc
  169. #define CLK_SOURCE_SATA_OOB 0x420
  170. #define CLK_SOURCE_SATA 0x424
  171. #define CLK_SOURCE_NDSPEED 0x3f8
  172. #define CLK_SOURCE_VFIR 0x168
  173. #define CLK_SOURCE_SDMMC1 0x150
  174. #define CLK_SOURCE_SDMMC2 0x154
  175. #define CLK_SOURCE_SDMMC3 0x1bc
  176. #define CLK_SOURCE_SDMMC4 0x164
  177. #define CLK_SOURCE_VDE 0x1c8
  178. #define CLK_SOURCE_CSITE 0x1d4
  179. #define CLK_SOURCE_LA 0x1f8
  180. #define CLK_SOURCE_TRACE 0x634
  181. #define CLK_SOURCE_OWR 0x1cc
  182. #define CLK_SOURCE_NOR 0x1d0
  183. #define CLK_SOURCE_MIPI 0x174
  184. #define CLK_SOURCE_I2C1 0x124
  185. #define CLK_SOURCE_I2C2 0x198
  186. #define CLK_SOURCE_I2C3 0x1b8
  187. #define CLK_SOURCE_I2C4 0x3c4
  188. #define CLK_SOURCE_I2C5 0x128
  189. #define CLK_SOURCE_UARTA 0x178
  190. #define CLK_SOURCE_UARTB 0x17c
  191. #define CLK_SOURCE_UARTC 0x1a0
  192. #define CLK_SOURCE_UARTD 0x1c0
  193. #define CLK_SOURCE_UARTE 0x1c4
  194. #define CLK_SOURCE_UARTA_DBG 0x178
  195. #define CLK_SOURCE_UARTB_DBG 0x17c
  196. #define CLK_SOURCE_UARTC_DBG 0x1a0
  197. #define CLK_SOURCE_UARTD_DBG 0x1c0
  198. #define CLK_SOURCE_UARTE_DBG 0x1c4
  199. #define CLK_SOURCE_3D 0x158
  200. #define CLK_SOURCE_2D 0x15c
  201. #define CLK_SOURCE_VI_SENSOR 0x1a8
  202. #define CLK_SOURCE_VI 0x148
  203. #define CLK_SOURCE_EPP 0x16c
  204. #define CLK_SOURCE_MSENC 0x1f0
  205. #define CLK_SOURCE_TSEC 0x1f4
  206. #define CLK_SOURCE_HOST1X 0x180
  207. #define CLK_SOURCE_HDMI 0x18c
  208. #define CLK_SOURCE_DISP1 0x138
  209. #define CLK_SOURCE_DISP2 0x13c
  210. #define CLK_SOURCE_CILAB 0x614
  211. #define CLK_SOURCE_CILCD 0x618
  212. #define CLK_SOURCE_CILE 0x61c
  213. #define CLK_SOURCE_DSIALP 0x620
  214. #define CLK_SOURCE_DSIBLP 0x624
  215. #define CLK_SOURCE_TSENSOR 0x3b8
  216. #define CLK_SOURCE_D_AUDIO 0x3d0
  217. #define CLK_SOURCE_DAM0 0x3d8
  218. #define CLK_SOURCE_DAM1 0x3dc
  219. #define CLK_SOURCE_DAM2 0x3e0
  220. #define CLK_SOURCE_ACTMON 0x3e8
  221. #define CLK_SOURCE_EXTERN1 0x3ec
  222. #define CLK_SOURCE_EXTERN2 0x3f0
  223. #define CLK_SOURCE_EXTERN3 0x3f4
  224. #define CLK_SOURCE_I2CSLOW 0x3fc
  225. #define CLK_SOURCE_SE 0x42c
  226. #define CLK_SOURCE_MSELECT 0x3b4
  227. #define CLK_SOURCE_SOC_THERM 0x644
  228. #define CLK_SOURCE_XUSB_HOST_SRC 0x600
  229. #define CLK_SOURCE_XUSB_FALCON_SRC 0x604
  230. #define CLK_SOURCE_XUSB_FS_SRC 0x608
  231. #define CLK_SOURCE_XUSB_SS_SRC 0x610
  232. #define CLK_SOURCE_XUSB_DEV_SRC 0x60c
  233. #define CLK_SOURCE_EMC 0x19c
  234. static int periph_clk_enb_refcnt[CLK_OUT_ENB_NUM * 32];
  235. static void __iomem *clk_base;
  236. static void __iomem *pmc_base;
  237. static DEFINE_SPINLOCK(pll_d_lock);
  238. static DEFINE_SPINLOCK(pll_d2_lock);
  239. static DEFINE_SPINLOCK(pll_u_lock);
  240. static DEFINE_SPINLOCK(pll_div_lock);
  241. static DEFINE_SPINLOCK(pll_re_lock);
  242. static DEFINE_SPINLOCK(clk_doubler_lock);
  243. static DEFINE_SPINLOCK(clk_out_lock);
  244. static DEFINE_SPINLOCK(sysrate_lock);
  245. static struct pdiv_map pllxc_p[] = {
  246. { .pdiv = 1, .hw_val = 0 },
  247. { .pdiv = 2, .hw_val = 1 },
  248. { .pdiv = 3, .hw_val = 2 },
  249. { .pdiv = 4, .hw_val = 3 },
  250. { .pdiv = 5, .hw_val = 4 },
  251. { .pdiv = 6, .hw_val = 5 },
  252. { .pdiv = 8, .hw_val = 6 },
  253. { .pdiv = 10, .hw_val = 7 },
  254. { .pdiv = 12, .hw_val = 8 },
  255. { .pdiv = 16, .hw_val = 9 },
  256. { .pdiv = 12, .hw_val = 10 },
  257. { .pdiv = 16, .hw_val = 11 },
  258. { .pdiv = 20, .hw_val = 12 },
  259. { .pdiv = 24, .hw_val = 13 },
  260. { .pdiv = 32, .hw_val = 14 },
  261. { .pdiv = 0, .hw_val = 0 },
  262. };
  263. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  264. { 12000000, 624000000, 104, 0, 2},
  265. { 12000000, 600000000, 100, 0, 2},
  266. { 13000000, 600000000, 92, 0, 2}, /* actual: 598.0 MHz */
  267. { 16800000, 600000000, 71, 0, 2}, /* actual: 596.4 MHz */
  268. { 19200000, 600000000, 62, 0, 2}, /* actual: 595.2 MHz */
  269. { 26000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
  270. { 0, 0, 0, 0, 0, 0 },
  271. };
  272. static struct tegra_clk_pll_params pll_c_params = {
  273. .input_min = 12000000,
  274. .input_max = 800000000,
  275. .cf_min = 12000000,
  276. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  277. .vco_min = 600000000,
  278. .vco_max = 1400000000,
  279. .base_reg = PLLC_BASE,
  280. .misc_reg = PLLC_MISC,
  281. .lock_mask = PLL_BASE_LOCK,
  282. .lock_enable_bit_idx = PLLC_MISC_LOCK_ENABLE,
  283. .lock_delay = 300,
  284. .iddq_reg = PLLC_MISC,
  285. .iddq_bit_idx = PLLC_IDDQ_BIT,
  286. .max_p = PLLXC_SW_MAX_P,
  287. .dyn_ramp_reg = PLLC_MISC2,
  288. .stepa_shift = 17,
  289. .stepb_shift = 9,
  290. .pdiv_tohw = pllxc_p,
  291. };
  292. static struct pdiv_map pllc_p[] = {
  293. { .pdiv = 1, .hw_val = 0 },
  294. { .pdiv = 2, .hw_val = 1 },
  295. { .pdiv = 4, .hw_val = 3 },
  296. { .pdiv = 8, .hw_val = 5 },
  297. { .pdiv = 16, .hw_val = 7 },
  298. { .pdiv = 0, .hw_val = 0 },
  299. };
  300. static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
  301. {12000000, 600000000, 100, 0, 2},
  302. {13000000, 600000000, 92, 0, 2}, /* actual: 598.0 MHz */
  303. {16800000, 600000000, 71, 0, 2}, /* actual: 596.4 MHz */
  304. {19200000, 600000000, 62, 0, 2}, /* actual: 595.2 MHz */
  305. {26000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
  306. {0, 0, 0, 0, 0, 0},
  307. };
  308. static struct tegra_clk_pll_params pll_c2_params = {
  309. .input_min = 12000000,
  310. .input_max = 48000000,
  311. .cf_min = 12000000,
  312. .cf_max = 19200000,
  313. .vco_min = 600000000,
  314. .vco_max = 1200000000,
  315. .base_reg = PLLC2_BASE,
  316. .misc_reg = PLLC2_MISC,
  317. .lock_mask = PLL_BASE_LOCK,
  318. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  319. .lock_delay = 300,
  320. .pdiv_tohw = pllc_p,
  321. .ext_misc_reg[0] = 0x4f0,
  322. .ext_misc_reg[1] = 0x4f4,
  323. .ext_misc_reg[2] = 0x4f8,
  324. };
  325. static struct tegra_clk_pll_params pll_c3_params = {
  326. .input_min = 12000000,
  327. .input_max = 48000000,
  328. .cf_min = 12000000,
  329. .cf_max = 19200000,
  330. .vco_min = 600000000,
  331. .vco_max = 1200000000,
  332. .base_reg = PLLC3_BASE,
  333. .misc_reg = PLLC3_MISC,
  334. .lock_mask = PLL_BASE_LOCK,
  335. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  336. .lock_delay = 300,
  337. .pdiv_tohw = pllc_p,
  338. .ext_misc_reg[0] = 0x504,
  339. .ext_misc_reg[1] = 0x508,
  340. .ext_misc_reg[2] = 0x50c,
  341. };
  342. static struct pdiv_map pllm_p[] = {
  343. { .pdiv = 1, .hw_val = 0 },
  344. { .pdiv = 2, .hw_val = 1 },
  345. { .pdiv = 0, .hw_val = 0 },
  346. };
  347. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  348. {12000000, 800000000, 66, 0, 1}, /* actual: 792.0 MHz */
  349. {13000000, 800000000, 61, 0, 1}, /* actual: 793.0 MHz */
  350. {16800000, 800000000, 47, 0, 1}, /* actual: 789.6 MHz */
  351. {19200000, 800000000, 41, 0, 1}, /* actual: 787.2 MHz */
  352. {26000000, 800000000, 61, 1, 1}, /* actual: 793.0 MHz */
  353. {0, 0, 0, 0, 0, 0},
  354. };
  355. static struct tegra_clk_pll_params pll_m_params = {
  356. .input_min = 12000000,
  357. .input_max = 500000000,
  358. .cf_min = 12000000,
  359. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  360. .vco_min = 400000000,
  361. .vco_max = 1066000000,
  362. .base_reg = PLLM_BASE,
  363. .misc_reg = PLLM_MISC,
  364. .lock_mask = PLL_BASE_LOCK,
  365. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  366. .lock_delay = 300,
  367. .max_p = 2,
  368. .pdiv_tohw = pllm_p,
  369. };
  370. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  371. {12000000, 216000000, 432, 12, 1, 8},
  372. {13000000, 216000000, 432, 13, 1, 8},
  373. {16800000, 216000000, 360, 14, 1, 8},
  374. {19200000, 216000000, 360, 16, 1, 8},
  375. {26000000, 216000000, 432, 26, 1, 8},
  376. {0, 0, 0, 0, 0, 0},
  377. };
  378. static struct tegra_clk_pll_params pll_p_params = {
  379. .input_min = 2000000,
  380. .input_max = 31000000,
  381. .cf_min = 1000000,
  382. .cf_max = 6000000,
  383. .vco_min = 200000000,
  384. .vco_max = 700000000,
  385. .base_reg = PLLP_BASE,
  386. .misc_reg = PLLP_MISC,
  387. .lock_mask = PLL_BASE_LOCK,
  388. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  389. .lock_delay = 300,
  390. };
  391. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  392. {9600000, 282240000, 147, 5, 0, 4},
  393. {9600000, 368640000, 192, 5, 0, 4},
  394. {9600000, 240000000, 200, 8, 0, 8},
  395. {28800000, 282240000, 245, 25, 0, 8},
  396. {28800000, 368640000, 320, 25, 0, 8},
  397. {28800000, 240000000, 200, 24, 0, 8},
  398. {0, 0, 0, 0, 0, 0},
  399. };
  400. static struct tegra_clk_pll_params pll_a_params = {
  401. .input_min = 2000000,
  402. .input_max = 31000000,
  403. .cf_min = 1000000,
  404. .cf_max = 6000000,
  405. .vco_min = 200000000,
  406. .vco_max = 700000000,
  407. .base_reg = PLLA_BASE,
  408. .misc_reg = PLLA_MISC,
  409. .lock_mask = PLL_BASE_LOCK,
  410. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  411. .lock_delay = 300,
  412. };
  413. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  414. {12000000, 216000000, 864, 12, 2, 12},
  415. {13000000, 216000000, 864, 13, 2, 12},
  416. {16800000, 216000000, 720, 14, 2, 12},
  417. {19200000, 216000000, 720, 16, 2, 12},
  418. {26000000, 216000000, 864, 26, 2, 12},
  419. {12000000, 594000000, 594, 12, 0, 12},
  420. {13000000, 594000000, 594, 13, 0, 12},
  421. {16800000, 594000000, 495, 14, 0, 12},
  422. {19200000, 594000000, 495, 16, 0, 12},
  423. {26000000, 594000000, 594, 26, 0, 12},
  424. {12000000, 1000000000, 1000, 12, 0, 12},
  425. {13000000, 1000000000, 1000, 13, 0, 12},
  426. {19200000, 1000000000, 625, 12, 0, 12},
  427. {26000000, 1000000000, 1000, 26, 0, 12},
  428. {0, 0, 0, 0, 0, 0},
  429. };
  430. static struct tegra_clk_pll_params pll_d_params = {
  431. .input_min = 2000000,
  432. .input_max = 40000000,
  433. .cf_min = 1000000,
  434. .cf_max = 6000000,
  435. .vco_min = 500000000,
  436. .vco_max = 1000000000,
  437. .base_reg = PLLD_BASE,
  438. .misc_reg = PLLD_MISC,
  439. .lock_mask = PLL_BASE_LOCK,
  440. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  441. .lock_delay = 1000,
  442. };
  443. static struct tegra_clk_pll_params pll_d2_params = {
  444. .input_min = 2000000,
  445. .input_max = 40000000,
  446. .cf_min = 1000000,
  447. .cf_max = 6000000,
  448. .vco_min = 500000000,
  449. .vco_max = 1000000000,
  450. .base_reg = PLLD2_BASE,
  451. .misc_reg = PLLD2_MISC,
  452. .lock_mask = PLL_BASE_LOCK,
  453. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  454. .lock_delay = 1000,
  455. };
  456. static struct pdiv_map pllu_p[] = {
  457. { .pdiv = 1, .hw_val = 1 },
  458. { .pdiv = 2, .hw_val = 0 },
  459. { .pdiv = 0, .hw_val = 0 },
  460. };
  461. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  462. {12000000, 480000000, 960, 12, 0, 12},
  463. {13000000, 480000000, 960, 13, 0, 12},
  464. {16800000, 480000000, 400, 7, 0, 5},
  465. {19200000, 480000000, 200, 4, 0, 3},
  466. {26000000, 480000000, 960, 26, 0, 12},
  467. {0, 0, 0, 0, 0, 0},
  468. };
  469. static struct tegra_clk_pll_params pll_u_params = {
  470. .input_min = 2000000,
  471. .input_max = 40000000,
  472. .cf_min = 1000000,
  473. .cf_max = 6000000,
  474. .vco_min = 480000000,
  475. .vco_max = 960000000,
  476. .base_reg = PLLU_BASE,
  477. .misc_reg = PLLU_MISC,
  478. .lock_mask = PLL_BASE_LOCK,
  479. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  480. .lock_delay = 1000,
  481. .pdiv_tohw = pllu_p,
  482. };
  483. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  484. /* 1 GHz */
  485. {12000000, 1000000000, 83, 0, 1}, /* actual: 996.0 MHz */
  486. {13000000, 1000000000, 76, 0, 1}, /* actual: 988.0 MHz */
  487. {16800000, 1000000000, 59, 0, 1}, /* actual: 991.2 MHz */
  488. {19200000, 1000000000, 52, 0, 1}, /* actual: 998.4 MHz */
  489. {26000000, 1000000000, 76, 1, 1}, /* actual: 988.0 MHz */
  490. {0, 0, 0, 0, 0, 0},
  491. };
  492. static struct tegra_clk_pll_params pll_x_params = {
  493. .input_min = 12000000,
  494. .input_max = 800000000,
  495. .cf_min = 12000000,
  496. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  497. .vco_min = 700000000,
  498. .vco_max = 2400000000U,
  499. .base_reg = PLLX_BASE,
  500. .misc_reg = PLLX_MISC,
  501. .lock_mask = PLL_BASE_LOCK,
  502. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  503. .lock_delay = 300,
  504. .iddq_reg = PLLX_MISC3,
  505. .iddq_bit_idx = PLLX_IDDQ_BIT,
  506. .max_p = PLLXC_SW_MAX_P,
  507. .dyn_ramp_reg = PLLX_MISC2,
  508. .stepa_shift = 16,
  509. .stepb_shift = 24,
  510. .pdiv_tohw = pllxc_p,
  511. };
  512. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  513. /* PLLE special case: use cpcon field to store cml divider value */
  514. {336000000, 100000000, 100, 21, 16, 11},
  515. {312000000, 100000000, 200, 26, 24, 13},
  516. {0, 0, 0, 0, 0, 0},
  517. };
  518. static struct tegra_clk_pll_params pll_e_params = {
  519. .input_min = 12000000,
  520. .input_max = 1000000000,
  521. .cf_min = 12000000,
  522. .cf_max = 75000000,
  523. .vco_min = 1600000000,
  524. .vco_max = 2400000000U,
  525. .base_reg = PLLE_BASE,
  526. .misc_reg = PLLE_MISC,
  527. .aux_reg = PLLE_AUX,
  528. .lock_mask = PLLE_MISC_LOCK,
  529. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  530. .lock_delay = 300,
  531. };
  532. static struct tegra_clk_pll_params pll_re_vco_params = {
  533. .input_min = 12000000,
  534. .input_max = 1000000000,
  535. .cf_min = 12000000,
  536. .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
  537. .vco_min = 300000000,
  538. .vco_max = 600000000,
  539. .base_reg = PLLRE_BASE,
  540. .misc_reg = PLLRE_MISC,
  541. .lock_mask = PLLRE_MISC_LOCK,
  542. .lock_enable_bit_idx = PLLRE_MISC_LOCK_ENABLE,
  543. .lock_delay = 300,
  544. .iddq_reg = PLLRE_MISC,
  545. .iddq_bit_idx = PLLRE_IDDQ_BIT,
  546. };
  547. /* Peripheral clock registers */
  548. static struct tegra_clk_periph_regs periph_l_regs = {
  549. .enb_reg = CLK_OUT_ENB_L,
  550. .enb_set_reg = CLK_OUT_ENB_SET_L,
  551. .enb_clr_reg = CLK_OUT_ENB_CLR_L,
  552. .rst_reg = RST_DEVICES_L,
  553. .rst_set_reg = RST_DEVICES_SET_L,
  554. .rst_clr_reg = RST_DEVICES_CLR_L,
  555. };
  556. static struct tegra_clk_periph_regs periph_h_regs = {
  557. .enb_reg = CLK_OUT_ENB_H,
  558. .enb_set_reg = CLK_OUT_ENB_SET_H,
  559. .enb_clr_reg = CLK_OUT_ENB_CLR_H,
  560. .rst_reg = RST_DEVICES_H,
  561. .rst_set_reg = RST_DEVICES_SET_H,
  562. .rst_clr_reg = RST_DEVICES_CLR_H,
  563. };
  564. static struct tegra_clk_periph_regs periph_u_regs = {
  565. .enb_reg = CLK_OUT_ENB_U,
  566. .enb_set_reg = CLK_OUT_ENB_SET_U,
  567. .enb_clr_reg = CLK_OUT_ENB_CLR_U,
  568. .rst_reg = RST_DEVICES_U,
  569. .rst_set_reg = RST_DEVICES_SET_U,
  570. .rst_clr_reg = RST_DEVICES_CLR_U,
  571. };
  572. static struct tegra_clk_periph_regs periph_v_regs = {
  573. .enb_reg = CLK_OUT_ENB_V,
  574. .enb_set_reg = CLK_OUT_ENB_SET_V,
  575. .enb_clr_reg = CLK_OUT_ENB_CLR_V,
  576. .rst_reg = RST_DEVICES_V,
  577. .rst_set_reg = RST_DEVICES_SET_V,
  578. .rst_clr_reg = RST_DEVICES_CLR_V,
  579. };
  580. static struct tegra_clk_periph_regs periph_w_regs = {
  581. .enb_reg = CLK_OUT_ENB_W,
  582. .enb_set_reg = CLK_OUT_ENB_SET_W,
  583. .enb_clr_reg = CLK_OUT_ENB_CLR_W,
  584. .rst_reg = RST_DEVICES_W,
  585. .rst_set_reg = RST_DEVICES_SET_W,
  586. .rst_clr_reg = RST_DEVICES_CLR_W,
  587. };
  588. /* possible OSC frequencies in Hz */
  589. static unsigned long tegra114_input_freq[] = {
  590. [0] = 13000000,
  591. [1] = 16800000,
  592. [4] = 19200000,
  593. [5] = 38400000,
  594. [8] = 12000000,
  595. [9] = 48000000,
  596. [12] = 260000000,
  597. };
  598. #define MASK(x) (BIT(x) - 1)
  599. #define TEGRA_INIT_DATA_MUX(_name, _con_id, _dev_id, _parents, _offset, \
  600. _clk_num, _regs, _gate_flags, _clk_id) \
  601. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  602. 30, MASK(2), 0, 0, 8, 1, 0, _regs, _clk_num, \
  603. periph_clk_enb_refcnt, _gate_flags, _clk_id, \
  604. _parents##_idx, 0)
  605. #define TEGRA_INIT_DATA_MUX_FLAGS(_name, _con_id, _dev_id, _parents, _offset,\
  606. _clk_num, _regs, _gate_flags, _clk_id, flags)\
  607. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  608. 30, MASK(2), 0, 0, 8, 1, 0, _regs, _clk_num, \
  609. periph_clk_enb_refcnt, _gate_flags, _clk_id, \
  610. _parents##_idx, flags)
  611. #define TEGRA_INIT_DATA_MUX8(_name, _con_id, _dev_id, _parents, _offset, \
  612. _clk_num, _regs, _gate_flags, _clk_id) \
  613. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  614. 29, MASK(3), 0, 0, 8, 1, 0, _regs, _clk_num, \
  615. periph_clk_enb_refcnt, _gate_flags, _clk_id, \
  616. _parents##_idx, 0)
  617. #define TEGRA_INIT_DATA_INT(_name, _con_id, _dev_id, _parents, _offset, \
  618. _clk_num, _regs, _gate_flags, _clk_id) \
  619. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  620. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs,\
  621. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  622. _clk_id, _parents##_idx, 0)
  623. #define TEGRA_INIT_DATA_INT_FLAGS(_name, _con_id, _dev_id, _parents, _offset,\
  624. _clk_num, _regs, _gate_flags, _clk_id, flags)\
  625. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  626. 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs,\
  627. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  628. _clk_id, _parents##_idx, flags)
  629. #define TEGRA_INIT_DATA_INT8(_name, _con_id, _dev_id, _parents, _offset,\
  630. _clk_num, _regs, _gate_flags, _clk_id) \
  631. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  632. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs,\
  633. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  634. _clk_id, _parents##_idx, 0)
  635. #define TEGRA_INIT_DATA_UART(_name, _con_id, _dev_id, _parents, _offset,\
  636. _clk_num, _regs, _clk_id) \
  637. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  638. 30, MASK(2), 0, 0, 16, 1, TEGRA_DIVIDER_UART, _regs,\
  639. _clk_num, periph_clk_enb_refcnt, 0, _clk_id, \
  640. _parents##_idx, 0)
  641. #define TEGRA_INIT_DATA_I2C(_name, _con_id, _dev_id, _parents, _offset,\
  642. _clk_num, _regs, _clk_id) \
  643. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  644. 30, MASK(2), 0, 0, 16, 0, 0, _regs, _clk_num, \
  645. periph_clk_enb_refcnt, 0, _clk_id, _parents##_idx, 0)
  646. #define TEGRA_INIT_DATA_NODIV(_name, _con_id, _dev_id, _parents, _offset, \
  647. _mux_shift, _mux_mask, _clk_num, _regs, \
  648. _gate_flags, _clk_id) \
  649. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset,\
  650. _mux_shift, _mux_mask, 0, 0, 0, 0, 0, _regs, \
  651. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  652. _clk_id, _parents##_idx, 0)
  653. #define TEGRA_INIT_DATA_XUSB(_name, _con_id, _dev_id, _parents, _offset, \
  654. _clk_num, _regs, _gate_flags, _clk_id) \
  655. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parents, _offset, \
  656. 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs, \
  657. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  658. _clk_id, _parents##_idx, 0)
  659. #define TEGRA_INIT_DATA_AUDIO(_name, _con_id, _dev_id, _offset, _clk_num,\
  660. _regs, _gate_flags, _clk_id) \
  661. TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, mux_d_audio_clk, \
  662. _offset, 16, 0xE01F, 0, 0, 8, 1, 0, _regs, _clk_num, \
  663. periph_clk_enb_refcnt, _gate_flags , _clk_id, \
  664. mux_d_audio_clk_idx, 0)
  665. enum tegra114_clk {
  666. rtc = 4, timer = 5, uarta = 6, sdmmc2 = 9, i2s1 = 11, i2c1 = 12,
  667. ndflash = 13, sdmmc1 = 14, sdmmc4 = 15, pwm = 17, i2s2 = 18, epp = 19,
  668. gr_2d = 21, usbd = 22, isp = 23, gr_3d = 24, disp2 = 26, disp1 = 27,
  669. host1x = 28, vcp = 29, i2s0 = 30, apbdma = 34, kbc = 36, kfuse = 40,
  670. sbc1 = 41, nor = 42, sbc2 = 44, sbc3 = 46, i2c5 = 47, dsia = 48,
  671. mipi = 50, hdmi = 51, csi = 52, i2c2 = 54, uartc = 55, mipi_cal = 56,
  672. emc, usb2, usb3, vde = 61, bsea = 62, bsev = 63, uartd = 65,
  673. i2c3 = 67, sbc4 = 68, sdmmc3 = 69, owr = 71, csite = 73,
  674. la = 76, trace = 77, soc_therm = 78, dtv = 79, ndspeed = 80,
  675. i2cslow = 81, dsib = 82, tsec = 83, xusb_host = 89, msenc = 91,
  676. csus = 92, mselect = 99, tsensor = 100, i2s3 = 101, i2s4 = 102,
  677. i2c4 = 103, sbc5 = 104, sbc6 = 105, d_audio, apbif = 107, dam0, dam1,
  678. dam2, hda2codec_2x = 111, audio0_2x = 113, audio1_2x, audio2_2x,
  679. audio3_2x, audio4_2x, spdif_2x, actmon = 119, extern1 = 120,
  680. extern2 = 121, extern3 = 122, hda = 125, se = 127, hda2hdmi = 128,
  681. cilab = 144, cilcd = 145, cile = 146, dsialp = 147, dsiblp = 148,
  682. dds = 150, dp2 = 152, amx = 153, adx = 154, xusb_ss = 156, uartb = 192,
  683. vfir, spdif_in, spdif_out, vi, vi_sensor, fuse, fuse_burn, clk_32k,
  684. clk_m, clk_m_div2, clk_m_div4, pll_ref, pll_c, pll_c_out1, pll_c2,
  685. pll_c3, pll_m, pll_m_out1, pll_p, pll_p_out1, pll_p_out2, pll_p_out3,
  686. pll_p_out4, pll_a, pll_a_out0, pll_d, pll_d_out0, pll_d2, pll_d2_out0,
  687. pll_u, pll_u_480M, pll_u_60M, pll_u_48M, pll_u_12M, pll_x, pll_x_out0,
  688. pll_re_vco, pll_re_out, pll_e_out0, spdif_in_sync, i2s0_sync,
  689. i2s1_sync, i2s2_sync, i2s3_sync, i2s4_sync, vimclk_sync, audio0,
  690. audio1, audio2, audio3, audio4, spdif, clk_out_1, clk_out_2, clk_out_3,
  691. blink, xusb_host_src = 252, xusb_falcon_src, xusb_fs_src, xusb_ss_src,
  692. xusb_dev_src, xusb_dev, xusb_hs_src, sclk, hclk, pclk, cclk_g, cclk_lp,
  693. /* Mux clocks */
  694. audio0_mux = 300, audio1_mux, audio2_mux, audio3_mux, audio4_mux,
  695. spdif_mux, clk_out_1_mux, clk_out_2_mux, clk_out_3_mux, dsia_mux,
  696. dsib_mux, clk_max,
  697. };
  698. struct utmi_clk_param {
  699. /* Oscillator Frequency in KHz */
  700. u32 osc_frequency;
  701. /* UTMIP PLL Enable Delay Count */
  702. u8 enable_delay_count;
  703. /* UTMIP PLL Stable count */
  704. u8 stable_count;
  705. /* UTMIP PLL Active delay count */
  706. u8 active_delay_count;
  707. /* UTMIP PLL Xtal frequency count */
  708. u8 xtal_freq_count;
  709. };
  710. static const struct utmi_clk_param utmi_parameters[] = {
  711. {.osc_frequency = 13000000, .enable_delay_count = 0x02,
  712. .stable_count = 0x33, .active_delay_count = 0x05,
  713. .xtal_freq_count = 0x7F},
  714. {.osc_frequency = 19200000, .enable_delay_count = 0x03,
  715. .stable_count = 0x4B, .active_delay_count = 0x06,
  716. .xtal_freq_count = 0xBB},
  717. {.osc_frequency = 12000000, .enable_delay_count = 0x02,
  718. .stable_count = 0x2F, .active_delay_count = 0x04,
  719. .xtal_freq_count = 0x76},
  720. {.osc_frequency = 26000000, .enable_delay_count = 0x04,
  721. .stable_count = 0x66, .active_delay_count = 0x09,
  722. .xtal_freq_count = 0xFE},
  723. {.osc_frequency = 16800000, .enable_delay_count = 0x03,
  724. .stable_count = 0x41, .active_delay_count = 0x0A,
  725. .xtal_freq_count = 0xA4},
  726. };
  727. /* peripheral mux definitions */
  728. #define MUX_I2S_SPDIF(_id) \
  729. static const char *mux_pllaout0_##_id##_2x_pllp_clkm[] = { "pll_a_out0", \
  730. #_id, "pll_p",\
  731. "clk_m"};
  732. MUX_I2S_SPDIF(audio0)
  733. MUX_I2S_SPDIF(audio1)
  734. MUX_I2S_SPDIF(audio2)
  735. MUX_I2S_SPDIF(audio3)
  736. MUX_I2S_SPDIF(audio4)
  737. MUX_I2S_SPDIF(audio)
  738. #define mux_pllaout0_audio0_2x_pllp_clkm_idx NULL
  739. #define mux_pllaout0_audio1_2x_pllp_clkm_idx NULL
  740. #define mux_pllaout0_audio2_2x_pllp_clkm_idx NULL
  741. #define mux_pllaout0_audio3_2x_pllp_clkm_idx NULL
  742. #define mux_pllaout0_audio4_2x_pllp_clkm_idx NULL
  743. #define mux_pllaout0_audio_2x_pllp_clkm_idx NULL
  744. static const char *mux_pllp_pllc_pllm_clkm[] = {
  745. "pll_p", "pll_c", "pll_m", "clk_m"
  746. };
  747. #define mux_pllp_pllc_pllm_clkm_idx NULL
  748. static const char *mux_pllp_pllc_pllm[] = { "pll_p", "pll_c", "pll_m" };
  749. #define mux_pllp_pllc_pllm_idx NULL
  750. static const char *mux_pllp_pllc_clk32_clkm[] = {
  751. "pll_p", "pll_c", "clk_32k", "clk_m"
  752. };
  753. #define mux_pllp_pllc_clk32_clkm_idx NULL
  754. static const char *mux_plla_pllc_pllp_clkm[] = {
  755. "pll_a_out0", "pll_c", "pll_p", "clk_m"
  756. };
  757. #define mux_plla_pllc_pllp_clkm_idx mux_pllp_pllc_pllm_clkm_idx
  758. static const char *mux_pllp_pllc2_c_c3_pllm_clkm[] = {
  759. "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_m", "clk_m"
  760. };
  761. static u32 mux_pllp_pllc2_c_c3_pllm_clkm_idx[] = {
  762. [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6,
  763. };
  764. static const char *mux_pllp_clkm[] = {
  765. "pll_p", "clk_m"
  766. };
  767. static u32 mux_pllp_clkm_idx[] = {
  768. [0] = 0, [1] = 3,
  769. };
  770. static const char *mux_pllm_pllc2_c_c3_pllp_plla[] = {
  771. "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0"
  772. };
  773. #define mux_pllm_pllc2_c_c3_pllp_plla_idx mux_pllp_pllc2_c_c3_pllm_clkm_idx
  774. static const char *mux_pllp_pllm_plld_plla_pllc_plld2_clkm[] = {
  775. "pll_p", "pll_m", "pll_d_out0", "pll_a_out0", "pll_c",
  776. "pll_d2_out0", "clk_m"
  777. };
  778. #define mux_pllp_pllm_plld_plla_pllc_plld2_clkm_idx NULL
  779. static const char *mux_pllm_pllc_pllp_plla[] = {
  780. "pll_m", "pll_c", "pll_p", "pll_a_out0"
  781. };
  782. #define mux_pllm_pllc_pllp_plla_idx mux_pllp_pllc_pllm_clkm_idx
  783. static const char *mux_pllp_pllc_clkm[] = {
  784. "pll_p", "pll_c", "pll_m"
  785. };
  786. static u32 mux_pllp_pllc_clkm_idx[] = {
  787. [0] = 0, [1] = 1, [2] = 3,
  788. };
  789. static const char *mux_pllp_pllc_clkm_clk32[] = {
  790. "pll_p", "pll_c", "clk_m", "clk_32k"
  791. };
  792. #define mux_pllp_pllc_clkm_clk32_idx NULL
  793. static const char *mux_plla_clk32_pllp_clkm_plle[] = {
  794. "pll_a_out0", "clk_32k", "pll_p", "clk_m", "pll_e_out0"
  795. };
  796. #define mux_plla_clk32_pllp_clkm_plle_idx NULL
  797. static const char *mux_clkm_pllp_pllc_pllre[] = {
  798. "clk_m", "pll_p", "pll_c", "pll_re_out"
  799. };
  800. static u32 mux_clkm_pllp_pllc_pllre_idx[] = {
  801. [0] = 0, [1] = 1, [2] = 3, [3] = 5,
  802. };
  803. static const char *mux_clkm_48M_pllp_480M[] = {
  804. "clk_m", "pll_u_48M", "pll_p", "pll_u_480M"
  805. };
  806. #define mux_clkm_48M_pllp_480M_idx NULL
  807. static const char *mux_clkm_pllre_clk32_480M_pllc_ref[] = {
  808. "clk_m", "pll_re_out", "clk_32k", "pll_u_480M", "pll_c", "pll_ref"
  809. };
  810. static u32 mux_clkm_pllre_clk32_480M_pllc_ref_idx[] = {
  811. [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 4, [5] = 7,
  812. };
  813. static const char *mux_plld_out0_plld2_out0[] = {
  814. "pll_d_out0", "pll_d2_out0",
  815. };
  816. #define mux_plld_out0_plld2_out0_idx NULL
  817. static const char *mux_d_audio_clk[] = {
  818. "pll_a_out0", "pll_p", "clk_m", "spdif_in_sync", "i2s0_sync",
  819. "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "vimclk_sync",
  820. };
  821. static u32 mux_d_audio_clk_idx[] = {
  822. [0] = 0, [1] = 0x8000, [2] = 0xc000, [3] = 0xE000, [4] = 0xE001,
  823. [5] = 0xE002, [6] = 0xE003, [7] = 0xE004, [8] = 0xE005, [9] = 0xE007,
  824. };
  825. static const char *mux_pllmcp_clkm[] = {
  826. "pll_m_out0", "pll_c_out0", "pll_p_out0", "clk_m", "pll_m_ud",
  827. };
  828. static const struct clk_div_table pll_re_div_table[] = {
  829. { .val = 0, .div = 1 },
  830. { .val = 1, .div = 2 },
  831. { .val = 2, .div = 3 },
  832. { .val = 3, .div = 4 },
  833. { .val = 4, .div = 5 },
  834. { .val = 5, .div = 6 },
  835. { .val = 0, .div = 0 },
  836. };
  837. static struct clk *clks[clk_max];
  838. static struct clk_onecell_data clk_data;
  839. static unsigned long osc_freq;
  840. static unsigned long pll_ref_freq;
  841. static int __init tegra114_osc_clk_init(void __iomem *clk_base)
  842. {
  843. struct clk *clk;
  844. u32 val, pll_ref_div;
  845. val = readl_relaxed(clk_base + OSC_CTRL);
  846. osc_freq = tegra114_input_freq[val >> OSC_CTRL_OSC_FREQ_SHIFT];
  847. if (!osc_freq) {
  848. WARN_ON(1);
  849. return -EINVAL;
  850. }
  851. /* clk_m */
  852. clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IS_ROOT,
  853. osc_freq);
  854. clk_register_clkdev(clk, "clk_m", NULL);
  855. clks[clk_m] = clk;
  856. /* pll_ref */
  857. val = (val >> OSC_CTRL_PLL_REF_DIV_SHIFT) & 3;
  858. pll_ref_div = 1 << val;
  859. clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
  860. CLK_SET_RATE_PARENT, 1, pll_ref_div);
  861. clk_register_clkdev(clk, "pll_ref", NULL);
  862. clks[pll_ref] = clk;
  863. pll_ref_freq = osc_freq / pll_ref_div;
  864. return 0;
  865. }
  866. static void __init tegra114_fixed_clk_init(void __iomem *clk_base)
  867. {
  868. struct clk *clk;
  869. /* clk_32k */
  870. clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, CLK_IS_ROOT,
  871. 32768);
  872. clk_register_clkdev(clk, "clk_32k", NULL);
  873. clks[clk_32k] = clk;
  874. /* clk_m_div2 */
  875. clk = clk_register_fixed_factor(NULL, "clk_m_div2", "clk_m",
  876. CLK_SET_RATE_PARENT, 1, 2);
  877. clk_register_clkdev(clk, "clk_m_div2", NULL);
  878. clks[clk_m_div2] = clk;
  879. /* clk_m_div4 */
  880. clk = clk_register_fixed_factor(NULL, "clk_m_div4", "clk_m",
  881. CLK_SET_RATE_PARENT, 1, 4);
  882. clk_register_clkdev(clk, "clk_m_div4", NULL);
  883. clks[clk_m_div4] = clk;
  884. }
  885. static __init void tegra114_utmi_param_configure(void __iomem *clk_base)
  886. {
  887. u32 reg;
  888. int i;
  889. for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
  890. if (osc_freq == utmi_parameters[i].osc_frequency)
  891. break;
  892. }
  893. if (i >= ARRAY_SIZE(utmi_parameters)) {
  894. pr_err("%s: Unexpected oscillator freq %lu\n", __func__,
  895. osc_freq);
  896. return;
  897. }
  898. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
  899. /* Program UTMIP PLL stable and active counts */
  900. /* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
  901. reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
  902. reg |= UTMIP_PLL_CFG2_STABLE_COUNT(utmi_parameters[i].stable_count);
  903. reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
  904. reg |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(utmi_parameters[i].
  905. active_delay_count);
  906. /* Remove power downs from UTMIP PLL control bits */
  907. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
  908. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
  909. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
  910. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
  911. /* Program UTMIP PLL delay and oscillator frequency counts */
  912. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  913. reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
  914. reg |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(utmi_parameters[i].
  915. enable_delay_count);
  916. reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
  917. reg |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(utmi_parameters[i].
  918. xtal_freq_count);
  919. /* Remove power downs from UTMIP PLL control bits */
  920. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  921. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
  922. reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP;
  923. reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
  924. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  925. /* Setup HW control of UTMIPLL */
  926. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  927. reg |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
  928. reg &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
  929. reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE;
  930. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  931. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  932. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
  933. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  934. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  935. udelay(1);
  936. /* Setup SW override of UTMIPLL assuming USB2.0
  937. ports are assigned to USB2 */
  938. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  939. reg |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL;
  940. reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
  941. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  942. udelay(1);
  943. /* Enable HW control UTMIPLL */
  944. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  945. reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
  946. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  947. }
  948. static void __init _clip_vco_min(struct tegra_clk_pll_params *pll_params)
  949. {
  950. pll_params->vco_min =
  951. DIV_ROUND_UP(pll_params->vco_min, pll_ref_freq) * pll_ref_freq;
  952. }
  953. static int __init _setup_dynamic_ramp(struct tegra_clk_pll_params *pll_params,
  954. void __iomem *clk_base)
  955. {
  956. u32 val;
  957. u32 step_a, step_b;
  958. switch (pll_ref_freq) {
  959. case 12000000:
  960. case 13000000:
  961. case 26000000:
  962. step_a = 0x2B;
  963. step_b = 0x0B;
  964. break;
  965. case 16800000:
  966. step_a = 0x1A;
  967. step_b = 0x09;
  968. break;
  969. case 19200000:
  970. step_a = 0x12;
  971. step_b = 0x08;
  972. break;
  973. default:
  974. pr_err("%s: Unexpected reference rate %lu\n",
  975. __func__, pll_ref_freq);
  976. WARN_ON(1);
  977. return -EINVAL;
  978. }
  979. val = step_a << pll_params->stepa_shift;
  980. val |= step_b << pll_params->stepb_shift;
  981. writel_relaxed(val, clk_base + pll_params->dyn_ramp_reg);
  982. return 0;
  983. }
  984. static void __init _init_iddq(struct tegra_clk_pll_params *pll_params,
  985. void __iomem *clk_base)
  986. {
  987. u32 val, val_iddq;
  988. val = readl_relaxed(clk_base + pll_params->base_reg);
  989. val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
  990. if (val & BIT(30))
  991. WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx));
  992. else {
  993. val_iddq |= BIT(pll_params->iddq_bit_idx);
  994. writel_relaxed(val_iddq, clk_base + pll_params->iddq_reg);
  995. }
  996. }
  997. static void __init tegra114_pll_init(void __iomem *clk_base,
  998. void __iomem *pmc)
  999. {
  1000. u32 val;
  1001. struct clk *clk;
  1002. /* PLLC */
  1003. _clip_vco_min(&pll_c_params);
  1004. if (_setup_dynamic_ramp(&pll_c_params, clk_base) >= 0) {
  1005. _init_iddq(&pll_c_params, clk_base);
  1006. clk = tegra_clk_register_pllxc("pll_c", "pll_ref", clk_base,
  1007. pmc, 0, 0, &pll_c_params, TEGRA_PLL_USE_LOCK,
  1008. pll_c_freq_table, NULL);
  1009. clk_register_clkdev(clk, "pll_c", NULL);
  1010. clks[pll_c] = clk;
  1011. /* PLLC_OUT1 */
  1012. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  1013. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1014. 8, 8, 1, NULL);
  1015. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  1016. clk_base + PLLC_OUT, 1, 0,
  1017. CLK_SET_RATE_PARENT, 0, NULL);
  1018. clk_register_clkdev(clk, "pll_c_out1", NULL);
  1019. clks[pll_c_out1] = clk;
  1020. }
  1021. /* PLLC2 */
  1022. _clip_vco_min(&pll_c2_params);
  1023. clk = tegra_clk_register_pllc("pll_c2", "pll_ref", clk_base, pmc, 0, 0,
  1024. &pll_c2_params, TEGRA_PLL_USE_LOCK,
  1025. pll_cx_freq_table, NULL);
  1026. clk_register_clkdev(clk, "pll_c2", NULL);
  1027. clks[pll_c2] = clk;
  1028. /* PLLC3 */
  1029. _clip_vco_min(&pll_c3_params);
  1030. clk = tegra_clk_register_pllc("pll_c3", "pll_ref", clk_base, pmc, 0, 0,
  1031. &pll_c3_params, TEGRA_PLL_USE_LOCK,
  1032. pll_cx_freq_table, NULL);
  1033. clk_register_clkdev(clk, "pll_c3", NULL);
  1034. clks[pll_c3] = clk;
  1035. /* PLLP */
  1036. clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base, pmc, 0,
  1037. 408000000, &pll_p_params,
  1038. TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK,
  1039. pll_p_freq_table, NULL);
  1040. clk_register_clkdev(clk, "pll_p", NULL);
  1041. clks[pll_p] = clk;
  1042. /* PLLP_OUT1 */
  1043. clk = tegra_clk_register_divider("pll_p_out1_div", "pll_p",
  1044. clk_base + PLLP_OUTA, 0, TEGRA_DIVIDER_FIXED |
  1045. TEGRA_DIVIDER_ROUND_UP, 8, 8, 1, &pll_div_lock);
  1046. clk = tegra_clk_register_pll_out("pll_p_out1", "pll_p_out1_div",
  1047. clk_base + PLLP_OUTA, 1, 0,
  1048. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1049. &pll_div_lock);
  1050. clk_register_clkdev(clk, "pll_p_out1", NULL);
  1051. clks[pll_p_out1] = clk;
  1052. /* PLLP_OUT2 */
  1053. clk = tegra_clk_register_divider("pll_p_out2_div", "pll_p",
  1054. clk_base + PLLP_OUTA, 0, TEGRA_DIVIDER_FIXED |
  1055. TEGRA_DIVIDER_ROUND_UP, 24, 8, 1,
  1056. &pll_div_lock);
  1057. clk = tegra_clk_register_pll_out("pll_p_out2", "pll_p_out2_div",
  1058. clk_base + PLLP_OUTA, 17, 16,
  1059. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1060. &pll_div_lock);
  1061. clk_register_clkdev(clk, "pll_p_out2", NULL);
  1062. clks[pll_p_out2] = clk;
  1063. /* PLLP_OUT3 */
  1064. clk = tegra_clk_register_divider("pll_p_out3_div", "pll_p",
  1065. clk_base + PLLP_OUTB, 0, TEGRA_DIVIDER_FIXED |
  1066. TEGRA_DIVIDER_ROUND_UP, 8, 8, 1, &pll_div_lock);
  1067. clk = tegra_clk_register_pll_out("pll_p_out3", "pll_p_out3_div",
  1068. clk_base + PLLP_OUTB, 1, 0,
  1069. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1070. &pll_div_lock);
  1071. clk_register_clkdev(clk, "pll_p_out3", NULL);
  1072. clks[pll_p_out3] = clk;
  1073. /* PLLP_OUT4 */
  1074. clk = tegra_clk_register_divider("pll_p_out4_div", "pll_p",
  1075. clk_base + PLLP_OUTB, 0, TEGRA_DIVIDER_FIXED |
  1076. TEGRA_DIVIDER_ROUND_UP, 24, 8, 1,
  1077. &pll_div_lock);
  1078. clk = tegra_clk_register_pll_out("pll_p_out4", "pll_p_out4_div",
  1079. clk_base + PLLP_OUTB, 17, 16,
  1080. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  1081. &pll_div_lock);
  1082. clk_register_clkdev(clk, "pll_p_out4", NULL);
  1083. clks[pll_p_out4] = clk;
  1084. /* PLLM */
  1085. _clip_vco_min(&pll_m_params);
  1086. clk = tegra_clk_register_pllm("pll_m", "pll_ref", clk_base, pmc,
  1087. CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE, 0,
  1088. &pll_m_params, TEGRA_PLL_USE_LOCK,
  1089. pll_m_freq_table, NULL);
  1090. clk_register_clkdev(clk, "pll_m", NULL);
  1091. clks[pll_m] = clk;
  1092. /* PLLM_OUT1 */
  1093. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  1094. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1095. 8, 8, 1, NULL);
  1096. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  1097. clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
  1098. CLK_SET_RATE_PARENT, 0, NULL);
  1099. clk_register_clkdev(clk, "pll_m_out1", NULL);
  1100. clks[pll_m_out1] = clk;
  1101. /* PLLM_UD */
  1102. clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
  1103. CLK_SET_RATE_PARENT, 1, 1);
  1104. /* PLLX */
  1105. _clip_vco_min(&pll_x_params);
  1106. if (_setup_dynamic_ramp(&pll_x_params, clk_base) >= 0) {
  1107. _init_iddq(&pll_x_params, clk_base);
  1108. clk = tegra_clk_register_pllxc("pll_x", "pll_ref", clk_base,
  1109. pmc, CLK_IGNORE_UNUSED, 0, &pll_x_params,
  1110. TEGRA_PLL_USE_LOCK, pll_x_freq_table, NULL);
  1111. clk_register_clkdev(clk, "pll_x", NULL);
  1112. clks[pll_x] = clk;
  1113. }
  1114. /* PLLX_OUT0 */
  1115. clk = clk_register_fixed_factor(NULL, "pll_x_out0", "pll_x",
  1116. CLK_SET_RATE_PARENT, 1, 2);
  1117. clk_register_clkdev(clk, "pll_x_out0", NULL);
  1118. clks[pll_x_out0] = clk;
  1119. /* PLLU */
  1120. val = readl(clk_base + pll_u_params.base_reg);
  1121. val &= ~BIT(24); /* disable PLLU_OVERRIDE */
  1122. writel(val, clk_base + pll_u_params.base_reg);
  1123. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, pmc, 0,
  1124. 0, &pll_u_params, TEGRA_PLLU |
  1125. TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  1126. TEGRA_PLL_USE_LOCK, pll_u_freq_table, &pll_u_lock);
  1127. clk_register_clkdev(clk, "pll_u", NULL);
  1128. clks[pll_u] = clk;
  1129. tegra114_utmi_param_configure(clk_base);
  1130. /* PLLU_480M */
  1131. clk = clk_register_gate(NULL, "pll_u_480M", "pll_u",
  1132. CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
  1133. 22, 0, &pll_u_lock);
  1134. clk_register_clkdev(clk, "pll_u_480M", NULL);
  1135. clks[pll_u_480M] = clk;
  1136. /* PLLU_60M */
  1137. clk = clk_register_fixed_factor(NULL, "pll_u_60M", "pll_u",
  1138. CLK_SET_RATE_PARENT, 1, 8);
  1139. clk_register_clkdev(clk, "pll_u_60M", NULL);
  1140. clks[pll_u_60M] = clk;
  1141. /* PLLU_48M */
  1142. clk = clk_register_fixed_factor(NULL, "pll_u_48M", "pll_u",
  1143. CLK_SET_RATE_PARENT, 1, 10);
  1144. clk_register_clkdev(clk, "pll_u_48M", NULL);
  1145. clks[pll_u_48M] = clk;
  1146. /* PLLU_12M */
  1147. clk = clk_register_fixed_factor(NULL, "pll_u_12M", "pll_u",
  1148. CLK_SET_RATE_PARENT, 1, 40);
  1149. clk_register_clkdev(clk, "pll_u_12M", NULL);
  1150. clks[pll_u_12M] = clk;
  1151. /* PLLD */
  1152. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
  1153. 0, &pll_d_params,
  1154. TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  1155. TEGRA_PLL_USE_LOCK, pll_d_freq_table, &pll_d_lock);
  1156. clk_register_clkdev(clk, "pll_d", NULL);
  1157. clks[pll_d] = clk;
  1158. /* PLLD_OUT0 */
  1159. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  1160. CLK_SET_RATE_PARENT, 1, 2);
  1161. clk_register_clkdev(clk, "pll_d_out0", NULL);
  1162. clks[pll_d_out0] = clk;
  1163. /* PLLD2 */
  1164. clk = tegra_clk_register_pll("pll_d2", "pll_ref", clk_base, pmc, 0,
  1165. 0, &pll_d2_params,
  1166. TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  1167. TEGRA_PLL_USE_LOCK, pll_d_freq_table, &pll_d2_lock);
  1168. clk_register_clkdev(clk, "pll_d2", NULL);
  1169. clks[pll_d2] = clk;
  1170. /* PLLD2_OUT0 */
  1171. clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
  1172. CLK_SET_RATE_PARENT, 1, 2);
  1173. clk_register_clkdev(clk, "pll_d2_out0", NULL);
  1174. clks[pll_d2_out0] = clk;
  1175. /* PLLA */
  1176. clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, pmc, 0,
  1177. 0, &pll_a_params, TEGRA_PLL_HAS_CPCON |
  1178. TEGRA_PLL_USE_LOCK, pll_a_freq_table, NULL);
  1179. clk_register_clkdev(clk, "pll_a", NULL);
  1180. clks[pll_a] = clk;
  1181. /* PLLA_OUT0 */
  1182. clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
  1183. clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1184. 8, 8, 1, NULL);
  1185. clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
  1186. clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
  1187. CLK_SET_RATE_PARENT, 0, NULL);
  1188. clk_register_clkdev(clk, "pll_a_out0", NULL);
  1189. clks[pll_a_out0] = clk;
  1190. /* PLLRE */
  1191. _clip_vco_min(&pll_re_vco_params);
  1192. clk = tegra_clk_register_pllre("pll_re_vco", "pll_ref", clk_base, pmc,
  1193. 0, 0, &pll_re_vco_params, TEGRA_PLL_USE_LOCK,
  1194. NULL, &pll_re_lock, pll_ref_freq);
  1195. clk_register_clkdev(clk, "pll_re_vco", NULL);
  1196. clks[pll_re_vco] = clk;
  1197. clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
  1198. clk_base + PLLRE_BASE, 16, 4, 0,
  1199. pll_re_div_table, &pll_re_lock);
  1200. clk_register_clkdev(clk, "pll_re_out", NULL);
  1201. clks[pll_re_out] = clk;
  1202. /* PLLE */
  1203. clk = tegra_clk_register_plle_tegra114("pll_e_out0", "pll_re_vco",
  1204. clk_base, 0, 100000000, &pll_e_params,
  1205. pll_e_freq_table, NULL);
  1206. clk_register_clkdev(clk, "pll_e_out0", NULL);
  1207. clks[pll_e_out0] = clk;
  1208. }
  1209. static const char *mux_audio_sync_clk[] = { "spdif_in_sync", "i2s0_sync",
  1210. "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "vimclk_sync",
  1211. };
  1212. static const char *clk_out1_parents[] = { "clk_m", "clk_m_div2",
  1213. "clk_m_div4", "extern1",
  1214. };
  1215. static const char *clk_out2_parents[] = { "clk_m", "clk_m_div2",
  1216. "clk_m_div4", "extern2",
  1217. };
  1218. static const char *clk_out3_parents[] = { "clk_m", "clk_m_div2",
  1219. "clk_m_div4", "extern3",
  1220. };
  1221. static void __init tegra114_audio_clk_init(void __iomem *clk_base)
  1222. {
  1223. struct clk *clk;
  1224. /* spdif_in_sync */
  1225. clk = tegra_clk_register_sync_source("spdif_in_sync", 24000000,
  1226. 24000000);
  1227. clk_register_clkdev(clk, "spdif_in_sync", NULL);
  1228. clks[spdif_in_sync] = clk;
  1229. /* i2s0_sync */
  1230. clk = tegra_clk_register_sync_source("i2s0_sync", 24000000, 24000000);
  1231. clk_register_clkdev(clk, "i2s0_sync", NULL);
  1232. clks[i2s0_sync] = clk;
  1233. /* i2s1_sync */
  1234. clk = tegra_clk_register_sync_source("i2s1_sync", 24000000, 24000000);
  1235. clk_register_clkdev(clk, "i2s1_sync", NULL);
  1236. clks[i2s1_sync] = clk;
  1237. /* i2s2_sync */
  1238. clk = tegra_clk_register_sync_source("i2s2_sync", 24000000, 24000000);
  1239. clk_register_clkdev(clk, "i2s2_sync", NULL);
  1240. clks[i2s2_sync] = clk;
  1241. /* i2s3_sync */
  1242. clk = tegra_clk_register_sync_source("i2s3_sync", 24000000, 24000000);
  1243. clk_register_clkdev(clk, "i2s3_sync", NULL);
  1244. clks[i2s3_sync] = clk;
  1245. /* i2s4_sync */
  1246. clk = tegra_clk_register_sync_source("i2s4_sync", 24000000, 24000000);
  1247. clk_register_clkdev(clk, "i2s4_sync", NULL);
  1248. clks[i2s4_sync] = clk;
  1249. /* vimclk_sync */
  1250. clk = tegra_clk_register_sync_source("vimclk_sync", 24000000, 24000000);
  1251. clk_register_clkdev(clk, "vimclk_sync", NULL);
  1252. clks[vimclk_sync] = clk;
  1253. /* audio0 */
  1254. clk = clk_register_mux(NULL, "audio0_mux", mux_audio_sync_clk,
  1255. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1256. clk_base + AUDIO_SYNC_CLK_I2S0, 0, 3, 0,
  1257. NULL);
  1258. clks[audio0_mux] = clk;
  1259. clk = clk_register_gate(NULL, "audio0", "audio0_mux", 0,
  1260. clk_base + AUDIO_SYNC_CLK_I2S0, 4,
  1261. CLK_GATE_SET_TO_DISABLE, NULL);
  1262. clk_register_clkdev(clk, "audio0", NULL);
  1263. clks[audio0] = clk;
  1264. /* audio1 */
  1265. clk = clk_register_mux(NULL, "audio1_mux", mux_audio_sync_clk,
  1266. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1267. clk_base + AUDIO_SYNC_CLK_I2S1, 0, 3, 0,
  1268. NULL);
  1269. clks[audio1_mux] = clk;
  1270. clk = clk_register_gate(NULL, "audio1", "audio1_mux", 0,
  1271. clk_base + AUDIO_SYNC_CLK_I2S1, 4,
  1272. CLK_GATE_SET_TO_DISABLE, NULL);
  1273. clk_register_clkdev(clk, "audio1", NULL);
  1274. clks[audio1] = clk;
  1275. /* audio2 */
  1276. clk = clk_register_mux(NULL, "audio2_mux", mux_audio_sync_clk,
  1277. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1278. clk_base + AUDIO_SYNC_CLK_I2S2, 0, 3, 0,
  1279. NULL);
  1280. clks[audio2_mux] = clk;
  1281. clk = clk_register_gate(NULL, "audio2", "audio2_mux", 0,
  1282. clk_base + AUDIO_SYNC_CLK_I2S2, 4,
  1283. CLK_GATE_SET_TO_DISABLE, NULL);
  1284. clk_register_clkdev(clk, "audio2", NULL);
  1285. clks[audio2] = clk;
  1286. /* audio3 */
  1287. clk = clk_register_mux(NULL, "audio3_mux", mux_audio_sync_clk,
  1288. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1289. clk_base + AUDIO_SYNC_CLK_I2S3, 0, 3, 0,
  1290. NULL);
  1291. clks[audio3_mux] = clk;
  1292. clk = clk_register_gate(NULL, "audio3", "audio3_mux", 0,
  1293. clk_base + AUDIO_SYNC_CLK_I2S3, 4,
  1294. CLK_GATE_SET_TO_DISABLE, NULL);
  1295. clk_register_clkdev(clk, "audio3", NULL);
  1296. clks[audio3] = clk;
  1297. /* audio4 */
  1298. clk = clk_register_mux(NULL, "audio4_mux", mux_audio_sync_clk,
  1299. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1300. clk_base + AUDIO_SYNC_CLK_I2S4, 0, 3, 0,
  1301. NULL);
  1302. clks[audio4_mux] = clk;
  1303. clk = clk_register_gate(NULL, "audio4", "audio4_mux", 0,
  1304. clk_base + AUDIO_SYNC_CLK_I2S4, 4,
  1305. CLK_GATE_SET_TO_DISABLE, NULL);
  1306. clk_register_clkdev(clk, "audio4", NULL);
  1307. clks[audio4] = clk;
  1308. /* spdif */
  1309. clk = clk_register_mux(NULL, "spdif_mux", mux_audio_sync_clk,
  1310. ARRAY_SIZE(mux_audio_sync_clk), 0,
  1311. clk_base + AUDIO_SYNC_CLK_SPDIF, 0, 3, 0,
  1312. NULL);
  1313. clks[spdif_mux] = clk;
  1314. clk = clk_register_gate(NULL, "spdif", "spdif_mux", 0,
  1315. clk_base + AUDIO_SYNC_CLK_SPDIF, 4,
  1316. CLK_GATE_SET_TO_DISABLE, NULL);
  1317. clk_register_clkdev(clk, "spdif", NULL);
  1318. clks[spdif] = clk;
  1319. /* audio0_2x */
  1320. clk = clk_register_fixed_factor(NULL, "audio0_doubler", "audio0",
  1321. CLK_SET_RATE_PARENT, 2, 1);
  1322. clk = tegra_clk_register_divider("audio0_div", "audio0_doubler",
  1323. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 24, 1,
  1324. 0, &clk_doubler_lock);
  1325. clk = tegra_clk_register_periph_gate("audio0_2x", "audio0_div",
  1326. TEGRA_PERIPH_NO_RESET, clk_base,
  1327. CLK_SET_RATE_PARENT, 113, &periph_v_regs,
  1328. periph_clk_enb_refcnt);
  1329. clk_register_clkdev(clk, "audio0_2x", NULL);
  1330. clks[audio0_2x] = clk;
  1331. /* audio1_2x */
  1332. clk = clk_register_fixed_factor(NULL, "audio1_doubler", "audio1",
  1333. CLK_SET_RATE_PARENT, 2, 1);
  1334. clk = tegra_clk_register_divider("audio1_div", "audio1_doubler",
  1335. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 25, 1,
  1336. 0, &clk_doubler_lock);
  1337. clk = tegra_clk_register_periph_gate("audio1_2x", "audio1_div",
  1338. TEGRA_PERIPH_NO_RESET, clk_base,
  1339. CLK_SET_RATE_PARENT, 114, &periph_v_regs,
  1340. periph_clk_enb_refcnt);
  1341. clk_register_clkdev(clk, "audio1_2x", NULL);
  1342. clks[audio1_2x] = clk;
  1343. /* audio2_2x */
  1344. clk = clk_register_fixed_factor(NULL, "audio2_doubler", "audio2",
  1345. CLK_SET_RATE_PARENT, 2, 1);
  1346. clk = tegra_clk_register_divider("audio2_div", "audio2_doubler",
  1347. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 26, 1,
  1348. 0, &clk_doubler_lock);
  1349. clk = tegra_clk_register_periph_gate("audio2_2x", "audio2_div",
  1350. TEGRA_PERIPH_NO_RESET, clk_base,
  1351. CLK_SET_RATE_PARENT, 115, &periph_v_regs,
  1352. periph_clk_enb_refcnt);
  1353. clk_register_clkdev(clk, "audio2_2x", NULL);
  1354. clks[audio2_2x] = clk;
  1355. /* audio3_2x */
  1356. clk = clk_register_fixed_factor(NULL, "audio3_doubler", "audio3",
  1357. CLK_SET_RATE_PARENT, 2, 1);
  1358. clk = tegra_clk_register_divider("audio3_div", "audio3_doubler",
  1359. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 27, 1,
  1360. 0, &clk_doubler_lock);
  1361. clk = tegra_clk_register_periph_gate("audio3_2x", "audio3_div",
  1362. TEGRA_PERIPH_NO_RESET, clk_base,
  1363. CLK_SET_RATE_PARENT, 116, &periph_v_regs,
  1364. periph_clk_enb_refcnt);
  1365. clk_register_clkdev(clk, "audio3_2x", NULL);
  1366. clks[audio3_2x] = clk;
  1367. /* audio4_2x */
  1368. clk = clk_register_fixed_factor(NULL, "audio4_doubler", "audio4",
  1369. CLK_SET_RATE_PARENT, 2, 1);
  1370. clk = tegra_clk_register_divider("audio4_div", "audio4_doubler",
  1371. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 28, 1,
  1372. 0, &clk_doubler_lock);
  1373. clk = tegra_clk_register_periph_gate("audio4_2x", "audio4_div",
  1374. TEGRA_PERIPH_NO_RESET, clk_base,
  1375. CLK_SET_RATE_PARENT, 117, &periph_v_regs,
  1376. periph_clk_enb_refcnt);
  1377. clk_register_clkdev(clk, "audio4_2x", NULL);
  1378. clks[audio4_2x] = clk;
  1379. /* spdif_2x */
  1380. clk = clk_register_fixed_factor(NULL, "spdif_doubler", "spdif",
  1381. CLK_SET_RATE_PARENT, 2, 1);
  1382. clk = tegra_clk_register_divider("spdif_div", "spdif_doubler",
  1383. clk_base + AUDIO_SYNC_DOUBLER, 0, 0, 29, 1,
  1384. 0, &clk_doubler_lock);
  1385. clk = tegra_clk_register_periph_gate("spdif_2x", "spdif_div",
  1386. TEGRA_PERIPH_NO_RESET, clk_base,
  1387. CLK_SET_RATE_PARENT, 118,
  1388. &periph_v_regs, periph_clk_enb_refcnt);
  1389. clk_register_clkdev(clk, "spdif_2x", NULL);
  1390. clks[spdif_2x] = clk;
  1391. }
  1392. static void __init tegra114_pmc_clk_init(void __iomem *pmc_base)
  1393. {
  1394. struct clk *clk;
  1395. /* clk_out_1 */
  1396. clk = clk_register_mux(NULL, "clk_out_1_mux", clk_out1_parents,
  1397. ARRAY_SIZE(clk_out1_parents), 0,
  1398. pmc_base + PMC_CLK_OUT_CNTRL, 6, 3, 0,
  1399. &clk_out_lock);
  1400. clks[clk_out_1_mux] = clk;
  1401. clk = clk_register_gate(NULL, "clk_out_1", "clk_out_1_mux", 0,
  1402. pmc_base + PMC_CLK_OUT_CNTRL, 2, 0,
  1403. &clk_out_lock);
  1404. clk_register_clkdev(clk, "extern1", "clk_out_1");
  1405. clks[clk_out_1] = clk;
  1406. /* clk_out_2 */
  1407. clk = clk_register_mux(NULL, "clk_out_2_mux", clk_out2_parents,
  1408. ARRAY_SIZE(clk_out2_parents), 0,
  1409. pmc_base + PMC_CLK_OUT_CNTRL, 14, 3, 0,
  1410. &clk_out_lock);
  1411. clks[clk_out_2_mux] = clk;
  1412. clk = clk_register_gate(NULL, "clk_out_2", "clk_out_2_mux", 0,
  1413. pmc_base + PMC_CLK_OUT_CNTRL, 10, 0,
  1414. &clk_out_lock);
  1415. clk_register_clkdev(clk, "extern2", "clk_out_2");
  1416. clks[clk_out_2] = clk;
  1417. /* clk_out_3 */
  1418. clk = clk_register_mux(NULL, "clk_out_3_mux", clk_out3_parents,
  1419. ARRAY_SIZE(clk_out3_parents), 0,
  1420. pmc_base + PMC_CLK_OUT_CNTRL, 22, 3, 0,
  1421. &clk_out_lock);
  1422. clks[clk_out_3_mux] = clk;
  1423. clk = clk_register_gate(NULL, "clk_out_3", "clk_out_3_mux", 0,
  1424. pmc_base + PMC_CLK_OUT_CNTRL, 18, 0,
  1425. &clk_out_lock);
  1426. clk_register_clkdev(clk, "extern3", "clk_out_3");
  1427. clks[clk_out_3] = clk;
  1428. /* blink */
  1429. /* clear the blink timer register to directly output clk_32k */
  1430. writel_relaxed(0, pmc_base + PMC_BLINK_TIMER);
  1431. clk = clk_register_gate(NULL, "blink_override", "clk_32k", 0,
  1432. pmc_base + PMC_DPD_PADS_ORIDE,
  1433. PMC_DPD_PADS_ORIDE_BLINK_ENB, 0, NULL);
  1434. clk = clk_register_gate(NULL, "blink", "blink_override", 0,
  1435. pmc_base + PMC_CTRL,
  1436. PMC_CTRL_BLINK_ENB, 0, NULL);
  1437. clk_register_clkdev(clk, "blink", NULL);
  1438. clks[blink] = clk;
  1439. }
  1440. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  1441. "pll_p_out3", "pll_p_out2", "unused",
  1442. "clk_32k", "pll_m_out1" };
  1443. static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  1444. "pll_p", "pll_p_out4", "unused",
  1445. "unused", "pll_x" };
  1446. static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  1447. "pll_p", "pll_p_out4", "unused",
  1448. "unused", "pll_x", "pll_x_out0" };
  1449. static void __init tegra114_super_clk_init(void __iomem *clk_base)
  1450. {
  1451. struct clk *clk;
  1452. /* CCLKG */
  1453. clk = tegra_clk_register_super_mux("cclk_g", cclk_g_parents,
  1454. ARRAY_SIZE(cclk_g_parents),
  1455. CLK_SET_RATE_PARENT,
  1456. clk_base + CCLKG_BURST_POLICY,
  1457. 0, 4, 0, 0, NULL);
  1458. clk_register_clkdev(clk, "cclk_g", NULL);
  1459. clks[cclk_g] = clk;
  1460. /* CCLKLP */
  1461. clk = tegra_clk_register_super_mux("cclk_lp", cclk_lp_parents,
  1462. ARRAY_SIZE(cclk_lp_parents),
  1463. CLK_SET_RATE_PARENT,
  1464. clk_base + CCLKLP_BURST_POLICY,
  1465. 0, 4, 8, 9, NULL);
  1466. clk_register_clkdev(clk, "cclk_lp", NULL);
  1467. clks[cclk_lp] = clk;
  1468. /* SCLK */
  1469. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  1470. ARRAY_SIZE(sclk_parents),
  1471. CLK_SET_RATE_PARENT,
  1472. clk_base + SCLK_BURST_POLICY,
  1473. 0, 4, 0, 0, NULL);
  1474. clk_register_clkdev(clk, "sclk", NULL);
  1475. clks[sclk] = clk;
  1476. /* HCLK */
  1477. clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
  1478. clk_base + SYSTEM_CLK_RATE, 4, 2, 0,
  1479. &sysrate_lock);
  1480. clk = clk_register_gate(NULL, "hclk", "hclk_div", CLK_SET_RATE_PARENT |
  1481. CLK_IGNORE_UNUSED, clk_base + SYSTEM_CLK_RATE,
  1482. 7, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  1483. clk_register_clkdev(clk, "hclk", NULL);
  1484. clks[hclk] = clk;
  1485. /* PCLK */
  1486. clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
  1487. clk_base + SYSTEM_CLK_RATE, 0, 2, 0,
  1488. &sysrate_lock);
  1489. clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT |
  1490. CLK_IGNORE_UNUSED, clk_base + SYSTEM_CLK_RATE,
  1491. 3, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  1492. clk_register_clkdev(clk, "pclk", NULL);
  1493. clks[pclk] = clk;
  1494. }
  1495. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  1496. TEGRA_INIT_DATA_MUX("i2s0", NULL, "tegra30-i2s.0", mux_pllaout0_audio0_2x_pllp_clkm, CLK_SOURCE_I2S0, 30, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s0),
  1497. TEGRA_INIT_DATA_MUX("i2s1", NULL, "tegra30-i2s.1", mux_pllaout0_audio1_2x_pllp_clkm, CLK_SOURCE_I2S1, 11, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s1),
  1498. TEGRA_INIT_DATA_MUX("i2s2", NULL, "tegra30-i2s.2", mux_pllaout0_audio2_2x_pllp_clkm, CLK_SOURCE_I2S2, 18, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s2),
  1499. TEGRA_INIT_DATA_MUX("i2s3", NULL, "tegra30-i2s.3", mux_pllaout0_audio3_2x_pllp_clkm, CLK_SOURCE_I2S3, 101, &periph_v_regs, TEGRA_PERIPH_ON_APB, i2s3),
  1500. TEGRA_INIT_DATA_MUX("i2s4", NULL, "tegra30-i2s.4", mux_pllaout0_audio4_2x_pllp_clkm, CLK_SOURCE_I2S4, 102, &periph_v_regs, TEGRA_PERIPH_ON_APB, i2s4),
  1501. TEGRA_INIT_DATA_MUX("spdif_out", "spdif_out", "tegra30-spdif", mux_pllaout0_audio_2x_pllp_clkm, CLK_SOURCE_SPDIF_OUT, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_out),
  1502. TEGRA_INIT_DATA_MUX("spdif_in", "spdif_in", "tegra30-spdif", mux_pllp_pllc_pllm, CLK_SOURCE_SPDIF_IN, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_in),
  1503. TEGRA_INIT_DATA_MUX("pwm", NULL, "pwm", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_PWM, 17, &periph_l_regs, TEGRA_PERIPH_ON_APB, pwm),
  1504. TEGRA_INIT_DATA_MUX("adx", NULL, "adx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX, 154, &periph_w_regs, TEGRA_PERIPH_ON_APB, adx),
  1505. TEGRA_INIT_DATA_MUX("amx", NULL, "amx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX, 153, &periph_w_regs, TEGRA_PERIPH_ON_APB, amx),
  1506. TEGRA_INIT_DATA_MUX("hda", "hda", "tegra30-hda", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA, 125, &periph_v_regs, TEGRA_PERIPH_ON_APB, hda),
  1507. TEGRA_INIT_DATA_MUX("hda2codec_2x", "hda2codec", "tegra30-hda", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, &periph_v_regs, TEGRA_PERIPH_ON_APB, hda2codec_2x),
  1508. TEGRA_INIT_DATA_MUX("sbc1", NULL, "tegra11-spi.0", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC1, 41, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc1),
  1509. TEGRA_INIT_DATA_MUX("sbc2", NULL, "tegra11-spi.1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC2, 44, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc2),
  1510. TEGRA_INIT_DATA_MUX("sbc3", NULL, "tegra11-spi.2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC3, 46, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc3),
  1511. TEGRA_INIT_DATA_MUX("sbc4", NULL, "tegra11-spi.3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC4, 68, &periph_u_regs, TEGRA_PERIPH_ON_APB, sbc4),
  1512. TEGRA_INIT_DATA_MUX("sbc5", NULL, "tegra11-spi.4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC5, 104, &periph_v_regs, TEGRA_PERIPH_ON_APB, sbc5),
  1513. TEGRA_INIT_DATA_MUX("sbc6", NULL, "tegra11-spi.5", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC6, 105, &periph_v_regs, TEGRA_PERIPH_ON_APB, sbc6),
  1514. TEGRA_INIT_DATA_MUX8("ndflash", NULL, "tegra_nand", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDFLASH, 13, &periph_u_regs, TEGRA_PERIPH_ON_APB, ndspeed),
  1515. TEGRA_INIT_DATA_MUX8("ndspeed", NULL, "tegra_nand_speed", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDSPEED, 80, &periph_u_regs, TEGRA_PERIPH_ON_APB, ndspeed),
  1516. TEGRA_INIT_DATA_MUX("vfir", NULL, "vfir", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VFIR, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, vfir),
  1517. TEGRA_INIT_DATA_MUX("sdmmc1", NULL, "sdhci-tegra.0", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC1, 14, &periph_l_regs, 0, sdmmc1),
  1518. TEGRA_INIT_DATA_MUX("sdmmc2", NULL, "sdhci-tegra.1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC2, 9, &periph_l_regs, 0, sdmmc2),
  1519. TEGRA_INIT_DATA_MUX("sdmmc3", NULL, "sdhci-tegra.2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC3, 69, &periph_u_regs, 0, sdmmc3),
  1520. TEGRA_INIT_DATA_MUX("sdmmc4", NULL, "sdhci-tegra.3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC4, 15, &periph_l_regs, 0, sdmmc4),
  1521. TEGRA_INIT_DATA_INT("vde", NULL, "vde", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_VDE, 61, &periph_h_regs, 0, vde),
  1522. TEGRA_INIT_DATA_MUX_FLAGS("csite", NULL, "csite", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_CSITE, 73, &periph_u_regs, TEGRA_PERIPH_ON_APB, csite, CLK_IGNORE_UNUSED),
  1523. TEGRA_INIT_DATA_MUX("la", NULL, "la", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_LA, 76, &periph_u_regs, TEGRA_PERIPH_ON_APB, la),
  1524. TEGRA_INIT_DATA_MUX("trace", NULL, "trace", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_TRACE, 77, &periph_u_regs, TEGRA_PERIPH_ON_APB, trace),
  1525. TEGRA_INIT_DATA_MUX("owr", NULL, "tegra_w1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_OWR, 71, &periph_u_regs, TEGRA_PERIPH_ON_APB, owr),
  1526. TEGRA_INIT_DATA_MUX("nor", NULL, "tegra-nor", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NOR, 42, &periph_h_regs, 0, nor),
  1527. TEGRA_INIT_DATA_MUX("mipi", NULL, "mipi", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_MIPI, 50, &periph_h_regs, TEGRA_PERIPH_ON_APB, mipi),
  1528. TEGRA_INIT_DATA_I2C("i2c1", "div-clk", "tegra11-i2c.0", mux_pllp_clkm, CLK_SOURCE_I2C1, 12, &periph_l_regs, i2c1),
  1529. TEGRA_INIT_DATA_I2C("i2c2", "div-clk", "tegra11-i2c.1", mux_pllp_clkm, CLK_SOURCE_I2C2, 54, &periph_h_regs, i2c2),
  1530. TEGRA_INIT_DATA_I2C("i2c3", "div-clk", "tegra11-i2c.2", mux_pllp_clkm, CLK_SOURCE_I2C3, 67, &periph_u_regs, i2c3),
  1531. TEGRA_INIT_DATA_I2C("i2c4", "div-clk", "tegra11-i2c.3", mux_pllp_clkm, CLK_SOURCE_I2C4, 103, &periph_v_regs, i2c4),
  1532. TEGRA_INIT_DATA_I2C("i2c5", "div-clk", "tegra11-i2c.4", mux_pllp_clkm, CLK_SOURCE_I2C5, 47, &periph_h_regs, i2c5),
  1533. TEGRA_INIT_DATA_UART("uarta", NULL, "tegra_uart.0", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTA, 6, &periph_l_regs, uarta),
  1534. TEGRA_INIT_DATA_UART("uartb", NULL, "tegra_uart.1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTB, 7, &periph_l_regs, uartb),
  1535. TEGRA_INIT_DATA_UART("uartc", NULL, "tegra_uart.2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTC, 55, &periph_h_regs, uartc),
  1536. TEGRA_INIT_DATA_UART("uartd", NULL, "tegra_uart.3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTD, 65, &periph_u_regs, uartd),
  1537. TEGRA_INIT_DATA_INT("3d", NULL, "3d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_3D, 24, &periph_l_regs, 0, gr_3d),
  1538. TEGRA_INIT_DATA_INT("2d", NULL, "2d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_2D, 21, &periph_l_regs, 0, gr_2d),
  1539. TEGRA_INIT_DATA_MUX("vi_sensor", "vi_sensor", "tegra_camera", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, &periph_l_regs, TEGRA_PERIPH_NO_RESET, vi_sensor),
  1540. TEGRA_INIT_DATA_INT8("vi", "vi", "tegra_camera", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI, 20, &periph_l_regs, 0, vi),
  1541. TEGRA_INIT_DATA_INT8("epp", NULL, "epp", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_EPP, 19, &periph_l_regs, 0, epp),
  1542. TEGRA_INIT_DATA_INT8("msenc", NULL, "msenc", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_MSENC, 91, &periph_u_regs, TEGRA_PERIPH_WAR_1005168, msenc),
  1543. TEGRA_INIT_DATA_INT8("tsec", NULL, "tsec", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_TSEC, 83, &periph_u_regs, 0, tsec),
  1544. TEGRA_INIT_DATA_INT8("host1x", NULL, "host1x", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_HOST1X, 28, &periph_l_regs, 0, host1x),
  1545. TEGRA_INIT_DATA_MUX8("hdmi", NULL, "hdmi", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_HDMI, 51, &periph_h_regs, 0, hdmi),
  1546. TEGRA_INIT_DATA_MUX("cilab", "cilab", "tegra_camera", mux_pllp_pllc_clkm, CLK_SOURCE_CILAB, 144, &periph_w_regs, 0, cilab),
  1547. TEGRA_INIT_DATA_MUX("cilcd", "cilcd", "tegra_camera", mux_pllp_pllc_clkm, CLK_SOURCE_CILCD, 145, &periph_w_regs, 0, cilcd),
  1548. TEGRA_INIT_DATA_MUX("cile", "cile", "tegra_camera", mux_pllp_pllc_clkm, CLK_SOURCE_CILE, 146, &periph_w_regs, 0, cile),
  1549. TEGRA_INIT_DATA_MUX("dsialp", "dsialp", "tegradc.0", mux_pllp_pllc_clkm, CLK_SOURCE_DSIALP, 147, &periph_w_regs, 0, dsialp),
  1550. TEGRA_INIT_DATA_MUX("dsiblp", "dsiblp", "tegradc.1", mux_pllp_pllc_clkm, CLK_SOURCE_DSIBLP, 148, &periph_w_regs, 0, dsiblp),
  1551. TEGRA_INIT_DATA_MUX("tsensor", NULL, "tegra-tsensor", mux_pllp_pllc_clkm_clk32, CLK_SOURCE_TSENSOR, 100, &periph_v_regs, TEGRA_PERIPH_ON_APB, tsensor),
  1552. TEGRA_INIT_DATA_MUX("actmon", NULL, "actmon", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_ACTMON, 119, &periph_v_regs, 0, actmon),
  1553. TEGRA_INIT_DATA_MUX8("extern1", NULL, "extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, &periph_v_regs, 0, extern1),
  1554. TEGRA_INIT_DATA_MUX8("extern2", NULL, "extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, &periph_v_regs, 0, extern2),
  1555. TEGRA_INIT_DATA_MUX8("extern3", NULL, "extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, &periph_v_regs, 0, extern3),
  1556. TEGRA_INIT_DATA_MUX("i2cslow", NULL, "i2cslow", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_I2CSLOW, 81, &periph_u_regs, TEGRA_PERIPH_ON_APB, i2cslow),
  1557. TEGRA_INIT_DATA_INT8("se", NULL, "se", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SE, 127, &periph_v_regs, TEGRA_PERIPH_ON_APB, se),
  1558. TEGRA_INIT_DATA_INT_FLAGS("mselect", NULL, "mselect", mux_pllp_clkm, CLK_SOURCE_MSELECT, 99, &periph_v_regs, 0, mselect, CLK_IGNORE_UNUSED),
  1559. TEGRA_INIT_DATA_MUX8("soc_therm", NULL, "soc_therm", mux_pllm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, &periph_u_regs, TEGRA_PERIPH_ON_APB, soc_therm),
  1560. TEGRA_INIT_DATA_XUSB("xusb_host_src", "host_src", "tegra_xhci", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, &periph_w_regs, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, xusb_host_src),
  1561. TEGRA_INIT_DATA_XUSB("xusb_falcon_src", "falcon_src", "tegra_xhci", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, &periph_w_regs, TEGRA_PERIPH_NO_RESET, xusb_falcon_src),
  1562. TEGRA_INIT_DATA_XUSB("xusb_fs_src", "fs_src", "tegra_xhci", mux_clkm_48M_pllp_480M, CLK_SOURCE_XUSB_FS_SRC, 143, &periph_w_regs, TEGRA_PERIPH_NO_RESET, xusb_fs_src),
  1563. TEGRA_INIT_DATA_XUSB("xusb_ss_src", "ss_src", "tegra_xhci", mux_clkm_pllre_clk32_480M_pllc_ref, CLK_SOURCE_XUSB_SS_SRC, 143, &periph_w_regs, TEGRA_PERIPH_NO_RESET, xusb_ss_src),
  1564. TEGRA_INIT_DATA_XUSB("xusb_dev_src", "dev_src", "tegra_xhci", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, &periph_u_regs, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, xusb_dev_src),
  1565. TEGRA_INIT_DATA_AUDIO("d_audio", "d_audio", "tegra30-ahub", CLK_SOURCE_D_AUDIO, 106, &periph_v_regs, TEGRA_PERIPH_ON_APB, d_audio),
  1566. TEGRA_INIT_DATA_AUDIO("dam0", NULL, "tegra30-dam.0", CLK_SOURCE_DAM0, 108, &periph_v_regs, TEGRA_PERIPH_ON_APB, dam0),
  1567. TEGRA_INIT_DATA_AUDIO("dam1", NULL, "tegra30-dam.1", CLK_SOURCE_DAM1, 109, &periph_v_regs, TEGRA_PERIPH_ON_APB, dam1),
  1568. TEGRA_INIT_DATA_AUDIO("dam2", NULL, "tegra30-dam.2", CLK_SOURCE_DAM2, 110, &periph_v_regs, TEGRA_PERIPH_ON_APB, dam2),
  1569. };
  1570. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  1571. TEGRA_INIT_DATA_NODIV("disp1", NULL, "tegradc.0", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, &periph_l_regs, 0, disp1),
  1572. TEGRA_INIT_DATA_NODIV("disp2", NULL, "tegradc.1", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, &periph_l_regs, 0, disp2),
  1573. };
  1574. static __init void tegra114_periph_clk_init(void __iomem *clk_base)
  1575. {
  1576. struct tegra_periph_init_data *data;
  1577. struct clk *clk;
  1578. int i;
  1579. u32 val;
  1580. /* apbdma */
  1581. clk = tegra_clk_register_periph_gate("apbdma", "clk_m", 0, clk_base,
  1582. 0, 34, &periph_h_regs,
  1583. periph_clk_enb_refcnt);
  1584. clks[apbdma] = clk;
  1585. /* rtc */
  1586. clk = tegra_clk_register_periph_gate("rtc", "clk_32k",
  1587. TEGRA_PERIPH_ON_APB |
  1588. TEGRA_PERIPH_NO_RESET, clk_base,
  1589. 0, 4, &periph_l_regs,
  1590. periph_clk_enb_refcnt);
  1591. clk_register_clkdev(clk, NULL, "rtc-tegra");
  1592. clks[rtc] = clk;
  1593. /* kbc */
  1594. clk = tegra_clk_register_periph_gate("kbc", "clk_32k",
  1595. TEGRA_PERIPH_ON_APB |
  1596. TEGRA_PERIPH_NO_RESET, clk_base,
  1597. 0, 36, &periph_h_regs,
  1598. periph_clk_enb_refcnt);
  1599. clks[kbc] = clk;
  1600. /* timer */
  1601. clk = tegra_clk_register_periph_gate("timer", "clk_m", 0, clk_base,
  1602. 0, 5, &periph_l_regs,
  1603. periph_clk_enb_refcnt);
  1604. clk_register_clkdev(clk, NULL, "timer");
  1605. clks[timer] = clk;
  1606. /* kfuse */
  1607. clk = tegra_clk_register_periph_gate("kfuse", "clk_m",
  1608. TEGRA_PERIPH_ON_APB, clk_base, 0, 40,
  1609. &periph_h_regs, periph_clk_enb_refcnt);
  1610. clks[kfuse] = clk;
  1611. /* fuse */
  1612. clk = tegra_clk_register_periph_gate("fuse", "clk_m",
  1613. TEGRA_PERIPH_ON_APB, clk_base, 0, 39,
  1614. &periph_h_regs, periph_clk_enb_refcnt);
  1615. clks[fuse] = clk;
  1616. /* fuse_burn */
  1617. clk = tegra_clk_register_periph_gate("fuse_burn", "clk_m",
  1618. TEGRA_PERIPH_ON_APB, clk_base, 0, 39,
  1619. &periph_h_regs, periph_clk_enb_refcnt);
  1620. clks[fuse_burn] = clk;
  1621. /* apbif */
  1622. clk = tegra_clk_register_periph_gate("apbif", "clk_m",
  1623. TEGRA_PERIPH_ON_APB, clk_base, 0, 107,
  1624. &periph_v_regs, periph_clk_enb_refcnt);
  1625. clks[apbif] = clk;
  1626. /* hda2hdmi */
  1627. clk = tegra_clk_register_periph_gate("hda2hdmi", "clk_m",
  1628. TEGRA_PERIPH_ON_APB, clk_base, 0, 128,
  1629. &periph_w_regs, periph_clk_enb_refcnt);
  1630. clks[hda2hdmi] = clk;
  1631. /* vcp */
  1632. clk = tegra_clk_register_periph_gate("vcp", "clk_m", 0, clk_base, 0,
  1633. 29, &periph_l_regs,
  1634. periph_clk_enb_refcnt);
  1635. clks[vcp] = clk;
  1636. /* bsea */
  1637. clk = tegra_clk_register_periph_gate("bsea", "clk_m", 0, clk_base,
  1638. 0, 62, &periph_h_regs,
  1639. periph_clk_enb_refcnt);
  1640. clks[bsea] = clk;
  1641. /* bsev */
  1642. clk = tegra_clk_register_periph_gate("bsev", "clk_m", 0, clk_base,
  1643. 0, 63, &periph_h_regs,
  1644. periph_clk_enb_refcnt);
  1645. clks[bsev] = clk;
  1646. /* mipi-cal */
  1647. clk = tegra_clk_register_periph_gate("mipi-cal", "clk_m", 0, clk_base,
  1648. 0, 56, &periph_h_regs,
  1649. periph_clk_enb_refcnt);
  1650. clks[mipi_cal] = clk;
  1651. /* usbd */
  1652. clk = tegra_clk_register_periph_gate("usbd", "clk_m", 0, clk_base,
  1653. 0, 22, &periph_l_regs,
  1654. periph_clk_enb_refcnt);
  1655. clks[usbd] = clk;
  1656. /* usb2 */
  1657. clk = tegra_clk_register_periph_gate("usb2", "clk_m", 0, clk_base,
  1658. 0, 58, &periph_h_regs,
  1659. periph_clk_enb_refcnt);
  1660. clks[usb2] = clk;
  1661. /* usb3 */
  1662. clk = tegra_clk_register_periph_gate("usb3", "clk_m", 0, clk_base,
  1663. 0, 59, &periph_h_regs,
  1664. periph_clk_enb_refcnt);
  1665. clks[usb3] = clk;
  1666. /* csi */
  1667. clk = tegra_clk_register_periph_gate("csi", "pll_p_out3", 0, clk_base,
  1668. 0, 52, &periph_h_regs,
  1669. periph_clk_enb_refcnt);
  1670. clks[csi] = clk;
  1671. /* isp */
  1672. clk = tegra_clk_register_periph_gate("isp", "clk_m", 0, clk_base, 0,
  1673. 23, &periph_l_regs,
  1674. periph_clk_enb_refcnt);
  1675. clks[isp] = clk;
  1676. /* csus */
  1677. clk = tegra_clk_register_periph_gate("csus", "clk_m",
  1678. TEGRA_PERIPH_NO_RESET, clk_base, 0, 92,
  1679. &periph_u_regs, periph_clk_enb_refcnt);
  1680. clks[csus] = clk;
  1681. /* dds */
  1682. clk = tegra_clk_register_periph_gate("dds", "clk_m",
  1683. TEGRA_PERIPH_ON_APB, clk_base, 0, 150,
  1684. &periph_w_regs, periph_clk_enb_refcnt);
  1685. clks[dds] = clk;
  1686. /* dp2 */
  1687. clk = tegra_clk_register_periph_gate("dp2", "clk_m",
  1688. TEGRA_PERIPH_ON_APB, clk_base, 0, 152,
  1689. &periph_w_regs, periph_clk_enb_refcnt);
  1690. clks[dp2] = clk;
  1691. /* dtv */
  1692. clk = tegra_clk_register_periph_gate("dtv", "clk_m",
  1693. TEGRA_PERIPH_ON_APB, clk_base, 0, 79,
  1694. &periph_u_regs, periph_clk_enb_refcnt);
  1695. clks[dtv] = clk;
  1696. /* dsia */
  1697. clk = clk_register_mux(NULL, "dsia_mux", mux_plld_out0_plld2_out0,
  1698. ARRAY_SIZE(mux_plld_out0_plld2_out0), 0,
  1699. clk_base + PLLD_BASE, 25, 1, 0, &pll_d_lock);
  1700. clks[dsia_mux] = clk;
  1701. clk = tegra_clk_register_periph_gate("dsia", "dsia_mux", 0, clk_base,
  1702. 0, 48, &periph_h_regs,
  1703. periph_clk_enb_refcnt);
  1704. clks[dsia] = clk;
  1705. /* dsib */
  1706. clk = clk_register_mux(NULL, "dsib_mux", mux_plld_out0_plld2_out0,
  1707. ARRAY_SIZE(mux_plld_out0_plld2_out0), 0,
  1708. clk_base + PLLD2_BASE, 25, 1, 0, &pll_d2_lock);
  1709. clks[dsib_mux] = clk;
  1710. clk = tegra_clk_register_periph_gate("dsib", "dsib_mux", 0, clk_base,
  1711. 0, 82, &periph_u_regs,
  1712. periph_clk_enb_refcnt);
  1713. clks[dsib] = clk;
  1714. /* xusb_hs_src */
  1715. val = readl(clk_base + CLK_SOURCE_XUSB_SS_SRC);
  1716. val |= BIT(25); /* always select PLLU_60M */
  1717. writel(val, clk_base + CLK_SOURCE_XUSB_SS_SRC);
  1718. clk = clk_register_fixed_factor(NULL, "xusb_hs_src", "pll_u_60M", 0,
  1719. 1, 1);
  1720. clks[xusb_hs_src] = clk;
  1721. /* xusb_host */
  1722. clk = tegra_clk_register_periph_gate("xusb_host", "xusb_host_src", 0,
  1723. clk_base, 0, 89, &periph_u_regs,
  1724. periph_clk_enb_refcnt);
  1725. clks[xusb_host] = clk;
  1726. /* xusb_ss */
  1727. clk = tegra_clk_register_periph_gate("xusb_ss", "xusb_ss_src", 0,
  1728. clk_base, 0, 156, &periph_w_regs,
  1729. periph_clk_enb_refcnt);
  1730. clks[xusb_host] = clk;
  1731. /* xusb_dev */
  1732. clk = tegra_clk_register_periph_gate("xusb_dev", "xusb_dev_src", 0,
  1733. clk_base, 0, 95, &periph_u_regs,
  1734. periph_clk_enb_refcnt);
  1735. clks[xusb_dev] = clk;
  1736. /* emc */
  1737. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  1738. ARRAY_SIZE(mux_pllmcp_clkm), 0,
  1739. clk_base + CLK_SOURCE_EMC,
  1740. 29, 3, 0, NULL);
  1741. clk = tegra_clk_register_periph_gate("emc", "emc_mux", 0, clk_base,
  1742. CLK_IGNORE_UNUSED, 57, &periph_h_regs,
  1743. periph_clk_enb_refcnt);
  1744. clks[emc] = clk;
  1745. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  1746. data = &tegra_periph_clk_list[i];
  1747. clk = tegra_clk_register_periph(data->name, data->parent_names,
  1748. data->num_parents, &data->periph,
  1749. clk_base, data->offset, data->flags);
  1750. clks[data->clk_id] = clk;
  1751. }
  1752. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  1753. data = &tegra_periph_nodiv_clk_list[i];
  1754. clk = tegra_clk_register_periph_nodiv(data->name,
  1755. data->parent_names, data->num_parents,
  1756. &data->periph, clk_base, data->offset);
  1757. clks[data->clk_id] = clk;
  1758. }
  1759. }
  1760. static struct tegra_cpu_car_ops tegra114_cpu_car_ops;
  1761. static const struct of_device_id pmc_match[] __initconst = {
  1762. { .compatible = "nvidia,tegra114-pmc" },
  1763. {},
  1764. };
  1765. static __initdata struct tegra_clk_init_table init_table[] = {
  1766. {uarta, pll_p, 408000000, 0},
  1767. {uartb, pll_p, 408000000, 0},
  1768. {uartc, pll_p, 408000000, 0},
  1769. {uartd, pll_p, 408000000, 0},
  1770. {pll_a, clk_max, 564480000, 1},
  1771. {pll_a_out0, clk_max, 11289600, 1},
  1772. {extern1, pll_a_out0, 0, 1},
  1773. {clk_out_1_mux, extern1, 0, 1},
  1774. {clk_out_1, clk_max, 0, 1},
  1775. {i2s0, pll_a_out0, 11289600, 0},
  1776. {i2s1, pll_a_out0, 11289600, 0},
  1777. {i2s2, pll_a_out0, 11289600, 0},
  1778. {i2s3, pll_a_out0, 11289600, 0},
  1779. {i2s4, pll_a_out0, 11289600, 0},
  1780. {clk_max, clk_max, 0, 0}, /* This MUST be the last entry. */
  1781. };
  1782. static void __init tegra114_clock_apply_init_table(void)
  1783. {
  1784. tegra_init_from_table(init_table, clks, clk_max);
  1785. }
  1786. static void __init tegra114_clock_init(struct device_node *np)
  1787. {
  1788. struct device_node *node;
  1789. int i;
  1790. clk_base = of_iomap(np, 0);
  1791. if (!clk_base) {
  1792. pr_err("ioremap tegra114 CAR failed\n");
  1793. return;
  1794. }
  1795. node = of_find_matching_node(NULL, pmc_match);
  1796. if (!node) {
  1797. pr_err("Failed to find pmc node\n");
  1798. WARN_ON(1);
  1799. return;
  1800. }
  1801. pmc_base = of_iomap(node, 0);
  1802. if (!pmc_base) {
  1803. pr_err("Can't map pmc registers\n");
  1804. WARN_ON(1);
  1805. return;
  1806. }
  1807. if (tegra114_osc_clk_init(clk_base) < 0)
  1808. return;
  1809. tegra114_fixed_clk_init(clk_base);
  1810. tegra114_pll_init(clk_base, pmc_base);
  1811. tegra114_periph_clk_init(clk_base);
  1812. tegra114_audio_clk_init(clk_base);
  1813. tegra114_pmc_clk_init(pmc_base);
  1814. tegra114_super_clk_init(clk_base);
  1815. for (i = 0; i < ARRAY_SIZE(clks); i++) {
  1816. if (IS_ERR(clks[i])) {
  1817. pr_err
  1818. ("Tegra114 clk %d: register failed with %ld\n",
  1819. i, PTR_ERR(clks[i]));
  1820. }
  1821. if (!clks[i])
  1822. clks[i] = ERR_PTR(-EINVAL);
  1823. }
  1824. clk_data.clks = clks;
  1825. clk_data.clk_num = ARRAY_SIZE(clks);
  1826. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  1827. tegra_clk_apply_init_table = tegra114_clock_apply_init_table;
  1828. tegra_cpu_car_ops = &tegra114_cpu_car_ops;
  1829. }
  1830. CLK_OF_DECLARE(tegra114, "nvidia,tegra114-car", tegra114_clock_init);