intel_ringbuffer.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct drm_device *dev,
  47. struct intel_ring_buffer *ring,
  48. u32 invalidate_domains,
  49. u32 flush_domains)
  50. {
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. intel_ring_begin(dev, ring, 2);
  105. intel_ring_emit(dev, ring, cmd);
  106. intel_ring_emit(dev, ring, MI_NOOP);
  107. intel_ring_advance(dev, ring);
  108. }
  109. }
  110. static unsigned int render_ring_get_head(struct drm_device *dev,
  111. struct intel_ring_buffer *ring)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  115. }
  116. static unsigned int render_ring_get_tail(struct drm_device *dev,
  117. struct intel_ring_buffer *ring)
  118. {
  119. drm_i915_private_t *dev_priv = dev->dev_private;
  120. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  121. }
  122. static inline void render_ring_set_tail(struct drm_device *dev, u32 value)
  123. {
  124. drm_i915_private_t *dev_priv = dev->dev_private;
  125. I915_WRITE(PRB0_TAIL, value);
  126. }
  127. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  128. struct intel_ring_buffer *ring)
  129. {
  130. drm_i915_private_t *dev_priv = dev->dev_private;
  131. u32 acthd_reg = INTEL_INFO(dev)->gen ? ACTHD_I965 : ACTHD;
  132. return I915_READ(acthd_reg);
  133. }
  134. static int init_ring_common(struct drm_device *dev,
  135. struct intel_ring_buffer *ring)
  136. {
  137. u32 head;
  138. drm_i915_private_t *dev_priv = dev->dev_private;
  139. struct drm_i915_gem_object *obj_priv;
  140. obj_priv = to_intel_bo(ring->gem_object);
  141. /* Stop the ring if it's running. */
  142. I915_WRITE(ring->regs.ctl, 0);
  143. I915_WRITE(ring->regs.head, 0);
  144. ring->set_tail(dev, 0);
  145. /* Initialize the ring. */
  146. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  147. head = ring->get_head(dev, ring);
  148. /* G45 ring initialization fails to reset head to zero */
  149. if (head != 0) {
  150. DRM_ERROR("%s head not reset to zero "
  151. "ctl %08x head %08x tail %08x start %08x\n",
  152. ring->name,
  153. I915_READ(ring->regs.ctl),
  154. I915_READ(ring->regs.head),
  155. I915_READ(ring->regs.tail),
  156. I915_READ(ring->regs.start));
  157. I915_WRITE(ring->regs.head, 0);
  158. DRM_ERROR("%s head forced to zero "
  159. "ctl %08x head %08x tail %08x start %08x\n",
  160. ring->name,
  161. I915_READ(ring->regs.ctl),
  162. I915_READ(ring->regs.head),
  163. I915_READ(ring->regs.tail),
  164. I915_READ(ring->regs.start));
  165. }
  166. I915_WRITE(ring->regs.ctl,
  167. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  168. | RING_NO_REPORT | RING_VALID);
  169. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  170. /* If the head is still not zero, the ring is dead */
  171. if (head != 0) {
  172. DRM_ERROR("%s initialization failed "
  173. "ctl %08x head %08x tail %08x start %08x\n",
  174. ring->name,
  175. I915_READ(ring->regs.ctl),
  176. I915_READ(ring->regs.head),
  177. I915_READ(ring->regs.tail),
  178. I915_READ(ring->regs.start));
  179. return -EIO;
  180. }
  181. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  182. i915_kernel_lost_context(dev);
  183. else {
  184. ring->head = ring->get_head(dev, ring);
  185. ring->tail = ring->get_tail(dev, ring);
  186. ring->space = ring->head - (ring->tail + 8);
  187. if (ring->space < 0)
  188. ring->space += ring->size;
  189. }
  190. return 0;
  191. }
  192. static int init_render_ring(struct drm_device *dev,
  193. struct intel_ring_buffer *ring)
  194. {
  195. drm_i915_private_t *dev_priv = dev->dev_private;
  196. int ret = init_ring_common(dev, ring);
  197. int mode;
  198. if (INTEL_INFO(dev)->gen > 3) {
  199. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  200. if (IS_GEN6(dev))
  201. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  202. I915_WRITE(MI_MODE, mode);
  203. }
  204. return ret;
  205. }
  206. #define PIPE_CONTROL_FLUSH(addr) \
  207. do { \
  208. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  209. PIPE_CONTROL_DEPTH_STALL | 2); \
  210. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  211. OUT_RING(0); \
  212. OUT_RING(0); \
  213. } while (0)
  214. /**
  215. * Creates a new sequence number, emitting a write of it to the status page
  216. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  217. *
  218. * Must be called with struct_lock held.
  219. *
  220. * Returned sequence numbers are nonzero on success.
  221. */
  222. static u32
  223. render_ring_add_request(struct drm_device *dev,
  224. struct intel_ring_buffer *ring,
  225. struct drm_file *file_priv,
  226. u32 flush_domains)
  227. {
  228. drm_i915_private_t *dev_priv = dev->dev_private;
  229. u32 seqno;
  230. seqno = i915_gem_get_seqno(dev);
  231. if (IS_GEN6(dev)) {
  232. BEGIN_LP_RING(6);
  233. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  234. OUT_RING(PIPE_CONTROL_QW_WRITE |
  235. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  236. PIPE_CONTROL_NOTIFY);
  237. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  238. OUT_RING(seqno);
  239. OUT_RING(0);
  240. OUT_RING(0);
  241. ADVANCE_LP_RING();
  242. } else if (HAS_PIPE_CONTROL(dev)) {
  243. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  244. /*
  245. * Workaround qword write incoherence by flushing the
  246. * PIPE_NOTIFY buffers out to memory before requesting
  247. * an interrupt.
  248. */
  249. BEGIN_LP_RING(32);
  250. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  251. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  252. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  253. OUT_RING(seqno);
  254. OUT_RING(0);
  255. PIPE_CONTROL_FLUSH(scratch_addr);
  256. scratch_addr += 128; /* write to separate cachelines */
  257. PIPE_CONTROL_FLUSH(scratch_addr);
  258. scratch_addr += 128;
  259. PIPE_CONTROL_FLUSH(scratch_addr);
  260. scratch_addr += 128;
  261. PIPE_CONTROL_FLUSH(scratch_addr);
  262. scratch_addr += 128;
  263. PIPE_CONTROL_FLUSH(scratch_addr);
  264. scratch_addr += 128;
  265. PIPE_CONTROL_FLUSH(scratch_addr);
  266. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  267. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  268. PIPE_CONTROL_NOTIFY);
  269. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  270. OUT_RING(seqno);
  271. OUT_RING(0);
  272. ADVANCE_LP_RING();
  273. } else {
  274. BEGIN_LP_RING(4);
  275. OUT_RING(MI_STORE_DWORD_INDEX);
  276. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  277. OUT_RING(seqno);
  278. OUT_RING(MI_USER_INTERRUPT);
  279. ADVANCE_LP_RING();
  280. }
  281. return seqno;
  282. }
  283. static u32
  284. render_ring_get_gem_seqno(struct drm_device *dev,
  285. struct intel_ring_buffer *ring)
  286. {
  287. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  288. if (HAS_PIPE_CONTROL(dev))
  289. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  290. else
  291. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  292. }
  293. static void
  294. render_ring_get_user_irq(struct drm_device *dev,
  295. struct intel_ring_buffer *ring)
  296. {
  297. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  298. unsigned long irqflags;
  299. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  300. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  301. if (HAS_PCH_SPLIT(dev))
  302. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  303. else
  304. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  305. }
  306. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  307. }
  308. static void
  309. render_ring_put_user_irq(struct drm_device *dev,
  310. struct intel_ring_buffer *ring)
  311. {
  312. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  313. unsigned long irqflags;
  314. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  315. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  316. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  317. if (HAS_PCH_SPLIT(dev))
  318. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  319. else
  320. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  321. }
  322. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  323. }
  324. static void render_setup_status_page(struct drm_device *dev,
  325. struct intel_ring_buffer *ring)
  326. {
  327. drm_i915_private_t *dev_priv = dev->dev_private;
  328. if (IS_GEN6(dev)) {
  329. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  330. I915_READ(HWS_PGA_GEN6); /* posting read */
  331. } else {
  332. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  333. I915_READ(HWS_PGA); /* posting read */
  334. }
  335. }
  336. void
  337. bsd_ring_flush(struct drm_device *dev,
  338. struct intel_ring_buffer *ring,
  339. u32 invalidate_domains,
  340. u32 flush_domains)
  341. {
  342. intel_ring_begin(dev, ring, 2);
  343. intel_ring_emit(dev, ring, MI_FLUSH);
  344. intel_ring_emit(dev, ring, MI_NOOP);
  345. intel_ring_advance(dev, ring);
  346. }
  347. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  348. struct intel_ring_buffer *ring)
  349. {
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  352. }
  353. static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
  354. struct intel_ring_buffer *ring)
  355. {
  356. drm_i915_private_t *dev_priv = dev->dev_private;
  357. return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
  358. }
  359. static inline void bsd_ring_set_tail(struct drm_device *dev, u32 value)
  360. {
  361. drm_i915_private_t *dev_priv = dev->dev_private;
  362. I915_WRITE(BSD_RING_TAIL, value);
  363. }
  364. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  365. struct intel_ring_buffer *ring)
  366. {
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. return I915_READ(BSD_RING_ACTHD);
  369. }
  370. static int init_bsd_ring(struct drm_device *dev,
  371. struct intel_ring_buffer *ring)
  372. {
  373. return init_ring_common(dev, ring);
  374. }
  375. static u32
  376. bsd_ring_add_request(struct drm_device *dev,
  377. struct intel_ring_buffer *ring,
  378. struct drm_file *file_priv,
  379. u32 flush_domains)
  380. {
  381. u32 seqno;
  382. seqno = i915_gem_get_seqno(dev);
  383. intel_ring_begin(dev, ring, 4);
  384. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  385. intel_ring_emit(dev, ring,
  386. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  387. intel_ring_emit(dev, ring, seqno);
  388. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  389. intel_ring_advance(dev, ring);
  390. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  391. return seqno;
  392. }
  393. static void bsd_setup_status_page(struct drm_device *dev,
  394. struct intel_ring_buffer *ring)
  395. {
  396. drm_i915_private_t *dev_priv = dev->dev_private;
  397. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  398. I915_READ(BSD_HWS_PGA);
  399. }
  400. static void
  401. bsd_ring_get_user_irq(struct drm_device *dev,
  402. struct intel_ring_buffer *ring)
  403. {
  404. /* do nothing */
  405. }
  406. static void
  407. bsd_ring_put_user_irq(struct drm_device *dev,
  408. struct intel_ring_buffer *ring)
  409. {
  410. /* do nothing */
  411. }
  412. static u32
  413. bsd_ring_get_gem_seqno(struct drm_device *dev,
  414. struct intel_ring_buffer *ring)
  415. {
  416. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  417. }
  418. static int
  419. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  420. struct intel_ring_buffer *ring,
  421. struct drm_i915_gem_execbuffer2 *exec,
  422. struct drm_clip_rect *cliprects,
  423. uint64_t exec_offset)
  424. {
  425. uint32_t exec_start;
  426. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  427. intel_ring_begin(dev, ring, 2);
  428. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  429. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  430. intel_ring_emit(dev, ring, exec_start);
  431. intel_ring_advance(dev, ring);
  432. return 0;
  433. }
  434. static int
  435. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  436. struct intel_ring_buffer *ring,
  437. struct drm_i915_gem_execbuffer2 *exec,
  438. struct drm_clip_rect *cliprects,
  439. uint64_t exec_offset)
  440. {
  441. drm_i915_private_t *dev_priv = dev->dev_private;
  442. int nbox = exec->num_cliprects;
  443. int i = 0, count;
  444. uint32_t exec_start, exec_len;
  445. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  446. exec_len = (uint32_t) exec->batch_len;
  447. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  448. count = nbox ? nbox : 1;
  449. for (i = 0; i < count; i++) {
  450. if (i < nbox) {
  451. int ret = i915_emit_box(dev, cliprects, i,
  452. exec->DR1, exec->DR4);
  453. if (ret)
  454. return ret;
  455. }
  456. if (IS_I830(dev) || IS_845G(dev)) {
  457. intel_ring_begin(dev, ring, 4);
  458. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  459. intel_ring_emit(dev, ring,
  460. exec_start | MI_BATCH_NON_SECURE);
  461. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  462. intel_ring_emit(dev, ring, 0);
  463. } else {
  464. intel_ring_begin(dev, ring, 4);
  465. if (INTEL_INFO(dev)->gen >= 4) {
  466. intel_ring_emit(dev, ring,
  467. MI_BATCH_BUFFER_START | (2 << 6)
  468. | MI_BATCH_NON_SECURE_I965);
  469. intel_ring_emit(dev, ring, exec_start);
  470. } else {
  471. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  472. | (2 << 6));
  473. intel_ring_emit(dev, ring, exec_start |
  474. MI_BATCH_NON_SECURE);
  475. }
  476. }
  477. intel_ring_advance(dev, ring);
  478. }
  479. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  480. intel_ring_begin(dev, ring, 2);
  481. intel_ring_emit(dev, ring, MI_FLUSH |
  482. MI_NO_WRITE_FLUSH |
  483. MI_INVALIDATE_ISP );
  484. intel_ring_emit(dev, ring, MI_NOOP);
  485. intel_ring_advance(dev, ring);
  486. }
  487. /* XXX breadcrumb */
  488. return 0;
  489. }
  490. static void cleanup_status_page(struct drm_device *dev,
  491. struct intel_ring_buffer *ring)
  492. {
  493. drm_i915_private_t *dev_priv = dev->dev_private;
  494. struct drm_gem_object *obj;
  495. struct drm_i915_gem_object *obj_priv;
  496. obj = ring->status_page.obj;
  497. if (obj == NULL)
  498. return;
  499. obj_priv = to_intel_bo(obj);
  500. kunmap(obj_priv->pages[0]);
  501. i915_gem_object_unpin(obj);
  502. drm_gem_object_unreference(obj);
  503. ring->status_page.obj = NULL;
  504. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  505. }
  506. static int init_status_page(struct drm_device *dev,
  507. struct intel_ring_buffer *ring)
  508. {
  509. drm_i915_private_t *dev_priv = dev->dev_private;
  510. struct drm_gem_object *obj;
  511. struct drm_i915_gem_object *obj_priv;
  512. int ret;
  513. obj = i915_gem_alloc_object(dev, 4096);
  514. if (obj == NULL) {
  515. DRM_ERROR("Failed to allocate status page\n");
  516. ret = -ENOMEM;
  517. goto err;
  518. }
  519. obj_priv = to_intel_bo(obj);
  520. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  521. ret = i915_gem_object_pin(obj, 4096);
  522. if (ret != 0) {
  523. goto err_unref;
  524. }
  525. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  526. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  527. if (ring->status_page.page_addr == NULL) {
  528. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  529. goto err_unpin;
  530. }
  531. ring->status_page.obj = obj;
  532. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  533. ring->setup_status_page(dev, ring);
  534. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  535. ring->name, ring->status_page.gfx_addr);
  536. return 0;
  537. err_unpin:
  538. i915_gem_object_unpin(obj);
  539. err_unref:
  540. drm_gem_object_unreference(obj);
  541. err:
  542. return ret;
  543. }
  544. int intel_init_ring_buffer(struct drm_device *dev,
  545. struct intel_ring_buffer *ring)
  546. {
  547. struct drm_i915_gem_object *obj_priv;
  548. struct drm_gem_object *obj;
  549. int ret;
  550. ring->dev = dev;
  551. if (I915_NEED_GFX_HWS(dev)) {
  552. ret = init_status_page(dev, ring);
  553. if (ret)
  554. return ret;
  555. }
  556. obj = i915_gem_alloc_object(dev, ring->size);
  557. if (obj == NULL) {
  558. DRM_ERROR("Failed to allocate ringbuffer\n");
  559. ret = -ENOMEM;
  560. goto err_hws;
  561. }
  562. ring->gem_object = obj;
  563. ret = i915_gem_object_pin(obj, ring->alignment);
  564. if (ret)
  565. goto err_unref;
  566. obj_priv = to_intel_bo(obj);
  567. ring->map.size = ring->size;
  568. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  569. ring->map.type = 0;
  570. ring->map.flags = 0;
  571. ring->map.mtrr = 0;
  572. drm_core_ioremap_wc(&ring->map, dev);
  573. if (ring->map.handle == NULL) {
  574. DRM_ERROR("Failed to map ringbuffer.\n");
  575. ret = -EINVAL;
  576. goto err_unpin;
  577. }
  578. ring->virtual_start = ring->map.handle;
  579. ret = ring->init(dev, ring);
  580. if (ret)
  581. goto err_unmap;
  582. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  583. i915_kernel_lost_context(dev);
  584. else {
  585. ring->head = ring->get_head(dev, ring);
  586. ring->tail = ring->get_tail(dev, ring);
  587. ring->space = ring->head - (ring->tail + 8);
  588. if (ring->space < 0)
  589. ring->space += ring->size;
  590. }
  591. INIT_LIST_HEAD(&ring->active_list);
  592. INIT_LIST_HEAD(&ring->request_list);
  593. return ret;
  594. err_unmap:
  595. drm_core_ioremapfree(&ring->map, dev);
  596. err_unpin:
  597. i915_gem_object_unpin(obj);
  598. err_unref:
  599. drm_gem_object_unreference(obj);
  600. ring->gem_object = NULL;
  601. err_hws:
  602. cleanup_status_page(dev, ring);
  603. return ret;
  604. }
  605. void intel_cleanup_ring_buffer(struct drm_device *dev,
  606. struct intel_ring_buffer *ring)
  607. {
  608. if (ring->gem_object == NULL)
  609. return;
  610. drm_core_ioremapfree(&ring->map, dev);
  611. i915_gem_object_unpin(ring->gem_object);
  612. drm_gem_object_unreference(ring->gem_object);
  613. ring->gem_object = NULL;
  614. cleanup_status_page(dev, ring);
  615. }
  616. int intel_wrap_ring_buffer(struct drm_device *dev,
  617. struct intel_ring_buffer *ring)
  618. {
  619. unsigned int *virt;
  620. int rem;
  621. rem = ring->size - ring->tail;
  622. if (ring->space < rem) {
  623. int ret = intel_wait_ring_buffer(dev, ring, rem);
  624. if (ret)
  625. return ret;
  626. }
  627. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  628. rem /= 8;
  629. while (rem--) {
  630. *virt++ = MI_NOOP;
  631. *virt++ = MI_NOOP;
  632. }
  633. ring->tail = 0;
  634. ring->space = ring->head - 8;
  635. return 0;
  636. }
  637. int intel_wait_ring_buffer(struct drm_device *dev,
  638. struct intel_ring_buffer *ring, int n)
  639. {
  640. unsigned long end;
  641. trace_i915_ring_wait_begin (dev);
  642. end = jiffies + 3 * HZ;
  643. do {
  644. ring->head = ring->get_head(dev, ring);
  645. ring->space = ring->head - (ring->tail + 8);
  646. if (ring->space < 0)
  647. ring->space += ring->size;
  648. if (ring->space >= n) {
  649. trace_i915_ring_wait_end (dev);
  650. return 0;
  651. }
  652. if (dev->primary->master) {
  653. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  654. if (master_priv->sarea_priv)
  655. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  656. }
  657. yield();
  658. } while (!time_after(jiffies, end));
  659. trace_i915_ring_wait_end (dev);
  660. return -EBUSY;
  661. }
  662. void intel_ring_begin(struct drm_device *dev,
  663. struct intel_ring_buffer *ring, int num_dwords)
  664. {
  665. int n = 4*num_dwords;
  666. if (unlikely(ring->tail + n > ring->size))
  667. intel_wrap_ring_buffer(dev, ring);
  668. if (unlikely(ring->space < n))
  669. intel_wait_ring_buffer(dev, ring, n);
  670. ring->space -= n;
  671. }
  672. void intel_ring_advance(struct drm_device *dev,
  673. struct intel_ring_buffer *ring)
  674. {
  675. ring->tail &= ring->size - 1;
  676. ring->set_tail(dev, ring->tail);
  677. }
  678. void intel_fill_struct(struct drm_device *dev,
  679. struct intel_ring_buffer *ring,
  680. void *data,
  681. unsigned int len)
  682. {
  683. unsigned int *virt = ring->virtual_start + ring->tail;
  684. BUG_ON((len&~(4-1)) != 0);
  685. intel_ring_begin(dev, ring, len/4);
  686. memcpy(virt, data, len);
  687. ring->tail += len;
  688. ring->tail &= ring->size - 1;
  689. ring->space -= len;
  690. intel_ring_advance(dev, ring);
  691. }
  692. static struct intel_ring_buffer render_ring = {
  693. .name = "render ring",
  694. .id = RING_RENDER,
  695. .regs = {
  696. .ctl = PRB0_CTL,
  697. .head = PRB0_HEAD,
  698. .tail = PRB0_TAIL,
  699. .start = PRB0_START
  700. },
  701. .size = 32 * PAGE_SIZE,
  702. .alignment = PAGE_SIZE,
  703. .virtual_start = NULL,
  704. .dev = NULL,
  705. .gem_object = NULL,
  706. .head = 0,
  707. .tail = 0,
  708. .space = 0,
  709. .user_irq_refcount = 0,
  710. .irq_gem_seqno = 0,
  711. .waiting_gem_seqno = 0,
  712. .setup_status_page = render_setup_status_page,
  713. .init = init_render_ring,
  714. .get_head = render_ring_get_head,
  715. .get_tail = render_ring_get_tail,
  716. .set_tail = render_ring_set_tail,
  717. .get_active_head = render_ring_get_active_head,
  718. .flush = render_ring_flush,
  719. .add_request = render_ring_add_request,
  720. .get_gem_seqno = render_ring_get_gem_seqno,
  721. .user_irq_get = render_ring_get_user_irq,
  722. .user_irq_put = render_ring_put_user_irq,
  723. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  724. .status_page = {NULL, 0, NULL},
  725. .map = {0,}
  726. };
  727. /* ring buffer for bit-stream decoder */
  728. static struct intel_ring_buffer bsd_ring = {
  729. .name = "bsd ring",
  730. .id = RING_BSD,
  731. .regs = {
  732. .ctl = BSD_RING_CTL,
  733. .head = BSD_RING_HEAD,
  734. .tail = BSD_RING_TAIL,
  735. .start = BSD_RING_START
  736. },
  737. .size = 32 * PAGE_SIZE,
  738. .alignment = PAGE_SIZE,
  739. .virtual_start = NULL,
  740. .dev = NULL,
  741. .gem_object = NULL,
  742. .head = 0,
  743. .tail = 0,
  744. .space = 0,
  745. .user_irq_refcount = 0,
  746. .irq_gem_seqno = 0,
  747. .waiting_gem_seqno = 0,
  748. .setup_status_page = bsd_setup_status_page,
  749. .init = init_bsd_ring,
  750. .get_head = bsd_ring_get_head,
  751. .get_tail = bsd_ring_get_tail,
  752. .set_tail = bsd_ring_set_tail,
  753. .get_active_head = bsd_ring_get_active_head,
  754. .flush = bsd_ring_flush,
  755. .add_request = bsd_ring_add_request,
  756. .get_gem_seqno = bsd_ring_get_gem_seqno,
  757. .user_irq_get = bsd_ring_get_user_irq,
  758. .user_irq_put = bsd_ring_put_user_irq,
  759. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  760. .status_page = {NULL, 0, NULL},
  761. .map = {0,}
  762. };
  763. static void gen6_bsd_setup_status_page(struct drm_device *dev,
  764. struct intel_ring_buffer *ring)
  765. {
  766. drm_i915_private_t *dev_priv = dev->dev_private;
  767. I915_WRITE(GEN6_BSD_HWS_PGA, ring->status_page.gfx_addr);
  768. I915_READ(GEN6_BSD_HWS_PGA);
  769. }
  770. static inline unsigned int gen6_bsd_ring_get_head(struct drm_device *dev,
  771. struct intel_ring_buffer *ring)
  772. {
  773. drm_i915_private_t *dev_priv = dev->dev_private;
  774. return I915_READ(GEN6_BSD_RING_HEAD) & HEAD_ADDR;
  775. }
  776. static inline unsigned int gen6_bsd_ring_get_tail(struct drm_device *dev,
  777. struct intel_ring_buffer *ring)
  778. {
  779. drm_i915_private_t *dev_priv = dev->dev_private;
  780. return I915_READ(GEN6_BSD_RING_TAIL) & TAIL_ADDR;
  781. }
  782. static inline void gen6_bsd_ring_set_tail(struct drm_device *dev,
  783. u32 value)
  784. {
  785. drm_i915_private_t *dev_priv = dev->dev_private;
  786. /* Every tail move must follow the sequence below */
  787. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  788. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  789. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  790. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  791. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  792. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  793. 50))
  794. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  795. I915_WRITE(GEN6_BSD_RING_TAIL, value);
  796. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  797. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  798. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  799. }
  800. static inline unsigned int gen6_bsd_ring_get_active_head(struct drm_device *dev,
  801. struct intel_ring_buffer *ring)
  802. {
  803. drm_i915_private_t *dev_priv = dev->dev_private;
  804. return I915_READ(GEN6_BSD_RING_ACTHD);
  805. }
  806. static void gen6_bsd_ring_flush(struct drm_device *dev,
  807. struct intel_ring_buffer *ring,
  808. u32 invalidate_domains,
  809. u32 flush_domains)
  810. {
  811. intel_ring_begin(dev, ring, 4);
  812. intel_ring_emit(dev, ring, MI_FLUSH_DW);
  813. intel_ring_emit(dev, ring, 0);
  814. intel_ring_emit(dev, ring, 0);
  815. intel_ring_emit(dev, ring, 0);
  816. intel_ring_advance(dev, ring);
  817. }
  818. static int
  819. gen6_bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  820. struct intel_ring_buffer *ring,
  821. struct drm_i915_gem_execbuffer2 *exec,
  822. struct drm_clip_rect *cliprects,
  823. uint64_t exec_offset)
  824. {
  825. uint32_t exec_start;
  826. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  827. intel_ring_begin(dev, ring, 2);
  828. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965); /* bit0-7 is the length on GEN6+ */
  829. intel_ring_emit(dev, ring, exec_start);
  830. intel_ring_advance(dev, ring);
  831. return 0;
  832. }
  833. /* ring buffer for Video Codec for Gen6+ */
  834. static struct intel_ring_buffer gen6_bsd_ring = {
  835. .name = "gen6 bsd ring",
  836. .id = RING_BSD,
  837. .regs = {
  838. .ctl = GEN6_BSD_RING_CTL,
  839. .head = GEN6_BSD_RING_HEAD,
  840. .tail = GEN6_BSD_RING_TAIL,
  841. .start = GEN6_BSD_RING_START
  842. },
  843. .size = 32 * PAGE_SIZE,
  844. .alignment = PAGE_SIZE,
  845. .virtual_start = NULL,
  846. .dev = NULL,
  847. .gem_object = NULL,
  848. .head = 0,
  849. .tail = 0,
  850. .space = 0,
  851. .user_irq_refcount = 0,
  852. .irq_gem_seqno = 0,
  853. .waiting_gem_seqno = 0,
  854. .setup_status_page = gen6_bsd_setup_status_page,
  855. .init = init_bsd_ring,
  856. .get_head = gen6_bsd_ring_get_head,
  857. .get_tail = gen6_bsd_ring_get_tail,
  858. .set_tail = gen6_bsd_ring_set_tail,
  859. .get_active_head = gen6_bsd_ring_get_active_head,
  860. .flush = gen6_bsd_ring_flush,
  861. .add_request = bsd_ring_add_request,
  862. .get_gem_seqno = bsd_ring_get_gem_seqno,
  863. .user_irq_get = bsd_ring_get_user_irq,
  864. .user_irq_put = bsd_ring_put_user_irq,
  865. .dispatch_gem_execbuffer = gen6_bsd_ring_dispatch_gem_execbuffer,
  866. .status_page = {NULL, 0, NULL},
  867. .map = {0,}
  868. };
  869. int intel_init_render_ring_buffer(struct drm_device *dev)
  870. {
  871. drm_i915_private_t *dev_priv = dev->dev_private;
  872. dev_priv->render_ring = render_ring;
  873. if (!I915_NEED_GFX_HWS(dev)) {
  874. dev_priv->render_ring.status_page.page_addr
  875. = dev_priv->status_page_dmah->vaddr;
  876. memset(dev_priv->render_ring.status_page.page_addr,
  877. 0, PAGE_SIZE);
  878. }
  879. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  880. }
  881. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  882. {
  883. drm_i915_private_t *dev_priv = dev->dev_private;
  884. if (IS_GEN6(dev))
  885. dev_priv->bsd_ring = gen6_bsd_ring;
  886. else
  887. dev_priv->bsd_ring = bsd_ring;
  888. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  889. }