i915_irq.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (INTEL_INFO(dev)->gen >= 4)
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  174. }
  175. /* Called from drm generic code, passed a 'crtc', which
  176. * we use as a pipe index
  177. */
  178. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. unsigned long high_frame;
  182. unsigned long low_frame;
  183. u32 high1, high2, low;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  190. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  191. /*
  192. * High & low register fields aren't synchronized, so make sure
  193. * we get a low value that's stable across two reads of the high
  194. * register.
  195. */
  196. do {
  197. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  198. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  199. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  200. } while (high1 != high2);
  201. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  202. low >>= PIPE_FRAME_LOW_SHIFT;
  203. return (high1 << 8) | low;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct intel_encoder *encoder;
  226. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  227. if (encoder->hot_plug)
  228. encoder->hot_plug(encoder);
  229. /* Just fire off a uevent and let userspace tell us what to do */
  230. drm_helper_hpd_irq_event(dev);
  231. }
  232. static void i915_handle_rps_change(struct drm_device *dev)
  233. {
  234. drm_i915_private_t *dev_priv = dev->dev_private;
  235. u32 busy_up, busy_down, max_avg, min_avg;
  236. u8 new_delay = dev_priv->cur_delay;
  237. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  238. busy_up = I915_READ(RCPREVBSYTUPAVG);
  239. busy_down = I915_READ(RCPREVBSYTDNAVG);
  240. max_avg = I915_READ(RCBMAXAVG);
  241. min_avg = I915_READ(RCBMINAVG);
  242. /* Handle RCS change request from hw */
  243. if (busy_up > max_avg) {
  244. if (dev_priv->cur_delay != dev_priv->max_delay)
  245. new_delay = dev_priv->cur_delay - 1;
  246. if (new_delay < dev_priv->max_delay)
  247. new_delay = dev_priv->max_delay;
  248. } else if (busy_down < min_avg) {
  249. if (dev_priv->cur_delay != dev_priv->min_delay)
  250. new_delay = dev_priv->cur_delay + 1;
  251. if (new_delay > dev_priv->min_delay)
  252. new_delay = dev_priv->min_delay;
  253. }
  254. if (ironlake_set_drps(dev, new_delay))
  255. dev_priv->cur_delay = new_delay;
  256. return;
  257. }
  258. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  259. {
  260. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  261. int ret = IRQ_NONE;
  262. u32 de_iir, gt_iir, de_ier, pch_iir;
  263. struct drm_i915_master_private *master_priv;
  264. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  265. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  266. if (IS_GEN6(dev))
  267. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  268. /* disable master interrupt before clearing iir */
  269. de_ier = I915_READ(DEIER);
  270. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  271. (void)I915_READ(DEIER);
  272. de_iir = I915_READ(DEIIR);
  273. gt_iir = I915_READ(GTIIR);
  274. pch_iir = I915_READ(SDEIIR);
  275. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  276. goto done;
  277. ret = IRQ_HANDLED;
  278. if (dev->primary->master) {
  279. master_priv = dev->primary->master->driver_priv;
  280. if (master_priv->sarea_priv)
  281. master_priv->sarea_priv->last_dispatch =
  282. READ_BREADCRUMB(dev_priv);
  283. }
  284. if (gt_iir & GT_PIPE_NOTIFY) {
  285. u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
  286. render_ring->irq_gem_seqno = seqno;
  287. trace_i915_gem_request_complete(dev, seqno);
  288. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  289. dev_priv->hangcheck_count = 0;
  290. mod_timer(&dev_priv->hangcheck_timer,
  291. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. if (gt_iir & bsd_usr_interrupt)
  294. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  295. if (de_iir & DE_GSE)
  296. intel_opregion_gse_intr(dev);
  297. if (de_iir & DE_PLANEA_FLIP_DONE) {
  298. intel_prepare_page_flip(dev, 0);
  299. intel_finish_page_flip_plane(dev, 0);
  300. }
  301. if (de_iir & DE_PLANEB_FLIP_DONE) {
  302. intel_prepare_page_flip(dev, 1);
  303. intel_finish_page_flip_plane(dev, 1);
  304. }
  305. if (de_iir & DE_PIPEA_VBLANK)
  306. drm_handle_vblank(dev, 0);
  307. if (de_iir & DE_PIPEB_VBLANK)
  308. drm_handle_vblank(dev, 1);
  309. /* check event from PCH */
  310. if ((de_iir & DE_PCH_EVENT) &&
  311. (pch_iir & SDE_HOTPLUG_MASK)) {
  312. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  313. }
  314. if (de_iir & DE_PCU_EVENT) {
  315. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  316. i915_handle_rps_change(dev);
  317. }
  318. /* should clear PCH hotplug event before clear CPU irq */
  319. I915_WRITE(SDEIIR, pch_iir);
  320. I915_WRITE(GTIIR, gt_iir);
  321. I915_WRITE(DEIIR, de_iir);
  322. done:
  323. I915_WRITE(DEIER, de_ier);
  324. (void)I915_READ(DEIER);
  325. return ret;
  326. }
  327. /**
  328. * i915_error_work_func - do process context error handling work
  329. * @work: work struct
  330. *
  331. * Fire an error uevent so userspace can see that a hang or error
  332. * was detected.
  333. */
  334. static void i915_error_work_func(struct work_struct *work)
  335. {
  336. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  337. error_work);
  338. struct drm_device *dev = dev_priv->dev;
  339. char *error_event[] = { "ERROR=1", NULL };
  340. char *reset_event[] = { "RESET=1", NULL };
  341. char *reset_done_event[] = { "ERROR=0", NULL };
  342. DRM_DEBUG_DRIVER("generating error event\n");
  343. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  344. if (atomic_read(&dev_priv->mm.wedged)) {
  345. DRM_DEBUG_DRIVER("resetting chip\n");
  346. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  347. if (!i915_reset(dev, GRDOM_RENDER)) {
  348. atomic_set(&dev_priv->mm.wedged, 0);
  349. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  350. }
  351. }
  352. }
  353. #ifdef CONFIG_DEBUG_FS
  354. static struct drm_i915_error_object *
  355. i915_error_object_create(struct drm_device *dev,
  356. struct drm_gem_object *src)
  357. {
  358. drm_i915_private_t *dev_priv = dev->dev_private;
  359. struct drm_i915_error_object *dst;
  360. struct drm_i915_gem_object *src_priv;
  361. int page, page_count;
  362. u32 reloc_offset;
  363. if (src == NULL)
  364. return NULL;
  365. src_priv = to_intel_bo(src);
  366. if (src_priv->pages == NULL)
  367. return NULL;
  368. page_count = src->size / PAGE_SIZE;
  369. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  370. if (dst == NULL)
  371. return NULL;
  372. reloc_offset = src_priv->gtt_offset;
  373. for (page = 0; page < page_count; page++) {
  374. unsigned long flags;
  375. void __iomem *s;
  376. void *d;
  377. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  378. if (d == NULL)
  379. goto unwind;
  380. local_irq_save(flags);
  381. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  382. reloc_offset,
  383. KM_IRQ0);
  384. memcpy_fromio(d, s, PAGE_SIZE);
  385. io_mapping_unmap_atomic(s, KM_IRQ0);
  386. local_irq_restore(flags);
  387. dst->pages[page] = d;
  388. reloc_offset += PAGE_SIZE;
  389. }
  390. dst->page_count = page_count;
  391. dst->gtt_offset = src_priv->gtt_offset;
  392. return dst;
  393. unwind:
  394. while (page--)
  395. kfree(dst->pages[page]);
  396. kfree(dst);
  397. return NULL;
  398. }
  399. static void
  400. i915_error_object_free(struct drm_i915_error_object *obj)
  401. {
  402. int page;
  403. if (obj == NULL)
  404. return;
  405. for (page = 0; page < obj->page_count; page++)
  406. kfree(obj->pages[page]);
  407. kfree(obj);
  408. }
  409. static void
  410. i915_error_state_free(struct drm_device *dev,
  411. struct drm_i915_error_state *error)
  412. {
  413. i915_error_object_free(error->batchbuffer[0]);
  414. i915_error_object_free(error->batchbuffer[1]);
  415. i915_error_object_free(error->ringbuffer);
  416. kfree(error->active_bo);
  417. kfree(error->overlay);
  418. kfree(error);
  419. }
  420. static u32
  421. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  422. {
  423. u32 cmd;
  424. if (IS_I830(dev) || IS_845G(dev))
  425. cmd = MI_BATCH_BUFFER;
  426. else if (INTEL_INFO(dev)->gen >= 4)
  427. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  428. MI_BATCH_NON_SECURE_I965);
  429. else
  430. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  431. return ring[0] == cmd ? ring[1] : 0;
  432. }
  433. static u32
  434. i915_ringbuffer_last_batch(struct drm_device *dev)
  435. {
  436. struct drm_i915_private *dev_priv = dev->dev_private;
  437. u32 head, bbaddr;
  438. u32 *ring;
  439. /* Locate the current position in the ringbuffer and walk back
  440. * to find the most recently dispatched batch buffer.
  441. */
  442. bbaddr = 0;
  443. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  444. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  445. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  446. bbaddr = i915_get_bbaddr(dev, ring);
  447. if (bbaddr)
  448. break;
  449. }
  450. if (bbaddr == 0) {
  451. ring = (u32 *)(dev_priv->render_ring.virtual_start
  452. + dev_priv->render_ring.size);
  453. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  454. bbaddr = i915_get_bbaddr(dev, ring);
  455. if (bbaddr)
  456. break;
  457. }
  458. }
  459. return bbaddr;
  460. }
  461. /**
  462. * i915_capture_error_state - capture an error record for later analysis
  463. * @dev: drm device
  464. *
  465. * Should be called when an error is detected (either a hang or an error
  466. * interrupt) to capture error state from the time of the error. Fills
  467. * out a structure which becomes available in debugfs for user level tools
  468. * to pick up.
  469. */
  470. static void i915_capture_error_state(struct drm_device *dev)
  471. {
  472. struct drm_i915_private *dev_priv = dev->dev_private;
  473. struct drm_i915_gem_object *obj_priv;
  474. struct drm_i915_error_state *error;
  475. struct drm_gem_object *batchbuffer[2];
  476. unsigned long flags;
  477. u32 bbaddr;
  478. int count;
  479. spin_lock_irqsave(&dev_priv->error_lock, flags);
  480. error = dev_priv->first_error;
  481. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  482. if (error)
  483. return;
  484. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  485. if (!error) {
  486. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  487. return;
  488. }
  489. error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
  490. error->eir = I915_READ(EIR);
  491. error->pgtbl_er = I915_READ(PGTBL_ER);
  492. error->pipeastat = I915_READ(PIPEASTAT);
  493. error->pipebstat = I915_READ(PIPEBSTAT);
  494. error->instpm = I915_READ(INSTPM);
  495. if (INTEL_INFO(dev)->gen < 4) {
  496. error->ipeir = I915_READ(IPEIR);
  497. error->ipehr = I915_READ(IPEHR);
  498. error->instdone = I915_READ(INSTDONE);
  499. error->acthd = I915_READ(ACTHD);
  500. error->bbaddr = 0;
  501. } else {
  502. error->ipeir = I915_READ(IPEIR_I965);
  503. error->ipehr = I915_READ(IPEHR_I965);
  504. error->instdone = I915_READ(INSTDONE_I965);
  505. error->instps = I915_READ(INSTPS);
  506. error->instdone1 = I915_READ(INSTDONE1);
  507. error->acthd = I915_READ(ACTHD_I965);
  508. error->bbaddr = I915_READ64(BB_ADDR);
  509. }
  510. bbaddr = i915_ringbuffer_last_batch(dev);
  511. /* Grab the current batchbuffer, most likely to have crashed. */
  512. batchbuffer[0] = NULL;
  513. batchbuffer[1] = NULL;
  514. count = 0;
  515. list_for_each_entry(obj_priv,
  516. &dev_priv->render_ring.active_list, list) {
  517. struct drm_gem_object *obj = &obj_priv->base;
  518. if (batchbuffer[0] == NULL &&
  519. bbaddr >= obj_priv->gtt_offset &&
  520. bbaddr < obj_priv->gtt_offset + obj->size)
  521. batchbuffer[0] = obj;
  522. if (batchbuffer[1] == NULL &&
  523. error->acthd >= obj_priv->gtt_offset &&
  524. error->acthd < obj_priv->gtt_offset + obj->size)
  525. batchbuffer[1] = obj;
  526. count++;
  527. }
  528. /* Scan the other lists for completeness for those bizarre errors. */
  529. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  530. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  531. struct drm_gem_object *obj = &obj_priv->base;
  532. if (batchbuffer[0] == NULL &&
  533. bbaddr >= obj_priv->gtt_offset &&
  534. bbaddr < obj_priv->gtt_offset + obj->size)
  535. batchbuffer[0] = obj;
  536. if (batchbuffer[1] == NULL &&
  537. error->acthd >= obj_priv->gtt_offset &&
  538. error->acthd < obj_priv->gtt_offset + obj->size)
  539. batchbuffer[1] = obj;
  540. if (batchbuffer[0] && batchbuffer[1])
  541. break;
  542. }
  543. }
  544. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  545. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  546. struct drm_gem_object *obj = &obj_priv->base;
  547. if (batchbuffer[0] == NULL &&
  548. bbaddr >= obj_priv->gtt_offset &&
  549. bbaddr < obj_priv->gtt_offset + obj->size)
  550. batchbuffer[0] = obj;
  551. if (batchbuffer[1] == NULL &&
  552. error->acthd >= obj_priv->gtt_offset &&
  553. error->acthd < obj_priv->gtt_offset + obj->size)
  554. batchbuffer[1] = obj;
  555. if (batchbuffer[0] && batchbuffer[1])
  556. break;
  557. }
  558. }
  559. /* We need to copy these to an anonymous buffer as the simplest
  560. * method to avoid being overwritten by userpace.
  561. */
  562. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  563. if (batchbuffer[1] != batchbuffer[0])
  564. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  565. else
  566. error->batchbuffer[1] = NULL;
  567. /* Record the ringbuffer */
  568. error->ringbuffer = i915_error_object_create(dev,
  569. dev_priv->render_ring.gem_object);
  570. /* Record buffers on the active list. */
  571. error->active_bo = NULL;
  572. error->active_bo_count = 0;
  573. if (count)
  574. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  575. GFP_ATOMIC);
  576. if (error->active_bo) {
  577. int i = 0;
  578. list_for_each_entry(obj_priv,
  579. &dev_priv->render_ring.active_list, list) {
  580. struct drm_gem_object *obj = &obj_priv->base;
  581. error->active_bo[i].size = obj->size;
  582. error->active_bo[i].name = obj->name;
  583. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  584. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  585. error->active_bo[i].read_domains = obj->read_domains;
  586. error->active_bo[i].write_domain = obj->write_domain;
  587. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  588. error->active_bo[i].pinned = 0;
  589. if (obj_priv->pin_count > 0)
  590. error->active_bo[i].pinned = 1;
  591. if (obj_priv->user_pin_count > 0)
  592. error->active_bo[i].pinned = -1;
  593. error->active_bo[i].tiling = obj_priv->tiling_mode;
  594. error->active_bo[i].dirty = obj_priv->dirty;
  595. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  596. if (++i == count)
  597. break;
  598. }
  599. error->active_bo_count = i;
  600. }
  601. do_gettimeofday(&error->time);
  602. error->overlay = intel_overlay_capture_error_state(dev);
  603. spin_lock_irqsave(&dev_priv->error_lock, flags);
  604. if (dev_priv->first_error == NULL) {
  605. dev_priv->first_error = error;
  606. error = NULL;
  607. }
  608. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  609. if (error)
  610. i915_error_state_free(dev, error);
  611. }
  612. void i915_destroy_error_state(struct drm_device *dev)
  613. {
  614. struct drm_i915_private *dev_priv = dev->dev_private;
  615. struct drm_i915_error_state *error;
  616. spin_lock(&dev_priv->error_lock);
  617. error = dev_priv->first_error;
  618. dev_priv->first_error = NULL;
  619. spin_unlock(&dev_priv->error_lock);
  620. if (error)
  621. i915_error_state_free(dev, error);
  622. }
  623. #else
  624. #define i915_capture_error_state(x)
  625. #endif
  626. static void i915_report_and_clear_eir(struct drm_device *dev)
  627. {
  628. struct drm_i915_private *dev_priv = dev->dev_private;
  629. u32 eir = I915_READ(EIR);
  630. if (!eir)
  631. return;
  632. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  633. eir);
  634. if (IS_G4X(dev)) {
  635. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  636. u32 ipeir = I915_READ(IPEIR_I965);
  637. printk(KERN_ERR " IPEIR: 0x%08x\n",
  638. I915_READ(IPEIR_I965));
  639. printk(KERN_ERR " IPEHR: 0x%08x\n",
  640. I915_READ(IPEHR_I965));
  641. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  642. I915_READ(INSTDONE_I965));
  643. printk(KERN_ERR " INSTPS: 0x%08x\n",
  644. I915_READ(INSTPS));
  645. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  646. I915_READ(INSTDONE1));
  647. printk(KERN_ERR " ACTHD: 0x%08x\n",
  648. I915_READ(ACTHD_I965));
  649. I915_WRITE(IPEIR_I965, ipeir);
  650. (void)I915_READ(IPEIR_I965);
  651. }
  652. if (eir & GM45_ERROR_PAGE_TABLE) {
  653. u32 pgtbl_err = I915_READ(PGTBL_ER);
  654. printk(KERN_ERR "page table error\n");
  655. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  656. pgtbl_err);
  657. I915_WRITE(PGTBL_ER, pgtbl_err);
  658. (void)I915_READ(PGTBL_ER);
  659. }
  660. }
  661. if (!IS_GEN2(dev)) {
  662. if (eir & I915_ERROR_PAGE_TABLE) {
  663. u32 pgtbl_err = I915_READ(PGTBL_ER);
  664. printk(KERN_ERR "page table error\n");
  665. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  666. pgtbl_err);
  667. I915_WRITE(PGTBL_ER, pgtbl_err);
  668. (void)I915_READ(PGTBL_ER);
  669. }
  670. }
  671. if (eir & I915_ERROR_MEMORY_REFRESH) {
  672. u32 pipea_stats = I915_READ(PIPEASTAT);
  673. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  674. printk(KERN_ERR "memory refresh error\n");
  675. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  676. pipea_stats);
  677. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  678. pipeb_stats);
  679. /* pipestat has already been acked */
  680. }
  681. if (eir & I915_ERROR_INSTRUCTION) {
  682. printk(KERN_ERR "instruction error\n");
  683. printk(KERN_ERR " INSTPM: 0x%08x\n",
  684. I915_READ(INSTPM));
  685. if (INTEL_INFO(dev)->gen < 4) {
  686. u32 ipeir = I915_READ(IPEIR);
  687. printk(KERN_ERR " IPEIR: 0x%08x\n",
  688. I915_READ(IPEIR));
  689. printk(KERN_ERR " IPEHR: 0x%08x\n",
  690. I915_READ(IPEHR));
  691. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  692. I915_READ(INSTDONE));
  693. printk(KERN_ERR " ACTHD: 0x%08x\n",
  694. I915_READ(ACTHD));
  695. I915_WRITE(IPEIR, ipeir);
  696. (void)I915_READ(IPEIR);
  697. } else {
  698. u32 ipeir = I915_READ(IPEIR_I965);
  699. printk(KERN_ERR " IPEIR: 0x%08x\n",
  700. I915_READ(IPEIR_I965));
  701. printk(KERN_ERR " IPEHR: 0x%08x\n",
  702. I915_READ(IPEHR_I965));
  703. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  704. I915_READ(INSTDONE_I965));
  705. printk(KERN_ERR " INSTPS: 0x%08x\n",
  706. I915_READ(INSTPS));
  707. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  708. I915_READ(INSTDONE1));
  709. printk(KERN_ERR " ACTHD: 0x%08x\n",
  710. I915_READ(ACTHD_I965));
  711. I915_WRITE(IPEIR_I965, ipeir);
  712. (void)I915_READ(IPEIR_I965);
  713. }
  714. }
  715. I915_WRITE(EIR, eir);
  716. (void)I915_READ(EIR);
  717. eir = I915_READ(EIR);
  718. if (eir) {
  719. /*
  720. * some errors might have become stuck,
  721. * mask them.
  722. */
  723. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  724. I915_WRITE(EMR, I915_READ(EMR) | eir);
  725. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  726. }
  727. }
  728. /**
  729. * i915_handle_error - handle an error interrupt
  730. * @dev: drm device
  731. *
  732. * Do some basic checking of regsiter state at error interrupt time and
  733. * dump it to the syslog. Also call i915_capture_error_state() to make
  734. * sure we get a record and make it available in debugfs. Fire a uevent
  735. * so userspace knows something bad happened (should trigger collection
  736. * of a ring dump etc.).
  737. */
  738. static void i915_handle_error(struct drm_device *dev, bool wedged)
  739. {
  740. struct drm_i915_private *dev_priv = dev->dev_private;
  741. i915_capture_error_state(dev);
  742. i915_report_and_clear_eir(dev);
  743. if (wedged) {
  744. atomic_set(&dev_priv->mm.wedged, 1);
  745. /*
  746. * Wakeup waiting processes so they don't hang
  747. */
  748. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  749. }
  750. queue_work(dev_priv->wq, &dev_priv->error_work);
  751. }
  752. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  753. {
  754. drm_i915_private_t *dev_priv = dev->dev_private;
  755. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  756. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  757. struct drm_i915_gem_object *obj_priv;
  758. struct intel_unpin_work *work;
  759. unsigned long flags;
  760. bool stall_detected;
  761. /* Ignore early vblank irqs */
  762. if (intel_crtc == NULL)
  763. return;
  764. spin_lock_irqsave(&dev->event_lock, flags);
  765. work = intel_crtc->unpin_work;
  766. if (work == NULL || work->pending || !work->enable_stall_check) {
  767. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  768. spin_unlock_irqrestore(&dev->event_lock, flags);
  769. return;
  770. }
  771. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  772. obj_priv = to_intel_bo(work->pending_flip_obj);
  773. if (INTEL_INFO(dev)->gen >= 4) {
  774. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  775. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  776. } else {
  777. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  778. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  779. crtc->y * crtc->fb->pitch +
  780. crtc->x * crtc->fb->bits_per_pixel/8);
  781. }
  782. spin_unlock_irqrestore(&dev->event_lock, flags);
  783. if (stall_detected) {
  784. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  785. intel_prepare_page_flip(dev, intel_crtc->plane);
  786. }
  787. }
  788. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  789. {
  790. struct drm_device *dev = (struct drm_device *) arg;
  791. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  792. struct drm_i915_master_private *master_priv;
  793. u32 iir, new_iir;
  794. u32 pipea_stats, pipeb_stats;
  795. u32 vblank_status;
  796. int vblank = 0;
  797. unsigned long irqflags;
  798. int irq_received;
  799. int ret = IRQ_NONE;
  800. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  801. atomic_inc(&dev_priv->irq_received);
  802. if (HAS_PCH_SPLIT(dev))
  803. return ironlake_irq_handler(dev);
  804. iir = I915_READ(IIR);
  805. if (INTEL_INFO(dev)->gen >= 4)
  806. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  807. else
  808. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  809. for (;;) {
  810. irq_received = iir != 0;
  811. /* Can't rely on pipestat interrupt bit in iir as it might
  812. * have been cleared after the pipestat interrupt was received.
  813. * It doesn't set the bit in iir again, but it still produces
  814. * interrupts (for non-MSI).
  815. */
  816. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  817. pipea_stats = I915_READ(PIPEASTAT);
  818. pipeb_stats = I915_READ(PIPEBSTAT);
  819. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  820. i915_handle_error(dev, false);
  821. /*
  822. * Clear the PIPE(A|B)STAT regs before the IIR
  823. */
  824. if (pipea_stats & 0x8000ffff) {
  825. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  826. DRM_DEBUG_DRIVER("pipe a underrun\n");
  827. I915_WRITE(PIPEASTAT, pipea_stats);
  828. irq_received = 1;
  829. }
  830. if (pipeb_stats & 0x8000ffff) {
  831. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  832. DRM_DEBUG_DRIVER("pipe b underrun\n");
  833. I915_WRITE(PIPEBSTAT, pipeb_stats);
  834. irq_received = 1;
  835. }
  836. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  837. if (!irq_received)
  838. break;
  839. ret = IRQ_HANDLED;
  840. /* Consume port. Then clear IIR or we'll miss events */
  841. if ((I915_HAS_HOTPLUG(dev)) &&
  842. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  843. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  844. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  845. hotplug_status);
  846. if (hotplug_status & dev_priv->hotplug_supported_mask)
  847. queue_work(dev_priv->wq,
  848. &dev_priv->hotplug_work);
  849. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  850. I915_READ(PORT_HOTPLUG_STAT);
  851. }
  852. I915_WRITE(IIR, iir);
  853. new_iir = I915_READ(IIR); /* Flush posted writes */
  854. if (dev->primary->master) {
  855. master_priv = dev->primary->master->driver_priv;
  856. if (master_priv->sarea_priv)
  857. master_priv->sarea_priv->last_dispatch =
  858. READ_BREADCRUMB(dev_priv);
  859. }
  860. if (iir & I915_USER_INTERRUPT) {
  861. u32 seqno =
  862. render_ring->get_gem_seqno(dev, render_ring);
  863. render_ring->irq_gem_seqno = seqno;
  864. trace_i915_gem_request_complete(dev, seqno);
  865. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  866. dev_priv->hangcheck_count = 0;
  867. mod_timer(&dev_priv->hangcheck_timer,
  868. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  869. }
  870. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  871. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  872. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  873. intel_prepare_page_flip(dev, 0);
  874. if (dev_priv->flip_pending_is_done)
  875. intel_finish_page_flip_plane(dev, 0);
  876. }
  877. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  878. intel_prepare_page_flip(dev, 1);
  879. if (dev_priv->flip_pending_is_done)
  880. intel_finish_page_flip_plane(dev, 1);
  881. }
  882. if (pipea_stats & vblank_status) {
  883. vblank++;
  884. drm_handle_vblank(dev, 0);
  885. if (!dev_priv->flip_pending_is_done) {
  886. i915_pageflip_stall_check(dev, 0);
  887. intel_finish_page_flip(dev, 0);
  888. }
  889. }
  890. if (pipeb_stats & vblank_status) {
  891. vblank++;
  892. drm_handle_vblank(dev, 1);
  893. if (!dev_priv->flip_pending_is_done) {
  894. i915_pageflip_stall_check(dev, 1);
  895. intel_finish_page_flip(dev, 1);
  896. }
  897. }
  898. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  899. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  900. (iir & I915_ASLE_INTERRUPT))
  901. intel_opregion_asle_intr(dev);
  902. /* With MSI, interrupts are only generated when iir
  903. * transitions from zero to nonzero. If another bit got
  904. * set while we were handling the existing iir bits, then
  905. * we would never get another interrupt.
  906. *
  907. * This is fine on non-MSI as well, as if we hit this path
  908. * we avoid exiting the interrupt handler only to generate
  909. * another one.
  910. *
  911. * Note that for MSI this could cause a stray interrupt report
  912. * if an interrupt landed in the time between writing IIR and
  913. * the posting read. This should be rare enough to never
  914. * trigger the 99% of 100,000 interrupts test for disabling
  915. * stray interrupts.
  916. */
  917. iir = new_iir;
  918. }
  919. return ret;
  920. }
  921. static int i915_emit_irq(struct drm_device * dev)
  922. {
  923. drm_i915_private_t *dev_priv = dev->dev_private;
  924. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  925. i915_kernel_lost_context(dev);
  926. DRM_DEBUG_DRIVER("\n");
  927. dev_priv->counter++;
  928. if (dev_priv->counter > 0x7FFFFFFFUL)
  929. dev_priv->counter = 1;
  930. if (master_priv->sarea_priv)
  931. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  932. BEGIN_LP_RING(4);
  933. OUT_RING(MI_STORE_DWORD_INDEX);
  934. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  935. OUT_RING(dev_priv->counter);
  936. OUT_RING(MI_USER_INTERRUPT);
  937. ADVANCE_LP_RING();
  938. return dev_priv->counter;
  939. }
  940. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  941. {
  942. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  943. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  944. if (dev_priv->trace_irq_seqno == 0)
  945. render_ring->user_irq_get(dev, render_ring);
  946. dev_priv->trace_irq_seqno = seqno;
  947. }
  948. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  949. {
  950. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  951. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  952. int ret = 0;
  953. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  954. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  955. READ_BREADCRUMB(dev_priv));
  956. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  957. if (master_priv->sarea_priv)
  958. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  959. return 0;
  960. }
  961. if (master_priv->sarea_priv)
  962. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  963. render_ring->user_irq_get(dev, render_ring);
  964. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  965. READ_BREADCRUMB(dev_priv) >= irq_nr);
  966. render_ring->user_irq_put(dev, render_ring);
  967. if (ret == -EBUSY) {
  968. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  969. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  970. }
  971. return ret;
  972. }
  973. /* Needs the lock as it touches the ring.
  974. */
  975. int i915_irq_emit(struct drm_device *dev, void *data,
  976. struct drm_file *file_priv)
  977. {
  978. drm_i915_private_t *dev_priv = dev->dev_private;
  979. drm_i915_irq_emit_t *emit = data;
  980. int result;
  981. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  982. DRM_ERROR("called with no initialization\n");
  983. return -EINVAL;
  984. }
  985. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  986. mutex_lock(&dev->struct_mutex);
  987. result = i915_emit_irq(dev);
  988. mutex_unlock(&dev->struct_mutex);
  989. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  990. DRM_ERROR("copy_to_user\n");
  991. return -EFAULT;
  992. }
  993. return 0;
  994. }
  995. /* Doesn't need the hardware lock.
  996. */
  997. int i915_irq_wait(struct drm_device *dev, void *data,
  998. struct drm_file *file_priv)
  999. {
  1000. drm_i915_private_t *dev_priv = dev->dev_private;
  1001. drm_i915_irq_wait_t *irqwait = data;
  1002. if (!dev_priv) {
  1003. DRM_ERROR("called with no initialization\n");
  1004. return -EINVAL;
  1005. }
  1006. return i915_wait_irq(dev, irqwait->irq_seq);
  1007. }
  1008. /* Called from drm generic code, passed 'crtc' which
  1009. * we use as a pipe index
  1010. */
  1011. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1012. {
  1013. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1014. unsigned long irqflags;
  1015. if (!i915_pipe_enabled(dev, pipe))
  1016. return -EINVAL;
  1017. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1018. if (HAS_PCH_SPLIT(dev))
  1019. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1020. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1021. else if (INTEL_INFO(dev)->gen >= 4)
  1022. i915_enable_pipestat(dev_priv, pipe,
  1023. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1024. else
  1025. i915_enable_pipestat(dev_priv, pipe,
  1026. PIPE_VBLANK_INTERRUPT_ENABLE);
  1027. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1028. return 0;
  1029. }
  1030. /* Called from drm generic code, passed 'crtc' which
  1031. * we use as a pipe index
  1032. */
  1033. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1034. {
  1035. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1036. unsigned long irqflags;
  1037. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1038. if (HAS_PCH_SPLIT(dev))
  1039. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1040. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1041. else
  1042. i915_disable_pipestat(dev_priv, pipe,
  1043. PIPE_VBLANK_INTERRUPT_ENABLE |
  1044. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1045. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1046. }
  1047. void i915_enable_interrupt (struct drm_device *dev)
  1048. {
  1049. struct drm_i915_private *dev_priv = dev->dev_private;
  1050. if (!HAS_PCH_SPLIT(dev))
  1051. intel_opregion_enable_asle(dev);
  1052. dev_priv->irq_enabled = 1;
  1053. }
  1054. /* Set the vblank monitor pipe
  1055. */
  1056. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1057. struct drm_file *file_priv)
  1058. {
  1059. drm_i915_private_t *dev_priv = dev->dev_private;
  1060. if (!dev_priv) {
  1061. DRM_ERROR("called with no initialization\n");
  1062. return -EINVAL;
  1063. }
  1064. return 0;
  1065. }
  1066. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1067. struct drm_file *file_priv)
  1068. {
  1069. drm_i915_private_t *dev_priv = dev->dev_private;
  1070. drm_i915_vblank_pipe_t *pipe = data;
  1071. if (!dev_priv) {
  1072. DRM_ERROR("called with no initialization\n");
  1073. return -EINVAL;
  1074. }
  1075. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1076. return 0;
  1077. }
  1078. /**
  1079. * Schedule buffer swap at given vertical blank.
  1080. */
  1081. int i915_vblank_swap(struct drm_device *dev, void *data,
  1082. struct drm_file *file_priv)
  1083. {
  1084. /* The delayed swap mechanism was fundamentally racy, and has been
  1085. * removed. The model was that the client requested a delayed flip/swap
  1086. * from the kernel, then waited for vblank before continuing to perform
  1087. * rendering. The problem was that the kernel might wake the client
  1088. * up before it dispatched the vblank swap (since the lock has to be
  1089. * held while touching the ringbuffer), in which case the client would
  1090. * clear and start the next frame before the swap occurred, and
  1091. * flicker would occur in addition to likely missing the vblank.
  1092. *
  1093. * In the absence of this ioctl, userland falls back to a correct path
  1094. * of waiting for a vblank, then dispatching the swap on its own.
  1095. * Context switching to userland and back is plenty fast enough for
  1096. * meeting the requirements of vblank swapping.
  1097. */
  1098. return -EINVAL;
  1099. }
  1100. static struct drm_i915_gem_request *
  1101. i915_get_tail_request(struct drm_device *dev)
  1102. {
  1103. drm_i915_private_t *dev_priv = dev->dev_private;
  1104. return list_entry(dev_priv->render_ring.request_list.prev,
  1105. struct drm_i915_gem_request, list);
  1106. }
  1107. /**
  1108. * This is called when the chip hasn't reported back with completed
  1109. * batchbuffers in a long time. The first time this is called we simply record
  1110. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1111. * again, we assume the chip is wedged and try to fix it.
  1112. */
  1113. void i915_hangcheck_elapsed(unsigned long data)
  1114. {
  1115. struct drm_device *dev = (struct drm_device *)data;
  1116. drm_i915_private_t *dev_priv = dev->dev_private;
  1117. uint32_t acthd, instdone, instdone1;
  1118. if (INTEL_INFO(dev)->gen < 4) {
  1119. acthd = I915_READ(ACTHD);
  1120. instdone = I915_READ(INSTDONE);
  1121. instdone1 = 0;
  1122. } else {
  1123. acthd = I915_READ(ACTHD_I965);
  1124. instdone = I915_READ(INSTDONE_I965);
  1125. instdone1 = I915_READ(INSTDONE1);
  1126. }
  1127. /* If all work is done then ACTHD clearly hasn't advanced. */
  1128. if (list_empty(&dev_priv->render_ring.request_list) ||
  1129. i915_seqno_passed(i915_get_gem_seqno(dev,
  1130. &dev_priv->render_ring),
  1131. i915_get_tail_request(dev)->seqno)) {
  1132. bool missed_wakeup = false;
  1133. dev_priv->hangcheck_count = 0;
  1134. /* Issue a wake-up to catch stuck h/w. */
  1135. if (dev_priv->render_ring.waiting_gem_seqno &&
  1136. waitqueue_active(&dev_priv->render_ring.irq_queue)) {
  1137. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  1138. missed_wakeup = true;
  1139. }
  1140. if (dev_priv->bsd_ring.waiting_gem_seqno &&
  1141. waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
  1142. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  1143. missed_wakeup = true;
  1144. }
  1145. if (missed_wakeup)
  1146. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1147. return;
  1148. }
  1149. if (dev_priv->last_acthd == acthd &&
  1150. dev_priv->last_instdone == instdone &&
  1151. dev_priv->last_instdone1 == instdone1) {
  1152. if (dev_priv->hangcheck_count++ > 1) {
  1153. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1154. if (!IS_GEN2(dev)) {
  1155. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1156. * If so we can simply poke the RB_WAIT bit
  1157. * and break the hang. This should work on
  1158. * all but the second generation chipsets.
  1159. */
  1160. u32 tmp = I915_READ(PRB0_CTL);
  1161. if (tmp & RING_WAIT) {
  1162. I915_WRITE(PRB0_CTL, tmp);
  1163. POSTING_READ(PRB0_CTL);
  1164. goto out;
  1165. }
  1166. }
  1167. i915_handle_error(dev, true);
  1168. return;
  1169. }
  1170. } else {
  1171. dev_priv->hangcheck_count = 0;
  1172. dev_priv->last_acthd = acthd;
  1173. dev_priv->last_instdone = instdone;
  1174. dev_priv->last_instdone1 = instdone1;
  1175. }
  1176. out:
  1177. /* Reset timer case chip hangs without another request being added */
  1178. mod_timer(&dev_priv->hangcheck_timer,
  1179. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1180. }
  1181. /* drm_dma.h hooks
  1182. */
  1183. static void ironlake_irq_preinstall(struct drm_device *dev)
  1184. {
  1185. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1186. I915_WRITE(HWSTAM, 0xeffe);
  1187. /* XXX hotplug from PCH */
  1188. I915_WRITE(DEIMR, 0xffffffff);
  1189. I915_WRITE(DEIER, 0x0);
  1190. (void) I915_READ(DEIER);
  1191. /* and GT */
  1192. I915_WRITE(GTIMR, 0xffffffff);
  1193. I915_WRITE(GTIER, 0x0);
  1194. (void) I915_READ(GTIER);
  1195. /* south display irq */
  1196. I915_WRITE(SDEIMR, 0xffffffff);
  1197. I915_WRITE(SDEIER, 0x0);
  1198. (void) I915_READ(SDEIER);
  1199. }
  1200. static int ironlake_irq_postinstall(struct drm_device *dev)
  1201. {
  1202. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1203. /* enable kind of interrupts always enabled */
  1204. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1205. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1206. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1207. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1208. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1209. dev_priv->irq_mask_reg = ~display_mask;
  1210. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1211. /* should always can generate irq */
  1212. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1213. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1214. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1215. (void) I915_READ(DEIER);
  1216. if (IS_GEN6(dev))
  1217. render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT;
  1218. dev_priv->gt_irq_mask_reg = ~render_mask;
  1219. dev_priv->gt_irq_enable_reg = render_mask;
  1220. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1221. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1222. if (IS_GEN6(dev)) {
  1223. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1224. I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
  1225. }
  1226. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1227. (void) I915_READ(GTIER);
  1228. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1229. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1230. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1231. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1232. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1233. (void) I915_READ(SDEIER);
  1234. if (IS_IRONLAKE_M(dev)) {
  1235. /* Clear & enable PCU event interrupts */
  1236. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1237. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1238. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1239. }
  1240. return 0;
  1241. }
  1242. void i915_driver_irq_preinstall(struct drm_device * dev)
  1243. {
  1244. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1245. atomic_set(&dev_priv->irq_received, 0);
  1246. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1247. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1248. if (HAS_PCH_SPLIT(dev)) {
  1249. ironlake_irq_preinstall(dev);
  1250. return;
  1251. }
  1252. if (I915_HAS_HOTPLUG(dev)) {
  1253. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1254. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1255. }
  1256. I915_WRITE(HWSTAM, 0xeffe);
  1257. I915_WRITE(PIPEASTAT, 0);
  1258. I915_WRITE(PIPEBSTAT, 0);
  1259. I915_WRITE(IMR, 0xffffffff);
  1260. I915_WRITE(IER, 0x0);
  1261. (void) I915_READ(IER);
  1262. }
  1263. /*
  1264. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1265. * enabled correctly.
  1266. */
  1267. int i915_driver_irq_postinstall(struct drm_device *dev)
  1268. {
  1269. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1270. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1271. u32 error_mask;
  1272. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1273. if (HAS_BSD(dev))
  1274. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1275. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1276. if (HAS_PCH_SPLIT(dev))
  1277. return ironlake_irq_postinstall(dev);
  1278. /* Unmask the interrupts that we always want on. */
  1279. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1280. dev_priv->pipestat[0] = 0;
  1281. dev_priv->pipestat[1] = 0;
  1282. if (I915_HAS_HOTPLUG(dev)) {
  1283. /* Enable in IER... */
  1284. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1285. /* and unmask in IMR */
  1286. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1287. }
  1288. /*
  1289. * Enable some error detection, note the instruction error mask
  1290. * bit is reserved, so we leave it masked.
  1291. */
  1292. if (IS_G4X(dev)) {
  1293. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1294. GM45_ERROR_MEM_PRIV |
  1295. GM45_ERROR_CP_PRIV |
  1296. I915_ERROR_MEMORY_REFRESH);
  1297. } else {
  1298. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1299. I915_ERROR_MEMORY_REFRESH);
  1300. }
  1301. I915_WRITE(EMR, error_mask);
  1302. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1303. I915_WRITE(IER, enable_mask);
  1304. (void) I915_READ(IER);
  1305. if (I915_HAS_HOTPLUG(dev)) {
  1306. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1307. /* Note HDMI and DP share bits */
  1308. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1309. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1310. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1311. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1312. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1313. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1314. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1315. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1316. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1317. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1318. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1319. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1320. /* Programming the CRT detection parameters tends
  1321. to generate a spurious hotplug event about three
  1322. seconds later. So just do it once.
  1323. */
  1324. if (IS_G4X(dev))
  1325. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1326. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1327. }
  1328. /* Ignore TV since it's buggy */
  1329. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1330. }
  1331. intel_opregion_enable_asle(dev);
  1332. return 0;
  1333. }
  1334. static void ironlake_irq_uninstall(struct drm_device *dev)
  1335. {
  1336. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1337. I915_WRITE(HWSTAM, 0xffffffff);
  1338. I915_WRITE(DEIMR, 0xffffffff);
  1339. I915_WRITE(DEIER, 0x0);
  1340. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1341. I915_WRITE(GTIMR, 0xffffffff);
  1342. I915_WRITE(GTIER, 0x0);
  1343. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1344. }
  1345. void i915_driver_irq_uninstall(struct drm_device * dev)
  1346. {
  1347. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1348. if (!dev_priv)
  1349. return;
  1350. dev_priv->vblank_pipe = 0;
  1351. if (HAS_PCH_SPLIT(dev)) {
  1352. ironlake_irq_uninstall(dev);
  1353. return;
  1354. }
  1355. if (I915_HAS_HOTPLUG(dev)) {
  1356. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1357. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1358. }
  1359. I915_WRITE(HWSTAM, 0xffffffff);
  1360. I915_WRITE(PIPEASTAT, 0);
  1361. I915_WRITE(PIPEBSTAT, 0);
  1362. I915_WRITE(IMR, 0xffffffff);
  1363. I915_WRITE(IER, 0x0);
  1364. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1365. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1366. I915_WRITE(IIR, I915_READ(IIR));
  1367. }