dss.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <plat/display.h>
  30. #include <plat/clock.h>
  31. #include "dss.h"
  32. #include "dss_features.h"
  33. #define DSS_SZ_REGS SZ_512
  34. struct dss_reg {
  35. u16 idx;
  36. };
  37. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  38. #define DSS_REVISION DSS_REG(0x0000)
  39. #define DSS_SYSCONFIG DSS_REG(0x0010)
  40. #define DSS_SYSSTATUS DSS_REG(0x0014)
  41. #define DSS_IRQSTATUS DSS_REG(0x0018)
  42. #define DSS_CONTROL DSS_REG(0x0040)
  43. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  44. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  45. #define DSS_SDI_STATUS DSS_REG(0x005C)
  46. #define REG_GET(idx, start, end) \
  47. FLD_GET(dss_read_reg(idx), start, end)
  48. #define REG_FLD_MOD(idx, val, start, end) \
  49. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  50. static struct {
  51. struct platform_device *pdev;
  52. void __iomem *base;
  53. int ctx_id;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_ick;
  56. struct clk *dss_fck;
  57. struct clk *dss_sys_clk;
  58. struct clk *dss_tv_fck;
  59. struct clk *dss_video_fck;
  60. unsigned num_clks_enabled;
  61. unsigned long cache_req_pck;
  62. unsigned long cache_prate;
  63. struct dss_clock_info cache_dss_cinfo;
  64. struct dispc_clock_info cache_dispc_cinfo;
  65. enum dss_clk_source dsi_clk_source;
  66. enum dss_clk_source dispc_clk_source;
  67. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  68. } dss;
  69. static void dss_clk_enable_all_no_ctx(void);
  70. static void dss_clk_disable_all_no_ctx(void);
  71. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  72. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  73. static int _omap_dss_wait_reset(void);
  74. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  75. {
  76. __raw_writel(val, dss.base + idx.idx);
  77. }
  78. static inline u32 dss_read_reg(const struct dss_reg idx)
  79. {
  80. return __raw_readl(dss.base + idx.idx);
  81. }
  82. #define SR(reg) \
  83. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  84. #define RR(reg) \
  85. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  86. void dss_save_context(void)
  87. {
  88. if (cpu_is_omap24xx())
  89. return;
  90. SR(SYSCONFIG);
  91. SR(CONTROL);
  92. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  93. OMAP_DISPLAY_TYPE_SDI) {
  94. SR(SDI_CONTROL);
  95. SR(PLL_CONTROL);
  96. }
  97. }
  98. void dss_restore_context(void)
  99. {
  100. if (_omap_dss_wait_reset())
  101. DSSERR("DSS not coming out of reset after sleep\n");
  102. RR(SYSCONFIG);
  103. RR(CONTROL);
  104. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  105. OMAP_DISPLAY_TYPE_SDI) {
  106. RR(SDI_CONTROL);
  107. RR(PLL_CONTROL);
  108. }
  109. }
  110. #undef SR
  111. #undef RR
  112. void dss_sdi_init(u8 datapairs)
  113. {
  114. u32 l;
  115. BUG_ON(datapairs > 3 || datapairs < 1);
  116. l = dss_read_reg(DSS_SDI_CONTROL);
  117. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  118. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  119. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  120. dss_write_reg(DSS_SDI_CONTROL, l);
  121. l = dss_read_reg(DSS_PLL_CONTROL);
  122. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  123. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  124. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  125. dss_write_reg(DSS_PLL_CONTROL, l);
  126. }
  127. int dss_sdi_enable(void)
  128. {
  129. unsigned long timeout;
  130. dispc_pck_free_enable(1);
  131. /* Reset SDI PLL */
  132. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  133. udelay(1); /* wait 2x PCLK */
  134. /* Lock SDI PLL */
  135. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  136. /* Waiting for PLL lock request to complete */
  137. timeout = jiffies + msecs_to_jiffies(500);
  138. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  139. if (time_after_eq(jiffies, timeout)) {
  140. DSSERR("PLL lock request timed out\n");
  141. goto err1;
  142. }
  143. }
  144. /* Clearing PLL_GO bit */
  145. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  146. /* Waiting for PLL to lock */
  147. timeout = jiffies + msecs_to_jiffies(500);
  148. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  149. if (time_after_eq(jiffies, timeout)) {
  150. DSSERR("PLL lock timed out\n");
  151. goto err1;
  152. }
  153. }
  154. dispc_lcd_enable_signal(1);
  155. /* Waiting for SDI reset to complete */
  156. timeout = jiffies + msecs_to_jiffies(500);
  157. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  158. if (time_after_eq(jiffies, timeout)) {
  159. DSSERR("SDI reset timed out\n");
  160. goto err2;
  161. }
  162. }
  163. return 0;
  164. err2:
  165. dispc_lcd_enable_signal(0);
  166. err1:
  167. /* Reset SDI PLL */
  168. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  169. dispc_pck_free_enable(0);
  170. return -ETIMEDOUT;
  171. }
  172. void dss_sdi_disable(void)
  173. {
  174. dispc_lcd_enable_signal(0);
  175. dispc_pck_free_enable(0);
  176. /* Reset SDI PLL */
  177. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  178. }
  179. void dss_dump_clocks(struct seq_file *s)
  180. {
  181. unsigned long dpll4_ck_rate;
  182. unsigned long dpll4_m4_ck_rate;
  183. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  184. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  185. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  186. seq_printf(s, "- DSS -\n");
  187. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  188. if (cpu_is_omap3630())
  189. seq_printf(s, "dss1_alwon_fclk = %lu / %lu = %lu\n",
  190. dpll4_ck_rate,
  191. dpll4_ck_rate / dpll4_m4_ck_rate,
  192. dss_clk_get_rate(DSS_CLK_FCK));
  193. else
  194. seq_printf(s, "dss1_alwon_fclk = %lu / %lu * 2 = %lu\n",
  195. dpll4_ck_rate,
  196. dpll4_ck_rate / dpll4_m4_ck_rate,
  197. dss_clk_get_rate(DSS_CLK_FCK));
  198. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  199. }
  200. void dss_dump_regs(struct seq_file *s)
  201. {
  202. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  203. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  204. DUMPREG(DSS_REVISION);
  205. DUMPREG(DSS_SYSCONFIG);
  206. DUMPREG(DSS_SYSSTATUS);
  207. DUMPREG(DSS_IRQSTATUS);
  208. DUMPREG(DSS_CONTROL);
  209. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  210. OMAP_DISPLAY_TYPE_SDI) {
  211. DUMPREG(DSS_SDI_CONTROL);
  212. DUMPREG(DSS_PLL_CONTROL);
  213. DUMPREG(DSS_SDI_STATUS);
  214. }
  215. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  216. #undef DUMPREG
  217. }
  218. void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  219. {
  220. int b;
  221. BUG_ON(clk_src != DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC &&
  222. clk_src != DSS_CLK_SRC_FCK);
  223. b = clk_src == DSS_CLK_SRC_FCK ? 0 : 1;
  224. if (clk_src == DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC)
  225. dsi_wait_dsi1_pll_active();
  226. REG_FLD_MOD(DSS_CONTROL, b, 0, 0); /* DISPC_CLK_SWITCH */
  227. dss.dispc_clk_source = clk_src;
  228. }
  229. void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
  230. {
  231. int b;
  232. BUG_ON(clk_src != DSS_CLK_SRC_DSI_PLL_HSDIV_DSI &&
  233. clk_src != DSS_CLK_SRC_FCK);
  234. b = clk_src == DSS_CLK_SRC_FCK ? 0 : 1;
  235. if (clk_src == DSS_CLK_SRC_DSI_PLL_HSDIV_DSI)
  236. dsi_wait_dsi2_pll_active();
  237. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  238. dss.dsi_clk_source = clk_src;
  239. }
  240. enum dss_clk_source dss_get_dispc_clk_source(void)
  241. {
  242. return dss.dispc_clk_source;
  243. }
  244. enum dss_clk_source dss_get_dsi_clk_source(void)
  245. {
  246. return dss.dsi_clk_source;
  247. }
  248. /* calculate clock rates using dividers in cinfo */
  249. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  250. {
  251. unsigned long prate;
  252. if (cinfo->fck_div > (cpu_is_omap3630() ? 32 : 16) ||
  253. cinfo->fck_div == 0)
  254. return -EINVAL;
  255. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  256. cinfo->fck = prate / cinfo->fck_div;
  257. return 0;
  258. }
  259. int dss_set_clock_div(struct dss_clock_info *cinfo)
  260. {
  261. unsigned long prate;
  262. int r;
  263. if (cpu_is_omap34xx()) {
  264. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  265. DSSDBG("dpll4_m4 = %ld\n", prate);
  266. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  267. if (r)
  268. return r;
  269. }
  270. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  271. return 0;
  272. }
  273. int dss_get_clock_div(struct dss_clock_info *cinfo)
  274. {
  275. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  276. if (cpu_is_omap34xx()) {
  277. unsigned long prate;
  278. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  279. if (cpu_is_omap3630())
  280. cinfo->fck_div = prate / (cinfo->fck);
  281. else
  282. cinfo->fck_div = prate / (cinfo->fck / 2);
  283. } else {
  284. cinfo->fck_div = 0;
  285. }
  286. return 0;
  287. }
  288. unsigned long dss_get_dpll4_rate(void)
  289. {
  290. if (cpu_is_omap34xx())
  291. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  292. else
  293. return 0;
  294. }
  295. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  296. struct dss_clock_info *dss_cinfo,
  297. struct dispc_clock_info *dispc_cinfo)
  298. {
  299. unsigned long prate;
  300. struct dss_clock_info best_dss;
  301. struct dispc_clock_info best_dispc;
  302. unsigned long fck, max_dss_fck;
  303. u16 fck_div;
  304. int match = 0;
  305. int min_fck_per_pck;
  306. prate = dss_get_dpll4_rate();
  307. max_dss_fck = dss_feat_get_max_dss_fck();
  308. fck = dss_clk_get_rate(DSS_CLK_FCK);
  309. if (req_pck == dss.cache_req_pck &&
  310. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  311. dss.cache_dss_cinfo.fck == fck)) {
  312. DSSDBG("dispc clock info found from cache.\n");
  313. *dss_cinfo = dss.cache_dss_cinfo;
  314. *dispc_cinfo = dss.cache_dispc_cinfo;
  315. return 0;
  316. }
  317. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  318. if (min_fck_per_pck &&
  319. req_pck * min_fck_per_pck > max_dss_fck) {
  320. DSSERR("Requested pixel clock not possible with the current "
  321. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  322. "the constraint off.\n");
  323. min_fck_per_pck = 0;
  324. }
  325. retry:
  326. memset(&best_dss, 0, sizeof(best_dss));
  327. memset(&best_dispc, 0, sizeof(best_dispc));
  328. if (cpu_is_omap24xx()) {
  329. struct dispc_clock_info cur_dispc;
  330. /* XXX can we change the clock on omap2? */
  331. fck = dss_clk_get_rate(DSS_CLK_FCK);
  332. fck_div = 1;
  333. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  334. match = 1;
  335. best_dss.fck = fck;
  336. best_dss.fck_div = fck_div;
  337. best_dispc = cur_dispc;
  338. goto found;
  339. } else if (cpu_is_omap34xx()) {
  340. for (fck_div = (cpu_is_omap3630() ? 32 : 16);
  341. fck_div > 0; --fck_div) {
  342. struct dispc_clock_info cur_dispc;
  343. if (cpu_is_omap3630())
  344. fck = prate / fck_div;
  345. else
  346. fck = prate / fck_div * 2;
  347. if (fck > max_dss_fck)
  348. continue;
  349. if (min_fck_per_pck &&
  350. fck < req_pck * min_fck_per_pck)
  351. continue;
  352. match = 1;
  353. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  354. if (abs(cur_dispc.pck - req_pck) <
  355. abs(best_dispc.pck - req_pck)) {
  356. best_dss.fck = fck;
  357. best_dss.fck_div = fck_div;
  358. best_dispc = cur_dispc;
  359. if (cur_dispc.pck == req_pck)
  360. goto found;
  361. }
  362. }
  363. } else {
  364. BUG();
  365. }
  366. found:
  367. if (!match) {
  368. if (min_fck_per_pck) {
  369. DSSERR("Could not find suitable clock settings.\n"
  370. "Turning FCK/PCK constraint off and"
  371. "trying again.\n");
  372. min_fck_per_pck = 0;
  373. goto retry;
  374. }
  375. DSSERR("Could not find suitable clock settings.\n");
  376. return -EINVAL;
  377. }
  378. if (dss_cinfo)
  379. *dss_cinfo = best_dss;
  380. if (dispc_cinfo)
  381. *dispc_cinfo = best_dispc;
  382. dss.cache_req_pck = req_pck;
  383. dss.cache_prate = prate;
  384. dss.cache_dss_cinfo = best_dss;
  385. dss.cache_dispc_cinfo = best_dispc;
  386. return 0;
  387. }
  388. static int _omap_dss_wait_reset(void)
  389. {
  390. int t = 0;
  391. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  392. if (++t > 1000) {
  393. DSSERR("soft reset failed\n");
  394. return -ENODEV;
  395. }
  396. udelay(1);
  397. }
  398. return 0;
  399. }
  400. static int _omap_dss_reset(void)
  401. {
  402. /* Soft reset */
  403. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  404. return _omap_dss_wait_reset();
  405. }
  406. void dss_set_venc_output(enum omap_dss_venc_type type)
  407. {
  408. int l = 0;
  409. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  410. l = 0;
  411. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  412. l = 1;
  413. else
  414. BUG();
  415. /* venc out selection. 0 = comp, 1 = svideo */
  416. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  417. }
  418. void dss_set_dac_pwrdn_bgz(bool enable)
  419. {
  420. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  421. }
  422. static int dss_init(bool skip_init)
  423. {
  424. int r;
  425. u32 rev;
  426. struct resource *dss_mem;
  427. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  428. if (!dss_mem) {
  429. DSSERR("can't get IORESOURCE_MEM DSS\n");
  430. r = -EINVAL;
  431. goto fail0;
  432. }
  433. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  434. if (!dss.base) {
  435. DSSERR("can't ioremap DSS\n");
  436. r = -ENOMEM;
  437. goto fail0;
  438. }
  439. if (!skip_init) {
  440. /* disable LCD and DIGIT output. This seems to fix the synclost
  441. * problem that we get, if the bootloader starts the DSS and
  442. * the kernel resets it */
  443. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  444. /* We need to wait here a bit, otherwise we sometimes start to
  445. * get synclost errors, and after that only power cycle will
  446. * restore DSS functionality. I have no idea why this happens.
  447. * And we have to wait _before_ resetting the DSS, but after
  448. * enabling clocks.
  449. */
  450. msleep(50);
  451. _omap_dss_reset();
  452. }
  453. /* autoidle */
  454. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  455. /* Select DPLL */
  456. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  457. #ifdef CONFIG_OMAP2_DSS_VENC
  458. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  459. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  460. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  461. #endif
  462. if (cpu_is_omap34xx()) {
  463. dss.dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  464. if (IS_ERR(dss.dpll4_m4_ck)) {
  465. DSSERR("Failed to get dpll4_m4_ck\n");
  466. r = PTR_ERR(dss.dpll4_m4_ck);
  467. goto fail1;
  468. }
  469. }
  470. dss.dsi_clk_source = DSS_CLK_SRC_FCK;
  471. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  472. dss_save_context();
  473. rev = dss_read_reg(DSS_REVISION);
  474. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  475. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  476. return 0;
  477. fail1:
  478. iounmap(dss.base);
  479. fail0:
  480. return r;
  481. }
  482. static void dss_exit(void)
  483. {
  484. if (cpu_is_omap34xx())
  485. clk_put(dss.dpll4_m4_ck);
  486. iounmap(dss.base);
  487. }
  488. /* CONTEXT */
  489. static int dss_get_ctx_id(void)
  490. {
  491. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  492. int r;
  493. if (!pdata->board_data->get_last_off_on_transaction_id)
  494. return 0;
  495. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  496. if (r < 0) {
  497. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  498. "will force context restore\n");
  499. r = -1;
  500. }
  501. return r;
  502. }
  503. int dss_need_ctx_restore(void)
  504. {
  505. int id = dss_get_ctx_id();
  506. if (id < 0 || id != dss.ctx_id) {
  507. DSSDBG("ctx id %d -> id %d\n",
  508. dss.ctx_id, id);
  509. dss.ctx_id = id;
  510. return 1;
  511. } else {
  512. return 0;
  513. }
  514. }
  515. static void save_all_ctx(void)
  516. {
  517. DSSDBG("save context\n");
  518. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  519. dss_save_context();
  520. dispc_save_context();
  521. #ifdef CONFIG_OMAP2_DSS_DSI
  522. dsi_save_context();
  523. #endif
  524. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  525. }
  526. static void restore_all_ctx(void)
  527. {
  528. DSSDBG("restore context\n");
  529. dss_clk_enable_all_no_ctx();
  530. dss_restore_context();
  531. dispc_restore_context();
  532. #ifdef CONFIG_OMAP2_DSS_DSI
  533. dsi_restore_context();
  534. #endif
  535. dss_clk_disable_all_no_ctx();
  536. }
  537. static int dss_get_clock(struct clk **clock, const char *clk_name)
  538. {
  539. struct clk *clk;
  540. clk = clk_get(&dss.pdev->dev, clk_name);
  541. if (IS_ERR(clk)) {
  542. DSSERR("can't get clock %s", clk_name);
  543. return PTR_ERR(clk);
  544. }
  545. *clock = clk;
  546. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  547. return 0;
  548. }
  549. static int dss_get_clocks(void)
  550. {
  551. int r;
  552. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  553. dss.dss_ick = NULL;
  554. dss.dss_fck = NULL;
  555. dss.dss_sys_clk = NULL;
  556. dss.dss_tv_fck = NULL;
  557. dss.dss_video_fck = NULL;
  558. r = dss_get_clock(&dss.dss_ick, "ick");
  559. if (r)
  560. goto err;
  561. r = dss_get_clock(&dss.dss_fck, "fck");
  562. if (r)
  563. goto err;
  564. if (!pdata->opt_clock_available) {
  565. r = -ENODEV;
  566. goto err;
  567. }
  568. if (pdata->opt_clock_available("sys_clk")) {
  569. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  570. if (r)
  571. goto err;
  572. }
  573. if (pdata->opt_clock_available("tv_clk")) {
  574. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  575. if (r)
  576. goto err;
  577. }
  578. if (pdata->opt_clock_available("video_clk")) {
  579. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  580. if (r)
  581. goto err;
  582. }
  583. return 0;
  584. err:
  585. if (dss.dss_ick)
  586. clk_put(dss.dss_ick);
  587. if (dss.dss_fck)
  588. clk_put(dss.dss_fck);
  589. if (dss.dss_sys_clk)
  590. clk_put(dss.dss_sys_clk);
  591. if (dss.dss_tv_fck)
  592. clk_put(dss.dss_tv_fck);
  593. if (dss.dss_video_fck)
  594. clk_put(dss.dss_video_fck);
  595. return r;
  596. }
  597. static void dss_put_clocks(void)
  598. {
  599. if (dss.dss_video_fck)
  600. clk_put(dss.dss_video_fck);
  601. if (dss.dss_tv_fck)
  602. clk_put(dss.dss_tv_fck);
  603. if (dss.dss_sys_clk)
  604. clk_put(dss.dss_sys_clk);
  605. clk_put(dss.dss_fck);
  606. clk_put(dss.dss_ick);
  607. }
  608. unsigned long dss_clk_get_rate(enum dss_clock clk)
  609. {
  610. switch (clk) {
  611. case DSS_CLK_ICK:
  612. return clk_get_rate(dss.dss_ick);
  613. case DSS_CLK_FCK:
  614. return clk_get_rate(dss.dss_fck);
  615. case DSS_CLK_SYSCK:
  616. return clk_get_rate(dss.dss_sys_clk);
  617. case DSS_CLK_TVFCK:
  618. return clk_get_rate(dss.dss_tv_fck);
  619. case DSS_CLK_VIDFCK:
  620. return clk_get_rate(dss.dss_video_fck);
  621. }
  622. BUG();
  623. return 0;
  624. }
  625. static unsigned count_clk_bits(enum dss_clock clks)
  626. {
  627. unsigned num_clks = 0;
  628. if (clks & DSS_CLK_ICK)
  629. ++num_clks;
  630. if (clks & DSS_CLK_FCK)
  631. ++num_clks;
  632. if (clks & DSS_CLK_SYSCK)
  633. ++num_clks;
  634. if (clks & DSS_CLK_TVFCK)
  635. ++num_clks;
  636. if (clks & DSS_CLK_VIDFCK)
  637. ++num_clks;
  638. return num_clks;
  639. }
  640. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  641. {
  642. unsigned num_clks = count_clk_bits(clks);
  643. if (clks & DSS_CLK_ICK)
  644. clk_enable(dss.dss_ick);
  645. if (clks & DSS_CLK_FCK)
  646. clk_enable(dss.dss_fck);
  647. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  648. clk_enable(dss.dss_sys_clk);
  649. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  650. clk_enable(dss.dss_tv_fck);
  651. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  652. clk_enable(dss.dss_video_fck);
  653. dss.num_clks_enabled += num_clks;
  654. }
  655. void dss_clk_enable(enum dss_clock clks)
  656. {
  657. bool check_ctx = dss.num_clks_enabled == 0;
  658. dss_clk_enable_no_ctx(clks);
  659. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  660. restore_all_ctx();
  661. }
  662. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  663. {
  664. unsigned num_clks = count_clk_bits(clks);
  665. if (clks & DSS_CLK_ICK)
  666. clk_disable(dss.dss_ick);
  667. if (clks & DSS_CLK_FCK)
  668. clk_disable(dss.dss_fck);
  669. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  670. clk_disable(dss.dss_sys_clk);
  671. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  672. clk_disable(dss.dss_tv_fck);
  673. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  674. clk_disable(dss.dss_video_fck);
  675. dss.num_clks_enabled -= num_clks;
  676. }
  677. void dss_clk_disable(enum dss_clock clks)
  678. {
  679. if (cpu_is_omap34xx()) {
  680. unsigned num_clks = count_clk_bits(clks);
  681. BUG_ON(dss.num_clks_enabled < num_clks);
  682. if (dss.num_clks_enabled == num_clks)
  683. save_all_ctx();
  684. }
  685. dss_clk_disable_no_ctx(clks);
  686. }
  687. static void dss_clk_enable_all_no_ctx(void)
  688. {
  689. enum dss_clock clks;
  690. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  691. if (cpu_is_omap34xx())
  692. clks |= DSS_CLK_VIDFCK;
  693. dss_clk_enable_no_ctx(clks);
  694. }
  695. static void dss_clk_disable_all_no_ctx(void)
  696. {
  697. enum dss_clock clks;
  698. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  699. if (cpu_is_omap34xx())
  700. clks |= DSS_CLK_VIDFCK;
  701. dss_clk_disable_no_ctx(clks);
  702. }
  703. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  704. /* CLOCKS */
  705. static void core_dump_clocks(struct seq_file *s)
  706. {
  707. int i;
  708. struct clk *clocks[5] = {
  709. dss.dss_ick,
  710. dss.dss_fck,
  711. dss.dss_sys_clk,
  712. dss.dss_tv_fck,
  713. dss.dss_video_fck
  714. };
  715. seq_printf(s, "- CORE -\n");
  716. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  717. for (i = 0; i < 5; i++) {
  718. if (!clocks[i])
  719. continue;
  720. seq_printf(s, "%-15s\t%lu\t%d\n",
  721. clocks[i]->name,
  722. clk_get_rate(clocks[i]),
  723. clocks[i]->usecount);
  724. }
  725. }
  726. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  727. /* DEBUGFS */
  728. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  729. void dss_debug_dump_clocks(struct seq_file *s)
  730. {
  731. core_dump_clocks(s);
  732. dss_dump_clocks(s);
  733. dispc_dump_clocks(s);
  734. #ifdef CONFIG_OMAP2_DSS_DSI
  735. dsi_dump_clocks(s);
  736. #endif
  737. }
  738. #endif
  739. /* DSS HW IP initialisation */
  740. static int omap_dsshw_probe(struct platform_device *pdev)
  741. {
  742. int r;
  743. int skip_init = 0;
  744. dss.pdev = pdev;
  745. r = dss_get_clocks();
  746. if (r)
  747. goto err_clocks;
  748. dss_clk_enable_all_no_ctx();
  749. dss.ctx_id = dss_get_ctx_id();
  750. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  751. #ifdef CONFIG_FB_OMAP_BOOTLOADER_INIT
  752. /* DISPC_CONTROL */
  753. if (omap_readl(0x48050440) & 1) /* LCD enabled? */
  754. skip_init = 1;
  755. #endif
  756. r = dss_init(skip_init);
  757. if (r) {
  758. DSSERR("Failed to initialize DSS\n");
  759. goto err_dss;
  760. }
  761. dss_clk_disable_all_no_ctx();
  762. return 0;
  763. err_dss:
  764. dss_clk_disable_all_no_ctx();
  765. dss_put_clocks();
  766. err_clocks:
  767. return r;
  768. }
  769. static int omap_dsshw_remove(struct platform_device *pdev)
  770. {
  771. dss_exit();
  772. /*
  773. * As part of hwmod changes, DSS is not the only controller of dss
  774. * clocks; hwmod framework itself will also enable clocks during hwmod
  775. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  776. * need to disable clocks if their usecounts > 1.
  777. */
  778. WARN_ON(dss.num_clks_enabled > 0);
  779. dss_put_clocks();
  780. return 0;
  781. }
  782. static struct platform_driver omap_dsshw_driver = {
  783. .probe = omap_dsshw_probe,
  784. .remove = omap_dsshw_remove,
  785. .driver = {
  786. .name = "omapdss_dss",
  787. .owner = THIS_MODULE,
  788. },
  789. };
  790. int dss_init_platform_driver(void)
  791. {
  792. return platform_driver_register(&omap_dsshw_driver);
  793. }
  794. void dss_uninit_platform_driver(void)
  795. {
  796. return platform_driver_unregister(&omap_dsshw_driver);
  797. }