ci_dpm.c 155 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "cikd.h"
  26. #include "r600_dpm.h"
  27. #include "ci_dpm.h"
  28. #include "atom.h"
  29. #include <linux/seq_file.h>
  30. #define MC_CG_ARB_FREQ_F0 0x0a
  31. #define MC_CG_ARB_FREQ_F1 0x0b
  32. #define MC_CG_ARB_FREQ_F2 0x0c
  33. #define MC_CG_ARB_FREQ_F3 0x0d
  34. #define SMC_RAM_END 0x40000
  35. #define VOLTAGE_SCALE 4
  36. #define VOLTAGE_VID_OFFSET_SCALE1 625
  37. #define VOLTAGE_VID_OFFSET_SCALE2 100
  38. static const struct ci_pt_defaults defaults_bonaire_xt =
  39. {
  40. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  41. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  42. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  43. };
  44. static const struct ci_pt_defaults defaults_bonaire_pro =
  45. {
  46. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  47. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  48. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  49. };
  50. static const struct ci_pt_defaults defaults_saturn_xt =
  51. {
  52. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  53. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  54. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  55. };
  56. static const struct ci_pt_defaults defaults_saturn_pro =
  57. {
  58. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  59. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  60. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  61. };
  62. static const struct ci_pt_config_reg didt_config_ci[] =
  63. {
  64. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  65. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  66. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  67. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  68. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  69. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  70. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  71. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  72. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  73. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  74. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  75. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  76. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  77. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  78. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  79. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0xFFFFFFFF }
  137. };
  138. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  139. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  140. u32 arb_freq_src, u32 arb_freq_dest);
  141. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  142. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  143. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  144. u32 max_voltage_steps,
  145. struct atom_voltage_table *voltage_table);
  146. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  147. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  148. extern void cik_update_cg(struct radeon_device *rdev,
  149. u32 block, bool enable);
  150. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  151. struct atom_voltage_table_entry *voltage_table,
  152. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  153. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  154. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  155. u32 target_tdp);
  156. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  157. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  158. {
  159. struct ci_power_info *pi = rdev->pm.dpm.priv;
  160. return pi;
  161. }
  162. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  163. {
  164. struct ci_ps *ps = rps->ps_priv;
  165. return ps;
  166. }
  167. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  168. {
  169. struct ci_power_info *pi = ci_get_pi(rdev);
  170. switch (rdev->pdev->device) {
  171. case 0x6650:
  172. case 0x6658:
  173. case 0x665C:
  174. default:
  175. pi->powertune_defaults = &defaults_bonaire_xt;
  176. break;
  177. case 0x6651:
  178. case 0x665D:
  179. pi->powertune_defaults = &defaults_bonaire_pro;
  180. break;
  181. case 0x6640:
  182. pi->powertune_defaults = &defaults_saturn_xt;
  183. break;
  184. case 0x6641:
  185. pi->powertune_defaults = &defaults_saturn_pro;
  186. break;
  187. }
  188. pi->dte_tj_offset = 0;
  189. pi->caps_power_containment = true;
  190. pi->caps_cac = false;
  191. pi->caps_sq_ramping = false;
  192. pi->caps_db_ramping = false;
  193. pi->caps_td_ramping = false;
  194. pi->caps_tcp_ramping = false;
  195. if (pi->caps_power_containment) {
  196. pi->caps_cac = true;
  197. pi->enable_bapm_feature = true;
  198. pi->enable_tdc_limit_feature = true;
  199. pi->enable_pkg_pwr_tracking_feature = true;
  200. }
  201. }
  202. static u8 ci_convert_to_vid(u16 vddc)
  203. {
  204. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  205. }
  206. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  207. {
  208. struct ci_power_info *pi = ci_get_pi(rdev);
  209. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  210. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  211. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  212. u32 i;
  213. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  214. return -EINVAL;
  215. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  216. return -EINVAL;
  217. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  218. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  219. return -EINVAL;
  220. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  221. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  222. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  223. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  224. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  225. } else {
  226. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  227. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  228. }
  229. }
  230. return 0;
  231. }
  232. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  233. {
  234. struct ci_power_info *pi = ci_get_pi(rdev);
  235. u8 *vid = pi->smc_powertune_table.VddCVid;
  236. u32 i;
  237. if (pi->vddc_voltage_table.count > 8)
  238. return -EINVAL;
  239. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  240. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  241. return 0;
  242. }
  243. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  244. {
  245. struct ci_power_info *pi = ci_get_pi(rdev);
  246. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  247. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  248. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  249. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  250. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  251. return 0;
  252. }
  253. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  254. {
  255. struct ci_power_info *pi = ci_get_pi(rdev);
  256. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  257. u16 tdc_limit;
  258. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  259. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  260. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  261. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  262. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  263. return 0;
  264. }
  265. static int ci_populate_dw8(struct radeon_device *rdev)
  266. {
  267. struct ci_power_info *pi = ci_get_pi(rdev);
  268. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  269. int ret;
  270. ret = ci_read_smc_sram_dword(rdev,
  271. SMU7_FIRMWARE_HEADER_LOCATION +
  272. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  273. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  274. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  275. pi->sram_end);
  276. if (ret)
  277. return -EINVAL;
  278. else
  279. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  280. return 0;
  281. }
  282. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  283. {
  284. struct ci_power_info *pi = ci_get_pi(rdev);
  285. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  286. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  287. int i, min, max;
  288. min = max = hi_vid[0];
  289. for (i = 0; i < 8; i++) {
  290. if (0 != hi_vid[i]) {
  291. if (min > hi_vid[i])
  292. min = hi_vid[i];
  293. if (max < hi_vid[i])
  294. max = hi_vid[i];
  295. }
  296. if (0 != lo_vid[i]) {
  297. if (min > lo_vid[i])
  298. min = lo_vid[i];
  299. if (max < lo_vid[i])
  300. max = lo_vid[i];
  301. }
  302. }
  303. if ((min == 0) || (max == 0))
  304. return -EINVAL;
  305. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  306. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  307. return 0;
  308. }
  309. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  310. {
  311. struct ci_power_info *pi = ci_get_pi(rdev);
  312. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  313. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  314. struct radeon_cac_tdp_table *cac_tdp_table =
  315. rdev->pm.dpm.dyn_state.cac_tdp_table;
  316. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  317. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  318. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  319. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  320. return 0;
  321. }
  322. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  323. {
  324. struct ci_power_info *pi = ci_get_pi(rdev);
  325. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  326. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  327. struct radeon_cac_tdp_table *cac_tdp_table =
  328. rdev->pm.dpm.dyn_state.cac_tdp_table;
  329. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  330. int i, j, k;
  331. const u16 *def1;
  332. const u16 *def2;
  333. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  334. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  335. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  336. dpm_table->GpuTjMax =
  337. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  338. dpm_table->GpuTjHyst = 8;
  339. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  340. if (ppm) {
  341. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  342. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  343. } else {
  344. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  345. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  346. }
  347. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  348. def1 = pt_defaults->bapmti_r;
  349. def2 = pt_defaults->bapmti_rc;
  350. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  351. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  352. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  353. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  354. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  355. def1++;
  356. def2++;
  357. }
  358. }
  359. }
  360. return 0;
  361. }
  362. static int ci_populate_pm_base(struct radeon_device *rdev)
  363. {
  364. struct ci_power_info *pi = ci_get_pi(rdev);
  365. u32 pm_fuse_table_offset;
  366. int ret;
  367. if (pi->caps_power_containment) {
  368. ret = ci_read_smc_sram_dword(rdev,
  369. SMU7_FIRMWARE_HEADER_LOCATION +
  370. offsetof(SMU7_Firmware_Header, PmFuseTable),
  371. &pm_fuse_table_offset, pi->sram_end);
  372. if (ret)
  373. return ret;
  374. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  375. if (ret)
  376. return ret;
  377. ret = ci_populate_vddc_vid(rdev);
  378. if (ret)
  379. return ret;
  380. ret = ci_populate_svi_load_line(rdev);
  381. if (ret)
  382. return ret;
  383. ret = ci_populate_tdc_limit(rdev);
  384. if (ret)
  385. return ret;
  386. ret = ci_populate_dw8(rdev);
  387. if (ret)
  388. return ret;
  389. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  390. if (ret)
  391. return ret;
  392. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  393. if (ret)
  394. return ret;
  395. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  396. (u8 *)&pi->smc_powertune_table,
  397. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  398. if (ret)
  399. return ret;
  400. }
  401. return 0;
  402. }
  403. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  404. {
  405. struct ci_power_info *pi = ci_get_pi(rdev);
  406. u32 data;
  407. if (pi->caps_sq_ramping) {
  408. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  409. if (enable)
  410. data |= DIDT_CTRL_EN;
  411. else
  412. data &= ~DIDT_CTRL_EN;
  413. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  414. }
  415. if (pi->caps_db_ramping) {
  416. data = RREG32_DIDT(DIDT_DB_CTRL0);
  417. if (enable)
  418. data |= DIDT_CTRL_EN;
  419. else
  420. data &= ~DIDT_CTRL_EN;
  421. WREG32_DIDT(DIDT_DB_CTRL0, data);
  422. }
  423. if (pi->caps_td_ramping) {
  424. data = RREG32_DIDT(DIDT_TD_CTRL0);
  425. if (enable)
  426. data |= DIDT_CTRL_EN;
  427. else
  428. data &= ~DIDT_CTRL_EN;
  429. WREG32_DIDT(DIDT_TD_CTRL0, data);
  430. }
  431. if (pi->caps_tcp_ramping) {
  432. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  433. if (enable)
  434. data |= DIDT_CTRL_EN;
  435. else
  436. data &= ~DIDT_CTRL_EN;
  437. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  438. }
  439. }
  440. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  441. const struct ci_pt_config_reg *cac_config_regs)
  442. {
  443. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  444. u32 data;
  445. u32 cache = 0;
  446. if (config_regs == NULL)
  447. return -EINVAL;
  448. while (config_regs->offset != 0xFFFFFFFF) {
  449. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  450. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  451. } else {
  452. switch (config_regs->type) {
  453. case CISLANDS_CONFIGREG_SMC_IND:
  454. data = RREG32_SMC(config_regs->offset);
  455. break;
  456. case CISLANDS_CONFIGREG_DIDT_IND:
  457. data = RREG32_DIDT(config_regs->offset);
  458. break;
  459. default:
  460. data = RREG32(config_regs->offset << 2);
  461. break;
  462. }
  463. data &= ~config_regs->mask;
  464. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  465. data |= cache;
  466. switch (config_regs->type) {
  467. case CISLANDS_CONFIGREG_SMC_IND:
  468. WREG32_SMC(config_regs->offset, data);
  469. break;
  470. case CISLANDS_CONFIGREG_DIDT_IND:
  471. WREG32_DIDT(config_regs->offset, data);
  472. break;
  473. default:
  474. WREG32(config_regs->offset << 2, data);
  475. break;
  476. }
  477. cache = 0;
  478. }
  479. config_regs++;
  480. }
  481. return 0;
  482. }
  483. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  484. {
  485. struct ci_power_info *pi = ci_get_pi(rdev);
  486. int ret;
  487. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  488. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  489. cik_enter_rlc_safe_mode(rdev);
  490. if (enable) {
  491. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  492. if (ret) {
  493. cik_exit_rlc_safe_mode(rdev);
  494. return ret;
  495. }
  496. }
  497. ci_do_enable_didt(rdev, enable);
  498. cik_exit_rlc_safe_mode(rdev);
  499. }
  500. return 0;
  501. }
  502. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  503. {
  504. struct ci_power_info *pi = ci_get_pi(rdev);
  505. PPSMC_Result smc_result;
  506. int ret = 0;
  507. if (enable) {
  508. pi->power_containment_features = 0;
  509. if (pi->caps_power_containment) {
  510. if (pi->enable_bapm_feature) {
  511. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  512. if (smc_result != PPSMC_Result_OK)
  513. ret = -EINVAL;
  514. else
  515. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  516. }
  517. if (pi->enable_tdc_limit_feature) {
  518. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  519. if (smc_result != PPSMC_Result_OK)
  520. ret = -EINVAL;
  521. else
  522. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  523. }
  524. if (pi->enable_pkg_pwr_tracking_feature) {
  525. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  526. if (smc_result != PPSMC_Result_OK) {
  527. ret = -EINVAL;
  528. } else {
  529. struct radeon_cac_tdp_table *cac_tdp_table =
  530. rdev->pm.dpm.dyn_state.cac_tdp_table;
  531. u32 default_pwr_limit =
  532. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  533. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  534. ci_set_power_limit(rdev, default_pwr_limit);
  535. }
  536. }
  537. }
  538. } else {
  539. if (pi->caps_power_containment && pi->power_containment_features) {
  540. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  541. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  542. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  543. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  544. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  545. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  546. pi->power_containment_features = 0;
  547. }
  548. }
  549. return ret;
  550. }
  551. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  552. {
  553. struct ci_power_info *pi = ci_get_pi(rdev);
  554. PPSMC_Result smc_result;
  555. int ret = 0;
  556. if (pi->caps_cac) {
  557. if (enable) {
  558. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  559. if (smc_result != PPSMC_Result_OK) {
  560. ret = -EINVAL;
  561. pi->cac_enabled = false;
  562. } else {
  563. pi->cac_enabled = true;
  564. }
  565. } else if (pi->cac_enabled) {
  566. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  567. pi->cac_enabled = false;
  568. }
  569. }
  570. return ret;
  571. }
  572. static int ci_power_control_set_level(struct radeon_device *rdev)
  573. {
  574. struct ci_power_info *pi = ci_get_pi(rdev);
  575. struct radeon_cac_tdp_table *cac_tdp_table =
  576. rdev->pm.dpm.dyn_state.cac_tdp_table;
  577. s32 adjust_percent;
  578. s32 target_tdp;
  579. int ret = 0;
  580. bool adjust_polarity = false; /* ??? */
  581. if (pi->caps_power_containment &&
  582. (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)) {
  583. adjust_percent = adjust_polarity ?
  584. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  585. target_tdp = ((100 + adjust_percent) *
  586. (s32)cac_tdp_table->configurable_tdp) / 100;
  587. target_tdp *= 256;
  588. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  589. }
  590. return ret;
  591. }
  592. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  593. {
  594. struct ci_power_info *pi = ci_get_pi(rdev);
  595. if (pi->uvd_power_gated == gate)
  596. return;
  597. pi->uvd_power_gated = gate;
  598. ci_update_uvd_dpm(rdev, gate);
  599. }
  600. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  601. {
  602. struct ci_power_info *pi = ci_get_pi(rdev);
  603. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  604. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  605. if (vblank_time < switch_limit)
  606. return true;
  607. else
  608. return false;
  609. }
  610. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  611. struct radeon_ps *rps)
  612. {
  613. struct ci_ps *ps = ci_get_ps(rps);
  614. struct ci_power_info *pi = ci_get_pi(rdev);
  615. struct radeon_clock_and_voltage_limits *max_limits;
  616. bool disable_mclk_switching;
  617. u32 sclk, mclk;
  618. int i;
  619. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  620. ci_dpm_vblank_too_short(rdev))
  621. disable_mclk_switching = true;
  622. else
  623. disable_mclk_switching = false;
  624. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  625. pi->battery_state = true;
  626. else
  627. pi->battery_state = false;
  628. if (rdev->pm.dpm.ac_power)
  629. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  630. else
  631. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  632. if (rdev->pm.dpm.ac_power == false) {
  633. for (i = 0; i < ps->performance_level_count; i++) {
  634. if (ps->performance_levels[i].mclk > max_limits->mclk)
  635. ps->performance_levels[i].mclk = max_limits->mclk;
  636. if (ps->performance_levels[i].sclk > max_limits->sclk)
  637. ps->performance_levels[i].sclk = max_limits->sclk;
  638. }
  639. }
  640. /* XXX validate the min clocks required for display */
  641. if (disable_mclk_switching) {
  642. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  643. sclk = ps->performance_levels[0].sclk;
  644. } else {
  645. mclk = ps->performance_levels[0].mclk;
  646. sclk = ps->performance_levels[0].sclk;
  647. }
  648. ps->performance_levels[0].sclk = sclk;
  649. ps->performance_levels[0].mclk = mclk;
  650. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  651. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  652. if (disable_mclk_switching) {
  653. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  654. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  655. } else {
  656. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  657. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  658. }
  659. }
  660. static int ci_set_thermal_temperature_range(struct radeon_device *rdev,
  661. int min_temp, int max_temp)
  662. {
  663. int low_temp = 0 * 1000;
  664. int high_temp = 255 * 1000;
  665. u32 tmp;
  666. if (low_temp < min_temp)
  667. low_temp = min_temp;
  668. if (high_temp > max_temp)
  669. high_temp = max_temp;
  670. if (high_temp < low_temp) {
  671. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  672. return -EINVAL;
  673. }
  674. tmp = RREG32_SMC(CG_THERMAL_INT);
  675. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  676. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  677. CI_DIG_THERM_INTL(low_temp / 1000);
  678. WREG32_SMC(CG_THERMAL_INT, tmp);
  679. #if 0
  680. /* XXX: need to figure out how to handle this properly */
  681. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  682. tmp &= DIG_THERM_DPM_MASK;
  683. tmp |= DIG_THERM_DPM(high_temp / 1000);
  684. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  685. #endif
  686. return 0;
  687. }
  688. #if 0
  689. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  690. u16 reg_offset, u32 *value)
  691. {
  692. struct ci_power_info *pi = ci_get_pi(rdev);
  693. return ci_read_smc_sram_dword(rdev,
  694. pi->soft_regs_start + reg_offset,
  695. value, pi->sram_end);
  696. }
  697. #endif
  698. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  699. u16 reg_offset, u32 value)
  700. {
  701. struct ci_power_info *pi = ci_get_pi(rdev);
  702. return ci_write_smc_sram_dword(rdev,
  703. pi->soft_regs_start + reg_offset,
  704. value, pi->sram_end);
  705. }
  706. static void ci_init_fps_limits(struct radeon_device *rdev)
  707. {
  708. struct ci_power_info *pi = ci_get_pi(rdev);
  709. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  710. if (pi->caps_fps) {
  711. u16 tmp;
  712. tmp = 45;
  713. table->FpsHighT = cpu_to_be16(tmp);
  714. tmp = 30;
  715. table->FpsLowT = cpu_to_be16(tmp);
  716. }
  717. }
  718. static int ci_update_sclk_t(struct radeon_device *rdev)
  719. {
  720. struct ci_power_info *pi = ci_get_pi(rdev);
  721. int ret = 0;
  722. u32 low_sclk_interrupt_t = 0;
  723. if (pi->caps_sclk_throttle_low_notification) {
  724. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  725. ret = ci_copy_bytes_to_smc(rdev,
  726. pi->dpm_table_start +
  727. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  728. (u8 *)&low_sclk_interrupt_t,
  729. sizeof(u32), pi->sram_end);
  730. }
  731. return ret;
  732. }
  733. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  734. {
  735. struct ci_power_info *pi = ci_get_pi(rdev);
  736. u16 leakage_id, virtual_voltage_id;
  737. u16 vddc, vddci;
  738. int i;
  739. pi->vddc_leakage.count = 0;
  740. pi->vddci_leakage.count = 0;
  741. if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  742. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  743. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  744. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  745. virtual_voltage_id,
  746. leakage_id) == 0) {
  747. if (vddc != 0 && vddc != virtual_voltage_id) {
  748. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  749. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  750. pi->vddc_leakage.count++;
  751. }
  752. if (vddci != 0 && vddci != virtual_voltage_id) {
  753. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  754. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  755. pi->vddci_leakage.count++;
  756. }
  757. }
  758. }
  759. }
  760. }
  761. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  762. {
  763. struct ci_power_info *pi = ci_get_pi(rdev);
  764. bool want_thermal_protection;
  765. enum radeon_dpm_event_src dpm_event_src;
  766. u32 tmp;
  767. switch (sources) {
  768. case 0:
  769. default:
  770. want_thermal_protection = false;
  771. break;
  772. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  773. want_thermal_protection = true;
  774. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  775. break;
  776. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  777. want_thermal_protection = true;
  778. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  779. break;
  780. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  781. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  782. want_thermal_protection = true;
  783. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  784. break;
  785. }
  786. if (want_thermal_protection) {
  787. #if 0
  788. /* XXX: need to figure out how to handle this properly */
  789. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  790. tmp &= DPM_EVENT_SRC_MASK;
  791. tmp |= DPM_EVENT_SRC(dpm_event_src);
  792. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  793. #endif
  794. tmp = RREG32_SMC(GENERAL_PWRMGT);
  795. if (pi->thermal_protection)
  796. tmp &= ~THERMAL_PROTECTION_DIS;
  797. else
  798. tmp |= THERMAL_PROTECTION_DIS;
  799. WREG32_SMC(GENERAL_PWRMGT, tmp);
  800. } else {
  801. tmp = RREG32_SMC(GENERAL_PWRMGT);
  802. tmp |= THERMAL_PROTECTION_DIS;
  803. WREG32_SMC(GENERAL_PWRMGT, tmp);
  804. }
  805. }
  806. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  807. enum radeon_dpm_auto_throttle_src source,
  808. bool enable)
  809. {
  810. struct ci_power_info *pi = ci_get_pi(rdev);
  811. if (enable) {
  812. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  813. pi->active_auto_throttle_sources |= 1 << source;
  814. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  815. }
  816. } else {
  817. if (pi->active_auto_throttle_sources & (1 << source)) {
  818. pi->active_auto_throttle_sources &= ~(1 << source);
  819. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  820. }
  821. }
  822. }
  823. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  824. {
  825. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  826. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  827. }
  828. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  829. {
  830. struct ci_power_info *pi = ci_get_pi(rdev);
  831. PPSMC_Result smc_result;
  832. if (!pi->need_update_smu7_dpm_table)
  833. return 0;
  834. if ((!pi->sclk_dpm_key_disabled) &&
  835. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  836. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  837. if (smc_result != PPSMC_Result_OK)
  838. return -EINVAL;
  839. }
  840. if ((!pi->mclk_dpm_key_disabled) &&
  841. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  842. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  843. if (smc_result != PPSMC_Result_OK)
  844. return -EINVAL;
  845. }
  846. pi->need_update_smu7_dpm_table = 0;
  847. return 0;
  848. }
  849. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  850. {
  851. struct ci_power_info *pi = ci_get_pi(rdev);
  852. PPSMC_Result smc_result;
  853. if (enable) {
  854. if (!pi->sclk_dpm_key_disabled) {
  855. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  856. if (smc_result != PPSMC_Result_OK)
  857. return -EINVAL;
  858. }
  859. if (!pi->mclk_dpm_key_disabled) {
  860. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  861. if (smc_result != PPSMC_Result_OK)
  862. return -EINVAL;
  863. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  864. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  865. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  866. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  867. udelay(10);
  868. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  869. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  870. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  871. }
  872. } else {
  873. if (!pi->sclk_dpm_key_disabled) {
  874. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  875. if (smc_result != PPSMC_Result_OK)
  876. return -EINVAL;
  877. }
  878. if (!pi->mclk_dpm_key_disabled) {
  879. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  880. if (smc_result != PPSMC_Result_OK)
  881. return -EINVAL;
  882. }
  883. }
  884. return 0;
  885. }
  886. static int ci_start_dpm(struct radeon_device *rdev)
  887. {
  888. struct ci_power_info *pi = ci_get_pi(rdev);
  889. PPSMC_Result smc_result;
  890. int ret;
  891. u32 tmp;
  892. tmp = RREG32_SMC(GENERAL_PWRMGT);
  893. tmp |= GLOBAL_PWRMGT_EN;
  894. WREG32_SMC(GENERAL_PWRMGT, tmp);
  895. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  896. tmp |= DYNAMIC_PM_EN;
  897. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  898. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  899. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  900. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  901. if (smc_result != PPSMC_Result_OK)
  902. return -EINVAL;
  903. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  904. if (ret)
  905. return ret;
  906. if (!pi->pcie_dpm_key_disabled) {
  907. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  908. if (smc_result != PPSMC_Result_OK)
  909. return -EINVAL;
  910. }
  911. return 0;
  912. }
  913. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  914. {
  915. struct ci_power_info *pi = ci_get_pi(rdev);
  916. PPSMC_Result smc_result;
  917. if (!pi->need_update_smu7_dpm_table)
  918. return 0;
  919. if ((!pi->sclk_dpm_key_disabled) &&
  920. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  921. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  922. if (smc_result != PPSMC_Result_OK)
  923. return -EINVAL;
  924. }
  925. if ((!pi->mclk_dpm_key_disabled) &&
  926. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  927. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  928. if (smc_result != PPSMC_Result_OK)
  929. return -EINVAL;
  930. }
  931. return 0;
  932. }
  933. static int ci_stop_dpm(struct radeon_device *rdev)
  934. {
  935. struct ci_power_info *pi = ci_get_pi(rdev);
  936. PPSMC_Result smc_result;
  937. int ret;
  938. u32 tmp;
  939. tmp = RREG32_SMC(GENERAL_PWRMGT);
  940. tmp &= ~GLOBAL_PWRMGT_EN;
  941. WREG32_SMC(GENERAL_PWRMGT, tmp);
  942. tmp = RREG32(SCLK_PWRMGT_CNTL);
  943. tmp &= ~DYNAMIC_PM_EN;
  944. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  945. if (!pi->pcie_dpm_key_disabled) {
  946. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  947. if (smc_result != PPSMC_Result_OK)
  948. return -EINVAL;
  949. }
  950. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  951. if (ret)
  952. return ret;
  953. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  954. if (smc_result != PPSMC_Result_OK)
  955. return -EINVAL;
  956. return 0;
  957. }
  958. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  959. {
  960. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  961. if (enable)
  962. tmp &= ~SCLK_PWRMGT_OFF;
  963. else
  964. tmp |= SCLK_PWRMGT_OFF;
  965. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  966. }
  967. #if 0
  968. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  969. bool ac_power)
  970. {
  971. struct ci_power_info *pi = ci_get_pi(rdev);
  972. struct radeon_cac_tdp_table *cac_tdp_table =
  973. rdev->pm.dpm.dyn_state.cac_tdp_table;
  974. u32 power_limit;
  975. if (ac_power)
  976. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  977. else
  978. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  979. ci_set_power_limit(rdev, power_limit);
  980. if (pi->caps_automatic_dc_transition) {
  981. if (ac_power)
  982. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  983. else
  984. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  985. }
  986. return 0;
  987. }
  988. #endif
  989. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  990. PPSMC_Msg msg, u32 parameter)
  991. {
  992. WREG32(SMC_MSG_ARG_0, parameter);
  993. return ci_send_msg_to_smc(rdev, msg);
  994. }
  995. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  996. PPSMC_Msg msg, u32 *parameter)
  997. {
  998. PPSMC_Result smc_result;
  999. smc_result = ci_send_msg_to_smc(rdev, msg);
  1000. if ((smc_result == PPSMC_Result_OK) && parameter)
  1001. *parameter = RREG32(SMC_MSG_ARG_0);
  1002. return smc_result;
  1003. }
  1004. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1005. {
  1006. struct ci_power_info *pi = ci_get_pi(rdev);
  1007. if (!pi->sclk_dpm_key_disabled) {
  1008. PPSMC_Result smc_result =
  1009. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, n);
  1010. if (smc_result != PPSMC_Result_OK)
  1011. return -EINVAL;
  1012. }
  1013. return 0;
  1014. }
  1015. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1016. {
  1017. struct ci_power_info *pi = ci_get_pi(rdev);
  1018. if (!pi->mclk_dpm_key_disabled) {
  1019. PPSMC_Result smc_result =
  1020. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_ForceState, n);
  1021. if (smc_result != PPSMC_Result_OK)
  1022. return -EINVAL;
  1023. }
  1024. return 0;
  1025. }
  1026. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1027. {
  1028. struct ci_power_info *pi = ci_get_pi(rdev);
  1029. if (!pi->pcie_dpm_key_disabled) {
  1030. PPSMC_Result smc_result =
  1031. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1032. if (smc_result != PPSMC_Result_OK)
  1033. return -EINVAL;
  1034. }
  1035. return 0;
  1036. }
  1037. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1038. {
  1039. struct ci_power_info *pi = ci_get_pi(rdev);
  1040. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1041. PPSMC_Result smc_result =
  1042. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1043. if (smc_result != PPSMC_Result_OK)
  1044. return -EINVAL;
  1045. }
  1046. return 0;
  1047. }
  1048. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1049. u32 target_tdp)
  1050. {
  1051. PPSMC_Result smc_result =
  1052. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1053. if (smc_result != PPSMC_Result_OK)
  1054. return -EINVAL;
  1055. return 0;
  1056. }
  1057. static int ci_set_boot_state(struct radeon_device *rdev)
  1058. {
  1059. return ci_enable_sclk_mclk_dpm(rdev, false);
  1060. }
  1061. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1062. {
  1063. u32 sclk_freq;
  1064. PPSMC_Result smc_result =
  1065. ci_send_msg_to_smc_return_parameter(rdev,
  1066. PPSMC_MSG_API_GetSclkFrequency,
  1067. &sclk_freq);
  1068. if (smc_result != PPSMC_Result_OK)
  1069. sclk_freq = 0;
  1070. return sclk_freq;
  1071. }
  1072. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1073. {
  1074. u32 mclk_freq;
  1075. PPSMC_Result smc_result =
  1076. ci_send_msg_to_smc_return_parameter(rdev,
  1077. PPSMC_MSG_API_GetMclkFrequency,
  1078. &mclk_freq);
  1079. if (smc_result != PPSMC_Result_OK)
  1080. mclk_freq = 0;
  1081. return mclk_freq;
  1082. }
  1083. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1084. {
  1085. int i;
  1086. ci_program_jump_on_start(rdev);
  1087. ci_start_smc_clock(rdev);
  1088. ci_start_smc(rdev);
  1089. for (i = 0; i < rdev->usec_timeout; i++) {
  1090. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1091. break;
  1092. }
  1093. }
  1094. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1095. {
  1096. ci_reset_smc(rdev);
  1097. ci_stop_smc_clock(rdev);
  1098. }
  1099. static int ci_process_firmware_header(struct radeon_device *rdev)
  1100. {
  1101. struct ci_power_info *pi = ci_get_pi(rdev);
  1102. u32 tmp;
  1103. int ret;
  1104. ret = ci_read_smc_sram_dword(rdev,
  1105. SMU7_FIRMWARE_HEADER_LOCATION +
  1106. offsetof(SMU7_Firmware_Header, DpmTable),
  1107. &tmp, pi->sram_end);
  1108. if (ret)
  1109. return ret;
  1110. pi->dpm_table_start = tmp;
  1111. ret = ci_read_smc_sram_dword(rdev,
  1112. SMU7_FIRMWARE_HEADER_LOCATION +
  1113. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1114. &tmp, pi->sram_end);
  1115. if (ret)
  1116. return ret;
  1117. pi->soft_regs_start = tmp;
  1118. ret = ci_read_smc_sram_dword(rdev,
  1119. SMU7_FIRMWARE_HEADER_LOCATION +
  1120. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1121. &tmp, pi->sram_end);
  1122. if (ret)
  1123. return ret;
  1124. pi->mc_reg_table_start = tmp;
  1125. ret = ci_read_smc_sram_dword(rdev,
  1126. SMU7_FIRMWARE_HEADER_LOCATION +
  1127. offsetof(SMU7_Firmware_Header, FanTable),
  1128. &tmp, pi->sram_end);
  1129. if (ret)
  1130. return ret;
  1131. pi->fan_table_start = tmp;
  1132. ret = ci_read_smc_sram_dword(rdev,
  1133. SMU7_FIRMWARE_HEADER_LOCATION +
  1134. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1135. &tmp, pi->sram_end);
  1136. if (ret)
  1137. return ret;
  1138. pi->arb_table_start = tmp;
  1139. return 0;
  1140. }
  1141. static void ci_read_clock_registers(struct radeon_device *rdev)
  1142. {
  1143. struct ci_power_info *pi = ci_get_pi(rdev);
  1144. pi->clock_registers.cg_spll_func_cntl =
  1145. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1146. pi->clock_registers.cg_spll_func_cntl_2 =
  1147. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1148. pi->clock_registers.cg_spll_func_cntl_3 =
  1149. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1150. pi->clock_registers.cg_spll_func_cntl_4 =
  1151. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1152. pi->clock_registers.cg_spll_spread_spectrum =
  1153. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1154. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1155. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1156. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1157. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1158. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1159. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1160. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1161. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1162. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1163. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1164. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1165. }
  1166. static void ci_init_sclk_t(struct radeon_device *rdev)
  1167. {
  1168. struct ci_power_info *pi = ci_get_pi(rdev);
  1169. pi->low_sclk_interrupt_t = 0;
  1170. }
  1171. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1172. bool enable)
  1173. {
  1174. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1175. if (enable)
  1176. tmp &= ~THERMAL_PROTECTION_DIS;
  1177. else
  1178. tmp |= THERMAL_PROTECTION_DIS;
  1179. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1180. }
  1181. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1182. {
  1183. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1184. tmp |= STATIC_PM_EN;
  1185. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1186. }
  1187. #if 0
  1188. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1189. {
  1190. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1191. udelay(25000);
  1192. return 0;
  1193. }
  1194. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1195. {
  1196. int i;
  1197. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1198. udelay(7000);
  1199. for (i = 0; i < rdev->usec_timeout; i++) {
  1200. if (RREG32(SMC_RESP_0) == 1)
  1201. break;
  1202. udelay(1000);
  1203. }
  1204. return 0;
  1205. }
  1206. #endif
  1207. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1208. bool has_display)
  1209. {
  1210. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1211. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1212. }
  1213. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1214. bool enable)
  1215. {
  1216. struct ci_power_info *pi = ci_get_pi(rdev);
  1217. if (enable) {
  1218. if (pi->caps_sclk_ds) {
  1219. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1220. return -EINVAL;
  1221. } else {
  1222. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1223. return -EINVAL;
  1224. }
  1225. } else {
  1226. if (pi->caps_sclk_ds) {
  1227. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1228. return -EINVAL;
  1229. }
  1230. }
  1231. return 0;
  1232. }
  1233. static void ci_program_display_gap(struct radeon_device *rdev)
  1234. {
  1235. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1236. u32 pre_vbi_time_in_us;
  1237. u32 frame_time_in_us;
  1238. u32 ref_clock = rdev->clock.spll.reference_freq;
  1239. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1240. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1241. tmp &= ~DISP_GAP_MASK;
  1242. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1243. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1244. else
  1245. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1246. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1247. if (refresh_rate == 0)
  1248. refresh_rate = 60;
  1249. if (vblank_time == 0xffffffff)
  1250. vblank_time = 500;
  1251. frame_time_in_us = 1000000 / refresh_rate;
  1252. pre_vbi_time_in_us =
  1253. frame_time_in_us - 200 - vblank_time;
  1254. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1255. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1256. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1257. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1258. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1259. }
  1260. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1261. {
  1262. struct ci_power_info *pi = ci_get_pi(rdev);
  1263. u32 tmp;
  1264. if (enable) {
  1265. if (pi->caps_sclk_ss_support) {
  1266. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1267. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1268. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1269. }
  1270. } else {
  1271. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1272. tmp &= ~SSEN;
  1273. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1274. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1275. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1276. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1277. }
  1278. }
  1279. static void ci_program_sstp(struct radeon_device *rdev)
  1280. {
  1281. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1282. }
  1283. static void ci_enable_display_gap(struct radeon_device *rdev)
  1284. {
  1285. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1286. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1287. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1288. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1289. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1290. }
  1291. static void ci_program_vc(struct radeon_device *rdev)
  1292. {
  1293. u32 tmp;
  1294. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1295. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1296. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1297. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1298. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1299. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1300. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1301. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1302. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1303. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1304. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1305. }
  1306. static void ci_clear_vc(struct radeon_device *rdev)
  1307. {
  1308. u32 tmp;
  1309. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1310. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1311. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1312. WREG32_SMC(CG_FTV_0, 0);
  1313. WREG32_SMC(CG_FTV_1, 0);
  1314. WREG32_SMC(CG_FTV_2, 0);
  1315. WREG32_SMC(CG_FTV_3, 0);
  1316. WREG32_SMC(CG_FTV_4, 0);
  1317. WREG32_SMC(CG_FTV_5, 0);
  1318. WREG32_SMC(CG_FTV_6, 0);
  1319. WREG32_SMC(CG_FTV_7, 0);
  1320. }
  1321. static int ci_upload_firmware(struct radeon_device *rdev)
  1322. {
  1323. struct ci_power_info *pi = ci_get_pi(rdev);
  1324. int i, ret;
  1325. for (i = 0; i < rdev->usec_timeout; i++) {
  1326. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1327. break;
  1328. }
  1329. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1330. ci_stop_smc_clock(rdev);
  1331. ci_reset_smc(rdev);
  1332. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1333. return ret;
  1334. }
  1335. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1336. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1337. struct atom_voltage_table *voltage_table)
  1338. {
  1339. u32 i;
  1340. if (voltage_dependency_table == NULL)
  1341. return -EINVAL;
  1342. voltage_table->mask_low = 0;
  1343. voltage_table->phase_delay = 0;
  1344. voltage_table->count = voltage_dependency_table->count;
  1345. for (i = 0; i < voltage_table->count; i++) {
  1346. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1347. voltage_table->entries[i].smio_low = 0;
  1348. }
  1349. return 0;
  1350. }
  1351. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1352. {
  1353. struct ci_power_info *pi = ci_get_pi(rdev);
  1354. int ret;
  1355. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1356. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1357. VOLTAGE_OBJ_GPIO_LUT,
  1358. &pi->vddc_voltage_table);
  1359. if (ret)
  1360. return ret;
  1361. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1362. ret = ci_get_svi2_voltage_table(rdev,
  1363. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1364. &pi->vddc_voltage_table);
  1365. if (ret)
  1366. return ret;
  1367. }
  1368. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1369. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1370. &pi->vddc_voltage_table);
  1371. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1372. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1373. VOLTAGE_OBJ_GPIO_LUT,
  1374. &pi->vddci_voltage_table);
  1375. if (ret)
  1376. return ret;
  1377. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1378. ret = ci_get_svi2_voltage_table(rdev,
  1379. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1380. &pi->vddci_voltage_table);
  1381. if (ret)
  1382. return ret;
  1383. }
  1384. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1385. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1386. &pi->vddci_voltage_table);
  1387. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1388. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1389. VOLTAGE_OBJ_GPIO_LUT,
  1390. &pi->mvdd_voltage_table);
  1391. if (ret)
  1392. return ret;
  1393. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1394. ret = ci_get_svi2_voltage_table(rdev,
  1395. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1396. &pi->mvdd_voltage_table);
  1397. if (ret)
  1398. return ret;
  1399. }
  1400. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1401. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1402. &pi->mvdd_voltage_table);
  1403. return 0;
  1404. }
  1405. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1406. struct atom_voltage_table_entry *voltage_table,
  1407. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1408. {
  1409. int ret;
  1410. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1411. &smc_voltage_table->StdVoltageHiSidd,
  1412. &smc_voltage_table->StdVoltageLoSidd);
  1413. if (ret) {
  1414. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1415. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1416. }
  1417. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1418. smc_voltage_table->StdVoltageHiSidd =
  1419. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1420. smc_voltage_table->StdVoltageLoSidd =
  1421. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1422. }
  1423. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1424. SMU7_Discrete_DpmTable *table)
  1425. {
  1426. struct ci_power_info *pi = ci_get_pi(rdev);
  1427. unsigned int count;
  1428. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1429. for (count = 0; count < table->VddcLevelCount; count++) {
  1430. ci_populate_smc_voltage_table(rdev,
  1431. &pi->vddc_voltage_table.entries[count],
  1432. &table->VddcLevel[count]);
  1433. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1434. table->VddcLevel[count].Smio |=
  1435. pi->vddc_voltage_table.entries[count].smio_low;
  1436. else
  1437. table->VddcLevel[count].Smio = 0;
  1438. }
  1439. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1440. return 0;
  1441. }
  1442. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1443. SMU7_Discrete_DpmTable *table)
  1444. {
  1445. unsigned int count;
  1446. struct ci_power_info *pi = ci_get_pi(rdev);
  1447. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1448. for (count = 0; count < table->VddciLevelCount; count++) {
  1449. ci_populate_smc_voltage_table(rdev,
  1450. &pi->vddci_voltage_table.entries[count],
  1451. &table->VddciLevel[count]);
  1452. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1453. table->VddciLevel[count].Smio |=
  1454. pi->vddci_voltage_table.entries[count].smio_low;
  1455. else
  1456. table->VddciLevel[count].Smio = 0;
  1457. }
  1458. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1459. return 0;
  1460. }
  1461. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1462. SMU7_Discrete_DpmTable *table)
  1463. {
  1464. struct ci_power_info *pi = ci_get_pi(rdev);
  1465. unsigned int count;
  1466. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1467. for (count = 0; count < table->MvddLevelCount; count++) {
  1468. ci_populate_smc_voltage_table(rdev,
  1469. &pi->mvdd_voltage_table.entries[count],
  1470. &table->MvddLevel[count]);
  1471. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1472. table->MvddLevel[count].Smio |=
  1473. pi->mvdd_voltage_table.entries[count].smio_low;
  1474. else
  1475. table->MvddLevel[count].Smio = 0;
  1476. }
  1477. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1478. return 0;
  1479. }
  1480. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1481. SMU7_Discrete_DpmTable *table)
  1482. {
  1483. int ret;
  1484. ret = ci_populate_smc_vddc_table(rdev, table);
  1485. if (ret)
  1486. return ret;
  1487. ret = ci_populate_smc_vddci_table(rdev, table);
  1488. if (ret)
  1489. return ret;
  1490. ret = ci_populate_smc_mvdd_table(rdev, table);
  1491. if (ret)
  1492. return ret;
  1493. return 0;
  1494. }
  1495. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1496. SMU7_Discrete_VoltageLevel *voltage)
  1497. {
  1498. struct ci_power_info *pi = ci_get_pi(rdev);
  1499. u32 i = 0;
  1500. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1501. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1502. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1503. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1504. break;
  1505. }
  1506. }
  1507. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1508. return -EINVAL;
  1509. }
  1510. return -EINVAL;
  1511. }
  1512. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1513. struct atom_voltage_table_entry *voltage_table,
  1514. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1515. {
  1516. u16 v_index, idx;
  1517. bool voltage_found = false;
  1518. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1519. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1520. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1521. return -EINVAL;
  1522. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1523. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1524. if (voltage_table->value ==
  1525. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1526. voltage_found = true;
  1527. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1528. idx = v_index;
  1529. else
  1530. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1531. *std_voltage_lo_sidd =
  1532. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1533. *std_voltage_hi_sidd =
  1534. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1535. break;
  1536. }
  1537. }
  1538. if (!voltage_found) {
  1539. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1540. if (voltage_table->value <=
  1541. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1542. voltage_found = true;
  1543. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1544. idx = v_index;
  1545. else
  1546. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1547. *std_voltage_lo_sidd =
  1548. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1549. *std_voltage_hi_sidd =
  1550. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1551. break;
  1552. }
  1553. }
  1554. }
  1555. }
  1556. return 0;
  1557. }
  1558. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1559. const struct radeon_phase_shedding_limits_table *limits,
  1560. u32 sclk,
  1561. u32 *phase_shedding)
  1562. {
  1563. unsigned int i;
  1564. *phase_shedding = 1;
  1565. for (i = 0; i < limits->count; i++) {
  1566. if (sclk < limits->entries[i].sclk) {
  1567. *phase_shedding = i;
  1568. break;
  1569. }
  1570. }
  1571. }
  1572. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1573. const struct radeon_phase_shedding_limits_table *limits,
  1574. u32 mclk,
  1575. u32 *phase_shedding)
  1576. {
  1577. unsigned int i;
  1578. *phase_shedding = 1;
  1579. for (i = 0; i < limits->count; i++) {
  1580. if (mclk < limits->entries[i].mclk) {
  1581. *phase_shedding = i;
  1582. break;
  1583. }
  1584. }
  1585. }
  1586. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1587. {
  1588. struct ci_power_info *pi = ci_get_pi(rdev);
  1589. u32 tmp;
  1590. int ret;
  1591. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1592. &tmp, pi->sram_end);
  1593. if (ret)
  1594. return ret;
  1595. tmp &= 0x00FFFFFF;
  1596. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1597. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1598. tmp, pi->sram_end);
  1599. }
  1600. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1601. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1602. u32 clock, u32 *voltage)
  1603. {
  1604. u32 i = 0;
  1605. if (allowed_clock_voltage_table->count == 0)
  1606. return -EINVAL;
  1607. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1608. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  1609. *voltage = allowed_clock_voltage_table->entries[i].v;
  1610. return 0;
  1611. }
  1612. }
  1613. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  1614. return 0;
  1615. }
  1616. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1617. u32 sclk, u32 min_sclk_in_sr)
  1618. {
  1619. u32 i;
  1620. u32 tmp;
  1621. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  1622. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  1623. if (sclk < min)
  1624. return 0;
  1625. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1626. tmp = sclk / (1 << i);
  1627. if (tmp >= min || i == 0)
  1628. break;
  1629. }
  1630. return (u8)i;
  1631. }
  1632. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1633. {
  1634. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1635. }
  1636. static int ci_reset_to_default(struct radeon_device *rdev)
  1637. {
  1638. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  1639. 0 : -EINVAL;
  1640. }
  1641. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  1642. {
  1643. u32 tmp;
  1644. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  1645. if (tmp == MC_CG_ARB_FREQ_F0)
  1646. return 0;
  1647. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1648. }
  1649. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  1650. u32 sclk,
  1651. u32 mclk,
  1652. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  1653. {
  1654. u32 dram_timing;
  1655. u32 dram_timing2;
  1656. u32 burst_time;
  1657. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  1658. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1659. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1660. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  1661. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  1662. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  1663. arb_regs->McArbBurstTime = (u8)burst_time;
  1664. return 0;
  1665. }
  1666. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  1667. {
  1668. struct ci_power_info *pi = ci_get_pi(rdev);
  1669. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  1670. u32 i, j;
  1671. int ret = 0;
  1672. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  1673. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  1674. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  1675. ret = ci_populate_memory_timing_parameters(rdev,
  1676. pi->dpm_table.sclk_table.dpm_levels[i].value,
  1677. pi->dpm_table.mclk_table.dpm_levels[j].value,
  1678. &arb_regs.entries[i][j]);
  1679. if (ret)
  1680. break;
  1681. }
  1682. }
  1683. if (ret == 0)
  1684. ret = ci_copy_bytes_to_smc(rdev,
  1685. pi->arb_table_start,
  1686. (u8 *)&arb_regs,
  1687. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  1688. pi->sram_end);
  1689. return ret;
  1690. }
  1691. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  1692. {
  1693. struct ci_power_info *pi = ci_get_pi(rdev);
  1694. if (pi->need_update_smu7_dpm_table == 0)
  1695. return 0;
  1696. return ci_do_program_memory_timing_parameters(rdev);
  1697. }
  1698. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  1699. struct radeon_ps *radeon_boot_state)
  1700. {
  1701. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  1702. struct ci_power_info *pi = ci_get_pi(rdev);
  1703. u32 level = 0;
  1704. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  1705. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  1706. boot_state->performance_levels[0].sclk) {
  1707. pi->smc_state_table.GraphicsBootLevel = level;
  1708. break;
  1709. }
  1710. }
  1711. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  1712. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  1713. boot_state->performance_levels[0].mclk) {
  1714. pi->smc_state_table.MemoryBootLevel = level;
  1715. break;
  1716. }
  1717. }
  1718. }
  1719. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  1720. {
  1721. u32 i;
  1722. u32 mask_value = 0;
  1723. for (i = dpm_table->count; i > 0; i--) {
  1724. mask_value = mask_value << 1;
  1725. if (dpm_table->dpm_levels[i-1].enabled)
  1726. mask_value |= 0x1;
  1727. else
  1728. mask_value &= 0xFFFFFFFE;
  1729. }
  1730. return mask_value;
  1731. }
  1732. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  1733. SMU7_Discrete_DpmTable *table)
  1734. {
  1735. struct ci_power_info *pi = ci_get_pi(rdev);
  1736. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  1737. u32 i;
  1738. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  1739. table->LinkLevel[i].PcieGenSpeed =
  1740. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  1741. table->LinkLevel[i].PcieLaneCount =
  1742. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  1743. table->LinkLevel[i].EnabledForActivity = 1;
  1744. table->LinkLevel[i].DownT = cpu_to_be32(5);
  1745. table->LinkLevel[i].UpT = cpu_to_be32(30);
  1746. }
  1747. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  1748. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  1749. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  1750. }
  1751. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  1752. SMU7_Discrete_DpmTable *table)
  1753. {
  1754. u32 count;
  1755. struct atom_clock_dividers dividers;
  1756. int ret = -EINVAL;
  1757. table->UvdLevelCount =
  1758. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  1759. for (count = 0; count < table->UvdLevelCount; count++) {
  1760. table->UvdLevel[count].VclkFrequency =
  1761. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  1762. table->UvdLevel[count].DclkFrequency =
  1763. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  1764. table->UvdLevel[count].MinVddc =
  1765. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1766. table->UvdLevel[count].MinVddcPhases = 1;
  1767. ret = radeon_atom_get_clock_dividers(rdev,
  1768. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1769. table->UvdLevel[count].VclkFrequency, false, &dividers);
  1770. if (ret)
  1771. return ret;
  1772. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  1773. ret = radeon_atom_get_clock_dividers(rdev,
  1774. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1775. table->UvdLevel[count].DclkFrequency, false, &dividers);
  1776. if (ret)
  1777. return ret;
  1778. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  1779. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  1780. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  1781. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  1782. }
  1783. return ret;
  1784. }
  1785. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  1786. SMU7_Discrete_DpmTable *table)
  1787. {
  1788. u32 count;
  1789. struct atom_clock_dividers dividers;
  1790. int ret = -EINVAL;
  1791. table->VceLevelCount =
  1792. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  1793. for (count = 0; count < table->VceLevelCount; count++) {
  1794. table->VceLevel[count].Frequency =
  1795. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  1796. table->VceLevel[count].MinVoltage =
  1797. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1798. table->VceLevel[count].MinPhases = 1;
  1799. ret = radeon_atom_get_clock_dividers(rdev,
  1800. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1801. table->VceLevel[count].Frequency, false, &dividers);
  1802. if (ret)
  1803. return ret;
  1804. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  1805. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  1806. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  1807. }
  1808. return ret;
  1809. }
  1810. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  1811. SMU7_Discrete_DpmTable *table)
  1812. {
  1813. u32 count;
  1814. struct atom_clock_dividers dividers;
  1815. int ret = -EINVAL;
  1816. table->AcpLevelCount = (u8)
  1817. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  1818. for (count = 0; count < table->AcpLevelCount; count++) {
  1819. table->AcpLevel[count].Frequency =
  1820. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  1821. table->AcpLevel[count].MinVoltage =
  1822. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  1823. table->AcpLevel[count].MinPhases = 1;
  1824. ret = radeon_atom_get_clock_dividers(rdev,
  1825. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1826. table->AcpLevel[count].Frequency, false, &dividers);
  1827. if (ret)
  1828. return ret;
  1829. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  1830. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  1831. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  1832. }
  1833. return ret;
  1834. }
  1835. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  1836. SMU7_Discrete_DpmTable *table)
  1837. {
  1838. u32 count;
  1839. struct atom_clock_dividers dividers;
  1840. int ret = -EINVAL;
  1841. table->SamuLevelCount =
  1842. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  1843. for (count = 0; count < table->SamuLevelCount; count++) {
  1844. table->SamuLevel[count].Frequency =
  1845. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  1846. table->SamuLevel[count].MinVoltage =
  1847. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1848. table->SamuLevel[count].MinPhases = 1;
  1849. ret = radeon_atom_get_clock_dividers(rdev,
  1850. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1851. table->SamuLevel[count].Frequency, false, &dividers);
  1852. if (ret)
  1853. return ret;
  1854. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  1855. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  1856. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  1857. }
  1858. return ret;
  1859. }
  1860. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  1861. u32 memory_clock,
  1862. SMU7_Discrete_MemoryLevel *mclk,
  1863. bool strobe_mode,
  1864. bool dll_state_on)
  1865. {
  1866. struct ci_power_info *pi = ci_get_pi(rdev);
  1867. u32 dll_cntl = pi->clock_registers.dll_cntl;
  1868. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  1869. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  1870. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  1871. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  1872. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  1873. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  1874. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  1875. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  1876. struct atom_mpll_param mpll_param;
  1877. int ret;
  1878. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  1879. if (ret)
  1880. return ret;
  1881. mpll_func_cntl &= ~BWCTRL_MASK;
  1882. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  1883. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  1884. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  1885. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  1886. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  1887. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  1888. if (pi->mem_gddr5) {
  1889. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  1890. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  1891. YCLK_POST_DIV(mpll_param.post_div);
  1892. }
  1893. if (pi->caps_mclk_ss_support) {
  1894. struct radeon_atom_ss ss;
  1895. u32 freq_nom;
  1896. u32 tmp;
  1897. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1898. if (pi->mem_gddr5)
  1899. freq_nom = memory_clock * 4;
  1900. else
  1901. freq_nom = memory_clock * 2;
  1902. tmp = (freq_nom / reference_clock);
  1903. tmp = tmp * tmp;
  1904. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1905. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  1906. u32 clks = reference_clock * 5 / ss.rate;
  1907. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  1908. mpll_ss1 &= ~CLKV_MASK;
  1909. mpll_ss1 |= CLKV(clkv);
  1910. mpll_ss2 &= ~CLKS_MASK;
  1911. mpll_ss2 |= CLKS(clks);
  1912. }
  1913. }
  1914. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1915. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  1916. if (dll_state_on)
  1917. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  1918. else
  1919. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  1920. mclk->MclkFrequency = memory_clock;
  1921. mclk->MpllFuncCntl = mpll_func_cntl;
  1922. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  1923. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  1924. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  1925. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  1926. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  1927. mclk->DllCntl = dll_cntl;
  1928. mclk->MpllSs1 = mpll_ss1;
  1929. mclk->MpllSs2 = mpll_ss2;
  1930. return 0;
  1931. }
  1932. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  1933. u32 memory_clock,
  1934. SMU7_Discrete_MemoryLevel *memory_level)
  1935. {
  1936. struct ci_power_info *pi = ci_get_pi(rdev);
  1937. int ret;
  1938. bool dll_state_on;
  1939. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  1940. ret = ci_get_dependency_volt_by_clk(rdev,
  1941. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1942. memory_clock, &memory_level->MinVddc);
  1943. if (ret)
  1944. return ret;
  1945. }
  1946. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  1947. ret = ci_get_dependency_volt_by_clk(rdev,
  1948. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1949. memory_clock, &memory_level->MinVddci);
  1950. if (ret)
  1951. return ret;
  1952. }
  1953. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  1954. ret = ci_get_dependency_volt_by_clk(rdev,
  1955. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1956. memory_clock, &memory_level->MinMvdd);
  1957. if (ret)
  1958. return ret;
  1959. }
  1960. memory_level->MinVddcPhases = 1;
  1961. if (pi->vddc_phase_shed_control)
  1962. ci_populate_phase_value_based_on_mclk(rdev,
  1963. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  1964. memory_clock,
  1965. &memory_level->MinVddcPhases);
  1966. memory_level->EnabledForThrottle = 1;
  1967. memory_level->EnabledForActivity = 1;
  1968. memory_level->UpH = 0;
  1969. memory_level->DownH = 100;
  1970. memory_level->VoltageDownH = 0;
  1971. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  1972. memory_level->StutterEnable = false;
  1973. memory_level->StrobeEnable = false;
  1974. memory_level->EdcReadEnable = false;
  1975. memory_level->EdcWriteEnable = false;
  1976. memory_level->RttEnable = false;
  1977. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  1978. if (pi->mclk_stutter_mode_threshold &&
  1979. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  1980. (pi->uvd_enabled == false) &&
  1981. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  1982. (rdev->pm.dpm.new_active_crtc_count <= 2))
  1983. memory_level->StutterEnable = true;
  1984. if (pi->mclk_strobe_mode_threshold &&
  1985. (memory_clock <= pi->mclk_strobe_mode_threshold))
  1986. memory_level->StrobeEnable = 1;
  1987. if (pi->mem_gddr5) {
  1988. memory_level->StrobeRatio =
  1989. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  1990. if (pi->mclk_edc_enable_threshold &&
  1991. (memory_clock > pi->mclk_edc_enable_threshold))
  1992. memory_level->EdcReadEnable = true;
  1993. if (pi->mclk_edc_wr_enable_threshold &&
  1994. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  1995. memory_level->EdcWriteEnable = true;
  1996. if (memory_level->StrobeEnable) {
  1997. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  1998. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  1999. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2000. else
  2001. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2002. } else {
  2003. dll_state_on = pi->dll_default_on;
  2004. }
  2005. } else {
  2006. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2007. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2008. }
  2009. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2010. if (ret)
  2011. return ret;
  2012. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2013. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2014. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2015. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2016. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2017. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2018. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2019. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2020. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2021. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2022. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2023. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2024. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2025. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2026. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2027. return 0;
  2028. }
  2029. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2030. SMU7_Discrete_DpmTable *table)
  2031. {
  2032. struct ci_power_info *pi = ci_get_pi(rdev);
  2033. struct atom_clock_dividers dividers;
  2034. SMU7_Discrete_VoltageLevel voltage_level;
  2035. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2036. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2037. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2038. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2039. int ret;
  2040. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2041. if (pi->acpi_vddc)
  2042. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2043. else
  2044. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2045. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2046. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2047. ret = radeon_atom_get_clock_dividers(rdev,
  2048. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2049. table->ACPILevel.SclkFrequency, false, &dividers);
  2050. if (ret)
  2051. return ret;
  2052. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2053. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2054. table->ACPILevel.DeepSleepDivId = 0;
  2055. spll_func_cntl &= ~SPLL_PWRON;
  2056. spll_func_cntl |= SPLL_RESET;
  2057. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2058. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2059. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2060. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2061. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2062. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2063. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2064. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2065. table->ACPILevel.CcPwrDynRm = 0;
  2066. table->ACPILevel.CcPwrDynRm1 = 0;
  2067. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2068. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2069. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2070. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2071. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2072. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2073. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2074. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2075. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2076. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2077. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2078. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2079. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2080. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2081. if (pi->acpi_vddci)
  2082. table->MemoryACPILevel.MinVddci =
  2083. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2084. else
  2085. table->MemoryACPILevel.MinVddci =
  2086. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2087. }
  2088. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2089. table->MemoryACPILevel.MinMvdd = 0;
  2090. else
  2091. table->MemoryACPILevel.MinMvdd =
  2092. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2093. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2094. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2095. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2096. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2097. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2098. table->MemoryACPILevel.MpllAdFuncCntl =
  2099. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2100. table->MemoryACPILevel.MpllDqFuncCntl =
  2101. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2102. table->MemoryACPILevel.MpllFuncCntl =
  2103. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2104. table->MemoryACPILevel.MpllFuncCntl_1 =
  2105. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2106. table->MemoryACPILevel.MpllFuncCntl_2 =
  2107. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2108. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2109. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2110. table->MemoryACPILevel.EnabledForThrottle = 0;
  2111. table->MemoryACPILevel.EnabledForActivity = 0;
  2112. table->MemoryACPILevel.UpH = 0;
  2113. table->MemoryACPILevel.DownH = 100;
  2114. table->MemoryACPILevel.VoltageDownH = 0;
  2115. table->MemoryACPILevel.ActivityLevel =
  2116. cpu_to_be16((u16)pi->mclk_activity_target);
  2117. table->MemoryACPILevel.StutterEnable = false;
  2118. table->MemoryACPILevel.StrobeEnable = false;
  2119. table->MemoryACPILevel.EdcReadEnable = false;
  2120. table->MemoryACPILevel.EdcWriteEnable = false;
  2121. table->MemoryACPILevel.RttEnable = false;
  2122. return 0;
  2123. }
  2124. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2125. {
  2126. struct ci_power_info *pi = ci_get_pi(rdev);
  2127. struct ci_ulv_parm *ulv = &pi->ulv;
  2128. if (ulv->supported) {
  2129. if (enable)
  2130. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2131. 0 : -EINVAL;
  2132. else
  2133. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2134. 0 : -EINVAL;
  2135. }
  2136. return 0;
  2137. }
  2138. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2139. SMU7_Discrete_Ulv *state)
  2140. {
  2141. struct ci_power_info *pi = ci_get_pi(rdev);
  2142. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2143. state->CcPwrDynRm = 0;
  2144. state->CcPwrDynRm1 = 0;
  2145. if (ulv_voltage == 0) {
  2146. pi->ulv.supported = false;
  2147. return 0;
  2148. }
  2149. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2150. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2151. state->VddcOffset = 0;
  2152. else
  2153. state->VddcOffset =
  2154. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2155. } else {
  2156. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2157. state->VddcOffsetVid = 0;
  2158. else
  2159. state->VddcOffsetVid = (u8)
  2160. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2161. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2162. }
  2163. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2164. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2165. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2166. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2167. return 0;
  2168. }
  2169. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2170. u32 engine_clock,
  2171. SMU7_Discrete_GraphicsLevel *sclk)
  2172. {
  2173. struct ci_power_info *pi = ci_get_pi(rdev);
  2174. struct atom_clock_dividers dividers;
  2175. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2176. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2177. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2178. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2179. u32 reference_clock = rdev->clock.spll.reference_freq;
  2180. u32 reference_divider;
  2181. u32 fbdiv;
  2182. int ret;
  2183. ret = radeon_atom_get_clock_dividers(rdev,
  2184. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2185. engine_clock, false, &dividers);
  2186. if (ret)
  2187. return ret;
  2188. reference_divider = 1 + dividers.ref_div;
  2189. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2190. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2191. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2192. spll_func_cntl_3 |= SPLL_DITHEN;
  2193. if (pi->caps_sclk_ss_support) {
  2194. struct radeon_atom_ss ss;
  2195. u32 vco_freq = engine_clock * dividers.post_div;
  2196. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2197. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2198. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2199. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2200. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2201. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2202. cg_spll_spread_spectrum |= SSEN;
  2203. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2204. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2205. }
  2206. }
  2207. sclk->SclkFrequency = engine_clock;
  2208. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2209. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2210. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2211. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2212. sclk->SclkDid = (u8)dividers.post_divider;
  2213. return 0;
  2214. }
  2215. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2216. u32 engine_clock,
  2217. u16 sclk_activity_level_t,
  2218. SMU7_Discrete_GraphicsLevel *graphic_level)
  2219. {
  2220. struct ci_power_info *pi = ci_get_pi(rdev);
  2221. int ret;
  2222. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2223. if (ret)
  2224. return ret;
  2225. ret = ci_get_dependency_volt_by_clk(rdev,
  2226. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2227. engine_clock, &graphic_level->MinVddc);
  2228. if (ret)
  2229. return ret;
  2230. graphic_level->SclkFrequency = engine_clock;
  2231. graphic_level->Flags = 0;
  2232. graphic_level->MinVddcPhases = 1;
  2233. if (pi->vddc_phase_shed_control)
  2234. ci_populate_phase_value_based_on_sclk(rdev,
  2235. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2236. engine_clock,
  2237. &graphic_level->MinVddcPhases);
  2238. graphic_level->ActivityLevel = sclk_activity_level_t;
  2239. graphic_level->CcPwrDynRm = 0;
  2240. graphic_level->CcPwrDynRm1 = 0;
  2241. graphic_level->EnabledForActivity = 1;
  2242. graphic_level->EnabledForThrottle = 1;
  2243. graphic_level->UpH = 0;
  2244. graphic_level->DownH = 0;
  2245. graphic_level->VoltageDownH = 0;
  2246. graphic_level->PowerThrottle = 0;
  2247. if (pi->caps_sclk_ds)
  2248. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2249. engine_clock,
  2250. CISLAND_MINIMUM_ENGINE_CLOCK);
  2251. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2252. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2253. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2254. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2255. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2256. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2257. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2258. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2259. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2260. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2261. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2262. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2263. return 0;
  2264. }
  2265. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2266. {
  2267. struct ci_power_info *pi = ci_get_pi(rdev);
  2268. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2269. u32 level_array_address = pi->dpm_table_start +
  2270. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2271. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2272. SMU7_MAX_LEVELS_GRAPHICS;
  2273. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2274. u32 i, ret;
  2275. memset(levels, 0, level_array_size);
  2276. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2277. ret = ci_populate_single_graphic_level(rdev,
  2278. dpm_table->sclk_table.dpm_levels[i].value,
  2279. (u16)pi->activity_target[i],
  2280. &pi->smc_state_table.GraphicsLevel[i]);
  2281. if (ret)
  2282. return ret;
  2283. if (i == (dpm_table->sclk_table.count - 1))
  2284. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2285. PPSMC_DISPLAY_WATERMARK_HIGH;
  2286. }
  2287. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2288. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2289. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2290. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2291. (u8 *)levels, level_array_size,
  2292. pi->sram_end);
  2293. if (ret)
  2294. return ret;
  2295. return 0;
  2296. }
  2297. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2298. SMU7_Discrete_Ulv *ulv_level)
  2299. {
  2300. return ci_populate_ulv_level(rdev, ulv_level);
  2301. }
  2302. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2303. {
  2304. struct ci_power_info *pi = ci_get_pi(rdev);
  2305. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2306. u32 level_array_address = pi->dpm_table_start +
  2307. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2308. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2309. SMU7_MAX_LEVELS_MEMORY;
  2310. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2311. u32 i, ret;
  2312. memset(levels, 0, level_array_size);
  2313. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2314. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2315. return -EINVAL;
  2316. ret = ci_populate_single_memory_level(rdev,
  2317. dpm_table->mclk_table.dpm_levels[i].value,
  2318. &pi->smc_state_table.MemoryLevel[i]);
  2319. if (ret)
  2320. return ret;
  2321. }
  2322. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2323. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2324. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2325. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2326. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2327. PPSMC_DISPLAY_WATERMARK_HIGH;
  2328. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2329. (u8 *)levels, level_array_size,
  2330. pi->sram_end);
  2331. if (ret)
  2332. return ret;
  2333. return 0;
  2334. }
  2335. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2336. struct ci_single_dpm_table* dpm_table,
  2337. u32 count)
  2338. {
  2339. u32 i;
  2340. dpm_table->count = count;
  2341. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2342. dpm_table->dpm_levels[i].enabled = false;
  2343. }
  2344. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2345. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2346. {
  2347. dpm_table->dpm_levels[index].value = pcie_gen;
  2348. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2349. dpm_table->dpm_levels[index].enabled = true;
  2350. }
  2351. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2352. {
  2353. struct ci_power_info *pi = ci_get_pi(rdev);
  2354. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2355. return -EINVAL;
  2356. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2357. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2358. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2359. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2360. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2361. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2362. }
  2363. ci_reset_single_dpm_table(rdev,
  2364. &pi->dpm_table.pcie_speed_table,
  2365. SMU7_MAX_LEVELS_LINK);
  2366. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2367. pi->pcie_gen_powersaving.min,
  2368. pi->pcie_lane_powersaving.min);
  2369. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2370. pi->pcie_gen_performance.min,
  2371. pi->pcie_lane_performance.min);
  2372. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2373. pi->pcie_gen_powersaving.min,
  2374. pi->pcie_lane_powersaving.max);
  2375. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2376. pi->pcie_gen_performance.min,
  2377. pi->pcie_lane_performance.max);
  2378. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2379. pi->pcie_gen_powersaving.max,
  2380. pi->pcie_lane_powersaving.max);
  2381. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2382. pi->pcie_gen_performance.max,
  2383. pi->pcie_lane_performance.max);
  2384. pi->dpm_table.pcie_speed_table.count = 6;
  2385. return 0;
  2386. }
  2387. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2388. {
  2389. struct ci_power_info *pi = ci_get_pi(rdev);
  2390. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2391. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2392. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2393. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2394. struct radeon_cac_leakage_table *std_voltage_table =
  2395. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2396. u32 i;
  2397. if (allowed_sclk_vddc_table == NULL)
  2398. return -EINVAL;
  2399. if (allowed_sclk_vddc_table->count < 1)
  2400. return -EINVAL;
  2401. if (allowed_mclk_table == NULL)
  2402. return -EINVAL;
  2403. if (allowed_mclk_table->count < 1)
  2404. return -EINVAL;
  2405. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2406. ci_reset_single_dpm_table(rdev,
  2407. &pi->dpm_table.sclk_table,
  2408. SMU7_MAX_LEVELS_GRAPHICS);
  2409. ci_reset_single_dpm_table(rdev,
  2410. &pi->dpm_table.mclk_table,
  2411. SMU7_MAX_LEVELS_MEMORY);
  2412. ci_reset_single_dpm_table(rdev,
  2413. &pi->dpm_table.vddc_table,
  2414. SMU7_MAX_LEVELS_VDDC);
  2415. ci_reset_single_dpm_table(rdev,
  2416. &pi->dpm_table.vddci_table,
  2417. SMU7_MAX_LEVELS_VDDCI);
  2418. ci_reset_single_dpm_table(rdev,
  2419. &pi->dpm_table.mvdd_table,
  2420. SMU7_MAX_LEVELS_MVDD);
  2421. pi->dpm_table.sclk_table.count = 0;
  2422. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2423. if ((i == 0) ||
  2424. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2425. allowed_sclk_vddc_table->entries[i].clk)) {
  2426. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2427. allowed_sclk_vddc_table->entries[i].clk;
  2428. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled = true;
  2429. pi->dpm_table.sclk_table.count++;
  2430. }
  2431. }
  2432. pi->dpm_table.mclk_table.count = 0;
  2433. for (i = 0; i < allowed_mclk_table->count; i++) {
  2434. if ((i==0) ||
  2435. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2436. allowed_mclk_table->entries[i].clk)) {
  2437. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2438. allowed_mclk_table->entries[i].clk;
  2439. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled = true;
  2440. pi->dpm_table.mclk_table.count++;
  2441. }
  2442. }
  2443. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2444. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2445. allowed_sclk_vddc_table->entries[i].v;
  2446. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2447. std_voltage_table->entries[i].leakage;
  2448. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2449. }
  2450. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2451. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2452. if (allowed_mclk_table) {
  2453. for (i = 0; i < allowed_mclk_table->count; i++) {
  2454. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2455. allowed_mclk_table->entries[i].v;
  2456. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2457. }
  2458. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2459. }
  2460. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2461. if (allowed_mclk_table) {
  2462. for (i = 0; i < allowed_mclk_table->count; i++) {
  2463. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2464. allowed_mclk_table->entries[i].v;
  2465. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2466. }
  2467. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2468. }
  2469. ci_setup_default_pcie_tables(rdev);
  2470. return 0;
  2471. }
  2472. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2473. u32 value, u32 *boot_level)
  2474. {
  2475. u32 i;
  2476. int ret = -EINVAL;
  2477. for(i = 0; i < table->count; i++) {
  2478. if (value == table->dpm_levels[i].value) {
  2479. *boot_level = i;
  2480. ret = 0;
  2481. }
  2482. }
  2483. return ret;
  2484. }
  2485. static int ci_init_smc_table(struct radeon_device *rdev)
  2486. {
  2487. struct ci_power_info *pi = ci_get_pi(rdev);
  2488. struct ci_ulv_parm *ulv = &pi->ulv;
  2489. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2490. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2491. int ret;
  2492. ret = ci_setup_default_dpm_tables(rdev);
  2493. if (ret)
  2494. return ret;
  2495. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2496. ci_populate_smc_voltage_tables(rdev, table);
  2497. ci_init_fps_limits(rdev);
  2498. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2499. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2500. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2501. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2502. if (pi->mem_gddr5)
  2503. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2504. if (ulv->supported) {
  2505. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2506. if (ret)
  2507. return ret;
  2508. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2509. }
  2510. ret = ci_populate_all_graphic_levels(rdev);
  2511. if (ret)
  2512. return ret;
  2513. ret = ci_populate_all_memory_levels(rdev);
  2514. if (ret)
  2515. return ret;
  2516. ci_populate_smc_link_level(rdev, table);
  2517. ret = ci_populate_smc_acpi_level(rdev, table);
  2518. if (ret)
  2519. return ret;
  2520. ret = ci_populate_smc_vce_level(rdev, table);
  2521. if (ret)
  2522. return ret;
  2523. ret = ci_populate_smc_acp_level(rdev, table);
  2524. if (ret)
  2525. return ret;
  2526. ret = ci_populate_smc_samu_level(rdev, table);
  2527. if (ret)
  2528. return ret;
  2529. ret = ci_do_program_memory_timing_parameters(rdev);
  2530. if (ret)
  2531. return ret;
  2532. ret = ci_populate_smc_uvd_level(rdev, table);
  2533. if (ret)
  2534. return ret;
  2535. table->UvdBootLevel = 0;
  2536. table->VceBootLevel = 0;
  2537. table->AcpBootLevel = 0;
  2538. table->SamuBootLevel = 0;
  2539. table->GraphicsBootLevel = 0;
  2540. table->MemoryBootLevel = 0;
  2541. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2542. pi->vbios_boot_state.sclk_bootup_value,
  2543. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2544. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2545. pi->vbios_boot_state.mclk_bootup_value,
  2546. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2547. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2548. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2549. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2550. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2551. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2552. if (ret)
  2553. return ret;
  2554. table->UVDInterval = 1;
  2555. table->VCEInterval = 1;
  2556. table->ACPInterval = 1;
  2557. table->SAMUInterval = 1;
  2558. table->GraphicsVoltageChangeEnable = 1;
  2559. table->GraphicsThermThrottleEnable = 1;
  2560. table->GraphicsInterval = 1;
  2561. table->VoltageInterval = 1;
  2562. table->ThermalInterval = 1;
  2563. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2564. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2565. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2566. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2567. table->MemoryVoltageChangeEnable = 1;
  2568. table->MemoryInterval = 1;
  2569. table->VoltageResponseTime = 0;
  2570. table->VddcVddciDelta = 4000;
  2571. table->PhaseResponseTime = 0;
  2572. table->MemoryThermThrottleEnable = 1;
  2573. table->PCIeBootLinkLevel = 0;
  2574. table->PCIeGenInterval = 1;
  2575. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  2576. table->SVI2Enable = 1;
  2577. else
  2578. table->SVI2Enable = 0;
  2579. table->ThermGpio = 17;
  2580. table->SclkStepSize = 0x4000;
  2581. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  2582. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  2583. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  2584. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  2585. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  2586. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  2587. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  2588. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  2589. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  2590. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  2591. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  2592. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  2593. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  2594. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  2595. ret = ci_copy_bytes_to_smc(rdev,
  2596. pi->dpm_table_start +
  2597. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  2598. (u8 *)&table->SystemFlags,
  2599. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  2600. pi->sram_end);
  2601. if (ret)
  2602. return ret;
  2603. return 0;
  2604. }
  2605. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  2606. struct ci_single_dpm_table *dpm_table,
  2607. u32 low_limit, u32 high_limit)
  2608. {
  2609. u32 i;
  2610. for (i = 0; i < dpm_table->count; i++) {
  2611. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  2612. (dpm_table->dpm_levels[i].value > high_limit))
  2613. dpm_table->dpm_levels[i].enabled = false;
  2614. else
  2615. dpm_table->dpm_levels[i].enabled = true;
  2616. }
  2617. }
  2618. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  2619. u32 speed_low, u32 lanes_low,
  2620. u32 speed_high, u32 lanes_high)
  2621. {
  2622. struct ci_power_info *pi = ci_get_pi(rdev);
  2623. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  2624. u32 i, j;
  2625. for (i = 0; i < pcie_table->count; i++) {
  2626. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  2627. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  2628. (pcie_table->dpm_levels[i].value > speed_high) ||
  2629. (pcie_table->dpm_levels[i].param1 > lanes_high))
  2630. pcie_table->dpm_levels[i].enabled = false;
  2631. else
  2632. pcie_table->dpm_levels[i].enabled = true;
  2633. }
  2634. for (i = 0; i < pcie_table->count; i++) {
  2635. if (pcie_table->dpm_levels[i].enabled) {
  2636. for (j = i + 1; j < pcie_table->count; j++) {
  2637. if (pcie_table->dpm_levels[j].enabled) {
  2638. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  2639. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  2640. pcie_table->dpm_levels[j].enabled = false;
  2641. }
  2642. }
  2643. }
  2644. }
  2645. }
  2646. static int ci_trim_dpm_states(struct radeon_device *rdev,
  2647. struct radeon_ps *radeon_state)
  2648. {
  2649. struct ci_ps *state = ci_get_ps(radeon_state);
  2650. struct ci_power_info *pi = ci_get_pi(rdev);
  2651. u32 high_limit_count;
  2652. if (state->performance_level_count < 1)
  2653. return -EINVAL;
  2654. if (state->performance_level_count == 1)
  2655. high_limit_count = 0;
  2656. else
  2657. high_limit_count = 1;
  2658. ci_trim_single_dpm_states(rdev,
  2659. &pi->dpm_table.sclk_table,
  2660. state->performance_levels[0].sclk,
  2661. state->performance_levels[high_limit_count].sclk);
  2662. ci_trim_single_dpm_states(rdev,
  2663. &pi->dpm_table.mclk_table,
  2664. state->performance_levels[0].mclk,
  2665. state->performance_levels[high_limit_count].mclk);
  2666. ci_trim_pcie_dpm_states(rdev,
  2667. state->performance_levels[0].pcie_gen,
  2668. state->performance_levels[0].pcie_lane,
  2669. state->performance_levels[high_limit_count].pcie_gen,
  2670. state->performance_levels[high_limit_count].pcie_lane);
  2671. return 0;
  2672. }
  2673. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  2674. {
  2675. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  2676. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  2677. struct radeon_clock_voltage_dependency_table *vddc_table =
  2678. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2679. u32 requested_voltage = 0;
  2680. u32 i;
  2681. if (disp_voltage_table == NULL)
  2682. return -EINVAL;
  2683. if (!disp_voltage_table->count)
  2684. return -EINVAL;
  2685. for (i = 0; i < disp_voltage_table->count; i++) {
  2686. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  2687. requested_voltage = disp_voltage_table->entries[i].v;
  2688. }
  2689. for (i = 0; i < vddc_table->count; i++) {
  2690. if (requested_voltage <= vddc_table->entries[i].v) {
  2691. requested_voltage = vddc_table->entries[i].v;
  2692. return (ci_send_msg_to_smc_with_parameter(rdev,
  2693. PPSMC_MSG_VddC_Request,
  2694. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  2695. 0 : -EINVAL;
  2696. }
  2697. }
  2698. return -EINVAL;
  2699. }
  2700. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  2701. {
  2702. struct ci_power_info *pi = ci_get_pi(rdev);
  2703. PPSMC_Result result;
  2704. if (!pi->sclk_dpm_key_disabled) {
  2705. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  2706. result = ci_send_msg_to_smc_with_parameter(rdev,
  2707. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2708. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  2709. if (result != PPSMC_Result_OK)
  2710. return -EINVAL;
  2711. }
  2712. }
  2713. if (!pi->mclk_dpm_key_disabled) {
  2714. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  2715. result = ci_send_msg_to_smc_with_parameter(rdev,
  2716. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2717. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2718. if (result != PPSMC_Result_OK)
  2719. return -EINVAL;
  2720. }
  2721. }
  2722. if (!pi->pcie_dpm_key_disabled) {
  2723. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  2724. result = ci_send_msg_to_smc_with_parameter(rdev,
  2725. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  2726. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  2727. if (result != PPSMC_Result_OK)
  2728. return -EINVAL;
  2729. }
  2730. }
  2731. ci_apply_disp_minimum_voltage_request(rdev);
  2732. return 0;
  2733. }
  2734. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  2735. struct radeon_ps *radeon_state)
  2736. {
  2737. struct ci_power_info *pi = ci_get_pi(rdev);
  2738. struct ci_ps *state = ci_get_ps(radeon_state);
  2739. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  2740. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2741. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  2742. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2743. u32 i;
  2744. pi->need_update_smu7_dpm_table = 0;
  2745. for (i = 0; i < sclk_table->count; i++) {
  2746. if (sclk == sclk_table->dpm_levels[i].value)
  2747. break;
  2748. }
  2749. if (i >= sclk_table->count) {
  2750. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  2751. } else {
  2752. /* XXX check display min clock requirements */
  2753. if (0 != CISLAND_MINIMUM_ENGINE_CLOCK)
  2754. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  2755. }
  2756. for (i = 0; i < mclk_table->count; i++) {
  2757. if (mclk == mclk_table->dpm_levels[i].value)
  2758. break;
  2759. }
  2760. if (i >= mclk_table->count)
  2761. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  2762. if (rdev->pm.dpm.current_active_crtc_count !=
  2763. rdev->pm.dpm.new_active_crtc_count)
  2764. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  2765. }
  2766. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  2767. struct radeon_ps *radeon_state)
  2768. {
  2769. struct ci_power_info *pi = ci_get_pi(rdev);
  2770. struct ci_ps *state = ci_get_ps(radeon_state);
  2771. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2772. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2773. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2774. int ret;
  2775. if (!pi->need_update_smu7_dpm_table)
  2776. return 0;
  2777. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  2778. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  2779. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  2780. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  2781. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  2782. ret = ci_populate_all_graphic_levels(rdev);
  2783. if (ret)
  2784. return ret;
  2785. }
  2786. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  2787. ret = ci_populate_all_memory_levels(rdev);
  2788. if (ret)
  2789. return ret;
  2790. }
  2791. return 0;
  2792. }
  2793. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  2794. {
  2795. struct ci_power_info *pi = ci_get_pi(rdev);
  2796. const struct radeon_clock_and_voltage_limits *max_limits;
  2797. int i;
  2798. if (rdev->pm.dpm.ac_power)
  2799. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2800. else
  2801. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2802. if (enable) {
  2803. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  2804. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2805. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2806. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  2807. if (!pi->caps_uvd_dpm)
  2808. break;
  2809. }
  2810. }
  2811. ci_send_msg_to_smc_with_parameter(rdev,
  2812. PPSMC_MSG_UVDDPM_SetEnabledMask,
  2813. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  2814. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2815. pi->uvd_enabled = true;
  2816. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  2817. ci_send_msg_to_smc_with_parameter(rdev,
  2818. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2819. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2820. }
  2821. } else {
  2822. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2823. pi->uvd_enabled = false;
  2824. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  2825. ci_send_msg_to_smc_with_parameter(rdev,
  2826. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2827. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2828. }
  2829. }
  2830. return (ci_send_msg_to_smc(rdev, enable ?
  2831. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  2832. 0 : -EINVAL;
  2833. }
  2834. #if 0
  2835. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  2836. {
  2837. struct ci_power_info *pi = ci_get_pi(rdev);
  2838. const struct radeon_clock_and_voltage_limits *max_limits;
  2839. int i;
  2840. if (rdev->pm.dpm.ac_power)
  2841. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2842. else
  2843. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2844. if (enable) {
  2845. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  2846. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2847. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2848. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  2849. if (!pi->caps_vce_dpm)
  2850. break;
  2851. }
  2852. }
  2853. ci_send_msg_to_smc_with_parameter(rdev,
  2854. PPSMC_MSG_VCEDPM_SetEnabledMask,
  2855. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  2856. }
  2857. return (ci_send_msg_to_smc(rdev, enable ?
  2858. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  2859. 0 : -EINVAL;
  2860. }
  2861. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  2862. {
  2863. struct ci_power_info *pi = ci_get_pi(rdev);
  2864. const struct radeon_clock_and_voltage_limits *max_limits;
  2865. int i;
  2866. if (rdev->pm.dpm.ac_power)
  2867. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2868. else
  2869. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2870. if (enable) {
  2871. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  2872. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2873. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2874. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  2875. if (!pi->caps_samu_dpm)
  2876. break;
  2877. }
  2878. }
  2879. ci_send_msg_to_smc_with_parameter(rdev,
  2880. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  2881. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  2882. }
  2883. return (ci_send_msg_to_smc(rdev, enable ?
  2884. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  2885. 0 : -EINVAL;
  2886. }
  2887. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  2888. {
  2889. struct ci_power_info *pi = ci_get_pi(rdev);
  2890. const struct radeon_clock_and_voltage_limits *max_limits;
  2891. int i;
  2892. if (rdev->pm.dpm.ac_power)
  2893. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2894. else
  2895. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2896. if (enable) {
  2897. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  2898. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2899. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2900. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  2901. if (!pi->caps_acp_dpm)
  2902. break;
  2903. }
  2904. }
  2905. ci_send_msg_to_smc_with_parameter(rdev,
  2906. PPSMC_MSG_ACPDPM_SetEnabledMask,
  2907. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  2908. }
  2909. return (ci_send_msg_to_smc(rdev, enable ?
  2910. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  2911. 0 : -EINVAL;
  2912. }
  2913. #endif
  2914. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  2915. {
  2916. struct ci_power_info *pi = ci_get_pi(rdev);
  2917. u32 tmp;
  2918. if (!gate) {
  2919. if (pi->caps_uvd_dpm ||
  2920. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  2921. pi->smc_state_table.UvdBootLevel = 0;
  2922. else
  2923. pi->smc_state_table.UvdBootLevel =
  2924. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  2925. tmp = RREG32_SMC(DPM_TABLE_475);
  2926. tmp &= ~UvdBootLevel_MASK;
  2927. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  2928. WREG32_SMC(DPM_TABLE_475, tmp);
  2929. }
  2930. return ci_enable_uvd_dpm(rdev, !gate);
  2931. }
  2932. #if 0
  2933. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  2934. {
  2935. u8 i;
  2936. u32 min_evclk = 30000; /* ??? */
  2937. struct radeon_vce_clock_voltage_dependency_table *table =
  2938. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2939. for (i = 0; i < table->count; i++) {
  2940. if (table->entries[i].evclk >= min_evclk)
  2941. return i;
  2942. }
  2943. return table->count - 1;
  2944. }
  2945. static int ci_update_vce_dpm(struct radeon_device *rdev,
  2946. struct radeon_ps *radeon_new_state,
  2947. struct radeon_ps *radeon_current_state)
  2948. {
  2949. struct ci_power_info *pi = ci_get_pi(rdev);
  2950. bool new_vce_clock_non_zero = (radeon_new_state->evclk != 0);
  2951. bool old_vce_clock_non_zero = (radeon_current_state->evclk != 0);
  2952. int ret = 0;
  2953. u32 tmp;
  2954. if (new_vce_clock_non_zero != old_vce_clock_non_zero) {
  2955. if (new_vce_clock_non_zero) {
  2956. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  2957. tmp = RREG32_SMC(DPM_TABLE_475);
  2958. tmp &= ~VceBootLevel_MASK;
  2959. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  2960. WREG32_SMC(DPM_TABLE_475, tmp);
  2961. ret = ci_enable_vce_dpm(rdev, true);
  2962. } else {
  2963. ret = ci_enable_vce_dpm(rdev, false);
  2964. }
  2965. }
  2966. return ret;
  2967. }
  2968. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  2969. {
  2970. return ci_enable_samu_dpm(rdev, gate);
  2971. }
  2972. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  2973. {
  2974. struct ci_power_info *pi = ci_get_pi(rdev);
  2975. u32 tmp;
  2976. if (!gate) {
  2977. pi->smc_state_table.AcpBootLevel = 0;
  2978. tmp = RREG32_SMC(DPM_TABLE_475);
  2979. tmp &= ~AcpBootLevel_MASK;
  2980. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  2981. WREG32_SMC(DPM_TABLE_475, tmp);
  2982. }
  2983. return ci_enable_acp_dpm(rdev, !gate);
  2984. }
  2985. #endif
  2986. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  2987. struct radeon_ps *radeon_state)
  2988. {
  2989. struct ci_power_info *pi = ci_get_pi(rdev);
  2990. int ret;
  2991. ret = ci_trim_dpm_states(rdev, radeon_state);
  2992. if (ret)
  2993. return ret;
  2994. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2995. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  2996. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2997. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  2998. pi->last_mclk_dpm_enable_mask =
  2999. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3000. if (pi->uvd_enabled) {
  3001. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3002. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3003. }
  3004. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3005. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3006. return 0;
  3007. }
  3008. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3009. u32 level_mask)
  3010. {
  3011. u32 level = 0;
  3012. while ((level_mask & (1 << level)) == 0)
  3013. level++;
  3014. return level;
  3015. }
  3016. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3017. enum radeon_dpm_forced_level level)
  3018. {
  3019. struct ci_power_info *pi = ci_get_pi(rdev);
  3020. PPSMC_Result smc_result;
  3021. u32 tmp, levels, i;
  3022. int ret;
  3023. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3024. if ((!pi->sclk_dpm_key_disabled) &&
  3025. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3026. levels = 0;
  3027. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3028. while (tmp >>= 1)
  3029. levels++;
  3030. if (levels) {
  3031. ret = ci_dpm_force_state_sclk(rdev, levels);
  3032. if (ret)
  3033. return ret;
  3034. for (i = 0; i < rdev->usec_timeout; i++) {
  3035. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3036. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3037. if (tmp == levels)
  3038. break;
  3039. udelay(1);
  3040. }
  3041. }
  3042. }
  3043. if ((!pi->mclk_dpm_key_disabled) &&
  3044. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3045. levels = 0;
  3046. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3047. while (tmp >>= 1)
  3048. levels++;
  3049. if (levels) {
  3050. ret = ci_dpm_force_state_mclk(rdev, levels);
  3051. if (ret)
  3052. return ret;
  3053. for (i = 0; i < rdev->usec_timeout; i++) {
  3054. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3055. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3056. if (tmp == levels)
  3057. break;
  3058. udelay(1);
  3059. }
  3060. }
  3061. }
  3062. if ((!pi->pcie_dpm_key_disabled) &&
  3063. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3064. levels = 0;
  3065. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3066. while (tmp >>= 1)
  3067. levels++;
  3068. if (levels) {
  3069. ret = ci_dpm_force_state_pcie(rdev, level);
  3070. if (ret)
  3071. return ret;
  3072. for (i = 0; i < rdev->usec_timeout; i++) {
  3073. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3074. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3075. if (tmp == levels)
  3076. break;
  3077. udelay(1);
  3078. }
  3079. }
  3080. }
  3081. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3082. if ((!pi->sclk_dpm_key_disabled) &&
  3083. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3084. levels = ci_get_lowest_enabled_level(rdev,
  3085. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3086. ret = ci_dpm_force_state_sclk(rdev, levels);
  3087. if (ret)
  3088. return ret;
  3089. for (i = 0; i < rdev->usec_timeout; i++) {
  3090. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3091. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3092. if (tmp == levels)
  3093. break;
  3094. udelay(1);
  3095. }
  3096. }
  3097. if ((!pi->mclk_dpm_key_disabled) &&
  3098. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3099. levels = ci_get_lowest_enabled_level(rdev,
  3100. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3101. ret = ci_dpm_force_state_mclk(rdev, levels);
  3102. if (ret)
  3103. return ret;
  3104. for (i = 0; i < rdev->usec_timeout; i++) {
  3105. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3106. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3107. if (tmp == levels)
  3108. break;
  3109. udelay(1);
  3110. }
  3111. }
  3112. if ((!pi->pcie_dpm_key_disabled) &&
  3113. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3114. levels = ci_get_lowest_enabled_level(rdev,
  3115. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3116. ret = ci_dpm_force_state_pcie(rdev, levels);
  3117. if (ret)
  3118. return ret;
  3119. for (i = 0; i < rdev->usec_timeout; i++) {
  3120. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3121. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3122. if (tmp == levels)
  3123. break;
  3124. udelay(1);
  3125. }
  3126. }
  3127. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3128. if (!pi->sclk_dpm_key_disabled) {
  3129. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel);
  3130. if (smc_result != PPSMC_Result_OK)
  3131. return -EINVAL;
  3132. }
  3133. if (!pi->mclk_dpm_key_disabled) {
  3134. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_NoForcedLevel);
  3135. if (smc_result != PPSMC_Result_OK)
  3136. return -EINVAL;
  3137. }
  3138. if (!pi->pcie_dpm_key_disabled) {
  3139. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_UnForceLevel);
  3140. if (smc_result != PPSMC_Result_OK)
  3141. return -EINVAL;
  3142. }
  3143. }
  3144. rdev->pm.dpm.forced_level = level;
  3145. return 0;
  3146. }
  3147. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3148. struct ci_mc_reg_table *table)
  3149. {
  3150. struct ci_power_info *pi = ci_get_pi(rdev);
  3151. u8 i, j, k;
  3152. u32 temp_reg;
  3153. for (i = 0, j = table->last; i < table->last; i++) {
  3154. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3155. return -EINVAL;
  3156. switch(table->mc_reg_address[i].s1 << 2) {
  3157. case MC_SEQ_MISC1:
  3158. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3159. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3160. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3161. for (k = 0; k < table->num_entries; k++) {
  3162. table->mc_reg_table_entry[k].mc_data[j] =
  3163. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3164. }
  3165. j++;
  3166. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3167. return -EINVAL;
  3168. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3169. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3170. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3171. for (k = 0; k < table->num_entries; k++) {
  3172. table->mc_reg_table_entry[k].mc_data[j] =
  3173. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3174. if (!pi->mem_gddr5)
  3175. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3176. }
  3177. j++;
  3178. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3179. return -EINVAL;
  3180. if (!pi->mem_gddr5) {
  3181. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3182. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3183. for (k = 0; k < table->num_entries; k++) {
  3184. table->mc_reg_table_entry[k].mc_data[j] =
  3185. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3186. }
  3187. j++;
  3188. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3189. return -EINVAL;
  3190. }
  3191. break;
  3192. case MC_SEQ_RESERVE_M:
  3193. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3194. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3195. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3196. for (k = 0; k < table->num_entries; k++) {
  3197. table->mc_reg_table_entry[k].mc_data[j] =
  3198. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3199. }
  3200. j++;
  3201. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3202. return -EINVAL;
  3203. break;
  3204. default:
  3205. break;
  3206. }
  3207. }
  3208. table->last = j;
  3209. return 0;
  3210. }
  3211. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3212. {
  3213. bool result = true;
  3214. switch(in_reg) {
  3215. case MC_SEQ_RAS_TIMING >> 2:
  3216. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3217. break;
  3218. case MC_SEQ_DLL_STBY >> 2:
  3219. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3220. break;
  3221. case MC_SEQ_G5PDX_CMD0 >> 2:
  3222. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3223. break;
  3224. case MC_SEQ_G5PDX_CMD1 >> 2:
  3225. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3226. break;
  3227. case MC_SEQ_G5PDX_CTRL >> 2:
  3228. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3229. break;
  3230. case MC_SEQ_CAS_TIMING >> 2:
  3231. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3232. break;
  3233. case MC_SEQ_MISC_TIMING >> 2:
  3234. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3235. break;
  3236. case MC_SEQ_MISC_TIMING2 >> 2:
  3237. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3238. break;
  3239. case MC_SEQ_PMG_DVS_CMD >> 2:
  3240. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3241. break;
  3242. case MC_SEQ_PMG_DVS_CTL >> 2:
  3243. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3244. break;
  3245. case MC_SEQ_RD_CTL_D0 >> 2:
  3246. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3247. break;
  3248. case MC_SEQ_RD_CTL_D1 >> 2:
  3249. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3250. break;
  3251. case MC_SEQ_WR_CTL_D0 >> 2:
  3252. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3253. break;
  3254. case MC_SEQ_WR_CTL_D1 >> 2:
  3255. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3256. break;
  3257. case MC_PMG_CMD_EMRS >> 2:
  3258. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3259. break;
  3260. case MC_PMG_CMD_MRS >> 2:
  3261. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3262. break;
  3263. case MC_PMG_CMD_MRS1 >> 2:
  3264. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3265. break;
  3266. case MC_SEQ_PMG_TIMING >> 2:
  3267. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3268. break;
  3269. case MC_PMG_CMD_MRS2 >> 2:
  3270. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3271. break;
  3272. case MC_SEQ_WR_CTL_2 >> 2:
  3273. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3274. break;
  3275. default:
  3276. result = false;
  3277. break;
  3278. }
  3279. return result;
  3280. }
  3281. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3282. {
  3283. u8 i, j;
  3284. for (i = 0; i < table->last; i++) {
  3285. for (j = 1; j < table->num_entries; j++) {
  3286. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3287. table->mc_reg_table_entry[j].mc_data[i]) {
  3288. table->valid_flag |= 1 << i;
  3289. break;
  3290. }
  3291. }
  3292. }
  3293. }
  3294. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3295. {
  3296. u32 i;
  3297. u16 address;
  3298. for (i = 0; i < table->last; i++) {
  3299. table->mc_reg_address[i].s0 =
  3300. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3301. address : table->mc_reg_address[i].s1;
  3302. }
  3303. }
  3304. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3305. struct ci_mc_reg_table *ci_table)
  3306. {
  3307. u8 i, j;
  3308. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3309. return -EINVAL;
  3310. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3311. return -EINVAL;
  3312. for (i = 0; i < table->last; i++)
  3313. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3314. ci_table->last = table->last;
  3315. for (i = 0; i < table->num_entries; i++) {
  3316. ci_table->mc_reg_table_entry[i].mclk_max =
  3317. table->mc_reg_table_entry[i].mclk_max;
  3318. for (j = 0; j < table->last; j++)
  3319. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3320. table->mc_reg_table_entry[i].mc_data[j];
  3321. }
  3322. ci_table->num_entries = table->num_entries;
  3323. return 0;
  3324. }
  3325. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3326. {
  3327. struct ci_power_info *pi = ci_get_pi(rdev);
  3328. struct atom_mc_reg_table *table;
  3329. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3330. u8 module_index = rv770_get_memory_module_index(rdev);
  3331. int ret;
  3332. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3333. if (!table)
  3334. return -ENOMEM;
  3335. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3336. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3337. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3338. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3339. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3340. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3341. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3342. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3343. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3344. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3345. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3346. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3347. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3348. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3349. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3350. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3351. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3352. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3353. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3354. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3355. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3356. if (ret)
  3357. goto init_mc_done;
  3358. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3359. if (ret)
  3360. goto init_mc_done;
  3361. ci_set_s0_mc_reg_index(ci_table);
  3362. ret = ci_set_mc_special_registers(rdev, ci_table);
  3363. if (ret)
  3364. goto init_mc_done;
  3365. ci_set_valid_flag(ci_table);
  3366. init_mc_done:
  3367. kfree(table);
  3368. return ret;
  3369. }
  3370. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3371. SMU7_Discrete_MCRegisters *mc_reg_table)
  3372. {
  3373. struct ci_power_info *pi = ci_get_pi(rdev);
  3374. u32 i, j;
  3375. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3376. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3377. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3378. return -EINVAL;
  3379. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3380. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3381. i++;
  3382. }
  3383. }
  3384. mc_reg_table->last = (u8)i;
  3385. return 0;
  3386. }
  3387. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3388. SMU7_Discrete_MCRegisterSet *data,
  3389. u32 num_entries, u32 valid_flag)
  3390. {
  3391. u32 i, j;
  3392. for (i = 0, j = 0; j < num_entries; j++) {
  3393. if (valid_flag & (1 << j)) {
  3394. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3395. i++;
  3396. }
  3397. }
  3398. }
  3399. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3400. const u32 memory_clock,
  3401. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3402. {
  3403. struct ci_power_info *pi = ci_get_pi(rdev);
  3404. u32 i = 0;
  3405. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3406. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3407. break;
  3408. }
  3409. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3410. --i;
  3411. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3412. mc_reg_table_data, pi->mc_reg_table.last,
  3413. pi->mc_reg_table.valid_flag);
  3414. }
  3415. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3416. SMU7_Discrete_MCRegisters *mc_reg_table)
  3417. {
  3418. struct ci_power_info *pi = ci_get_pi(rdev);
  3419. u32 i;
  3420. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3421. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3422. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3423. &mc_reg_table->data[i]);
  3424. }
  3425. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3426. {
  3427. struct ci_power_info *pi = ci_get_pi(rdev);
  3428. int ret;
  3429. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3430. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3431. if (ret)
  3432. return ret;
  3433. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3434. return ci_copy_bytes_to_smc(rdev,
  3435. pi->mc_reg_table_start,
  3436. (u8 *)&pi->smc_mc_reg_table,
  3437. sizeof(SMU7_Discrete_MCRegisters),
  3438. pi->sram_end);
  3439. }
  3440. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3441. {
  3442. struct ci_power_info *pi = ci_get_pi(rdev);
  3443. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3444. return 0;
  3445. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3446. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3447. return ci_copy_bytes_to_smc(rdev,
  3448. pi->mc_reg_table_start +
  3449. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3450. (u8 *)&pi->smc_mc_reg_table.data[0],
  3451. sizeof(SMU7_Discrete_MCRegisterSet) *
  3452. pi->dpm_table.mclk_table.count,
  3453. pi->sram_end);
  3454. }
  3455. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3456. {
  3457. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3458. tmp |= VOLT_PWRMGT_EN;
  3459. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3460. }
  3461. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3462. struct radeon_ps *radeon_state)
  3463. {
  3464. struct ci_ps *state = ci_get_ps(radeon_state);
  3465. int i;
  3466. u16 pcie_speed, max_speed = 0;
  3467. for (i = 0; i < state->performance_level_count; i++) {
  3468. pcie_speed = state->performance_levels[i].pcie_gen;
  3469. if (max_speed < pcie_speed)
  3470. max_speed = pcie_speed;
  3471. }
  3472. return max_speed;
  3473. }
  3474. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3475. {
  3476. u32 speed_cntl = 0;
  3477. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3478. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3479. return (u16)speed_cntl;
  3480. }
  3481. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3482. {
  3483. u32 link_width = 0;
  3484. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  3485. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  3486. switch (link_width) {
  3487. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3488. return 1;
  3489. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3490. return 2;
  3491. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3492. return 4;
  3493. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3494. return 8;
  3495. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3496. /* not actually supported */
  3497. return 12;
  3498. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3499. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3500. default:
  3501. return 16;
  3502. }
  3503. }
  3504. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  3505. struct radeon_ps *radeon_new_state,
  3506. struct radeon_ps *radeon_current_state)
  3507. {
  3508. struct ci_power_info *pi = ci_get_pi(rdev);
  3509. enum radeon_pcie_gen target_link_speed =
  3510. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3511. enum radeon_pcie_gen current_link_speed;
  3512. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  3513. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  3514. else
  3515. current_link_speed = pi->force_pcie_gen;
  3516. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  3517. pi->pspp_notify_required = false;
  3518. if (target_link_speed > current_link_speed) {
  3519. switch (target_link_speed) {
  3520. case RADEON_PCIE_GEN3:
  3521. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  3522. break;
  3523. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  3524. if (current_link_speed == RADEON_PCIE_GEN2)
  3525. break;
  3526. case RADEON_PCIE_GEN2:
  3527. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  3528. break;
  3529. default:
  3530. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  3531. break;
  3532. }
  3533. } else {
  3534. if (target_link_speed < current_link_speed)
  3535. pi->pspp_notify_required = true;
  3536. }
  3537. }
  3538. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  3539. struct radeon_ps *radeon_new_state,
  3540. struct radeon_ps *radeon_current_state)
  3541. {
  3542. struct ci_power_info *pi = ci_get_pi(rdev);
  3543. enum radeon_pcie_gen target_link_speed =
  3544. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3545. u8 request;
  3546. if (pi->pspp_notify_required) {
  3547. if (target_link_speed == RADEON_PCIE_GEN3)
  3548. request = PCIE_PERF_REQ_PECI_GEN3;
  3549. else if (target_link_speed == RADEON_PCIE_GEN2)
  3550. request = PCIE_PERF_REQ_PECI_GEN2;
  3551. else
  3552. request = PCIE_PERF_REQ_PECI_GEN1;
  3553. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  3554. (ci_get_current_pcie_speed(rdev) > 0))
  3555. return;
  3556. radeon_acpi_pcie_performance_request(rdev, request, false);
  3557. }
  3558. }
  3559. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  3560. {
  3561. struct ci_power_info *pi = ci_get_pi(rdev);
  3562. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  3563. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3564. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  3565. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  3566. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  3567. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3568. if (allowed_sclk_vddc_table == NULL)
  3569. return -EINVAL;
  3570. if (allowed_sclk_vddc_table->count < 1)
  3571. return -EINVAL;
  3572. if (allowed_mclk_vddc_table == NULL)
  3573. return -EINVAL;
  3574. if (allowed_mclk_vddc_table->count < 1)
  3575. return -EINVAL;
  3576. if (allowed_mclk_vddci_table == NULL)
  3577. return -EINVAL;
  3578. if (allowed_mclk_vddci_table->count < 1)
  3579. return -EINVAL;
  3580. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  3581. pi->max_vddc_in_pp_table =
  3582. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3583. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  3584. pi->max_vddci_in_pp_table =
  3585. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3586. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  3587. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3588. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  3589. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3590. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  3591. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3592. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  3593. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3594. return 0;
  3595. }
  3596. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  3597. {
  3598. struct ci_power_info *pi = ci_get_pi(rdev);
  3599. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  3600. u32 leakage_index;
  3601. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3602. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  3603. *vddc = leakage_table->actual_voltage[leakage_index];
  3604. break;
  3605. }
  3606. }
  3607. }
  3608. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  3609. {
  3610. struct ci_power_info *pi = ci_get_pi(rdev);
  3611. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  3612. u32 leakage_index;
  3613. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3614. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  3615. *vddci = leakage_table->actual_voltage[leakage_index];
  3616. break;
  3617. }
  3618. }
  3619. }
  3620. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3621. struct radeon_clock_voltage_dependency_table *table)
  3622. {
  3623. u32 i;
  3624. if (table) {
  3625. for (i = 0; i < table->count; i++)
  3626. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3627. }
  3628. }
  3629. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  3630. struct radeon_clock_voltage_dependency_table *table)
  3631. {
  3632. u32 i;
  3633. if (table) {
  3634. for (i = 0; i < table->count; i++)
  3635. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  3636. }
  3637. }
  3638. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3639. struct radeon_vce_clock_voltage_dependency_table *table)
  3640. {
  3641. u32 i;
  3642. if (table) {
  3643. for (i = 0; i < table->count; i++)
  3644. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3645. }
  3646. }
  3647. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3648. struct radeon_uvd_clock_voltage_dependency_table *table)
  3649. {
  3650. u32 i;
  3651. if (table) {
  3652. for (i = 0; i < table->count; i++)
  3653. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3654. }
  3655. }
  3656. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  3657. struct radeon_phase_shedding_limits_table *table)
  3658. {
  3659. u32 i;
  3660. if (table) {
  3661. for (i = 0; i < table->count; i++)
  3662. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  3663. }
  3664. }
  3665. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  3666. struct radeon_clock_and_voltage_limits *table)
  3667. {
  3668. if (table) {
  3669. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  3670. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  3671. }
  3672. }
  3673. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  3674. struct radeon_cac_leakage_table *table)
  3675. {
  3676. u32 i;
  3677. if (table) {
  3678. for (i = 0; i < table->count; i++)
  3679. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  3680. }
  3681. }
  3682. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  3683. {
  3684. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3685. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  3686. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3687. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  3688. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3689. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  3690. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  3691. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  3692. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3693. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  3694. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3695. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  3696. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3697. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  3698. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3699. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  3700. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  3701. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  3702. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3703. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  3704. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3705. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  3706. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  3707. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  3708. }
  3709. static void ci_get_memory_type(struct radeon_device *rdev)
  3710. {
  3711. struct ci_power_info *pi = ci_get_pi(rdev);
  3712. u32 tmp;
  3713. tmp = RREG32(MC_SEQ_MISC0);
  3714. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  3715. MC_SEQ_MISC0_GDDR5_VALUE)
  3716. pi->mem_gddr5 = true;
  3717. else
  3718. pi->mem_gddr5 = false;
  3719. }
  3720. void ci_update_current_ps(struct radeon_device *rdev,
  3721. struct radeon_ps *rps)
  3722. {
  3723. struct ci_ps *new_ps = ci_get_ps(rps);
  3724. struct ci_power_info *pi = ci_get_pi(rdev);
  3725. pi->current_rps = *rps;
  3726. pi->current_ps = *new_ps;
  3727. pi->current_rps.ps_priv = &pi->current_ps;
  3728. }
  3729. void ci_update_requested_ps(struct radeon_device *rdev,
  3730. struct radeon_ps *rps)
  3731. {
  3732. struct ci_ps *new_ps = ci_get_ps(rps);
  3733. struct ci_power_info *pi = ci_get_pi(rdev);
  3734. pi->requested_rps = *rps;
  3735. pi->requested_ps = *new_ps;
  3736. pi->requested_rps.ps_priv = &pi->requested_ps;
  3737. }
  3738. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  3739. {
  3740. struct ci_power_info *pi = ci_get_pi(rdev);
  3741. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3742. struct radeon_ps *new_ps = &requested_ps;
  3743. ci_update_requested_ps(rdev, new_ps);
  3744. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  3745. return 0;
  3746. }
  3747. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  3748. {
  3749. struct ci_power_info *pi = ci_get_pi(rdev);
  3750. struct radeon_ps *new_ps = &pi->requested_rps;
  3751. ci_update_current_ps(rdev, new_ps);
  3752. }
  3753. void ci_dpm_setup_asic(struct radeon_device *rdev)
  3754. {
  3755. ci_read_clock_registers(rdev);
  3756. ci_get_memory_type(rdev);
  3757. ci_enable_acpi_power_management(rdev);
  3758. ci_init_sclk_t(rdev);
  3759. }
  3760. int ci_dpm_enable(struct radeon_device *rdev)
  3761. {
  3762. struct ci_power_info *pi = ci_get_pi(rdev);
  3763. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3764. int ret;
  3765. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3766. RADEON_CG_BLOCK_MC |
  3767. RADEON_CG_BLOCK_SDMA |
  3768. RADEON_CG_BLOCK_BIF |
  3769. RADEON_CG_BLOCK_UVD |
  3770. RADEON_CG_BLOCK_HDP), false);
  3771. if (ci_is_smc_running(rdev))
  3772. return -EINVAL;
  3773. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  3774. ci_enable_voltage_control(rdev);
  3775. ret = ci_construct_voltage_tables(rdev);
  3776. if (ret) {
  3777. DRM_ERROR("ci_construct_voltage_tables failed\n");
  3778. return ret;
  3779. }
  3780. }
  3781. if (pi->caps_dynamic_ac_timing) {
  3782. ret = ci_initialize_mc_reg_table(rdev);
  3783. if (ret)
  3784. pi->caps_dynamic_ac_timing = false;
  3785. }
  3786. if (pi->dynamic_ss)
  3787. ci_enable_spread_spectrum(rdev, true);
  3788. if (pi->thermal_protection)
  3789. ci_enable_thermal_protection(rdev, true);
  3790. ci_program_sstp(rdev);
  3791. ci_enable_display_gap(rdev);
  3792. ci_program_vc(rdev);
  3793. ret = ci_upload_firmware(rdev);
  3794. if (ret) {
  3795. DRM_ERROR("ci_upload_firmware failed\n");
  3796. return ret;
  3797. }
  3798. ret = ci_process_firmware_header(rdev);
  3799. if (ret) {
  3800. DRM_ERROR("ci_process_firmware_header failed\n");
  3801. return ret;
  3802. }
  3803. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  3804. if (ret) {
  3805. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  3806. return ret;
  3807. }
  3808. ret = ci_init_smc_table(rdev);
  3809. if (ret) {
  3810. DRM_ERROR("ci_init_smc_table failed\n");
  3811. return ret;
  3812. }
  3813. ret = ci_init_arb_table_index(rdev);
  3814. if (ret) {
  3815. DRM_ERROR("ci_init_arb_table_index failed\n");
  3816. return ret;
  3817. }
  3818. if (pi->caps_dynamic_ac_timing) {
  3819. ret = ci_populate_initial_mc_reg_table(rdev);
  3820. if (ret) {
  3821. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  3822. return ret;
  3823. }
  3824. }
  3825. ret = ci_populate_pm_base(rdev);
  3826. if (ret) {
  3827. DRM_ERROR("ci_populate_pm_base failed\n");
  3828. return ret;
  3829. }
  3830. ci_dpm_start_smc(rdev);
  3831. ci_enable_vr_hot_gpio_interrupt(rdev);
  3832. ret = ci_notify_smc_display_change(rdev, false);
  3833. if (ret) {
  3834. DRM_ERROR("ci_notify_smc_display_change failed\n");
  3835. return ret;
  3836. }
  3837. ci_enable_sclk_control(rdev, true);
  3838. ret = ci_enable_ulv(rdev, true);
  3839. if (ret) {
  3840. DRM_ERROR("ci_enable_ulv failed\n");
  3841. return ret;
  3842. }
  3843. ret = ci_enable_ds_master_switch(rdev, true);
  3844. if (ret) {
  3845. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  3846. return ret;
  3847. }
  3848. ret = ci_start_dpm(rdev);
  3849. if (ret) {
  3850. DRM_ERROR("ci_start_dpm failed\n");
  3851. return ret;
  3852. }
  3853. ret = ci_enable_didt(rdev, true);
  3854. if (ret) {
  3855. DRM_ERROR("ci_enable_didt failed\n");
  3856. return ret;
  3857. }
  3858. ret = ci_enable_smc_cac(rdev, true);
  3859. if (ret) {
  3860. DRM_ERROR("ci_enable_smc_cac failed\n");
  3861. return ret;
  3862. }
  3863. ret = ci_enable_power_containment(rdev, true);
  3864. if (ret) {
  3865. DRM_ERROR("ci_enable_power_containment failed\n");
  3866. return ret;
  3867. }
  3868. if (rdev->irq.installed &&
  3869. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3870. #if 0
  3871. PPSMC_Result result;
  3872. #endif
  3873. ret = ci_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  3874. if (ret) {
  3875. DRM_ERROR("ci_set_thermal_temperature_range failed\n");
  3876. return ret;
  3877. }
  3878. rdev->irq.dpm_thermal = true;
  3879. radeon_irq_set(rdev);
  3880. #if 0
  3881. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3882. if (result != PPSMC_Result_OK)
  3883. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3884. #endif
  3885. }
  3886. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3887. ci_dpm_powergate_uvd(rdev, true);
  3888. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3889. RADEON_CG_BLOCK_MC |
  3890. RADEON_CG_BLOCK_SDMA |
  3891. RADEON_CG_BLOCK_BIF |
  3892. RADEON_CG_BLOCK_UVD |
  3893. RADEON_CG_BLOCK_HDP), true);
  3894. ci_update_current_ps(rdev, boot_ps);
  3895. return 0;
  3896. }
  3897. void ci_dpm_disable(struct radeon_device *rdev)
  3898. {
  3899. struct ci_power_info *pi = ci_get_pi(rdev);
  3900. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3901. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3902. RADEON_CG_BLOCK_MC |
  3903. RADEON_CG_BLOCK_SDMA |
  3904. RADEON_CG_BLOCK_UVD |
  3905. RADEON_CG_BLOCK_HDP), false);
  3906. ci_dpm_powergate_uvd(rdev, false);
  3907. if (!ci_is_smc_running(rdev))
  3908. return;
  3909. if (pi->thermal_protection)
  3910. ci_enable_thermal_protection(rdev, false);
  3911. ci_enable_power_containment(rdev, false);
  3912. ci_enable_smc_cac(rdev, false);
  3913. ci_enable_didt(rdev, false);
  3914. ci_enable_spread_spectrum(rdev, false);
  3915. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3916. ci_stop_dpm(rdev);
  3917. ci_enable_ds_master_switch(rdev, true);
  3918. ci_enable_ulv(rdev, false);
  3919. ci_clear_vc(rdev);
  3920. ci_reset_to_default(rdev);
  3921. ci_dpm_stop_smc(rdev);
  3922. ci_force_switch_to_arb_f0(rdev);
  3923. ci_update_current_ps(rdev, boot_ps);
  3924. }
  3925. int ci_dpm_set_power_state(struct radeon_device *rdev)
  3926. {
  3927. struct ci_power_info *pi = ci_get_pi(rdev);
  3928. struct radeon_ps *new_ps = &pi->requested_rps;
  3929. struct radeon_ps *old_ps = &pi->current_rps;
  3930. int ret;
  3931. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3932. RADEON_CG_BLOCK_MC |
  3933. RADEON_CG_BLOCK_SDMA |
  3934. RADEON_CG_BLOCK_BIF |
  3935. RADEON_CG_BLOCK_UVD |
  3936. RADEON_CG_BLOCK_HDP), false);
  3937. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  3938. if (pi->pcie_performance_request)
  3939. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  3940. ret = ci_freeze_sclk_mclk_dpm(rdev);
  3941. if (ret) {
  3942. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  3943. return ret;
  3944. }
  3945. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  3946. if (ret) {
  3947. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  3948. return ret;
  3949. }
  3950. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  3951. if (ret) {
  3952. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  3953. return ret;
  3954. }
  3955. #if 0
  3956. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  3957. if (ret) {
  3958. DRM_ERROR("ci_update_vce_dpm failed\n");
  3959. return ret;
  3960. }
  3961. #endif
  3962. ret = ci_update_sclk_t(rdev);
  3963. if (ret) {
  3964. DRM_ERROR("ci_update_sclk_t failed\n");
  3965. return ret;
  3966. }
  3967. if (pi->caps_dynamic_ac_timing) {
  3968. ret = ci_update_and_upload_mc_reg_table(rdev);
  3969. if (ret) {
  3970. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  3971. return ret;
  3972. }
  3973. }
  3974. ret = ci_program_memory_timing_parameters(rdev);
  3975. if (ret) {
  3976. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  3977. return ret;
  3978. }
  3979. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  3980. if (ret) {
  3981. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  3982. return ret;
  3983. }
  3984. ret = ci_upload_dpm_level_enable_mask(rdev);
  3985. if (ret) {
  3986. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  3987. return ret;
  3988. }
  3989. if (pi->pcie_performance_request)
  3990. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  3991. ret = ci_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_AUTO);
  3992. if (ret) {
  3993. DRM_ERROR("ci_dpm_force_performance_level failed\n");
  3994. return ret;
  3995. }
  3996. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3997. RADEON_CG_BLOCK_MC |
  3998. RADEON_CG_BLOCK_SDMA |
  3999. RADEON_CG_BLOCK_BIF |
  4000. RADEON_CG_BLOCK_UVD |
  4001. RADEON_CG_BLOCK_HDP), true);
  4002. return 0;
  4003. }
  4004. int ci_dpm_power_control_set_level(struct radeon_device *rdev)
  4005. {
  4006. return ci_power_control_set_level(rdev);
  4007. }
  4008. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4009. {
  4010. ci_set_boot_state(rdev);
  4011. }
  4012. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4013. {
  4014. ci_program_display_gap(rdev);
  4015. }
  4016. union power_info {
  4017. struct _ATOM_POWERPLAY_INFO info;
  4018. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4019. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4020. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4021. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4022. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4023. };
  4024. union pplib_clock_info {
  4025. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4026. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4027. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4028. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4029. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4030. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4031. };
  4032. union pplib_power_state {
  4033. struct _ATOM_PPLIB_STATE v1;
  4034. struct _ATOM_PPLIB_STATE_V2 v2;
  4035. };
  4036. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4037. struct radeon_ps *rps,
  4038. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4039. u8 table_rev)
  4040. {
  4041. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4042. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4043. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4044. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4045. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4046. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4047. } else {
  4048. rps->vclk = 0;
  4049. rps->dclk = 0;
  4050. }
  4051. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4052. rdev->pm.dpm.boot_ps = rps;
  4053. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4054. rdev->pm.dpm.uvd_ps = rps;
  4055. }
  4056. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4057. struct radeon_ps *rps, int index,
  4058. union pplib_clock_info *clock_info)
  4059. {
  4060. struct ci_power_info *pi = ci_get_pi(rdev);
  4061. struct ci_ps *ps = ci_get_ps(rps);
  4062. struct ci_pl *pl = &ps->performance_levels[index];
  4063. ps->performance_level_count = index + 1;
  4064. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4065. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4066. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4067. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4068. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4069. pi->sys_pcie_mask,
  4070. pi->vbios_boot_state.pcie_gen_bootup_value,
  4071. clock_info->ci.ucPCIEGen);
  4072. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4073. pi->vbios_boot_state.pcie_lane_bootup_value,
  4074. le16_to_cpu(clock_info->ci.usPCIELane));
  4075. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4076. pi->acpi_pcie_gen = pl->pcie_gen;
  4077. }
  4078. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4079. pi->ulv.supported = true;
  4080. pi->ulv.pl = *pl;
  4081. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4082. }
  4083. /* patch up boot state */
  4084. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4085. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4086. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4087. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4088. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4089. }
  4090. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4091. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4092. pi->use_pcie_powersaving_levels = true;
  4093. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4094. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4095. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4096. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4097. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4098. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4099. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4100. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4101. break;
  4102. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4103. pi->use_pcie_performance_levels = true;
  4104. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4105. pi->pcie_gen_performance.max = pl->pcie_gen;
  4106. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4107. pi->pcie_gen_performance.min = pl->pcie_gen;
  4108. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4109. pi->pcie_lane_performance.max = pl->pcie_lane;
  4110. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4111. pi->pcie_lane_performance.min = pl->pcie_lane;
  4112. break;
  4113. default:
  4114. break;
  4115. }
  4116. }
  4117. static int ci_parse_power_table(struct radeon_device *rdev)
  4118. {
  4119. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4120. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4121. union pplib_power_state *power_state;
  4122. int i, j, k, non_clock_array_index, clock_array_index;
  4123. union pplib_clock_info *clock_info;
  4124. struct _StateArray *state_array;
  4125. struct _ClockInfoArray *clock_info_array;
  4126. struct _NonClockInfoArray *non_clock_info_array;
  4127. union power_info *power_info;
  4128. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4129. u16 data_offset;
  4130. u8 frev, crev;
  4131. u8 *power_state_offset;
  4132. struct ci_ps *ps;
  4133. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4134. &frev, &crev, &data_offset))
  4135. return -EINVAL;
  4136. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4137. state_array = (struct _StateArray *)
  4138. (mode_info->atom_context->bios + data_offset +
  4139. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4140. clock_info_array = (struct _ClockInfoArray *)
  4141. (mode_info->atom_context->bios + data_offset +
  4142. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4143. non_clock_info_array = (struct _NonClockInfoArray *)
  4144. (mode_info->atom_context->bios + data_offset +
  4145. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4146. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  4147. state_array->ucNumEntries, GFP_KERNEL);
  4148. if (!rdev->pm.dpm.ps)
  4149. return -ENOMEM;
  4150. power_state_offset = (u8 *)state_array->states;
  4151. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  4152. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  4153. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  4154. for (i = 0; i < state_array->ucNumEntries; i++) {
  4155. u8 *idx;
  4156. power_state = (union pplib_power_state *)power_state_offset;
  4157. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4158. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4159. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4160. if (!rdev->pm.power_state[i].clock_info)
  4161. return -EINVAL;
  4162. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4163. if (ps == NULL) {
  4164. kfree(rdev->pm.dpm.ps);
  4165. return -ENOMEM;
  4166. }
  4167. rdev->pm.dpm.ps[i].ps_priv = ps;
  4168. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4169. non_clock_info,
  4170. non_clock_info_array->ucEntrySize);
  4171. k = 0;
  4172. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4173. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4174. clock_array_index = idx[j];
  4175. if (clock_array_index >= clock_info_array->ucNumEntries)
  4176. continue;
  4177. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4178. break;
  4179. clock_info = (union pplib_clock_info *)
  4180. ((u8 *)&clock_info_array->clockInfo[0] +
  4181. (clock_array_index * clock_info_array->ucEntrySize));
  4182. ci_parse_pplib_clock_info(rdev,
  4183. &rdev->pm.dpm.ps[i], k,
  4184. clock_info);
  4185. k++;
  4186. }
  4187. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4188. }
  4189. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4190. return 0;
  4191. }
  4192. int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4193. struct ci_vbios_boot_state *boot_state)
  4194. {
  4195. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4196. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4197. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4198. u8 frev, crev;
  4199. u16 data_offset;
  4200. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4201. &frev, &crev, &data_offset)) {
  4202. firmware_info =
  4203. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4204. data_offset);
  4205. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4206. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4207. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4208. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4209. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4210. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4211. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4212. return 0;
  4213. }
  4214. return -EINVAL;
  4215. }
  4216. void ci_dpm_fini(struct radeon_device *rdev)
  4217. {
  4218. int i;
  4219. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4220. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4221. }
  4222. kfree(rdev->pm.dpm.ps);
  4223. kfree(rdev->pm.dpm.priv);
  4224. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4225. r600_free_extended_power_table(rdev);
  4226. }
  4227. int ci_dpm_init(struct radeon_device *rdev)
  4228. {
  4229. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4230. u16 data_offset, size;
  4231. u8 frev, crev;
  4232. struct ci_power_info *pi;
  4233. int ret;
  4234. u32 mask;
  4235. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4236. if (pi == NULL)
  4237. return -ENOMEM;
  4238. rdev->pm.dpm.priv = pi;
  4239. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4240. if (ret)
  4241. pi->sys_pcie_mask = 0;
  4242. else
  4243. pi->sys_pcie_mask = mask;
  4244. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4245. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4246. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4247. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4248. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4249. pi->pcie_lane_performance.max = 0;
  4250. pi->pcie_lane_performance.min = 16;
  4251. pi->pcie_lane_powersaving.max = 0;
  4252. pi->pcie_lane_powersaving.min = 16;
  4253. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4254. if (ret) {
  4255. ci_dpm_fini(rdev);
  4256. return ret;
  4257. }
  4258. ret = ci_parse_power_table(rdev);
  4259. if (ret) {
  4260. ci_dpm_fini(rdev);
  4261. return ret;
  4262. }
  4263. ret = r600_parse_extended_power_table(rdev);
  4264. if (ret) {
  4265. ci_dpm_fini(rdev);
  4266. return ret;
  4267. }
  4268. pi->dll_default_on = false;
  4269. pi->sram_end = SMC_RAM_END;
  4270. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4271. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4272. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4273. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4274. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4275. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4276. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4277. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4278. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4279. pi->sclk_dpm_key_disabled = 0;
  4280. pi->mclk_dpm_key_disabled = 0;
  4281. pi->pcie_dpm_key_disabled = 0;
  4282. pi->caps_sclk_ds = true;
  4283. pi->mclk_strobe_mode_threshold = 40000;
  4284. pi->mclk_stutter_mode_threshold = 40000;
  4285. pi->mclk_edc_enable_threshold = 40000;
  4286. pi->mclk_edc_wr_enable_threshold = 40000;
  4287. ci_initialize_powertune_defaults(rdev);
  4288. pi->caps_fps = false;
  4289. pi->caps_sclk_throttle_low_notification = false;
  4290. pi->caps_uvd_dpm = true;
  4291. ci_get_leakage_voltages(rdev);
  4292. ci_patch_dependency_tables_with_leakage(rdev);
  4293. ci_set_private_data_variables_based_on_pptable(rdev);
  4294. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4295. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4296. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4297. ci_dpm_fini(rdev);
  4298. return -ENOMEM;
  4299. }
  4300. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4301. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4302. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4303. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4304. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4305. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4306. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4307. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4308. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4309. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4310. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4311. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4312. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4313. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4314. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4315. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4316. pi->thermal_temp_setting.temperature_low = 99500;
  4317. pi->thermal_temp_setting.temperature_high = 100000;
  4318. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4319. pi->uvd_enabled = false;
  4320. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4321. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4322. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4323. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4324. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4325. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4326. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4327. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4328. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4329. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4330. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4331. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4332. else
  4333. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4334. }
  4335. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4336. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4337. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4338. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4339. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4340. else
  4341. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4342. }
  4343. pi->vddc_phase_shed_control = true;
  4344. #if defined(CONFIG_ACPI)
  4345. pi->pcie_performance_request =
  4346. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4347. #else
  4348. pi->pcie_performance_request = false;
  4349. #endif
  4350. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4351. &frev, &crev, &data_offset)) {
  4352. pi->caps_sclk_ss_support = true;
  4353. pi->caps_mclk_ss_support = true;
  4354. pi->dynamic_ss = true;
  4355. } else {
  4356. pi->caps_sclk_ss_support = false;
  4357. pi->caps_mclk_ss_support = false;
  4358. pi->dynamic_ss = true;
  4359. }
  4360. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4361. pi->thermal_protection = true;
  4362. else
  4363. pi->thermal_protection = false;
  4364. pi->caps_dynamic_ac_timing = true;
  4365. pi->uvd_power_gated = false;
  4366. /* make sure dc limits are valid */
  4367. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4368. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4369. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4370. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4371. return 0;
  4372. }
  4373. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4374. struct seq_file *m)
  4375. {
  4376. u32 sclk = ci_get_average_sclk_freq(rdev);
  4377. u32 mclk = ci_get_average_mclk_freq(rdev);
  4378. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4379. sclk, mclk);
  4380. }
  4381. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4382. struct radeon_ps *rps)
  4383. {
  4384. struct ci_ps *ps = ci_get_ps(rps);
  4385. struct ci_pl *pl;
  4386. int i;
  4387. r600_dpm_print_class_info(rps->class, rps->class2);
  4388. r600_dpm_print_cap_info(rps->caps);
  4389. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4390. for (i = 0; i < ps->performance_level_count; i++) {
  4391. pl = &ps->performance_levels[i];
  4392. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4393. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4394. }
  4395. r600_dpm_print_ps_status(rdev, rps);
  4396. }
  4397. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4398. {
  4399. struct ci_power_info *pi = ci_get_pi(rdev);
  4400. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4401. if (low)
  4402. return requested_state->performance_levels[0].sclk;
  4403. else
  4404. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4405. }
  4406. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  4407. {
  4408. struct ci_power_info *pi = ci_get_pi(rdev);
  4409. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4410. if (low)
  4411. return requested_state->performance_levels[0].mclk;
  4412. else
  4413. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  4414. }