rt2800lib.c 200 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. WARNING(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  184. {
  185. u32 reg;
  186. int i, count;
  187. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  188. if (rt2x00_get_field32(reg, WLAN_EN))
  189. return 0;
  190. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  191. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  192. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  193. rt2x00_set_field32(&reg, WLAN_EN, 1);
  194. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  195. udelay(REGISTER_BUSY_DELAY);
  196. count = 0;
  197. do {
  198. /*
  199. * Check PLL_LD & XTAL_RDY.
  200. */
  201. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  202. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  203. if (rt2x00_get_field32(reg, PLL_LD) &&
  204. rt2x00_get_field32(reg, XTAL_RDY))
  205. break;
  206. udelay(REGISTER_BUSY_DELAY);
  207. }
  208. if (i >= REGISTER_BUSY_COUNT) {
  209. if (count >= 10)
  210. return -EIO;
  211. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  212. udelay(REGISTER_BUSY_DELAY);
  213. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  214. udelay(REGISTER_BUSY_DELAY);
  215. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  216. udelay(REGISTER_BUSY_DELAY);
  217. count++;
  218. } else {
  219. count = 0;
  220. }
  221. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  222. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  223. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  224. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  225. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  226. udelay(10);
  227. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  228. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  229. udelay(10);
  230. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  231. } while (count != 0);
  232. return 0;
  233. }
  234. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  235. const u8 command, const u8 token,
  236. const u8 arg0, const u8 arg1)
  237. {
  238. u32 reg;
  239. /*
  240. * SOC devices don't support MCU requests.
  241. */
  242. if (rt2x00_is_soc(rt2x00dev))
  243. return;
  244. mutex_lock(&rt2x00dev->csr_mutex);
  245. /*
  246. * Wait until the MCU becomes available, afterwards we
  247. * can safely write the new data into the register.
  248. */
  249. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  250. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  251. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  252. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  253. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  254. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  255. reg = 0;
  256. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  257. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  258. }
  259. mutex_unlock(&rt2x00dev->csr_mutex);
  260. }
  261. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  262. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  263. {
  264. unsigned int i = 0;
  265. u32 reg;
  266. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  267. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  268. if (reg && reg != ~0)
  269. return 0;
  270. msleep(1);
  271. }
  272. ERROR(rt2x00dev, "Unstable hardware.\n");
  273. return -EBUSY;
  274. }
  275. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  276. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  277. {
  278. unsigned int i;
  279. u32 reg;
  280. /*
  281. * Some devices are really slow to respond here. Wait a whole second
  282. * before timing out.
  283. */
  284. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  285. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  286. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  287. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  288. return 0;
  289. msleep(10);
  290. }
  291. ERROR(rt2x00dev, "WPDMA TX/RX busy [0x%08x].\n", reg);
  292. return -EACCES;
  293. }
  294. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  295. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  296. {
  297. u32 reg;
  298. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  299. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  300. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  301. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  302. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  303. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  304. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  305. }
  306. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  307. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  308. {
  309. u16 fw_crc;
  310. u16 crc;
  311. /*
  312. * The last 2 bytes in the firmware array are the crc checksum itself,
  313. * this means that we should never pass those 2 bytes to the crc
  314. * algorithm.
  315. */
  316. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  317. /*
  318. * Use the crc ccitt algorithm.
  319. * This will return the same value as the legacy driver which
  320. * used bit ordering reversion on the both the firmware bytes
  321. * before input input as well as on the final output.
  322. * Obviously using crc ccitt directly is much more efficient.
  323. */
  324. crc = crc_ccitt(~0, data, len - 2);
  325. /*
  326. * There is a small difference between the crc-itu-t + bitrev and
  327. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  328. * will be swapped, use swab16 to convert the crc to the correct
  329. * value.
  330. */
  331. crc = swab16(crc);
  332. return fw_crc == crc;
  333. }
  334. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  335. const u8 *data, const size_t len)
  336. {
  337. size_t offset = 0;
  338. size_t fw_len;
  339. bool multiple;
  340. /*
  341. * PCI(e) & SOC devices require firmware with a length
  342. * of 8kb. USB devices require firmware files with a length
  343. * of 4kb. Certain USB chipsets however require different firmware,
  344. * which Ralink only provides attached to the original firmware
  345. * file. Thus for USB devices, firmware files have a length
  346. * which is a multiple of 4kb. The firmware for rt3290 chip also
  347. * have a length which is a multiple of 4kb.
  348. */
  349. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  350. fw_len = 4096;
  351. else
  352. fw_len = 8192;
  353. multiple = true;
  354. /*
  355. * Validate the firmware length
  356. */
  357. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  358. return FW_BAD_LENGTH;
  359. /*
  360. * Check if the chipset requires one of the upper parts
  361. * of the firmware.
  362. */
  363. if (rt2x00_is_usb(rt2x00dev) &&
  364. !rt2x00_rt(rt2x00dev, RT2860) &&
  365. !rt2x00_rt(rt2x00dev, RT2872) &&
  366. !rt2x00_rt(rt2x00dev, RT3070) &&
  367. ((len / fw_len) == 1))
  368. return FW_BAD_VERSION;
  369. /*
  370. * 8kb firmware files must be checked as if it were
  371. * 2 separate firmware files.
  372. */
  373. while (offset < len) {
  374. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  375. return FW_BAD_CRC;
  376. offset += fw_len;
  377. }
  378. return FW_OK;
  379. }
  380. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  381. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  382. const u8 *data, const size_t len)
  383. {
  384. unsigned int i;
  385. u32 reg;
  386. int retval;
  387. if (rt2x00_rt(rt2x00dev, RT3290)) {
  388. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  389. if (retval)
  390. return -EBUSY;
  391. }
  392. /*
  393. * If driver doesn't wake up firmware here,
  394. * rt2800_load_firmware will hang forever when interface is up again.
  395. */
  396. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  397. /*
  398. * Wait for stable hardware.
  399. */
  400. if (rt2800_wait_csr_ready(rt2x00dev))
  401. return -EBUSY;
  402. if (rt2x00_is_pci(rt2x00dev)) {
  403. if (rt2x00_rt(rt2x00dev, RT3290) ||
  404. rt2x00_rt(rt2x00dev, RT3572) ||
  405. rt2x00_rt(rt2x00dev, RT5390) ||
  406. rt2x00_rt(rt2x00dev, RT5392)) {
  407. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  408. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  409. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  410. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  411. }
  412. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  413. }
  414. rt2800_disable_wpdma(rt2x00dev);
  415. /*
  416. * Write firmware to the device.
  417. */
  418. rt2800_drv_write_firmware(rt2x00dev, data, len);
  419. /*
  420. * Wait for device to stabilize.
  421. */
  422. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  423. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  424. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  425. break;
  426. msleep(1);
  427. }
  428. if (i == REGISTER_BUSY_COUNT) {
  429. ERROR(rt2x00dev, "PBF system register not ready.\n");
  430. return -EBUSY;
  431. }
  432. /*
  433. * Disable DMA, will be reenabled later when enabling
  434. * the radio.
  435. */
  436. rt2800_disable_wpdma(rt2x00dev);
  437. /*
  438. * Initialize firmware.
  439. */
  440. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  441. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  442. if (rt2x00_is_usb(rt2x00dev)) {
  443. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  444. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  445. }
  446. msleep(1);
  447. return 0;
  448. }
  449. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  450. void rt2800_write_tx_data(struct queue_entry *entry,
  451. struct txentry_desc *txdesc)
  452. {
  453. __le32 *txwi = rt2800_drv_get_txwi(entry);
  454. u32 word;
  455. /*
  456. * Initialize TX Info descriptor
  457. */
  458. rt2x00_desc_read(txwi, 0, &word);
  459. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  460. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  461. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  462. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  463. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  464. rt2x00_set_field32(&word, TXWI_W0_TS,
  465. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  466. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  467. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  468. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  469. txdesc->u.ht.mpdu_density);
  470. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  471. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  472. rt2x00_set_field32(&word, TXWI_W0_BW,
  473. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  474. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  475. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  476. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  477. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  478. rt2x00_desc_write(txwi, 0, word);
  479. rt2x00_desc_read(txwi, 1, &word);
  480. rt2x00_set_field32(&word, TXWI_W1_ACK,
  481. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  482. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  483. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  484. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  485. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  486. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  487. txdesc->key_idx : txdesc->u.ht.wcid);
  488. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  489. txdesc->length);
  490. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  491. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  492. rt2x00_desc_write(txwi, 1, word);
  493. /*
  494. * Always write 0 to IV/EIV fields, hardware will insert the IV
  495. * from the IVEIV register when TXD_W3_WIV is set to 0.
  496. * When TXD_W3_WIV is set to 1 it will use the IV data
  497. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  498. * crypto entry in the registers should be used to encrypt the frame.
  499. */
  500. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  501. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  502. }
  503. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  504. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  505. {
  506. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  507. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  508. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  509. u16 eeprom;
  510. u8 offset0;
  511. u8 offset1;
  512. u8 offset2;
  513. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  514. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  515. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  516. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  517. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  518. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  519. } else {
  520. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  521. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  522. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  523. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  524. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  525. }
  526. /*
  527. * Convert the value from the descriptor into the RSSI value
  528. * If the value in the descriptor is 0, it is considered invalid
  529. * and the default (extremely low) rssi value is assumed
  530. */
  531. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  532. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  533. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  534. /*
  535. * mac80211 only accepts a single RSSI value. Calculating the
  536. * average doesn't deliver a fair answer either since -60:-60 would
  537. * be considered equally good as -50:-70 while the second is the one
  538. * which gives less energy...
  539. */
  540. rssi0 = max(rssi0, rssi1);
  541. return (int)max(rssi0, rssi2);
  542. }
  543. void rt2800_process_rxwi(struct queue_entry *entry,
  544. struct rxdone_entry_desc *rxdesc)
  545. {
  546. __le32 *rxwi = (__le32 *) entry->skb->data;
  547. u32 word;
  548. rt2x00_desc_read(rxwi, 0, &word);
  549. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  550. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  551. rt2x00_desc_read(rxwi, 1, &word);
  552. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  553. rxdesc->flags |= RX_FLAG_SHORT_GI;
  554. if (rt2x00_get_field32(word, RXWI_W1_BW))
  555. rxdesc->flags |= RX_FLAG_40MHZ;
  556. /*
  557. * Detect RX rate, always use MCS as signal type.
  558. */
  559. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  560. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  561. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  562. /*
  563. * Mask of 0x8 bit to remove the short preamble flag.
  564. */
  565. if (rxdesc->rate_mode == RATE_MODE_CCK)
  566. rxdesc->signal &= ~0x8;
  567. rt2x00_desc_read(rxwi, 2, &word);
  568. /*
  569. * Convert descriptor AGC value to RSSI value.
  570. */
  571. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  572. }
  573. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  574. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  575. {
  576. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  577. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  578. struct txdone_entry_desc txdesc;
  579. u32 word;
  580. u16 mcs, real_mcs;
  581. int aggr, ampdu;
  582. /*
  583. * Obtain the status about this packet.
  584. */
  585. txdesc.flags = 0;
  586. rt2x00_desc_read(txwi, 0, &word);
  587. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  588. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  589. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  590. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  591. /*
  592. * If a frame was meant to be sent as a single non-aggregated MPDU
  593. * but ended up in an aggregate the used tx rate doesn't correlate
  594. * with the one specified in the TXWI as the whole aggregate is sent
  595. * with the same rate.
  596. *
  597. * For example: two frames are sent to rt2x00, the first one sets
  598. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  599. * and requests MCS15. If the hw aggregates both frames into one
  600. * AMDPU the tx status for both frames will contain MCS7 although
  601. * the frame was sent successfully.
  602. *
  603. * Hence, replace the requested rate with the real tx rate to not
  604. * confuse the rate control algortihm by providing clearly wrong
  605. * data.
  606. */
  607. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  608. skbdesc->tx_rate_idx = real_mcs;
  609. mcs = real_mcs;
  610. }
  611. if (aggr == 1 || ampdu == 1)
  612. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  613. /*
  614. * Ralink has a retry mechanism using a global fallback
  615. * table. We setup this fallback table to try the immediate
  616. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  617. * always contains the MCS used for the last transmission, be
  618. * it successful or not.
  619. */
  620. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  621. /*
  622. * Transmission succeeded. The number of retries is
  623. * mcs - real_mcs
  624. */
  625. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  626. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  627. } else {
  628. /*
  629. * Transmission failed. The number of retries is
  630. * always 7 in this case (for a total number of 8
  631. * frames sent).
  632. */
  633. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  634. txdesc.retry = rt2x00dev->long_retry;
  635. }
  636. /*
  637. * the frame was retried at least once
  638. * -> hw used fallback rates
  639. */
  640. if (txdesc.retry)
  641. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  642. rt2x00lib_txdone(entry, &txdesc);
  643. }
  644. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  645. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  646. {
  647. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  648. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  649. unsigned int beacon_base;
  650. unsigned int padding_len;
  651. u32 orig_reg, reg;
  652. /*
  653. * Disable beaconing while we are reloading the beacon data,
  654. * otherwise we might be sending out invalid data.
  655. */
  656. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  657. orig_reg = reg;
  658. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  659. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  660. /*
  661. * Add space for the TXWI in front of the skb.
  662. */
  663. memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
  664. /*
  665. * Register descriptor details in skb frame descriptor.
  666. */
  667. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  668. skbdesc->desc = entry->skb->data;
  669. skbdesc->desc_len = TXWI_DESC_SIZE;
  670. /*
  671. * Add the TXWI for the beacon to the skb.
  672. */
  673. rt2800_write_tx_data(entry, txdesc);
  674. /*
  675. * Dump beacon to userspace through debugfs.
  676. */
  677. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  678. /*
  679. * Write entire beacon with TXWI and padding to register.
  680. */
  681. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  682. if (padding_len && skb_pad(entry->skb, padding_len)) {
  683. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  684. /* skb freed by skb_pad() on failure */
  685. entry->skb = NULL;
  686. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  687. return;
  688. }
  689. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  690. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  691. entry->skb->len + padding_len);
  692. /*
  693. * Enable beaconing again.
  694. */
  695. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  696. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  697. /*
  698. * Clean up beacon skb.
  699. */
  700. dev_kfree_skb_any(entry->skb);
  701. entry->skb = NULL;
  702. }
  703. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  704. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  705. unsigned int beacon_base)
  706. {
  707. int i;
  708. /*
  709. * For the Beacon base registers we only need to clear
  710. * the whole TXWI which (when set to 0) will invalidate
  711. * the entire beacon.
  712. */
  713. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  714. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  715. }
  716. void rt2800_clear_beacon(struct queue_entry *entry)
  717. {
  718. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  719. u32 reg;
  720. /*
  721. * Disable beaconing while we are reloading the beacon data,
  722. * otherwise we might be sending out invalid data.
  723. */
  724. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  725. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  726. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  727. /*
  728. * Clear beacon.
  729. */
  730. rt2800_clear_beacon_register(rt2x00dev,
  731. HW_BEACON_OFFSET(entry->entry_idx));
  732. /*
  733. * Enabled beaconing again.
  734. */
  735. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  736. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  737. }
  738. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  739. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  740. const struct rt2x00debug rt2800_rt2x00debug = {
  741. .owner = THIS_MODULE,
  742. .csr = {
  743. .read = rt2800_register_read,
  744. .write = rt2800_register_write,
  745. .flags = RT2X00DEBUGFS_OFFSET,
  746. .word_base = CSR_REG_BASE,
  747. .word_size = sizeof(u32),
  748. .word_count = CSR_REG_SIZE / sizeof(u32),
  749. },
  750. .eeprom = {
  751. .read = rt2x00_eeprom_read,
  752. .write = rt2x00_eeprom_write,
  753. .word_base = EEPROM_BASE,
  754. .word_size = sizeof(u16),
  755. .word_count = EEPROM_SIZE / sizeof(u16),
  756. },
  757. .bbp = {
  758. .read = rt2800_bbp_read,
  759. .write = rt2800_bbp_write,
  760. .word_base = BBP_BASE,
  761. .word_size = sizeof(u8),
  762. .word_count = BBP_SIZE / sizeof(u8),
  763. },
  764. .rf = {
  765. .read = rt2x00_rf_read,
  766. .write = rt2800_rf_write,
  767. .word_base = RF_BASE,
  768. .word_size = sizeof(u32),
  769. .word_count = RF_SIZE / sizeof(u32),
  770. },
  771. .rfcsr = {
  772. .read = rt2800_rfcsr_read,
  773. .write = rt2800_rfcsr_write,
  774. .word_base = RFCSR_BASE,
  775. .word_size = sizeof(u8),
  776. .word_count = RFCSR_SIZE / sizeof(u8),
  777. },
  778. };
  779. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  780. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  781. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  782. {
  783. u32 reg;
  784. if (rt2x00_rt(rt2x00dev, RT3290)) {
  785. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  786. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  787. } else {
  788. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  789. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  790. }
  791. }
  792. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  793. #ifdef CONFIG_RT2X00_LIB_LEDS
  794. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  795. enum led_brightness brightness)
  796. {
  797. struct rt2x00_led *led =
  798. container_of(led_cdev, struct rt2x00_led, led_dev);
  799. unsigned int enabled = brightness != LED_OFF;
  800. unsigned int bg_mode =
  801. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  802. unsigned int polarity =
  803. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  804. EEPROM_FREQ_LED_POLARITY);
  805. unsigned int ledmode =
  806. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  807. EEPROM_FREQ_LED_MODE);
  808. u32 reg;
  809. /* Check for SoC (SOC devices don't support MCU requests) */
  810. if (rt2x00_is_soc(led->rt2x00dev)) {
  811. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  812. /* Set LED Polarity */
  813. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  814. /* Set LED Mode */
  815. if (led->type == LED_TYPE_RADIO) {
  816. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  817. enabled ? 3 : 0);
  818. } else if (led->type == LED_TYPE_ASSOC) {
  819. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  820. enabled ? 3 : 0);
  821. } else if (led->type == LED_TYPE_QUALITY) {
  822. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  823. enabled ? 3 : 0);
  824. }
  825. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  826. } else {
  827. if (led->type == LED_TYPE_RADIO) {
  828. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  829. enabled ? 0x20 : 0);
  830. } else if (led->type == LED_TYPE_ASSOC) {
  831. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  832. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  833. } else if (led->type == LED_TYPE_QUALITY) {
  834. /*
  835. * The brightness is divided into 6 levels (0 - 5),
  836. * The specs tell us the following levels:
  837. * 0, 1 ,3, 7, 15, 31
  838. * to determine the level in a simple way we can simply
  839. * work with bitshifting:
  840. * (1 << level) - 1
  841. */
  842. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  843. (1 << brightness / (LED_FULL / 6)) - 1,
  844. polarity);
  845. }
  846. }
  847. }
  848. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  849. struct rt2x00_led *led, enum led_type type)
  850. {
  851. led->rt2x00dev = rt2x00dev;
  852. led->type = type;
  853. led->led_dev.brightness_set = rt2800_brightness_set;
  854. led->flags = LED_INITIALIZED;
  855. }
  856. #endif /* CONFIG_RT2X00_LIB_LEDS */
  857. /*
  858. * Configuration handlers.
  859. */
  860. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  861. const u8 *address,
  862. int wcid)
  863. {
  864. struct mac_wcid_entry wcid_entry;
  865. u32 offset;
  866. offset = MAC_WCID_ENTRY(wcid);
  867. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  868. if (address)
  869. memcpy(wcid_entry.mac, address, ETH_ALEN);
  870. rt2800_register_multiwrite(rt2x00dev, offset,
  871. &wcid_entry, sizeof(wcid_entry));
  872. }
  873. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  874. {
  875. u32 offset;
  876. offset = MAC_WCID_ATTR_ENTRY(wcid);
  877. rt2800_register_write(rt2x00dev, offset, 0);
  878. }
  879. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  880. int wcid, u32 bssidx)
  881. {
  882. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  883. u32 reg;
  884. /*
  885. * The BSS Idx numbers is split in a main value of 3 bits,
  886. * and a extended field for adding one additional bit to the value.
  887. */
  888. rt2800_register_read(rt2x00dev, offset, &reg);
  889. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  890. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  891. (bssidx & 0x8) >> 3);
  892. rt2800_register_write(rt2x00dev, offset, reg);
  893. }
  894. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  895. struct rt2x00lib_crypto *crypto,
  896. struct ieee80211_key_conf *key)
  897. {
  898. struct mac_iveiv_entry iveiv_entry;
  899. u32 offset;
  900. u32 reg;
  901. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  902. if (crypto->cmd == SET_KEY) {
  903. rt2800_register_read(rt2x00dev, offset, &reg);
  904. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  905. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  906. /*
  907. * Both the cipher as the BSS Idx numbers are split in a main
  908. * value of 3 bits, and a extended field for adding one additional
  909. * bit to the value.
  910. */
  911. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  912. (crypto->cipher & 0x7));
  913. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  914. (crypto->cipher & 0x8) >> 3);
  915. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  916. rt2800_register_write(rt2x00dev, offset, reg);
  917. } else {
  918. /* Delete the cipher without touching the bssidx */
  919. rt2800_register_read(rt2x00dev, offset, &reg);
  920. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  921. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  922. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  923. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  924. rt2800_register_write(rt2x00dev, offset, reg);
  925. }
  926. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  927. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  928. if ((crypto->cipher == CIPHER_TKIP) ||
  929. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  930. (crypto->cipher == CIPHER_AES))
  931. iveiv_entry.iv[3] |= 0x20;
  932. iveiv_entry.iv[3] |= key->keyidx << 6;
  933. rt2800_register_multiwrite(rt2x00dev, offset,
  934. &iveiv_entry, sizeof(iveiv_entry));
  935. }
  936. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  937. struct rt2x00lib_crypto *crypto,
  938. struct ieee80211_key_conf *key)
  939. {
  940. struct hw_key_entry key_entry;
  941. struct rt2x00_field32 field;
  942. u32 offset;
  943. u32 reg;
  944. if (crypto->cmd == SET_KEY) {
  945. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  946. memcpy(key_entry.key, crypto->key,
  947. sizeof(key_entry.key));
  948. memcpy(key_entry.tx_mic, crypto->tx_mic,
  949. sizeof(key_entry.tx_mic));
  950. memcpy(key_entry.rx_mic, crypto->rx_mic,
  951. sizeof(key_entry.rx_mic));
  952. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  953. rt2800_register_multiwrite(rt2x00dev, offset,
  954. &key_entry, sizeof(key_entry));
  955. }
  956. /*
  957. * The cipher types are stored over multiple registers
  958. * starting with SHARED_KEY_MODE_BASE each word will have
  959. * 32 bits and contains the cipher types for 2 bssidx each.
  960. * Using the correct defines correctly will cause overhead,
  961. * so just calculate the correct offset.
  962. */
  963. field.bit_offset = 4 * (key->hw_key_idx % 8);
  964. field.bit_mask = 0x7 << field.bit_offset;
  965. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  966. rt2800_register_read(rt2x00dev, offset, &reg);
  967. rt2x00_set_field32(&reg, field,
  968. (crypto->cmd == SET_KEY) * crypto->cipher);
  969. rt2800_register_write(rt2x00dev, offset, reg);
  970. /*
  971. * Update WCID information
  972. */
  973. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  974. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  975. crypto->bssidx);
  976. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  977. return 0;
  978. }
  979. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  980. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  981. {
  982. struct mac_wcid_entry wcid_entry;
  983. int idx;
  984. u32 offset;
  985. /*
  986. * Search for the first free WCID entry and return the corresponding
  987. * index.
  988. *
  989. * Make sure the WCID starts _after_ the last possible shared key
  990. * entry (>32).
  991. *
  992. * Since parts of the pairwise key table might be shared with
  993. * the beacon frame buffers 6 & 7 we should only write into the
  994. * first 222 entries.
  995. */
  996. for (idx = 33; idx <= 222; idx++) {
  997. offset = MAC_WCID_ENTRY(idx);
  998. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  999. sizeof(wcid_entry));
  1000. if (is_broadcast_ether_addr(wcid_entry.mac))
  1001. return idx;
  1002. }
  1003. /*
  1004. * Use -1 to indicate that we don't have any more space in the WCID
  1005. * table.
  1006. */
  1007. return -1;
  1008. }
  1009. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1010. struct rt2x00lib_crypto *crypto,
  1011. struct ieee80211_key_conf *key)
  1012. {
  1013. struct hw_key_entry key_entry;
  1014. u32 offset;
  1015. if (crypto->cmd == SET_KEY) {
  1016. /*
  1017. * Allow key configuration only for STAs that are
  1018. * known by the hw.
  1019. */
  1020. if (crypto->wcid < 0)
  1021. return -ENOSPC;
  1022. key->hw_key_idx = crypto->wcid;
  1023. memcpy(key_entry.key, crypto->key,
  1024. sizeof(key_entry.key));
  1025. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1026. sizeof(key_entry.tx_mic));
  1027. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1028. sizeof(key_entry.rx_mic));
  1029. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1030. rt2800_register_multiwrite(rt2x00dev, offset,
  1031. &key_entry, sizeof(key_entry));
  1032. }
  1033. /*
  1034. * Update WCID information
  1035. */
  1036. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1037. return 0;
  1038. }
  1039. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1040. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1041. struct ieee80211_sta *sta)
  1042. {
  1043. int wcid;
  1044. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1045. /*
  1046. * Find next free WCID.
  1047. */
  1048. wcid = rt2800_find_wcid(rt2x00dev);
  1049. /*
  1050. * Store selected wcid even if it is invalid so that we can
  1051. * later decide if the STA is uploaded into the hw.
  1052. */
  1053. sta_priv->wcid = wcid;
  1054. /*
  1055. * No space left in the device, however, we can still communicate
  1056. * with the STA -> No error.
  1057. */
  1058. if (wcid < 0)
  1059. return 0;
  1060. /*
  1061. * Clean up WCID attributes and write STA address to the device.
  1062. */
  1063. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1064. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1065. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1066. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1067. return 0;
  1068. }
  1069. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1070. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1071. {
  1072. /*
  1073. * Remove WCID entry, no need to clean the attributes as they will
  1074. * get renewed when the WCID is reused.
  1075. */
  1076. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1077. return 0;
  1078. }
  1079. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1080. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1081. const unsigned int filter_flags)
  1082. {
  1083. u32 reg;
  1084. /*
  1085. * Start configuration steps.
  1086. * Note that the version error will always be dropped
  1087. * and broadcast frames will always be accepted since
  1088. * there is no filter for it at this time.
  1089. */
  1090. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1091. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1092. !(filter_flags & FIF_FCSFAIL));
  1093. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1094. !(filter_flags & FIF_PLCPFAIL));
  1095. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1096. !(filter_flags & FIF_PROMISC_IN_BSS));
  1097. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1098. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1099. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1100. !(filter_flags & FIF_ALLMULTI));
  1101. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1102. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1103. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1104. !(filter_flags & FIF_CONTROL));
  1105. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1106. !(filter_flags & FIF_CONTROL));
  1107. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1108. !(filter_flags & FIF_CONTROL));
  1109. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1110. !(filter_flags & FIF_CONTROL));
  1111. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1112. !(filter_flags & FIF_CONTROL));
  1113. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1114. !(filter_flags & FIF_PSPOLL));
  1115. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1116. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1117. !(filter_flags & FIF_CONTROL));
  1118. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1119. !(filter_flags & FIF_CONTROL));
  1120. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1121. }
  1122. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1123. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1124. struct rt2x00intf_conf *conf, const unsigned int flags)
  1125. {
  1126. u32 reg;
  1127. bool update_bssid = false;
  1128. if (flags & CONFIG_UPDATE_TYPE) {
  1129. /*
  1130. * Enable synchronisation.
  1131. */
  1132. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1133. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1134. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1135. if (conf->sync == TSF_SYNC_AP_NONE) {
  1136. /*
  1137. * Tune beacon queue transmit parameters for AP mode
  1138. */
  1139. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1140. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1141. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1142. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1143. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1144. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1145. } else {
  1146. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1147. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1148. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1149. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1150. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1151. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1152. }
  1153. }
  1154. if (flags & CONFIG_UPDATE_MAC) {
  1155. if (flags & CONFIG_UPDATE_TYPE &&
  1156. conf->sync == TSF_SYNC_AP_NONE) {
  1157. /*
  1158. * The BSSID register has to be set to our own mac
  1159. * address in AP mode.
  1160. */
  1161. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1162. update_bssid = true;
  1163. }
  1164. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1165. reg = le32_to_cpu(conf->mac[1]);
  1166. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1167. conf->mac[1] = cpu_to_le32(reg);
  1168. }
  1169. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1170. conf->mac, sizeof(conf->mac));
  1171. }
  1172. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1173. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1174. reg = le32_to_cpu(conf->bssid[1]);
  1175. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1176. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1177. conf->bssid[1] = cpu_to_le32(reg);
  1178. }
  1179. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1180. conf->bssid, sizeof(conf->bssid));
  1181. }
  1182. }
  1183. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1184. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1185. struct rt2x00lib_erp *erp)
  1186. {
  1187. bool any_sta_nongf = !!(erp->ht_opmode &
  1188. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1189. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1190. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1191. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1192. u32 reg;
  1193. /* default protection rate for HT20: OFDM 24M */
  1194. mm20_rate = gf20_rate = 0x4004;
  1195. /* default protection rate for HT40: duplicate OFDM 24M */
  1196. mm40_rate = gf40_rate = 0x4084;
  1197. switch (protection) {
  1198. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1199. /*
  1200. * All STAs in this BSS are HT20/40 but there might be
  1201. * STAs not supporting greenfield mode.
  1202. * => Disable protection for HT transmissions.
  1203. */
  1204. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1205. break;
  1206. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1207. /*
  1208. * All STAs in this BSS are HT20 or HT20/40 but there
  1209. * might be STAs not supporting greenfield mode.
  1210. * => Protect all HT40 transmissions.
  1211. */
  1212. mm20_mode = gf20_mode = 0;
  1213. mm40_mode = gf40_mode = 2;
  1214. break;
  1215. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1216. /*
  1217. * Nonmember protection:
  1218. * According to 802.11n we _should_ protect all
  1219. * HT transmissions (but we don't have to).
  1220. *
  1221. * But if cts_protection is enabled we _shall_ protect
  1222. * all HT transmissions using a CCK rate.
  1223. *
  1224. * And if any station is non GF we _shall_ protect
  1225. * GF transmissions.
  1226. *
  1227. * We decide to protect everything
  1228. * -> fall through to mixed mode.
  1229. */
  1230. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1231. /*
  1232. * Legacy STAs are present
  1233. * => Protect all HT transmissions.
  1234. */
  1235. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1236. /*
  1237. * If erp protection is needed we have to protect HT
  1238. * transmissions with CCK 11M long preamble.
  1239. */
  1240. if (erp->cts_protection) {
  1241. /* don't duplicate RTS/CTS in CCK mode */
  1242. mm20_rate = mm40_rate = 0x0003;
  1243. gf20_rate = gf40_rate = 0x0003;
  1244. }
  1245. break;
  1246. }
  1247. /* check for STAs not supporting greenfield mode */
  1248. if (any_sta_nongf)
  1249. gf20_mode = gf40_mode = 2;
  1250. /* Update HT protection config */
  1251. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1252. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1253. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1254. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1255. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1256. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1257. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1258. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1259. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1260. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1261. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1262. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1263. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1264. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1265. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1266. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1267. }
  1268. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1269. u32 changed)
  1270. {
  1271. u32 reg;
  1272. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1273. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1274. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1275. !!erp->short_preamble);
  1276. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1277. !!erp->short_preamble);
  1278. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1279. }
  1280. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1281. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1282. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1283. erp->cts_protection ? 2 : 0);
  1284. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1285. }
  1286. if (changed & BSS_CHANGED_BASIC_RATES) {
  1287. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1288. erp->basic_rates);
  1289. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1290. }
  1291. if (changed & BSS_CHANGED_ERP_SLOT) {
  1292. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1293. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1294. erp->slot_time);
  1295. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1296. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1297. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1298. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1299. }
  1300. if (changed & BSS_CHANGED_BEACON_INT) {
  1301. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1302. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1303. erp->beacon_int * 16);
  1304. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1305. }
  1306. if (changed & BSS_CHANGED_HT)
  1307. rt2800_config_ht_opmode(rt2x00dev, erp);
  1308. }
  1309. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1310. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1311. {
  1312. u32 reg;
  1313. u16 eeprom;
  1314. u8 led_ctrl, led_g_mode, led_r_mode;
  1315. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1316. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1317. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1318. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1319. } else {
  1320. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1321. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1322. }
  1323. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1324. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1325. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1326. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1327. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1328. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1329. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1330. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1331. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1332. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1333. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1334. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1335. } else {
  1336. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1337. (led_g_mode << 2) | led_r_mode, 1);
  1338. }
  1339. }
  1340. }
  1341. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1342. enum antenna ant)
  1343. {
  1344. u32 reg;
  1345. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1346. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1347. if (rt2x00_is_pci(rt2x00dev)) {
  1348. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1349. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1350. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1351. } else if (rt2x00_is_usb(rt2x00dev))
  1352. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1353. eesk_pin, 0);
  1354. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1355. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1356. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1357. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1358. }
  1359. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1360. {
  1361. u8 r1;
  1362. u8 r3;
  1363. u16 eeprom;
  1364. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1365. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1366. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1367. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1368. rt2800_config_3572bt_ant(rt2x00dev);
  1369. /*
  1370. * Configure the TX antenna.
  1371. */
  1372. switch (ant->tx_chain_num) {
  1373. case 1:
  1374. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1375. break;
  1376. case 2:
  1377. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1378. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1379. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1380. else
  1381. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1382. break;
  1383. case 3:
  1384. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1385. break;
  1386. }
  1387. /*
  1388. * Configure the RX antenna.
  1389. */
  1390. switch (ant->rx_chain_num) {
  1391. case 1:
  1392. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1393. rt2x00_rt(rt2x00dev, RT3090) ||
  1394. rt2x00_rt(rt2x00dev, RT3352) ||
  1395. rt2x00_rt(rt2x00dev, RT3390)) {
  1396. rt2x00_eeprom_read(rt2x00dev,
  1397. EEPROM_NIC_CONF1, &eeprom);
  1398. if (rt2x00_get_field16(eeprom,
  1399. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1400. rt2800_set_ant_diversity(rt2x00dev,
  1401. rt2x00dev->default_ant.rx);
  1402. }
  1403. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1404. break;
  1405. case 2:
  1406. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1407. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1408. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1409. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1410. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1411. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1412. } else {
  1413. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1414. }
  1415. break;
  1416. case 3:
  1417. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1418. break;
  1419. }
  1420. rt2800_bbp_write(rt2x00dev, 3, r3);
  1421. rt2800_bbp_write(rt2x00dev, 1, r1);
  1422. }
  1423. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1424. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1425. struct rt2x00lib_conf *libconf)
  1426. {
  1427. u16 eeprom;
  1428. short lna_gain;
  1429. if (libconf->rf.channel <= 14) {
  1430. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1431. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1432. } else if (libconf->rf.channel <= 64) {
  1433. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1434. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1435. } else if (libconf->rf.channel <= 128) {
  1436. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1437. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1438. } else {
  1439. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1440. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1441. }
  1442. rt2x00dev->lna_gain = lna_gain;
  1443. }
  1444. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1445. struct ieee80211_conf *conf,
  1446. struct rf_channel *rf,
  1447. struct channel_info *info)
  1448. {
  1449. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1450. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1451. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1452. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1453. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1454. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1455. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1456. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1457. if (rf->channel > 14) {
  1458. /*
  1459. * When TX power is below 0, we should increase it by 7 to
  1460. * make it a positive value (Minimum value is -7).
  1461. * However this means that values between 0 and 7 have
  1462. * double meaning, and we should set a 7DBm boost flag.
  1463. */
  1464. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1465. (info->default_power1 >= 0));
  1466. if (info->default_power1 < 0)
  1467. info->default_power1 += 7;
  1468. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1469. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1470. (info->default_power2 >= 0));
  1471. if (info->default_power2 < 0)
  1472. info->default_power2 += 7;
  1473. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1474. } else {
  1475. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1476. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1477. }
  1478. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1479. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1480. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1481. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1482. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1483. udelay(200);
  1484. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1485. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1486. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1487. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1488. udelay(200);
  1489. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1490. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1491. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1492. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1493. }
  1494. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1495. struct ieee80211_conf *conf,
  1496. struct rf_channel *rf,
  1497. struct channel_info *info)
  1498. {
  1499. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1500. u8 rfcsr, calib_tx, calib_rx;
  1501. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1502. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1503. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1504. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1505. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1506. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1507. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1508. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1509. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1510. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1511. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1512. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1513. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1514. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1515. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1516. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1517. rt2x00dev->default_ant.rx_chain_num <= 1);
  1518. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1519. rt2x00dev->default_ant.rx_chain_num <= 2);
  1520. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1521. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1522. rt2x00dev->default_ant.tx_chain_num <= 1);
  1523. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1524. rt2x00dev->default_ant.tx_chain_num <= 2);
  1525. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1526. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1527. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1528. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1529. msleep(1);
  1530. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1531. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1532. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1533. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1534. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1535. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1536. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1537. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1538. } else {
  1539. if (conf_is_ht40(conf)) {
  1540. calib_tx = drv_data->calibration_bw40;
  1541. calib_rx = drv_data->calibration_bw40;
  1542. } else {
  1543. calib_tx = drv_data->calibration_bw20;
  1544. calib_rx = drv_data->calibration_bw20;
  1545. }
  1546. }
  1547. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1548. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1549. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1550. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1551. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1552. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1553. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1554. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1555. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1556. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1557. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1558. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1559. msleep(1);
  1560. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1561. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1562. }
  1563. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1564. struct ieee80211_conf *conf,
  1565. struct rf_channel *rf,
  1566. struct channel_info *info)
  1567. {
  1568. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1569. u8 rfcsr;
  1570. u32 reg;
  1571. if (rf->channel <= 14) {
  1572. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1573. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1574. } else {
  1575. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1576. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1577. }
  1578. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1579. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1580. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1581. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1582. if (rf->channel <= 14)
  1583. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1584. else
  1585. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1586. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1587. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1588. if (rf->channel <= 14)
  1589. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1590. else
  1591. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1592. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1593. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1594. if (rf->channel <= 14) {
  1595. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1596. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1597. info->default_power1);
  1598. } else {
  1599. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1600. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1601. (info->default_power1 & 0x3) |
  1602. ((info->default_power1 & 0xC) << 1));
  1603. }
  1604. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1605. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1606. if (rf->channel <= 14) {
  1607. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1608. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1609. info->default_power2);
  1610. } else {
  1611. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1612. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1613. (info->default_power2 & 0x3) |
  1614. ((info->default_power2 & 0xC) << 1));
  1615. }
  1616. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1617. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1618. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1619. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1620. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1621. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1622. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1623. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1624. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1625. if (rf->channel <= 14) {
  1626. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1627. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1628. }
  1629. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1630. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1631. } else {
  1632. switch (rt2x00dev->default_ant.tx_chain_num) {
  1633. case 1:
  1634. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1635. case 2:
  1636. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1637. break;
  1638. }
  1639. switch (rt2x00dev->default_ant.rx_chain_num) {
  1640. case 1:
  1641. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1642. case 2:
  1643. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1644. break;
  1645. }
  1646. }
  1647. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1648. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1649. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1650. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1651. if (conf_is_ht40(conf)) {
  1652. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1653. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1654. } else {
  1655. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1656. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1657. }
  1658. if (rf->channel <= 14) {
  1659. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1660. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1661. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1662. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1663. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1664. rfcsr = 0x4c;
  1665. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1666. drv_data->txmixer_gain_24g);
  1667. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1668. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1669. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1670. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1671. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1672. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1673. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1674. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1675. } else {
  1676. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1677. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1678. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1679. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1680. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1681. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1682. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1683. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1684. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1685. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1686. rfcsr = 0x7a;
  1687. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1688. drv_data->txmixer_gain_5g);
  1689. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1690. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1691. if (rf->channel <= 64) {
  1692. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1693. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1694. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1695. } else if (rf->channel <= 128) {
  1696. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1697. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1698. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1699. } else {
  1700. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1701. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1702. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1703. }
  1704. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1705. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1706. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1707. }
  1708. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1709. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1710. if (rf->channel <= 14)
  1711. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1712. else
  1713. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1714. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1715. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1716. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1717. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1718. }
  1719. #define POWER_BOUND 0x27
  1720. #define POWER_BOUND_5G 0x2b
  1721. #define FREQ_OFFSET_BOUND 0x5f
  1722. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  1723. {
  1724. u8 rfcsr;
  1725. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1726. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1727. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1728. else
  1729. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1730. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1731. }
  1732. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1733. struct ieee80211_conf *conf,
  1734. struct rf_channel *rf,
  1735. struct channel_info *info)
  1736. {
  1737. u8 rfcsr;
  1738. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1739. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1740. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1741. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1742. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1743. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1744. if (info->default_power1 > POWER_BOUND)
  1745. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1746. else
  1747. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1748. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1749. rt2800_adjust_freq_offset(rt2x00dev);
  1750. if (rf->channel <= 14) {
  1751. if (rf->channel == 6)
  1752. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1753. else
  1754. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1755. if (rf->channel >= 1 && rf->channel <= 6)
  1756. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1757. else if (rf->channel >= 7 && rf->channel <= 11)
  1758. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1759. else if (rf->channel >= 12 && rf->channel <= 14)
  1760. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1761. }
  1762. }
  1763. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  1764. struct ieee80211_conf *conf,
  1765. struct rf_channel *rf,
  1766. struct channel_info *info)
  1767. {
  1768. u8 rfcsr;
  1769. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1770. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1771. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  1772. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  1773. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  1774. if (info->default_power1 > POWER_BOUND)
  1775. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  1776. else
  1777. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  1778. if (info->default_power2 > POWER_BOUND)
  1779. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  1780. else
  1781. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  1782. rt2800_adjust_freq_offset(rt2x00dev);
  1783. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1784. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1785. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1786. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  1787. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1788. else
  1789. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1790. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  1791. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1792. else
  1793. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1794. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1795. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1796. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1797. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  1798. }
  1799. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1800. struct ieee80211_conf *conf,
  1801. struct rf_channel *rf,
  1802. struct channel_info *info)
  1803. {
  1804. u8 rfcsr;
  1805. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1806. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1807. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1808. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1809. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1810. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1811. if (info->default_power1 > POWER_BOUND)
  1812. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1813. else
  1814. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1815. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1816. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1817. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1818. if (info->default_power1 > POWER_BOUND)
  1819. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  1820. else
  1821. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1822. info->default_power2);
  1823. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1824. }
  1825. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1826. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1827. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1828. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1829. }
  1830. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1831. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1832. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1833. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1834. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1835. rt2800_adjust_freq_offset(rt2x00dev);
  1836. if (rf->channel <= 14) {
  1837. int idx = rf->channel-1;
  1838. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1839. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1840. /* r55/r59 value array of channel 1~14 */
  1841. static const char r55_bt_rev[] = {0x83, 0x83,
  1842. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1843. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1844. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1845. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1846. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1847. rt2800_rfcsr_write(rt2x00dev, 55,
  1848. r55_bt_rev[idx]);
  1849. rt2800_rfcsr_write(rt2x00dev, 59,
  1850. r59_bt_rev[idx]);
  1851. } else {
  1852. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1853. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1854. 0x88, 0x88, 0x86, 0x85, 0x84};
  1855. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1856. }
  1857. } else {
  1858. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1859. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1860. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1861. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1862. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1863. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1864. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1865. rt2800_rfcsr_write(rt2x00dev, 55,
  1866. r55_nonbt_rev[idx]);
  1867. rt2800_rfcsr_write(rt2x00dev, 59,
  1868. r59_nonbt_rev[idx]);
  1869. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  1870. rt2x00_rt(rt2x00dev, RT5392)) {
  1871. static const char r59_non_bt[] = {0x8f, 0x8f,
  1872. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1873. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1874. rt2800_rfcsr_write(rt2x00dev, 59,
  1875. r59_non_bt[idx]);
  1876. }
  1877. }
  1878. }
  1879. }
  1880. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  1881. struct ieee80211_conf *conf,
  1882. struct rf_channel *rf,
  1883. struct channel_info *info)
  1884. {
  1885. u8 rfcsr, ep_reg;
  1886. u32 reg;
  1887. int power_bound;
  1888. /* TODO */
  1889. const bool is_11b = false;
  1890. const bool is_type_ep = false;
  1891. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1892. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  1893. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  1894. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1895. /* Order of values on rf_channel entry: N, K, mod, R */
  1896. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  1897. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  1898. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  1899. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  1900. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  1901. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  1902. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1903. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  1904. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  1905. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1906. if (rf->channel <= 14) {
  1907. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  1908. /* FIXME: RF11 owerwrite ? */
  1909. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  1910. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  1911. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  1912. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  1913. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  1914. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  1915. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  1916. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  1917. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  1918. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  1919. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  1920. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  1921. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  1922. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  1923. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  1924. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  1925. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  1926. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  1927. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  1928. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  1929. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  1930. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  1931. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  1932. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  1933. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  1934. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  1935. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  1936. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  1937. /* TODO RF27 <- tssi */
  1938. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  1939. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1940. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  1941. if (is_11b) {
  1942. /* CCK */
  1943. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  1944. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  1945. if (is_type_ep)
  1946. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  1947. else
  1948. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  1949. } else {
  1950. /* OFDM */
  1951. if (is_type_ep)
  1952. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  1953. else
  1954. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  1955. }
  1956. power_bound = POWER_BOUND;
  1957. ep_reg = 0x2;
  1958. } else {
  1959. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  1960. /* FIMXE: RF11 overwrite */
  1961. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  1962. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  1963. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  1964. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  1965. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  1966. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  1967. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  1968. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  1969. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  1970. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  1971. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  1972. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  1973. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  1974. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  1975. /* TODO RF27 <- tssi */
  1976. if (rf->channel >= 36 && rf->channel <= 64) {
  1977. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  1978. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  1979. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  1980. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  1981. if (rf->channel <= 50)
  1982. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  1983. else if (rf->channel >= 52)
  1984. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  1985. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  1986. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  1987. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  1988. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  1989. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  1990. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  1991. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  1992. if (rf->channel <= 50) {
  1993. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  1994. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  1995. } else if (rf->channel >= 52) {
  1996. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  1997. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  1998. }
  1999. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2000. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2001. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2002. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2003. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2004. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2005. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2006. if (rf->channel <= 153) {
  2007. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2008. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2009. } else if (rf->channel >= 155) {
  2010. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2011. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2012. }
  2013. if (rf->channel <= 138) {
  2014. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2015. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2016. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2017. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2018. } else if (rf->channel >= 140) {
  2019. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2020. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2021. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2022. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2023. }
  2024. if (rf->channel <= 124)
  2025. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2026. else if (rf->channel >= 126)
  2027. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2028. if (rf->channel <= 138)
  2029. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2030. else if (rf->channel >= 140)
  2031. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2032. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2033. if (rf->channel <= 138)
  2034. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2035. else if (rf->channel >= 140)
  2036. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2037. if (rf->channel <= 128)
  2038. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2039. else if (rf->channel >= 130)
  2040. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2041. if (rf->channel <= 116)
  2042. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2043. else if (rf->channel >= 118)
  2044. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2045. if (rf->channel <= 138)
  2046. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2047. else if (rf->channel >= 140)
  2048. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2049. if (rf->channel <= 116)
  2050. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2051. else if (rf->channel >= 118)
  2052. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2053. }
  2054. power_bound = POWER_BOUND_5G;
  2055. ep_reg = 0x3;
  2056. }
  2057. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2058. if (info->default_power1 > power_bound)
  2059. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2060. else
  2061. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2062. if (is_type_ep)
  2063. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2064. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2065. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2066. if (info->default_power1 > power_bound)
  2067. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2068. else
  2069. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2070. if (is_type_ep)
  2071. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2072. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2073. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2074. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2075. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2076. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2077. rt2x00dev->default_ant.tx_chain_num >= 1);
  2078. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2079. rt2x00dev->default_ant.tx_chain_num == 2);
  2080. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2081. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2082. rt2x00dev->default_ant.rx_chain_num >= 1);
  2083. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2084. rt2x00dev->default_ant.rx_chain_num == 2);
  2085. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2086. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2087. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2088. if (conf_is_ht40(conf))
  2089. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2090. else
  2091. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2092. if (!is_11b) {
  2093. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2094. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2095. }
  2096. /* TODO proper frequency adjustment */
  2097. rt2800_adjust_freq_offset(rt2x00dev);
  2098. /* TODO merge with others */
  2099. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2100. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2101. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2102. /* BBP settings */
  2103. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2104. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2105. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2106. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2107. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2108. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2109. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2110. /* GLRT band configuration */
  2111. rt2800_bbp_write(rt2x00dev, 195, 128);
  2112. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2113. rt2800_bbp_write(rt2x00dev, 195, 129);
  2114. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2115. rt2800_bbp_write(rt2x00dev, 195, 130);
  2116. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2117. rt2800_bbp_write(rt2x00dev, 195, 131);
  2118. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2119. rt2800_bbp_write(rt2x00dev, 195, 133);
  2120. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2121. rt2800_bbp_write(rt2x00dev, 195, 124);
  2122. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2123. }
  2124. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2125. const unsigned int word,
  2126. const u8 value)
  2127. {
  2128. u8 chain, reg;
  2129. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2130. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2131. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2132. rt2800_bbp_write(rt2x00dev, 27, reg);
  2133. rt2800_bbp_write(rt2x00dev, word, value);
  2134. }
  2135. }
  2136. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2137. {
  2138. u8 cal;
  2139. /* TX0 IQ Gain */
  2140. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2141. if (channel <= 14)
  2142. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2143. else if (channel >= 36 && channel <= 64)
  2144. cal = rt2x00_eeprom_byte(rt2x00dev,
  2145. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2146. else if (channel >= 100 && channel <= 138)
  2147. cal = rt2x00_eeprom_byte(rt2x00dev,
  2148. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2149. else if (channel >= 140 && channel <= 165)
  2150. cal = rt2x00_eeprom_byte(rt2x00dev,
  2151. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2152. else
  2153. cal = 0;
  2154. rt2800_bbp_write(rt2x00dev, 159, cal);
  2155. /* TX0 IQ Phase */
  2156. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2157. if (channel <= 14)
  2158. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2159. else if (channel >= 36 && channel <= 64)
  2160. cal = rt2x00_eeprom_byte(rt2x00dev,
  2161. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2162. else if (channel >= 100 && channel <= 138)
  2163. cal = rt2x00_eeprom_byte(rt2x00dev,
  2164. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2165. else if (channel >= 140 && channel <= 165)
  2166. cal = rt2x00_eeprom_byte(rt2x00dev,
  2167. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2168. else
  2169. cal = 0;
  2170. rt2800_bbp_write(rt2x00dev, 159, cal);
  2171. /* TX1 IQ Gain */
  2172. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2173. if (channel <= 14)
  2174. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2175. else if (channel >= 36 && channel <= 64)
  2176. cal = rt2x00_eeprom_byte(rt2x00dev,
  2177. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2178. else if (channel >= 100 && channel <= 138)
  2179. cal = rt2x00_eeprom_byte(rt2x00dev,
  2180. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2181. else if (channel >= 140 && channel <= 165)
  2182. cal = rt2x00_eeprom_byte(rt2x00dev,
  2183. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2184. else
  2185. cal = 0;
  2186. rt2800_bbp_write(rt2x00dev, 159, cal);
  2187. /* TX1 IQ Phase */
  2188. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2189. if (channel <= 14)
  2190. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2191. else if (channel >= 36 && channel <= 64)
  2192. cal = rt2x00_eeprom_byte(rt2x00dev,
  2193. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2194. else if (channel >= 100 && channel <= 138)
  2195. cal = rt2x00_eeprom_byte(rt2x00dev,
  2196. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2197. else if (channel >= 140 && channel <= 165)
  2198. cal = rt2x00_eeprom_byte(rt2x00dev,
  2199. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2200. else
  2201. cal = 0;
  2202. rt2800_bbp_write(rt2x00dev, 159, cal);
  2203. /* FIXME: possible RX0, RX1 callibration ? */
  2204. /* RF IQ compensation control */
  2205. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2206. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2207. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2208. /* RF IQ imbalance compensation control */
  2209. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2210. cal = rt2x00_eeprom_byte(rt2x00dev,
  2211. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2212. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2213. }
  2214. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2215. struct ieee80211_conf *conf,
  2216. struct rf_channel *rf,
  2217. struct channel_info *info)
  2218. {
  2219. u32 reg;
  2220. unsigned int tx_pin;
  2221. u8 bbp, rfcsr;
  2222. if (rf->channel <= 14) {
  2223. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  2224. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  2225. } else {
  2226. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  2227. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  2228. }
  2229. switch (rt2x00dev->chip.rf) {
  2230. case RF2020:
  2231. case RF3020:
  2232. case RF3021:
  2233. case RF3022:
  2234. case RF3320:
  2235. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2236. break;
  2237. case RF3052:
  2238. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2239. break;
  2240. case RF3290:
  2241. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2242. break;
  2243. case RF3322:
  2244. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2245. break;
  2246. case RF5360:
  2247. case RF5370:
  2248. case RF5372:
  2249. case RF5390:
  2250. case RF5392:
  2251. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2252. break;
  2253. case RF5592:
  2254. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2255. break;
  2256. default:
  2257. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2258. }
  2259. if (rt2x00_rf(rt2x00dev, RF3290) ||
  2260. rt2x00_rf(rt2x00dev, RF3322) ||
  2261. rt2x00_rf(rt2x00dev, RF5360) ||
  2262. rt2x00_rf(rt2x00dev, RF5370) ||
  2263. rt2x00_rf(rt2x00dev, RF5372) ||
  2264. rt2x00_rf(rt2x00dev, RF5390) ||
  2265. rt2x00_rf(rt2x00dev, RF5392)) {
  2266. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2267. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2268. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2269. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2270. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2271. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2272. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2273. }
  2274. /*
  2275. * Change BBP settings
  2276. */
  2277. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2278. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2279. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2280. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2281. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2282. } else {
  2283. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2284. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2285. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2286. rt2800_bbp_write(rt2x00dev, 86, 0);
  2287. }
  2288. if (rf->channel <= 14) {
  2289. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2290. !rt2x00_rt(rt2x00dev, RT5392)) {
  2291. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  2292. &rt2x00dev->cap_flags)) {
  2293. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2294. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2295. } else {
  2296. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2297. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2298. }
  2299. }
  2300. } else {
  2301. if (rt2x00_rt(rt2x00dev, RT3572))
  2302. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2303. else
  2304. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2305. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  2306. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2307. else
  2308. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2309. }
  2310. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2311. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2312. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2313. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2314. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2315. if (rt2x00_rt(rt2x00dev, RT3572))
  2316. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2317. tx_pin = 0;
  2318. /* Turn on unused PA or LNA when not using 1T or 1R */
  2319. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  2320. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2321. rf->channel > 14);
  2322. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2323. rf->channel <= 14);
  2324. }
  2325. /* Turn on unused PA or LNA when not using 1T or 1R */
  2326. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  2327. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2328. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2329. }
  2330. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2331. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2332. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2333. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2334. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2335. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2336. else
  2337. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2338. rf->channel <= 14);
  2339. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  2340. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2341. if (rt2x00_rt(rt2x00dev, RT3572))
  2342. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2343. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2344. rt2800_bbp_write(rt2x00dev, 195, 141);
  2345. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2346. /* AGC init */
  2347. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2348. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2349. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2350. }
  2351. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2352. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2353. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2354. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2355. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2356. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2357. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2358. if (conf_is_ht40(conf)) {
  2359. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2360. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2361. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2362. } else {
  2363. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2364. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2365. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2366. }
  2367. }
  2368. msleep(1);
  2369. /*
  2370. * Clear channel statistic counters
  2371. */
  2372. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2373. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2374. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2375. /*
  2376. * Clear update flag
  2377. */
  2378. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2379. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2380. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2381. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2382. }
  2383. }
  2384. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2385. {
  2386. u8 tssi_bounds[9];
  2387. u8 current_tssi;
  2388. u16 eeprom;
  2389. u8 step;
  2390. int i;
  2391. /*
  2392. * Read TSSI boundaries for temperature compensation from
  2393. * the EEPROM.
  2394. *
  2395. * Array idx 0 1 2 3 4 5 6 7 8
  2396. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2397. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2398. */
  2399. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2400. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2401. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2402. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2403. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2404. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2405. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2406. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2407. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2408. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2409. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2410. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2411. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2412. EEPROM_TSSI_BOUND_BG3_REF);
  2413. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2414. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2415. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2416. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2417. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2418. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2419. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2420. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2421. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2422. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2423. step = rt2x00_get_field16(eeprom,
  2424. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2425. } else {
  2426. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2427. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2428. EEPROM_TSSI_BOUND_A1_MINUS4);
  2429. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2430. EEPROM_TSSI_BOUND_A1_MINUS3);
  2431. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2432. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2433. EEPROM_TSSI_BOUND_A2_MINUS2);
  2434. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2435. EEPROM_TSSI_BOUND_A2_MINUS1);
  2436. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2437. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2438. EEPROM_TSSI_BOUND_A3_REF);
  2439. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2440. EEPROM_TSSI_BOUND_A3_PLUS1);
  2441. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2442. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2443. EEPROM_TSSI_BOUND_A4_PLUS2);
  2444. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2445. EEPROM_TSSI_BOUND_A4_PLUS3);
  2446. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2447. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2448. EEPROM_TSSI_BOUND_A5_PLUS4);
  2449. step = rt2x00_get_field16(eeprom,
  2450. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2451. }
  2452. /*
  2453. * Check if temperature compensation is supported.
  2454. */
  2455. if (tssi_bounds[4] == 0xff || step == 0xff)
  2456. return 0;
  2457. /*
  2458. * Read current TSSI (BBP 49).
  2459. */
  2460. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2461. /*
  2462. * Compare TSSI value (BBP49) with the compensation boundaries
  2463. * from the EEPROM and increase or decrease tx power.
  2464. */
  2465. for (i = 0; i <= 3; i++) {
  2466. if (current_tssi > tssi_bounds[i])
  2467. break;
  2468. }
  2469. if (i == 4) {
  2470. for (i = 8; i >= 5; i--) {
  2471. if (current_tssi < tssi_bounds[i])
  2472. break;
  2473. }
  2474. }
  2475. return (i - 4) * step;
  2476. }
  2477. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2478. enum ieee80211_band band)
  2479. {
  2480. u16 eeprom;
  2481. u8 comp_en;
  2482. u8 comp_type;
  2483. int comp_value = 0;
  2484. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2485. /*
  2486. * HT40 compensation not required.
  2487. */
  2488. if (eeprom == 0xffff ||
  2489. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2490. return 0;
  2491. if (band == IEEE80211_BAND_2GHZ) {
  2492. comp_en = rt2x00_get_field16(eeprom,
  2493. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2494. if (comp_en) {
  2495. comp_type = rt2x00_get_field16(eeprom,
  2496. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2497. comp_value = rt2x00_get_field16(eeprom,
  2498. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2499. if (!comp_type)
  2500. comp_value = -comp_value;
  2501. }
  2502. } else {
  2503. comp_en = rt2x00_get_field16(eeprom,
  2504. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2505. if (comp_en) {
  2506. comp_type = rt2x00_get_field16(eeprom,
  2507. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2508. comp_value = rt2x00_get_field16(eeprom,
  2509. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2510. if (!comp_type)
  2511. comp_value = -comp_value;
  2512. }
  2513. }
  2514. return comp_value;
  2515. }
  2516. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  2517. int power_level, int max_power)
  2518. {
  2519. int delta;
  2520. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
  2521. return 0;
  2522. /*
  2523. * XXX: We don't know the maximum transmit power of our hardware since
  2524. * the EEPROM doesn't expose it. We only know that we are calibrated
  2525. * to 100% tx power.
  2526. *
  2527. * Hence, we assume the regulatory limit that cfg80211 calulated for
  2528. * the current channel is our maximum and if we are requested to lower
  2529. * the value we just reduce our tx power accordingly.
  2530. */
  2531. delta = power_level - max_power;
  2532. return min(delta, 0);
  2533. }
  2534. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2535. enum ieee80211_band band, int power_level,
  2536. u8 txpower, int delta)
  2537. {
  2538. u16 eeprom;
  2539. u8 criterion;
  2540. u8 eirp_txpower;
  2541. u8 eirp_txpower_criterion;
  2542. u8 reg_limit;
  2543. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2544. /*
  2545. * Check if eirp txpower exceed txpower_limit.
  2546. * We use OFDM 6M as criterion and its eirp txpower
  2547. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2548. * .11b data rate need add additional 4dbm
  2549. * when calculating eirp txpower.
  2550. */
  2551. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + 1,
  2552. &eeprom);
  2553. criterion = rt2x00_get_field16(eeprom,
  2554. EEPROM_TXPOWER_BYRATE_RATE0);
  2555. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  2556. &eeprom);
  2557. if (band == IEEE80211_BAND_2GHZ)
  2558. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2559. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2560. else
  2561. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2562. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2563. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2564. (is_rate_b ? 4 : 0) + delta;
  2565. reg_limit = (eirp_txpower > power_level) ?
  2566. (eirp_txpower - power_level) : 0;
  2567. } else
  2568. reg_limit = 0;
  2569. txpower = max(0, txpower + delta - reg_limit);
  2570. return min_t(u8, txpower, 0xc);
  2571. }
  2572. /*
  2573. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  2574. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  2575. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  2576. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  2577. * Reference per rate transmit power values are located in the EEPROM at
  2578. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  2579. * current conditions (i.e. band, bandwidth, temperature, user settings).
  2580. */
  2581. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  2582. struct ieee80211_channel *chan,
  2583. int power_level)
  2584. {
  2585. u8 txpower, r1;
  2586. u16 eeprom;
  2587. u32 reg, offset;
  2588. int i, is_rate_b, delta, power_ctrl;
  2589. enum ieee80211_band band = chan->band;
  2590. /*
  2591. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  2592. * value read from EEPROM (different for 2GHz and for 5GHz).
  2593. */
  2594. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  2595. /*
  2596. * Calculate temperature compensation. Depends on measurement of current
  2597. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  2598. * to temperature or maybe other factors) is smaller or bigger than
  2599. * expected. We adjust it, based on TSSI reference and boundaries values
  2600. * provided in EEPROM.
  2601. */
  2602. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  2603. /*
  2604. * Decrease power according to user settings, on devices with unknown
  2605. * maximum tx power. For other devices we take user power_level into
  2606. * consideration on rt2800_compensate_txpower().
  2607. */
  2608. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  2609. chan->max_power);
  2610. /*
  2611. * BBP_R1 controls TX power for all rates, it allow to set the following
  2612. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  2613. *
  2614. * TODO: we do not use +6 dBm option to do not increase power beyond
  2615. * regulatory limit, however this could be utilized for devices with
  2616. * CAPABILITY_POWER_LIMIT.
  2617. */
  2618. rt2800_bbp_read(rt2x00dev, 1, &r1);
  2619. if (delta <= -12) {
  2620. power_ctrl = 2;
  2621. delta += 12;
  2622. } else if (delta <= -6) {
  2623. power_ctrl = 1;
  2624. delta += 6;
  2625. } else {
  2626. power_ctrl = 0;
  2627. }
  2628. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  2629. rt2800_bbp_write(rt2x00dev, 1, r1);
  2630. offset = TX_PWR_CFG_0;
  2631. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  2632. /* just to be safe */
  2633. if (offset > TX_PWR_CFG_4)
  2634. break;
  2635. rt2800_register_read(rt2x00dev, offset, &reg);
  2636. /* read the next four txpower values */
  2637. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  2638. &eeprom);
  2639. is_rate_b = i ? 0 : 1;
  2640. /*
  2641. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  2642. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  2643. * TX_PWR_CFG_4: unknown
  2644. */
  2645. txpower = rt2x00_get_field16(eeprom,
  2646. EEPROM_TXPOWER_BYRATE_RATE0);
  2647. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2648. power_level, txpower, delta);
  2649. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  2650. /*
  2651. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  2652. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  2653. * TX_PWR_CFG_4: unknown
  2654. */
  2655. txpower = rt2x00_get_field16(eeprom,
  2656. EEPROM_TXPOWER_BYRATE_RATE1);
  2657. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2658. power_level, txpower, delta);
  2659. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  2660. /*
  2661. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  2662. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  2663. * TX_PWR_CFG_4: unknown
  2664. */
  2665. txpower = rt2x00_get_field16(eeprom,
  2666. EEPROM_TXPOWER_BYRATE_RATE2);
  2667. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2668. power_level, txpower, delta);
  2669. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  2670. /*
  2671. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  2672. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  2673. * TX_PWR_CFG_4: unknown
  2674. */
  2675. txpower = rt2x00_get_field16(eeprom,
  2676. EEPROM_TXPOWER_BYRATE_RATE3);
  2677. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2678. power_level, txpower, delta);
  2679. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  2680. /* read the next four txpower values */
  2681. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  2682. &eeprom);
  2683. is_rate_b = 0;
  2684. /*
  2685. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  2686. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  2687. * TX_PWR_CFG_4: unknown
  2688. */
  2689. txpower = rt2x00_get_field16(eeprom,
  2690. EEPROM_TXPOWER_BYRATE_RATE0);
  2691. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2692. power_level, txpower, delta);
  2693. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  2694. /*
  2695. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  2696. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  2697. * TX_PWR_CFG_4: unknown
  2698. */
  2699. txpower = rt2x00_get_field16(eeprom,
  2700. EEPROM_TXPOWER_BYRATE_RATE1);
  2701. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2702. power_level, txpower, delta);
  2703. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  2704. /*
  2705. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  2706. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  2707. * TX_PWR_CFG_4: unknown
  2708. */
  2709. txpower = rt2x00_get_field16(eeprom,
  2710. EEPROM_TXPOWER_BYRATE_RATE2);
  2711. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2712. power_level, txpower, delta);
  2713. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  2714. /*
  2715. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  2716. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  2717. * TX_PWR_CFG_4: unknown
  2718. */
  2719. txpower = rt2x00_get_field16(eeprom,
  2720. EEPROM_TXPOWER_BYRATE_RATE3);
  2721. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2722. power_level, txpower, delta);
  2723. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2724. rt2800_register_write(rt2x00dev, offset, reg);
  2725. /* next TX_PWR_CFG register */
  2726. offset += 4;
  2727. }
  2728. }
  2729. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2730. {
  2731. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  2732. rt2x00dev->tx_power);
  2733. }
  2734. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2735. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  2736. {
  2737. u32 tx_pin;
  2738. u8 rfcsr;
  2739. /*
  2740. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  2741. * designed to be controlled in oscillation frequency by a voltage
  2742. * input. Maybe the temperature will affect the frequency of
  2743. * oscillation to be shifted. The VCO calibration will be called
  2744. * periodically to adjust the frequency to be precision.
  2745. */
  2746. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2747. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  2748. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2749. switch (rt2x00dev->chip.rf) {
  2750. case RF2020:
  2751. case RF3020:
  2752. case RF3021:
  2753. case RF3022:
  2754. case RF3320:
  2755. case RF3052:
  2756. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2757. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2758. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2759. break;
  2760. case RF3290:
  2761. case RF5360:
  2762. case RF5370:
  2763. case RF5372:
  2764. case RF5390:
  2765. case RF5392:
  2766. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2767. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2768. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2769. break;
  2770. default:
  2771. return;
  2772. }
  2773. mdelay(1);
  2774. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2775. if (rt2x00dev->rf_channel <= 14) {
  2776. switch (rt2x00dev->default_ant.tx_chain_num) {
  2777. case 3:
  2778. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  2779. /* fall through */
  2780. case 2:
  2781. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  2782. /* fall through */
  2783. case 1:
  2784. default:
  2785. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2786. break;
  2787. }
  2788. } else {
  2789. switch (rt2x00dev->default_ant.tx_chain_num) {
  2790. case 3:
  2791. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  2792. /* fall through */
  2793. case 2:
  2794. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  2795. /* fall through */
  2796. case 1:
  2797. default:
  2798. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  2799. break;
  2800. }
  2801. }
  2802. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2803. }
  2804. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  2805. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2806. struct rt2x00lib_conf *libconf)
  2807. {
  2808. u32 reg;
  2809. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2810. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2811. libconf->conf->short_frame_max_tx_count);
  2812. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2813. libconf->conf->long_frame_max_tx_count);
  2814. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2815. }
  2816. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2817. struct rt2x00lib_conf *libconf)
  2818. {
  2819. enum dev_state state =
  2820. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2821. STATE_SLEEP : STATE_AWAKE;
  2822. u32 reg;
  2823. if (state == STATE_SLEEP) {
  2824. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2825. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2826. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2827. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2828. libconf->conf->listen_interval - 1);
  2829. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2830. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2831. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2832. } else {
  2833. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2834. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2835. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2836. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2837. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2838. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2839. }
  2840. }
  2841. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2842. struct rt2x00lib_conf *libconf,
  2843. const unsigned int flags)
  2844. {
  2845. /* Always recalculate LNA gain before changing configuration */
  2846. rt2800_config_lna_gain(rt2x00dev, libconf);
  2847. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2848. rt2800_config_channel(rt2x00dev, libconf->conf,
  2849. &libconf->rf, &libconf->channel);
  2850. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  2851. libconf->conf->power_level);
  2852. }
  2853. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2854. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  2855. libconf->conf->power_level);
  2856. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2857. rt2800_config_retry_limit(rt2x00dev, libconf);
  2858. if (flags & IEEE80211_CONF_CHANGE_PS)
  2859. rt2800_config_ps(rt2x00dev, libconf);
  2860. }
  2861. EXPORT_SYMBOL_GPL(rt2800_config);
  2862. /*
  2863. * Link tuning
  2864. */
  2865. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2866. {
  2867. u32 reg;
  2868. /*
  2869. * Update FCS error count from register.
  2870. */
  2871. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2872. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2873. }
  2874. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2875. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2876. {
  2877. u8 vgc;
  2878. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2879. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2880. rt2x00_rt(rt2x00dev, RT3071) ||
  2881. rt2x00_rt(rt2x00dev, RT3090) ||
  2882. rt2x00_rt(rt2x00dev, RT3290) ||
  2883. rt2x00_rt(rt2x00dev, RT3390) ||
  2884. rt2x00_rt(rt2x00dev, RT3572) ||
  2885. rt2x00_rt(rt2x00dev, RT5390) ||
  2886. rt2x00_rt(rt2x00dev, RT5392) ||
  2887. rt2x00_rt(rt2x00dev, RT5592))
  2888. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  2889. else
  2890. vgc = 0x2e + rt2x00dev->lna_gain;
  2891. } else { /* 5GHZ band */
  2892. if (rt2x00_rt(rt2x00dev, RT3572))
  2893. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  2894. else if (rt2x00_rt(rt2x00dev, RT5592))
  2895. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  2896. else {
  2897. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2898. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2899. else
  2900. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2901. }
  2902. }
  2903. return vgc;
  2904. }
  2905. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2906. struct link_qual *qual, u8 vgc_level)
  2907. {
  2908. if (qual->vgc_level != vgc_level) {
  2909. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2910. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  2911. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  2912. } else
  2913. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2914. qual->vgc_level = vgc_level;
  2915. qual->vgc_level_reg = vgc_level;
  2916. }
  2917. }
  2918. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2919. {
  2920. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2921. }
  2922. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2923. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2924. const u32 count)
  2925. {
  2926. u8 vgc;
  2927. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2928. return;
  2929. /*
  2930. * When RSSI is better then -80 increase VGC level with 0x10, except
  2931. * for rt5592 chip.
  2932. */
  2933. vgc = rt2800_get_default_vgc(rt2x00dev);
  2934. if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
  2935. vgc += 0x20;
  2936. else if (qual->rssi > -80)
  2937. vgc += 0x10;
  2938. rt2800_set_vgc(rt2x00dev, qual, vgc);
  2939. }
  2940. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2941. /*
  2942. * Initialization functions.
  2943. */
  2944. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2945. {
  2946. u32 reg;
  2947. u16 eeprom;
  2948. unsigned int i;
  2949. int ret;
  2950. rt2800_disable_wpdma(rt2x00dev);
  2951. ret = rt2800_drv_init_registers(rt2x00dev);
  2952. if (ret)
  2953. return ret;
  2954. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2955. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2956. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2957. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2958. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2959. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2960. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2961. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2962. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2963. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2964. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2965. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2966. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2967. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2968. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2969. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2970. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2971. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2972. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2973. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2974. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2975. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2976. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2977. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2978. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2979. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2980. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2981. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2982. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2983. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  2984. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  2985. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  2986. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  2987. }
  2988. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  2989. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  2990. rt2x00_set_field32(&reg, LDO0_EN, 1);
  2991. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  2992. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  2993. }
  2994. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  2995. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  2996. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  2997. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  2998. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  2999. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3000. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3001. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3002. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3003. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3004. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3005. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3006. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3007. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3008. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3009. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3010. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3011. }
  3012. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3013. rt2x00_rt(rt2x00dev, RT3090) ||
  3014. rt2x00_rt(rt2x00dev, RT3290) ||
  3015. rt2x00_rt(rt2x00dev, RT3390)) {
  3016. if (rt2x00_rt(rt2x00dev, RT3290))
  3017. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3018. 0x00000404);
  3019. else
  3020. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3021. 0x00000400);
  3022. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3023. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3024. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3025. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3026. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3027. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3028. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3029. 0x0000002c);
  3030. else
  3031. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3032. 0x0000000f);
  3033. } else {
  3034. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3035. }
  3036. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  3037. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3038. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3039. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3040. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  3041. } else {
  3042. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3043. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3044. }
  3045. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3046. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3047. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3048. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  3049. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3050. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3051. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3052. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3053. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3054. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3055. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3056. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3057. rt2x00_rt(rt2x00dev, RT5392) ||
  3058. rt2x00_rt(rt2x00dev, RT5592)) {
  3059. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  3060. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3061. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3062. } else {
  3063. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  3064. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3065. }
  3066. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  3067. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  3068. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  3069. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  3070. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  3071. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  3072. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  3073. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  3074. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  3075. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  3076. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  3077. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  3078. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  3079. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  3080. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  3081. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  3082. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  3083. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  3084. rt2x00_rt(rt2x00dev, RT2883) ||
  3085. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  3086. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  3087. else
  3088. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  3089. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  3090. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  3091. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  3092. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  3093. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  3094. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  3095. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  3096. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  3097. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  3098. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  3099. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  3100. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  3101. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  3102. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3103. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  3104. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  3105. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  3106. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  3107. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  3108. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  3109. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3110. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  3111. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  3112. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  3113. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  3114. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  3115. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  3116. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  3117. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  3118. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  3119. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  3120. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  3121. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  3122. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3123. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3124. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3125. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3126. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3127. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3128. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3129. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  3130. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  3131. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  3132. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  3133. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  3134. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3135. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3136. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3137. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3138. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3139. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3140. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3141. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  3142. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  3143. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  3144. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  3145. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  3146. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3147. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3148. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3149. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3150. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3151. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3152. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3153. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  3154. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  3155. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  3156. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  3157. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  3158. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3159. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3160. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3161. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3162. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3163. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3164. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3165. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  3166. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  3167. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  3168. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  3169. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  3170. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3171. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3172. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3173. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3174. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3175. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3176. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3177. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  3178. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  3179. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  3180. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  3181. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  3182. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3183. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3184. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3185. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3186. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3187. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3188. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3189. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  3190. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  3191. if (rt2x00_is_usb(rt2x00dev)) {
  3192. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  3193. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3194. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  3195. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  3196. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  3197. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  3198. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  3199. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  3200. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  3201. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  3202. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  3203. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3204. }
  3205. /*
  3206. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  3207. * although it is reserved.
  3208. */
  3209. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  3210. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  3211. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  3212. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  3213. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  3214. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  3215. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  3216. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  3217. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  3218. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  3219. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  3220. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  3221. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  3222. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  3223. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  3224. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  3225. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  3226. IEEE80211_MAX_RTS_THRESHOLD);
  3227. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  3228. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  3229. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  3230. /*
  3231. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  3232. * time should be set to 16. However, the original Ralink driver uses
  3233. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  3234. * connection problems with 11g + CTS protection. Hence, use the same
  3235. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  3236. */
  3237. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  3238. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  3239. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  3240. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  3241. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  3242. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  3243. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  3244. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  3245. /*
  3246. * ASIC will keep garbage value after boot, clear encryption keys.
  3247. */
  3248. for (i = 0; i < 4; i++)
  3249. rt2800_register_write(rt2x00dev,
  3250. SHARED_KEY_MODE_ENTRY(i), 0);
  3251. for (i = 0; i < 256; i++) {
  3252. rt2800_config_wcid(rt2x00dev, NULL, i);
  3253. rt2800_delete_wcid_attr(rt2x00dev, i);
  3254. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  3255. }
  3256. /*
  3257. * Clear all beacons
  3258. */
  3259. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  3260. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  3261. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  3262. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  3263. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  3264. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  3265. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  3266. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  3267. if (rt2x00_is_usb(rt2x00dev)) {
  3268. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3269. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  3270. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3271. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3272. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3273. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  3274. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3275. }
  3276. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  3277. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  3278. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  3279. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  3280. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  3281. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  3282. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  3283. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  3284. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  3285. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  3286. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  3287. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  3288. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  3289. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  3290. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  3291. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  3292. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  3293. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  3294. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  3295. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  3296. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  3297. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  3298. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  3299. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  3300. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  3301. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  3302. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  3303. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  3304. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  3305. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  3306. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  3307. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  3308. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  3309. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  3310. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  3311. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  3312. /*
  3313. * Do not force the BA window size, we use the TXWI to set it
  3314. */
  3315. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  3316. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  3317. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  3318. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  3319. /*
  3320. * We must clear the error counters.
  3321. * These registers are cleared on read,
  3322. * so we may pass a useless variable to store the value.
  3323. */
  3324. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3325. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  3326. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  3327. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  3328. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  3329. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  3330. /*
  3331. * Setup leadtime for pre tbtt interrupt to 6ms
  3332. */
  3333. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  3334. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  3335. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  3336. /*
  3337. * Set up channel statistics timer
  3338. */
  3339. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  3340. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  3341. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  3342. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  3343. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  3344. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  3345. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  3346. return 0;
  3347. }
  3348. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  3349. {
  3350. unsigned int i;
  3351. u32 reg;
  3352. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3353. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  3354. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  3355. return 0;
  3356. udelay(REGISTER_BUSY_DELAY);
  3357. }
  3358. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  3359. return -EACCES;
  3360. }
  3361. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  3362. {
  3363. unsigned int i;
  3364. u8 value;
  3365. /*
  3366. * BBP was enabled after firmware was loaded,
  3367. * but we need to reactivate it now.
  3368. */
  3369. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  3370. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  3371. msleep(1);
  3372. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3373. rt2800_bbp_read(rt2x00dev, 0, &value);
  3374. if ((value != 0xff) && (value != 0x00))
  3375. return 0;
  3376. udelay(REGISTER_BUSY_DELAY);
  3377. }
  3378. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  3379. return -EACCES;
  3380. }
  3381. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  3382. {
  3383. u8 value;
  3384. rt2800_bbp_read(rt2x00dev, 4, &value);
  3385. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  3386. rt2800_bbp_write(rt2x00dev, 4, value);
  3387. }
  3388. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  3389. {
  3390. rt2800_bbp_write(rt2x00dev, 142, 1);
  3391. rt2800_bbp_write(rt2x00dev, 143, 57);
  3392. }
  3393. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  3394. {
  3395. const u8 glrt_table[] = {
  3396. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  3397. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  3398. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  3399. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  3400. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  3401. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  3402. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  3403. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  3404. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  3405. };
  3406. int i;
  3407. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  3408. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  3409. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  3410. }
  3411. };
  3412. static void rt2800_init_bbb_early(struct rt2x00_dev *rt2x00dev)
  3413. {
  3414. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  3415. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3416. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  3417. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3418. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3419. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3420. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3421. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3422. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  3423. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3424. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3425. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3426. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3427. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3428. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3429. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3430. }
  3431. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  3432. {
  3433. int ant, div_mode;
  3434. u16 eeprom;
  3435. u8 value;
  3436. rt2800_init_bbb_early(rt2x00dev);
  3437. rt2800_bbp_read(rt2x00dev, 105, &value);
  3438. rt2x00_set_field8(&value, BBP105_MLD,
  3439. rt2x00dev->default_ant.rx_chain_num == 2);
  3440. rt2800_bbp_write(rt2x00dev, 105, value);
  3441. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3442. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  3443. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3444. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  3445. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  3446. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  3447. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  3448. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3449. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  3450. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  3451. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3452. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3453. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  3454. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3455. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3456. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3457. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3458. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3459. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3460. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  3461. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3462. /* FIXME BBP105 owerwrite */
  3463. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  3464. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3465. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3466. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  3467. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  3468. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  3469. /* Initialize GLRT (Generalized Likehood Radio Test) */
  3470. rt2800_init_bbp_5592_glrt(rt2x00dev);
  3471. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3472. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3473. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3474. ant = (div_mode == 3) ? 1 : 0;
  3475. rt2800_bbp_read(rt2x00dev, 152, &value);
  3476. if (ant == 0) {
  3477. /* Main antenna */
  3478. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3479. } else {
  3480. /* Auxiliary antenna */
  3481. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3482. }
  3483. rt2800_bbp_write(rt2x00dev, 152, value);
  3484. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  3485. rt2800_bbp_read(rt2x00dev, 254, &value);
  3486. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  3487. rt2800_bbp_write(rt2x00dev, 254, value);
  3488. }
  3489. rt2800_init_freq_calibration(rt2x00dev);
  3490. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3491. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  3492. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3493. }
  3494. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  3495. {
  3496. unsigned int i;
  3497. u16 eeprom;
  3498. u8 reg_id;
  3499. u8 value;
  3500. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  3501. rt2800_wait_bbp_ready(rt2x00dev)))
  3502. return -EACCES;
  3503. if (rt2x00_rt(rt2x00dev, RT5592)) {
  3504. rt2800_init_bbp_5592(rt2x00dev);
  3505. return 0;
  3506. }
  3507. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3508. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  3509. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  3510. }
  3511. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3512. rt2x00_rt(rt2x00dev, RT5390) ||
  3513. rt2x00_rt(rt2x00dev, RT5392))
  3514. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3515. if (rt2800_is_305x_soc(rt2x00dev) ||
  3516. rt2x00_rt(rt2x00dev, RT3290) ||
  3517. rt2x00_rt(rt2x00dev, RT3352) ||
  3518. rt2x00_rt(rt2x00dev, RT3572) ||
  3519. rt2x00_rt(rt2x00dev, RT5390) ||
  3520. rt2x00_rt(rt2x00dev, RT5392))
  3521. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3522. if (rt2x00_rt(rt2x00dev, RT3352))
  3523. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  3524. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3525. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3526. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3527. rt2x00_rt(rt2x00dev, RT3352) ||
  3528. rt2x00_rt(rt2x00dev, RT5390) ||
  3529. rt2x00_rt(rt2x00dev, RT5392))
  3530. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  3531. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3532. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3533. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  3534. } else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3535. rt2x00_rt(rt2x00dev, RT3352) ||
  3536. rt2x00_rt(rt2x00dev, RT5390) ||
  3537. rt2x00_rt(rt2x00dev, RT5392)) {
  3538. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3539. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3540. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3541. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3542. if (rt2x00_rt(rt2x00dev, RT3290))
  3543. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  3544. else
  3545. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3546. } else {
  3547. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3548. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3549. }
  3550. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3551. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3552. rt2x00_rt(rt2x00dev, RT3071) ||
  3553. rt2x00_rt(rt2x00dev, RT3090) ||
  3554. rt2x00_rt(rt2x00dev, RT3390) ||
  3555. rt2x00_rt(rt2x00dev, RT3572) ||
  3556. rt2x00_rt(rt2x00dev, RT5390) ||
  3557. rt2x00_rt(rt2x00dev, RT5392)) {
  3558. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3559. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3560. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3561. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3562. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3563. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3564. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3565. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  3566. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  3567. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  3568. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3569. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3570. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3571. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3572. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3573. } else {
  3574. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3575. }
  3576. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3577. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3578. rt2x00_rt(rt2x00dev, RT5390) ||
  3579. rt2x00_rt(rt2x00dev, RT5392))
  3580. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  3581. else
  3582. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3583. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  3584. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3585. else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3586. rt2x00_rt(rt2x00dev, RT5390) ||
  3587. rt2x00_rt(rt2x00dev, RT5392))
  3588. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  3589. else
  3590. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3591. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3592. rt2x00_rt(rt2x00dev, RT3352) ||
  3593. rt2x00_rt(rt2x00dev, RT5390) ||
  3594. rt2x00_rt(rt2x00dev, RT5392))
  3595. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3596. else
  3597. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3598. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3599. rt2x00_rt(rt2x00dev, RT5392))
  3600. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3601. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3602. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3603. rt2x00_rt(rt2x00dev, RT3352) ||
  3604. rt2x00_rt(rt2x00dev, RT5390) ||
  3605. rt2x00_rt(rt2x00dev, RT5392))
  3606. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3607. else
  3608. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3609. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3610. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3611. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3612. }
  3613. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  3614. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  3615. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  3616. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  3617. rt2x00_rt(rt2x00dev, RT3290) ||
  3618. rt2x00_rt(rt2x00dev, RT3352) ||
  3619. rt2x00_rt(rt2x00dev, RT3572) ||
  3620. rt2x00_rt(rt2x00dev, RT5390) ||
  3621. rt2x00_rt(rt2x00dev, RT5392) ||
  3622. rt2800_is_305x_soc(rt2x00dev))
  3623. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3624. else
  3625. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3626. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3627. rt2x00_rt(rt2x00dev, RT3352) ||
  3628. rt2x00_rt(rt2x00dev, RT5390) ||
  3629. rt2x00_rt(rt2x00dev, RT5392))
  3630. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3631. if (rt2800_is_305x_soc(rt2x00dev))
  3632. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  3633. else if (rt2x00_rt(rt2x00dev, RT3290))
  3634. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  3635. else if (rt2x00_rt(rt2x00dev, RT3352))
  3636. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3637. else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3638. rt2x00_rt(rt2x00dev, RT5392))
  3639. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  3640. else
  3641. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3642. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3643. rt2x00_rt(rt2x00dev, RT5390))
  3644. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  3645. else if (rt2x00_rt(rt2x00dev, RT3352))
  3646. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  3647. else if (rt2x00_rt(rt2x00dev, RT5392))
  3648. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  3649. else
  3650. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3651. if (rt2x00_rt(rt2x00dev, RT3352))
  3652. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  3653. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3654. rt2x00_rt(rt2x00dev, RT5390) ||
  3655. rt2x00_rt(rt2x00dev, RT5392))
  3656. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3657. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3658. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  3659. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  3660. }
  3661. if (rt2x00_rt(rt2x00dev, RT3352))
  3662. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  3663. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3664. rt2x00_rt(rt2x00dev, RT3090) ||
  3665. rt2x00_rt(rt2x00dev, RT3390) ||
  3666. rt2x00_rt(rt2x00dev, RT3572) ||
  3667. rt2x00_rt(rt2x00dev, RT5390) ||
  3668. rt2x00_rt(rt2x00dev, RT5392)) {
  3669. rt2800_bbp_read(rt2x00dev, 138, &value);
  3670. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3671. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3672. value |= 0x20;
  3673. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3674. value &= ~0x02;
  3675. rt2800_bbp_write(rt2x00dev, 138, value);
  3676. }
  3677. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3678. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  3679. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  3680. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  3681. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  3682. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  3683. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  3684. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  3685. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  3686. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  3687. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  3688. rt2800_bbp_read(rt2x00dev, 47, &value);
  3689. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  3690. rt2800_bbp_write(rt2x00dev, 47, value);
  3691. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  3692. rt2800_bbp_read(rt2x00dev, 3, &value);
  3693. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  3694. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  3695. rt2800_bbp_write(rt2x00dev, 3, value);
  3696. }
  3697. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3698. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  3699. /* Set ITxBF timeout to 0x9c40=1000msec */
  3700. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  3701. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  3702. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  3703. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  3704. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  3705. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  3706. /* Reprogram the inband interface to put right values in RXWI */
  3707. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  3708. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  3709. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  3710. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  3711. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  3712. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  3713. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  3714. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  3715. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  3716. }
  3717. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3718. rt2x00_rt(rt2x00dev, RT5392)) {
  3719. int ant, div_mode;
  3720. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3721. div_mode = rt2x00_get_field16(eeprom,
  3722. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3723. ant = (div_mode == 3) ? 1 : 0;
  3724. /* check if this is a Bluetooth combo card */
  3725. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  3726. u32 reg;
  3727. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  3728. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  3729. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  3730. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  3731. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  3732. if (ant == 0)
  3733. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  3734. else if (ant == 1)
  3735. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  3736. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3737. }
  3738. /* This chip has hardware antenna diversity*/
  3739. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3740. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  3741. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  3742. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  3743. }
  3744. rt2800_bbp_read(rt2x00dev, 152, &value);
  3745. if (ant == 0)
  3746. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3747. else
  3748. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3749. rt2800_bbp_write(rt2x00dev, 152, value);
  3750. rt2800_init_freq_calibration(rt2x00dev);
  3751. }
  3752. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  3753. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  3754. if (eeprom != 0xffff && eeprom != 0x0000) {
  3755. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  3756. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  3757. rt2800_bbp_write(rt2x00dev, reg_id, value);
  3758. }
  3759. }
  3760. return 0;
  3761. }
  3762. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  3763. bool bw40, u8 rfcsr24, u8 filter_target)
  3764. {
  3765. unsigned int i;
  3766. u8 bbp;
  3767. u8 rfcsr;
  3768. u8 passband;
  3769. u8 stopband;
  3770. u8 overtuned = 0;
  3771. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3772. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3773. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  3774. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3775. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  3776. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  3777. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  3778. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3779. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  3780. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3781. /*
  3782. * Set power & frequency of passband test tone
  3783. */
  3784. rt2800_bbp_write(rt2x00dev, 24, 0);
  3785. for (i = 0; i < 100; i++) {
  3786. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3787. msleep(1);
  3788. rt2800_bbp_read(rt2x00dev, 55, &passband);
  3789. if (passband)
  3790. break;
  3791. }
  3792. /*
  3793. * Set power & frequency of stopband test tone
  3794. */
  3795. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  3796. for (i = 0; i < 100; i++) {
  3797. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3798. msleep(1);
  3799. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  3800. if ((passband - stopband) <= filter_target) {
  3801. rfcsr24++;
  3802. overtuned += ((passband - stopband) == filter_target);
  3803. } else
  3804. break;
  3805. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3806. }
  3807. rfcsr24 -= !!overtuned;
  3808. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3809. return rfcsr24;
  3810. }
  3811. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  3812. const unsigned int rf_reg)
  3813. {
  3814. u8 rfcsr;
  3815. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  3816. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  3817. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  3818. msleep(1);
  3819. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  3820. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  3821. }
  3822. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  3823. {
  3824. u8 reg;
  3825. u16 eeprom;
  3826. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3827. rt2800_bbp_read(rt2x00dev, 138, &reg);
  3828. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3829. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3830. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  3831. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3832. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  3833. rt2800_bbp_write(rt2x00dev, 138, reg);
  3834. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  3835. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  3836. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  3837. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  3838. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  3839. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  3840. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3841. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  3842. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  3843. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  3844. }
  3845. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  3846. {
  3847. rt2800_rf_init_calibration(rt2x00dev, 30);
  3848. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  3849. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  3850. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  3851. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  3852. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3853. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3854. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3855. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  3856. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  3857. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3858. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  3859. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3860. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  3861. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  3862. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3863. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3864. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3865. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3866. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3867. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3868. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3869. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3870. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3871. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  3872. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3873. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3874. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  3875. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  3876. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  3877. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  3878. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3879. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  3880. }
  3881. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  3882. {
  3883. u8 rfcsr;
  3884. u16 eeprom;
  3885. u32 reg;
  3886. /* XXX vendor driver do this only for 3070 */
  3887. rt2800_rf_init_calibration(rt2x00dev, 30);
  3888. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3889. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3890. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3891. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  3892. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3893. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  3894. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3895. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  3896. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3897. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3898. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3899. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3900. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3901. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3902. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3903. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3904. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3905. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3906. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  3907. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3908. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3909. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3910. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3911. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3912. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3913. rt2x00_rt(rt2x00dev, RT3090)) {
  3914. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  3915. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3916. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3917. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3918. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3919. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3920. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3921. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  3922. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3923. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3924. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3925. else
  3926. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3927. }
  3928. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3929. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3930. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3931. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3932. }
  3933. }
  3934. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  3935. {
  3936. u8 rfcsr;
  3937. rt2800_rf_init_calibration(rt2x00dev, 2);
  3938. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3939. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3940. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  3941. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3942. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3943. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  3944. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  3945. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3946. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3947. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3948. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3949. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  3950. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3951. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  3952. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3953. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3954. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3955. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3956. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3957. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3958. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3959. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  3960. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3961. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3962. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3963. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3964. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3965. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3966. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3967. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  3968. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3969. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3970. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3971. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3972. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3973. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  3974. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3975. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3976. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3977. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3978. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  3979. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3980. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3981. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  3982. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3983. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  3984. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  3985. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  3986. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  3987. }
  3988. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  3989. {
  3990. rt2800_rf_init_calibration(rt2x00dev, 30);
  3991. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  3992. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  3993. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  3994. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  3995. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3996. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  3997. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  3998. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3999. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  4000. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  4001. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  4002. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  4003. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  4004. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  4005. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  4006. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4007. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  4008. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  4009. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4010. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4011. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  4012. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4013. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  4014. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  4015. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4016. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  4017. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4018. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  4019. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  4020. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4021. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4022. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4023. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4024. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  4025. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  4026. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  4027. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  4028. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  4029. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  4030. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  4031. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  4032. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  4033. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  4034. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  4035. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  4036. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  4037. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  4038. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  4039. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  4040. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  4041. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  4042. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  4043. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  4044. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  4045. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  4046. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  4047. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  4048. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  4049. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  4050. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  4051. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  4052. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  4053. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  4054. }
  4055. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  4056. {
  4057. u32 reg;
  4058. rt2800_rf_init_calibration(rt2x00dev, 30);
  4059. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  4060. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  4061. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4062. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  4063. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4064. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  4065. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  4066. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  4067. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  4068. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  4069. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  4070. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4071. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  4072. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  4073. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4074. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4075. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  4076. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  4077. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  4078. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  4079. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  4080. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  4081. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4082. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  4083. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  4084. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  4085. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4086. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4087. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  4088. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  4089. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  4090. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  4091. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  4092. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  4093. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  4094. }
  4095. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  4096. {
  4097. u8 rfcsr;
  4098. u32 reg;
  4099. rt2800_rf_init_calibration(rt2x00dev, 30);
  4100. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  4101. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  4102. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4103. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  4104. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  4105. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  4106. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  4107. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  4108. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  4109. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  4110. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  4111. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  4112. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  4113. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  4114. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4115. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  4116. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  4117. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  4118. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  4119. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  4120. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  4121. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4122. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  4123. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  4124. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  4125. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4126. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4127. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4128. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  4129. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  4130. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  4131. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  4132. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  4133. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  4134. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4135. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4136. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4137. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4138. msleep(1);
  4139. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4140. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  4141. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4142. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4143. }
  4144. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  4145. {
  4146. rt2800_rf_init_calibration(rt2x00dev, 2);
  4147. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  4148. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4149. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  4150. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4151. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4152. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  4153. else
  4154. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  4155. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4156. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4157. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4158. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  4159. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4160. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4161. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4162. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4163. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4164. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  4165. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4166. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  4167. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4168. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  4169. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  4170. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4171. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4172. else
  4173. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  4174. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  4175. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4176. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4177. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4178. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  4179. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4180. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4181. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4182. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4183. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4184. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4185. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  4186. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  4187. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4188. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4189. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  4190. else
  4191. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  4192. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4193. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  4194. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  4195. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4196. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4197. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4198. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4199. else
  4200. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  4201. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  4202. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4203. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  4204. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  4205. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4206. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  4207. else
  4208. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  4209. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  4210. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  4211. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  4212. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  4213. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  4214. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  4215. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4216. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4217. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  4218. else
  4219. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  4220. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  4221. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  4222. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4223. }
  4224. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  4225. {
  4226. rt2800_rf_init_calibration(rt2x00dev, 2);
  4227. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  4228. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4229. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  4230. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4231. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  4232. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4233. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4234. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4235. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  4236. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4237. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4238. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4239. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4240. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4241. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  4242. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4243. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  4244. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4245. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  4246. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  4247. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4248. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4249. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4250. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4251. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4252. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4253. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4254. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  4255. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  4256. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4257. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4258. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4259. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  4260. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  4261. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4262. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  4263. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4264. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  4265. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  4266. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4267. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4268. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4269. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  4270. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4271. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  4272. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  4273. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  4274. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  4275. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  4276. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  4277. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  4278. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  4279. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  4280. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  4281. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  4282. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4283. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  4284. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  4285. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  4286. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4287. }
  4288. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  4289. {
  4290. rt2800_rf_init_calibration(rt2x00dev, 30);
  4291. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  4292. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4293. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4294. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4295. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  4296. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4297. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4298. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4299. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4300. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4301. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  4302. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  4303. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  4304. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4305. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4306. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4307. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  4308. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4309. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4310. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  4311. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  4312. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  4313. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4314. msleep(1);
  4315. rt2800_adjust_freq_offset(rt2x00dev);
  4316. /* Enable DC filter */
  4317. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4318. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4319. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4320. }
  4321. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  4322. {
  4323. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4324. u8 rfcsr;
  4325. u8 bbp;
  4326. u32 reg;
  4327. u16 eeprom;
  4328. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  4329. !rt2x00_rt(rt2x00dev, RT3071) &&
  4330. !rt2x00_rt(rt2x00dev, RT3090) &&
  4331. !rt2x00_rt(rt2x00dev, RT3290) &&
  4332. !rt2x00_rt(rt2x00dev, RT3352) &&
  4333. !rt2x00_rt(rt2x00dev, RT3390) &&
  4334. !rt2x00_rt(rt2x00dev, RT3572) &&
  4335. !rt2x00_rt(rt2x00dev, RT5390) &&
  4336. !rt2x00_rt(rt2x00dev, RT5392) &&
  4337. !rt2x00_rt(rt2x00dev, RT5392) &&
  4338. !rt2x00_rt(rt2x00dev, RT5592) &&
  4339. !rt2800_is_305x_soc(rt2x00dev))
  4340. return 0;
  4341. if (rt2800_is_305x_soc(rt2x00dev)) {
  4342. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  4343. return 0;
  4344. }
  4345. switch (rt2x00dev->chip.rt) {
  4346. case RT3070:
  4347. case RT3071:
  4348. case RT3090:
  4349. rt2800_init_rfcsr_30xx(rt2x00dev);
  4350. break;
  4351. case RT3290:
  4352. rt2800_init_rfcsr_3290(rt2x00dev);
  4353. break;
  4354. case RT3352:
  4355. rt2800_init_rfcsr_3352(rt2x00dev);
  4356. break;
  4357. case RT3390:
  4358. rt2800_init_rfcsr_3390(rt2x00dev);
  4359. break;
  4360. case RT3572:
  4361. rt2800_init_rfcsr_3572(rt2x00dev);
  4362. break;
  4363. case RT5390:
  4364. rt2800_init_rfcsr_5390(rt2x00dev);
  4365. break;
  4366. case RT5392:
  4367. rt2800_init_rfcsr_5392(rt2x00dev);
  4368. break;
  4369. case RT5592:
  4370. rt2800_init_rfcsr_5592(rt2x00dev);
  4371. return 0;
  4372. }
  4373. /*
  4374. * Set RX Filter calibration for 20MHz and 40MHz
  4375. */
  4376. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4377. drv_data->calibration_bw20 =
  4378. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  4379. drv_data->calibration_bw40 =
  4380. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  4381. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4382. rt2x00_rt(rt2x00dev, RT3090) ||
  4383. rt2x00_rt(rt2x00dev, RT3352) ||
  4384. rt2x00_rt(rt2x00dev, RT3390) ||
  4385. rt2x00_rt(rt2x00dev, RT3572)) {
  4386. drv_data->calibration_bw20 =
  4387. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  4388. drv_data->calibration_bw40 =
  4389. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  4390. }
  4391. /*
  4392. * Save BBP 25 & 26 values for later use in channel switching
  4393. */
  4394. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  4395. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  4396. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  4397. !rt2x00_rt(rt2x00dev, RT5392)) {
  4398. /*
  4399. * Set back to initial state
  4400. */
  4401. rt2800_bbp_write(rt2x00dev, 24, 0);
  4402. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4403. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  4404. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4405. /*
  4406. * Set BBP back to BW20
  4407. */
  4408. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4409. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  4410. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4411. }
  4412. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  4413. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4414. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4415. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E) ||
  4416. rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  4417. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4418. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  4419. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  4420. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  4421. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  4422. !rt2x00_rt(rt2x00dev, RT5392)) {
  4423. u8 min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  4424. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  4425. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  4426. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4427. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4428. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4429. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4430. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  4431. &rt2x00dev->cap_flags))
  4432. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  4433. }
  4434. if (drv_data->txmixer_gain_24g >= min_gain) {
  4435. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  4436. drv_data->txmixer_gain_24g);
  4437. }
  4438. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  4439. }
  4440. if (rt2x00_rt(rt2x00dev, RT3090)) {
  4441. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4442. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  4443. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4444. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4445. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  4446. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4447. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  4448. rt2800_bbp_write(rt2x00dev, 138, bbp);
  4449. }
  4450. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4451. rt2x00_rt(rt2x00dev, RT3090) ||
  4452. rt2x00_rt(rt2x00dev, RT3390)) {
  4453. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4454. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4455. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  4456. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  4457. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  4458. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  4459. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4460. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  4461. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  4462. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  4463. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  4464. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  4465. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  4466. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  4467. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  4468. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  4469. }
  4470. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4471. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  4472. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  4473. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  4474. else
  4475. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  4476. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  4477. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  4478. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  4479. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  4480. }
  4481. return 0;
  4482. }
  4483. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  4484. {
  4485. u32 reg;
  4486. u16 word;
  4487. /*
  4488. * Initialize all registers.
  4489. */
  4490. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  4491. rt2800_init_registers(rt2x00dev)))
  4492. return -EIO;
  4493. /*
  4494. * Send signal to firmware during boot time.
  4495. */
  4496. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4497. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4498. if (rt2x00_is_usb(rt2x00dev)) {
  4499. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  4500. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  4501. }
  4502. msleep(1);
  4503. if (unlikely(rt2800_init_bbp(rt2x00dev) ||
  4504. rt2800_init_rfcsr(rt2x00dev)))
  4505. return -EIO;
  4506. if (rt2x00_is_usb(rt2x00dev) &&
  4507. (rt2x00_rt(rt2x00dev, RT3070) ||
  4508. rt2x00_rt(rt2x00dev, RT3071) ||
  4509. rt2x00_rt(rt2x00dev, RT3572))) {
  4510. udelay(200);
  4511. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  4512. udelay(10);
  4513. }
  4514. /*
  4515. * Enable RX.
  4516. */
  4517. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4518. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  4519. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  4520. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4521. udelay(50);
  4522. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4523. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  4524. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  4525. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  4526. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  4527. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4528. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4529. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  4530. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  4531. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4532. /*
  4533. * Initialize LED control
  4534. */
  4535. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  4536. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  4537. word & 0xff, (word >> 8) & 0xff);
  4538. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  4539. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  4540. word & 0xff, (word >> 8) & 0xff);
  4541. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  4542. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  4543. word & 0xff, (word >> 8) & 0xff);
  4544. return 0;
  4545. }
  4546. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  4547. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  4548. {
  4549. u32 reg;
  4550. rt2800_disable_wpdma(rt2x00dev);
  4551. /* Wait for DMA, ignore error */
  4552. rt2800_wait_wpdma_ready(rt2x00dev);
  4553. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4554. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  4555. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  4556. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4557. }
  4558. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  4559. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  4560. {
  4561. u32 reg;
  4562. u16 efuse_ctrl_reg;
  4563. if (rt2x00_rt(rt2x00dev, RT3290))
  4564. efuse_ctrl_reg = EFUSE_CTRL_3290;
  4565. else
  4566. efuse_ctrl_reg = EFUSE_CTRL;
  4567. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  4568. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  4569. }
  4570. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  4571. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  4572. {
  4573. u32 reg;
  4574. u16 efuse_ctrl_reg;
  4575. u16 efuse_data0_reg;
  4576. u16 efuse_data1_reg;
  4577. u16 efuse_data2_reg;
  4578. u16 efuse_data3_reg;
  4579. if (rt2x00_rt(rt2x00dev, RT3290)) {
  4580. efuse_ctrl_reg = EFUSE_CTRL_3290;
  4581. efuse_data0_reg = EFUSE_DATA0_3290;
  4582. efuse_data1_reg = EFUSE_DATA1_3290;
  4583. efuse_data2_reg = EFUSE_DATA2_3290;
  4584. efuse_data3_reg = EFUSE_DATA3_3290;
  4585. } else {
  4586. efuse_ctrl_reg = EFUSE_CTRL;
  4587. efuse_data0_reg = EFUSE_DATA0;
  4588. efuse_data1_reg = EFUSE_DATA1;
  4589. efuse_data2_reg = EFUSE_DATA2;
  4590. efuse_data3_reg = EFUSE_DATA3;
  4591. }
  4592. mutex_lock(&rt2x00dev->csr_mutex);
  4593. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  4594. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  4595. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  4596. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  4597. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  4598. /* Wait until the EEPROM has been loaded */
  4599. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  4600. /* Apparently the data is read from end to start */
  4601. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  4602. /* The returned value is in CPU order, but eeprom is le */
  4603. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  4604. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  4605. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  4606. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  4607. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  4608. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  4609. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  4610. mutex_unlock(&rt2x00dev->csr_mutex);
  4611. }
  4612. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  4613. {
  4614. unsigned int i;
  4615. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  4616. rt2800_efuse_read(rt2x00dev, i);
  4617. return 0;
  4618. }
  4619. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  4620. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  4621. {
  4622. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4623. u16 word;
  4624. u8 *mac;
  4625. u8 default_lna_gain;
  4626. int retval;
  4627. /*
  4628. * Read the EEPROM.
  4629. */
  4630. retval = rt2800_read_eeprom(rt2x00dev);
  4631. if (retval)
  4632. return retval;
  4633. /*
  4634. * Start validation of the data that has been read.
  4635. */
  4636. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  4637. if (!is_valid_ether_addr(mac)) {
  4638. eth_random_addr(mac);
  4639. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  4640. }
  4641. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  4642. if (word == 0xffff) {
  4643. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4644. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  4645. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  4646. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4647. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  4648. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  4649. rt2x00_rt(rt2x00dev, RT2872)) {
  4650. /*
  4651. * There is a max of 2 RX streams for RT28x0 series
  4652. */
  4653. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  4654. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4655. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4656. }
  4657. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  4658. if (word == 0xffff) {
  4659. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  4660. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  4661. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  4662. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  4663. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  4664. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  4665. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  4666. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  4667. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  4668. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  4669. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  4670. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  4671. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  4672. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  4673. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  4674. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  4675. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  4676. }
  4677. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  4678. if ((word & 0x00ff) == 0x00ff) {
  4679. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  4680. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4681. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  4682. }
  4683. if ((word & 0xff00) == 0xff00) {
  4684. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  4685. LED_MODE_TXRX_ACTIVITY);
  4686. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  4687. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4688. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  4689. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  4690. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  4691. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  4692. }
  4693. /*
  4694. * During the LNA validation we are going to use
  4695. * lna0 as correct value. Note that EEPROM_LNA
  4696. * is never validated.
  4697. */
  4698. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  4699. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  4700. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  4701. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  4702. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  4703. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  4704. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  4705. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  4706. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  4707. if ((word & 0x00ff) != 0x00ff) {
  4708. drv_data->txmixer_gain_24g =
  4709. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  4710. } else {
  4711. drv_data->txmixer_gain_24g = 0;
  4712. }
  4713. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  4714. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  4715. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  4716. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  4717. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  4718. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  4719. default_lna_gain);
  4720. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  4721. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  4722. if ((word & 0x00ff) != 0x00ff) {
  4723. drv_data->txmixer_gain_5g =
  4724. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  4725. } else {
  4726. drv_data->txmixer_gain_5g = 0;
  4727. }
  4728. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  4729. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  4730. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  4731. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  4732. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  4733. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  4734. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  4735. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  4736. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  4737. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  4738. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  4739. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  4740. default_lna_gain);
  4741. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  4742. return 0;
  4743. }
  4744. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  4745. {
  4746. u16 value;
  4747. u16 eeprom;
  4748. u16 rf;
  4749. /*
  4750. * Read EEPROM word for configuration.
  4751. */
  4752. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4753. /*
  4754. * Identify RF chipset by EEPROM value
  4755. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  4756. * RT53xx: defined in "EEPROM_CHIP_ID" field
  4757. */
  4758. if (rt2x00_rt(rt2x00dev, RT3290) ||
  4759. rt2x00_rt(rt2x00dev, RT5390) ||
  4760. rt2x00_rt(rt2x00dev, RT5392))
  4761. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  4762. else
  4763. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  4764. switch (rf) {
  4765. case RF2820:
  4766. case RF2850:
  4767. case RF2720:
  4768. case RF2750:
  4769. case RF3020:
  4770. case RF2020:
  4771. case RF3021:
  4772. case RF3022:
  4773. case RF3052:
  4774. case RF3290:
  4775. case RF3320:
  4776. case RF3322:
  4777. case RF5360:
  4778. case RF5370:
  4779. case RF5372:
  4780. case RF5390:
  4781. case RF5392:
  4782. case RF5592:
  4783. break;
  4784. default:
  4785. ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n", rf);
  4786. return -ENODEV;
  4787. }
  4788. rt2x00_set_rf(rt2x00dev, rf);
  4789. /*
  4790. * Identify default antenna configuration.
  4791. */
  4792. rt2x00dev->default_ant.tx_chain_num =
  4793. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  4794. rt2x00dev->default_ant.rx_chain_num =
  4795. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  4796. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4797. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4798. rt2x00_rt(rt2x00dev, RT3090) ||
  4799. rt2x00_rt(rt2x00dev, RT3352) ||
  4800. rt2x00_rt(rt2x00dev, RT3390)) {
  4801. value = rt2x00_get_field16(eeprom,
  4802. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4803. switch (value) {
  4804. case 0:
  4805. case 1:
  4806. case 2:
  4807. rt2x00dev->default_ant.tx = ANTENNA_A;
  4808. rt2x00dev->default_ant.rx = ANTENNA_A;
  4809. break;
  4810. case 3:
  4811. rt2x00dev->default_ant.tx = ANTENNA_A;
  4812. rt2x00dev->default_ant.rx = ANTENNA_B;
  4813. break;
  4814. }
  4815. } else {
  4816. rt2x00dev->default_ant.tx = ANTENNA_A;
  4817. rt2x00dev->default_ant.rx = ANTENNA_A;
  4818. }
  4819. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4820. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  4821. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  4822. }
  4823. /*
  4824. * Determine external LNA informations.
  4825. */
  4826. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  4827. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  4828. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  4829. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  4830. /*
  4831. * Detect if this device has an hardware controlled radio.
  4832. */
  4833. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  4834. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  4835. /*
  4836. * Detect if this device has Bluetooth co-existence.
  4837. */
  4838. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  4839. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  4840. /*
  4841. * Read frequency offset and RF programming sequence.
  4842. */
  4843. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  4844. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  4845. /*
  4846. * Store led settings, for correct led behaviour.
  4847. */
  4848. #ifdef CONFIG_RT2X00_LIB_LEDS
  4849. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  4850. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  4851. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  4852. rt2x00dev->led_mcu_reg = eeprom;
  4853. #endif /* CONFIG_RT2X00_LIB_LEDS */
  4854. /*
  4855. * Check if support EIRP tx power limit feature.
  4856. */
  4857. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  4858. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  4859. EIRP_MAX_TX_POWER_LIMIT)
  4860. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  4861. return 0;
  4862. }
  4863. /*
  4864. * RF value list for rt28xx
  4865. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  4866. */
  4867. static const struct rf_channel rf_vals[] = {
  4868. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  4869. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  4870. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  4871. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  4872. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  4873. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  4874. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  4875. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  4876. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  4877. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  4878. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  4879. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  4880. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  4881. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  4882. /* 802.11 UNI / HyperLan 2 */
  4883. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  4884. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  4885. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  4886. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  4887. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  4888. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  4889. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  4890. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  4891. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  4892. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  4893. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  4894. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  4895. /* 802.11 HyperLan 2 */
  4896. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  4897. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  4898. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  4899. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  4900. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  4901. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  4902. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  4903. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  4904. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  4905. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  4906. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  4907. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  4908. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  4909. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  4910. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  4911. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  4912. /* 802.11 UNII */
  4913. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  4914. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  4915. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  4916. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  4917. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  4918. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  4919. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  4920. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  4921. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  4922. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  4923. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  4924. /* 802.11 Japan */
  4925. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  4926. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  4927. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  4928. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  4929. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  4930. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  4931. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  4932. };
  4933. /*
  4934. * RF value list for rt3xxx
  4935. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  4936. */
  4937. static const struct rf_channel rf_vals_3x[] = {
  4938. {1, 241, 2, 2 },
  4939. {2, 241, 2, 7 },
  4940. {3, 242, 2, 2 },
  4941. {4, 242, 2, 7 },
  4942. {5, 243, 2, 2 },
  4943. {6, 243, 2, 7 },
  4944. {7, 244, 2, 2 },
  4945. {8, 244, 2, 7 },
  4946. {9, 245, 2, 2 },
  4947. {10, 245, 2, 7 },
  4948. {11, 246, 2, 2 },
  4949. {12, 246, 2, 7 },
  4950. {13, 247, 2, 2 },
  4951. {14, 248, 2, 4 },
  4952. /* 802.11 UNI / HyperLan 2 */
  4953. {36, 0x56, 0, 4},
  4954. {38, 0x56, 0, 6},
  4955. {40, 0x56, 0, 8},
  4956. {44, 0x57, 0, 0},
  4957. {46, 0x57, 0, 2},
  4958. {48, 0x57, 0, 4},
  4959. {52, 0x57, 0, 8},
  4960. {54, 0x57, 0, 10},
  4961. {56, 0x58, 0, 0},
  4962. {60, 0x58, 0, 4},
  4963. {62, 0x58, 0, 6},
  4964. {64, 0x58, 0, 8},
  4965. /* 802.11 HyperLan 2 */
  4966. {100, 0x5b, 0, 8},
  4967. {102, 0x5b, 0, 10},
  4968. {104, 0x5c, 0, 0},
  4969. {108, 0x5c, 0, 4},
  4970. {110, 0x5c, 0, 6},
  4971. {112, 0x5c, 0, 8},
  4972. {116, 0x5d, 0, 0},
  4973. {118, 0x5d, 0, 2},
  4974. {120, 0x5d, 0, 4},
  4975. {124, 0x5d, 0, 8},
  4976. {126, 0x5d, 0, 10},
  4977. {128, 0x5e, 0, 0},
  4978. {132, 0x5e, 0, 4},
  4979. {134, 0x5e, 0, 6},
  4980. {136, 0x5e, 0, 8},
  4981. {140, 0x5f, 0, 0},
  4982. /* 802.11 UNII */
  4983. {149, 0x5f, 0, 9},
  4984. {151, 0x5f, 0, 11},
  4985. {153, 0x60, 0, 1},
  4986. {157, 0x60, 0, 5},
  4987. {159, 0x60, 0, 7},
  4988. {161, 0x60, 0, 9},
  4989. {165, 0x61, 0, 1},
  4990. {167, 0x61, 0, 3},
  4991. {169, 0x61, 0, 5},
  4992. {171, 0x61, 0, 7},
  4993. {173, 0x61, 0, 9},
  4994. };
  4995. static const struct rf_channel rf_vals_5592_xtal20[] = {
  4996. /* Channel, N, K, mod, R */
  4997. {1, 482, 4, 10, 3},
  4998. {2, 483, 4, 10, 3},
  4999. {3, 484, 4, 10, 3},
  5000. {4, 485, 4, 10, 3},
  5001. {5, 486, 4, 10, 3},
  5002. {6, 487, 4, 10, 3},
  5003. {7, 488, 4, 10, 3},
  5004. {8, 489, 4, 10, 3},
  5005. {9, 490, 4, 10, 3},
  5006. {10, 491, 4, 10, 3},
  5007. {11, 492, 4, 10, 3},
  5008. {12, 493, 4, 10, 3},
  5009. {13, 494, 4, 10, 3},
  5010. {14, 496, 8, 10, 3},
  5011. {36, 172, 8, 12, 1},
  5012. {38, 173, 0, 12, 1},
  5013. {40, 173, 4, 12, 1},
  5014. {42, 173, 8, 12, 1},
  5015. {44, 174, 0, 12, 1},
  5016. {46, 174, 4, 12, 1},
  5017. {48, 174, 8, 12, 1},
  5018. {50, 175, 0, 12, 1},
  5019. {52, 175, 4, 12, 1},
  5020. {54, 175, 8, 12, 1},
  5021. {56, 176, 0, 12, 1},
  5022. {58, 176, 4, 12, 1},
  5023. {60, 176, 8, 12, 1},
  5024. {62, 177, 0, 12, 1},
  5025. {64, 177, 4, 12, 1},
  5026. {100, 183, 4, 12, 1},
  5027. {102, 183, 8, 12, 1},
  5028. {104, 184, 0, 12, 1},
  5029. {106, 184, 4, 12, 1},
  5030. {108, 184, 8, 12, 1},
  5031. {110, 185, 0, 12, 1},
  5032. {112, 185, 4, 12, 1},
  5033. {114, 185, 8, 12, 1},
  5034. {116, 186, 0, 12, 1},
  5035. {118, 186, 4, 12, 1},
  5036. {120, 186, 8, 12, 1},
  5037. {122, 187, 0, 12, 1},
  5038. {124, 187, 4, 12, 1},
  5039. {126, 187, 8, 12, 1},
  5040. {128, 188, 0, 12, 1},
  5041. {130, 188, 4, 12, 1},
  5042. {132, 188, 8, 12, 1},
  5043. {134, 189, 0, 12, 1},
  5044. {136, 189, 4, 12, 1},
  5045. {138, 189, 8, 12, 1},
  5046. {140, 190, 0, 12, 1},
  5047. {149, 191, 6, 12, 1},
  5048. {151, 191, 10, 12, 1},
  5049. {153, 192, 2, 12, 1},
  5050. {155, 192, 6, 12, 1},
  5051. {157, 192, 10, 12, 1},
  5052. {159, 193, 2, 12, 1},
  5053. {161, 193, 6, 12, 1},
  5054. {165, 194, 2, 12, 1},
  5055. {184, 164, 0, 12, 1},
  5056. {188, 164, 4, 12, 1},
  5057. {192, 165, 8, 12, 1},
  5058. {196, 166, 0, 12, 1},
  5059. };
  5060. static const struct rf_channel rf_vals_5592_xtal40[] = {
  5061. /* Channel, N, K, mod, R */
  5062. {1, 241, 2, 10, 3},
  5063. {2, 241, 7, 10, 3},
  5064. {3, 242, 2, 10, 3},
  5065. {4, 242, 7, 10, 3},
  5066. {5, 243, 2, 10, 3},
  5067. {6, 243, 7, 10, 3},
  5068. {7, 244, 2, 10, 3},
  5069. {8, 244, 7, 10, 3},
  5070. {9, 245, 2, 10, 3},
  5071. {10, 245, 7, 10, 3},
  5072. {11, 246, 2, 10, 3},
  5073. {12, 246, 7, 10, 3},
  5074. {13, 247, 2, 10, 3},
  5075. {14, 248, 4, 10, 3},
  5076. {36, 86, 4, 12, 1},
  5077. {38, 86, 6, 12, 1},
  5078. {40, 86, 8, 12, 1},
  5079. {42, 86, 10, 12, 1},
  5080. {44, 87, 0, 12, 1},
  5081. {46, 87, 2, 12, 1},
  5082. {48, 87, 4, 12, 1},
  5083. {50, 87, 6, 12, 1},
  5084. {52, 87, 8, 12, 1},
  5085. {54, 87, 10, 12, 1},
  5086. {56, 88, 0, 12, 1},
  5087. {58, 88, 2, 12, 1},
  5088. {60, 88, 4, 12, 1},
  5089. {62, 88, 6, 12, 1},
  5090. {64, 88, 8, 12, 1},
  5091. {100, 91, 8, 12, 1},
  5092. {102, 91, 10, 12, 1},
  5093. {104, 92, 0, 12, 1},
  5094. {106, 92, 2, 12, 1},
  5095. {108, 92, 4, 12, 1},
  5096. {110, 92, 6, 12, 1},
  5097. {112, 92, 8, 12, 1},
  5098. {114, 92, 10, 12, 1},
  5099. {116, 93, 0, 12, 1},
  5100. {118, 93, 2, 12, 1},
  5101. {120, 93, 4, 12, 1},
  5102. {122, 93, 6, 12, 1},
  5103. {124, 93, 8, 12, 1},
  5104. {126, 93, 10, 12, 1},
  5105. {128, 94, 0, 12, 1},
  5106. {130, 94, 2, 12, 1},
  5107. {132, 94, 4, 12, 1},
  5108. {134, 94, 6, 12, 1},
  5109. {136, 94, 8, 12, 1},
  5110. {138, 94, 10, 12, 1},
  5111. {140, 95, 0, 12, 1},
  5112. {149, 95, 9, 12, 1},
  5113. {151, 95, 11, 12, 1},
  5114. {153, 96, 1, 12, 1},
  5115. {155, 96, 3, 12, 1},
  5116. {157, 96, 5, 12, 1},
  5117. {159, 96, 7, 12, 1},
  5118. {161, 96, 9, 12, 1},
  5119. {165, 97, 1, 12, 1},
  5120. {184, 82, 0, 12, 1},
  5121. {188, 82, 4, 12, 1},
  5122. {192, 82, 8, 12, 1},
  5123. {196, 83, 0, 12, 1},
  5124. };
  5125. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  5126. {
  5127. struct hw_mode_spec *spec = &rt2x00dev->spec;
  5128. struct channel_info *info;
  5129. char *default_power1;
  5130. char *default_power2;
  5131. unsigned int i;
  5132. u16 eeprom;
  5133. u32 reg;
  5134. /*
  5135. * Disable powersaving as default on PCI devices.
  5136. */
  5137. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  5138. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  5139. /*
  5140. * Initialize all hw fields.
  5141. */
  5142. rt2x00dev->hw->flags =
  5143. IEEE80211_HW_SIGNAL_DBM |
  5144. IEEE80211_HW_SUPPORTS_PS |
  5145. IEEE80211_HW_PS_NULLFUNC_STACK |
  5146. IEEE80211_HW_AMPDU_AGGREGATION |
  5147. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  5148. /*
  5149. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  5150. * unless we are capable of sending the buffered frames out after the
  5151. * DTIM transmission using rt2x00lib_beacondone. This will send out
  5152. * multicast and broadcast traffic immediately instead of buffering it
  5153. * infinitly and thus dropping it after some time.
  5154. */
  5155. if (!rt2x00_is_usb(rt2x00dev))
  5156. rt2x00dev->hw->flags |=
  5157. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  5158. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  5159. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  5160. rt2x00_eeprom_addr(rt2x00dev,
  5161. EEPROM_MAC_ADDR_0));
  5162. /*
  5163. * As rt2800 has a global fallback table we cannot specify
  5164. * more then one tx rate per frame but since the hw will
  5165. * try several rates (based on the fallback table) we should
  5166. * initialize max_report_rates to the maximum number of rates
  5167. * we are going to try. Otherwise mac80211 will truncate our
  5168. * reported tx rates and the rc algortihm will end up with
  5169. * incorrect data.
  5170. */
  5171. rt2x00dev->hw->max_rates = 1;
  5172. rt2x00dev->hw->max_report_rates = 7;
  5173. rt2x00dev->hw->max_rate_tries = 1;
  5174. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5175. /*
  5176. * Initialize hw_mode information.
  5177. */
  5178. spec->supported_bands = SUPPORT_BAND_2GHZ;
  5179. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  5180. if (rt2x00_rf(rt2x00dev, RF2820) ||
  5181. rt2x00_rf(rt2x00dev, RF2720)) {
  5182. spec->num_channels = 14;
  5183. spec->channels = rf_vals;
  5184. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  5185. rt2x00_rf(rt2x00dev, RF2750)) {
  5186. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5187. spec->num_channels = ARRAY_SIZE(rf_vals);
  5188. spec->channels = rf_vals;
  5189. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  5190. rt2x00_rf(rt2x00dev, RF2020) ||
  5191. rt2x00_rf(rt2x00dev, RF3021) ||
  5192. rt2x00_rf(rt2x00dev, RF3022) ||
  5193. rt2x00_rf(rt2x00dev, RF3290) ||
  5194. rt2x00_rf(rt2x00dev, RF3320) ||
  5195. rt2x00_rf(rt2x00dev, RF3322) ||
  5196. rt2x00_rf(rt2x00dev, RF5360) ||
  5197. rt2x00_rf(rt2x00dev, RF5370) ||
  5198. rt2x00_rf(rt2x00dev, RF5372) ||
  5199. rt2x00_rf(rt2x00dev, RF5390) ||
  5200. rt2x00_rf(rt2x00dev, RF5392)) {
  5201. spec->num_channels = 14;
  5202. spec->channels = rf_vals_3x;
  5203. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  5204. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5205. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  5206. spec->channels = rf_vals_3x;
  5207. } else if (rt2x00_rf(rt2x00dev, RF5592)) {
  5208. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5209. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  5210. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  5211. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  5212. spec->channels = rf_vals_5592_xtal40;
  5213. } else {
  5214. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  5215. spec->channels = rf_vals_5592_xtal20;
  5216. }
  5217. }
  5218. if (WARN_ON_ONCE(!spec->channels))
  5219. return -ENODEV;
  5220. /*
  5221. * Initialize HT information.
  5222. */
  5223. if (!rt2x00_rf(rt2x00dev, RF2020))
  5224. spec->ht.ht_supported = true;
  5225. else
  5226. spec->ht.ht_supported = false;
  5227. spec->ht.cap =
  5228. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  5229. IEEE80211_HT_CAP_GRN_FLD |
  5230. IEEE80211_HT_CAP_SGI_20 |
  5231. IEEE80211_HT_CAP_SGI_40;
  5232. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  5233. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  5234. spec->ht.cap |=
  5235. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  5236. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  5237. spec->ht.ampdu_factor = 3;
  5238. spec->ht.ampdu_density = 4;
  5239. spec->ht.mcs.tx_params =
  5240. IEEE80211_HT_MCS_TX_DEFINED |
  5241. IEEE80211_HT_MCS_TX_RX_DIFF |
  5242. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  5243. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  5244. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  5245. case 3:
  5246. spec->ht.mcs.rx_mask[2] = 0xff;
  5247. case 2:
  5248. spec->ht.mcs.rx_mask[1] = 0xff;
  5249. case 1:
  5250. spec->ht.mcs.rx_mask[0] = 0xff;
  5251. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  5252. break;
  5253. }
  5254. /*
  5255. * Create channel information array
  5256. */
  5257. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  5258. if (!info)
  5259. return -ENOMEM;
  5260. spec->channels_info = info;
  5261. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  5262. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  5263. for (i = 0; i < 14; i++) {
  5264. info[i].default_power1 = default_power1[i];
  5265. info[i].default_power2 = default_power2[i];
  5266. }
  5267. if (spec->num_channels > 14) {
  5268. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  5269. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  5270. for (i = 14; i < spec->num_channels; i++) {
  5271. info[i].default_power1 = default_power1[i];
  5272. info[i].default_power2 = default_power2[i];
  5273. }
  5274. }
  5275. switch (rt2x00dev->chip.rf) {
  5276. case RF2020:
  5277. case RF3020:
  5278. case RF3021:
  5279. case RF3022:
  5280. case RF3320:
  5281. case RF3052:
  5282. case RF3290:
  5283. case RF5360:
  5284. case RF5370:
  5285. case RF5372:
  5286. case RF5390:
  5287. case RF5392:
  5288. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  5289. break;
  5290. }
  5291. return 0;
  5292. }
  5293. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  5294. {
  5295. u32 reg;
  5296. u32 rt;
  5297. u32 rev;
  5298. if (rt2x00_rt(rt2x00dev, RT3290))
  5299. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  5300. else
  5301. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  5302. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  5303. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  5304. switch (rt) {
  5305. case RT2860:
  5306. case RT2872:
  5307. case RT2883:
  5308. case RT3070:
  5309. case RT3071:
  5310. case RT3090:
  5311. case RT3290:
  5312. case RT3352:
  5313. case RT3390:
  5314. case RT3572:
  5315. case RT5390:
  5316. case RT5392:
  5317. case RT5592:
  5318. break;
  5319. default:
  5320. ERROR(rt2x00dev,
  5321. "Invalid RT chipset 0x%04x, rev %04x detected.\n",
  5322. rt, rev);
  5323. return -ENODEV;
  5324. }
  5325. rt2x00_set_rt(rt2x00dev, rt, rev);
  5326. return 0;
  5327. }
  5328. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  5329. {
  5330. int retval;
  5331. u32 reg;
  5332. retval = rt2800_probe_rt(rt2x00dev);
  5333. if (retval)
  5334. return retval;
  5335. /*
  5336. * Allocate eeprom data.
  5337. */
  5338. retval = rt2800_validate_eeprom(rt2x00dev);
  5339. if (retval)
  5340. return retval;
  5341. retval = rt2800_init_eeprom(rt2x00dev);
  5342. if (retval)
  5343. return retval;
  5344. /*
  5345. * Enable rfkill polling by setting GPIO direction of the
  5346. * rfkill switch GPIO pin correctly.
  5347. */
  5348. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  5349. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  5350. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  5351. /*
  5352. * Initialize hw specifications.
  5353. */
  5354. retval = rt2800_probe_hw_mode(rt2x00dev);
  5355. if (retval)
  5356. return retval;
  5357. /*
  5358. * Set device capabilities.
  5359. */
  5360. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  5361. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  5362. if (!rt2x00_is_usb(rt2x00dev))
  5363. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  5364. /*
  5365. * Set device requirements.
  5366. */
  5367. if (!rt2x00_is_soc(rt2x00dev))
  5368. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  5369. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  5370. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  5371. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  5372. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  5373. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  5374. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  5375. if (rt2x00_is_usb(rt2x00dev))
  5376. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  5377. else {
  5378. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  5379. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  5380. }
  5381. /*
  5382. * Set the rssi offset.
  5383. */
  5384. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  5385. return 0;
  5386. }
  5387. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  5388. /*
  5389. * IEEE80211 stack callback functions.
  5390. */
  5391. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  5392. u16 *iv16)
  5393. {
  5394. struct rt2x00_dev *rt2x00dev = hw->priv;
  5395. struct mac_iveiv_entry iveiv_entry;
  5396. u32 offset;
  5397. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  5398. rt2800_register_multiread(rt2x00dev, offset,
  5399. &iveiv_entry, sizeof(iveiv_entry));
  5400. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  5401. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  5402. }
  5403. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  5404. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  5405. {
  5406. struct rt2x00_dev *rt2x00dev = hw->priv;
  5407. u32 reg;
  5408. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  5409. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  5410. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  5411. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  5412. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  5413. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  5414. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  5415. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  5416. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  5417. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  5418. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  5419. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  5420. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  5421. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  5422. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  5423. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  5424. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  5425. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  5426. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  5427. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  5428. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  5429. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  5430. return 0;
  5431. }
  5432. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  5433. int rt2800_conf_tx(struct ieee80211_hw *hw,
  5434. struct ieee80211_vif *vif, u16 queue_idx,
  5435. const struct ieee80211_tx_queue_params *params)
  5436. {
  5437. struct rt2x00_dev *rt2x00dev = hw->priv;
  5438. struct data_queue *queue;
  5439. struct rt2x00_field32 field;
  5440. int retval;
  5441. u32 reg;
  5442. u32 offset;
  5443. /*
  5444. * First pass the configuration through rt2x00lib, that will
  5445. * update the queue settings and validate the input. After that
  5446. * we are free to update the registers based on the value
  5447. * in the queue parameter.
  5448. */
  5449. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  5450. if (retval)
  5451. return retval;
  5452. /*
  5453. * We only need to perform additional register initialization
  5454. * for WMM queues/
  5455. */
  5456. if (queue_idx >= 4)
  5457. return 0;
  5458. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  5459. /* Update WMM TXOP register */
  5460. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  5461. field.bit_offset = (queue_idx & 1) * 16;
  5462. field.bit_mask = 0xffff << field.bit_offset;
  5463. rt2800_register_read(rt2x00dev, offset, &reg);
  5464. rt2x00_set_field32(&reg, field, queue->txop);
  5465. rt2800_register_write(rt2x00dev, offset, reg);
  5466. /* Update WMM registers */
  5467. field.bit_offset = queue_idx * 4;
  5468. field.bit_mask = 0xf << field.bit_offset;
  5469. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  5470. rt2x00_set_field32(&reg, field, queue->aifs);
  5471. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  5472. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  5473. rt2x00_set_field32(&reg, field, queue->cw_min);
  5474. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  5475. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  5476. rt2x00_set_field32(&reg, field, queue->cw_max);
  5477. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  5478. /* Update EDCA registers */
  5479. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  5480. rt2800_register_read(rt2x00dev, offset, &reg);
  5481. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  5482. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  5483. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  5484. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  5485. rt2800_register_write(rt2x00dev, offset, reg);
  5486. return 0;
  5487. }
  5488. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  5489. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  5490. {
  5491. struct rt2x00_dev *rt2x00dev = hw->priv;
  5492. u64 tsf;
  5493. u32 reg;
  5494. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  5495. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  5496. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  5497. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  5498. return tsf;
  5499. }
  5500. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  5501. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  5502. enum ieee80211_ampdu_mlme_action action,
  5503. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  5504. u8 buf_size)
  5505. {
  5506. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  5507. int ret = 0;
  5508. /*
  5509. * Don't allow aggregation for stations the hardware isn't aware
  5510. * of because tx status reports for frames to an unknown station
  5511. * always contain wcid=255 and thus we can't distinguish between
  5512. * multiple stations which leads to unwanted situations when the
  5513. * hw reorders frames due to aggregation.
  5514. */
  5515. if (sta_priv->wcid < 0)
  5516. return 1;
  5517. switch (action) {
  5518. case IEEE80211_AMPDU_RX_START:
  5519. case IEEE80211_AMPDU_RX_STOP:
  5520. /*
  5521. * The hw itself takes care of setting up BlockAck mechanisms.
  5522. * So, we only have to allow mac80211 to nagotiate a BlockAck
  5523. * agreement. Once that is done, the hw will BlockAck incoming
  5524. * AMPDUs without further setup.
  5525. */
  5526. break;
  5527. case IEEE80211_AMPDU_TX_START:
  5528. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  5529. break;
  5530. case IEEE80211_AMPDU_TX_STOP_CONT:
  5531. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  5532. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  5533. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  5534. break;
  5535. case IEEE80211_AMPDU_TX_OPERATIONAL:
  5536. break;
  5537. default:
  5538. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  5539. }
  5540. return ret;
  5541. }
  5542. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  5543. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  5544. struct survey_info *survey)
  5545. {
  5546. struct rt2x00_dev *rt2x00dev = hw->priv;
  5547. struct ieee80211_conf *conf = &hw->conf;
  5548. u32 idle, busy, busy_ext;
  5549. if (idx != 0)
  5550. return -ENOENT;
  5551. survey->channel = conf->chandef.chan;
  5552. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  5553. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  5554. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  5555. if (idle || busy) {
  5556. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  5557. SURVEY_INFO_CHANNEL_TIME_BUSY |
  5558. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  5559. survey->channel_time = (idle + busy) / 1000;
  5560. survey->channel_time_busy = busy / 1000;
  5561. survey->channel_time_ext_busy = busy_ext / 1000;
  5562. }
  5563. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  5564. survey->filled |= SURVEY_INFO_IN_USE;
  5565. return 0;
  5566. }
  5567. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  5568. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  5569. MODULE_VERSION(DRV_VERSION);
  5570. MODULE_DESCRIPTION("Ralink RT2800 library");
  5571. MODULE_LICENSE("GPL");