hardware.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * arch/arm/mach-clps711x/include/mach/hardware.h
  3. *
  4. * This file contains the hardware definitions of the Prospector P720T.
  5. *
  6. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #ifndef __MACH_HARDWARE_H
  23. #define __MACH_HARDWARE_H
  24. #include <mach/clps711x.h>
  25. #define IO_ADDRESS(x) (0xdc000000 + (((x) & 0x03ffffff) | \
  26. (((x) >> 2) & 0x3c000000)))
  27. #define CLPS711X_VIRT_BASE IOMEM(IO_ADDRESS(CLPS711X_PHYS_BASE))
  28. #ifndef __ASSEMBLY__
  29. #define clps_readb(off) readb(CLPS711X_VIRT_BASE + (off))
  30. #define clps_readw(off) readw(CLPS711X_VIRT_BASE + (off))
  31. #define clps_readl(off) readl(CLPS711X_VIRT_BASE + (off))
  32. #define clps_writeb(val,off) writeb(val, CLPS711X_VIRT_BASE + (off))
  33. #define clps_writew(val,off) writew(val, CLPS711X_VIRT_BASE + (off))
  34. #define clps_writel(val,off) writel(val, CLPS711X_VIRT_BASE + (off))
  35. #endif
  36. /*
  37. * The physical addresses that the external chip select signals map to is
  38. * dependent on the setting of the nMEDCHG signal on EP7211 and EP7212
  39. * processors. CONFIG_EP72XX_BOOT_ROM is only available if these
  40. * processors are in use.
  41. */
  42. #ifndef CONFIG_EP72XX_ROM_BOOT
  43. #define CS0_PHYS_BASE (0x00000000)
  44. #define CS1_PHYS_BASE (0x10000000)
  45. #define CS2_PHYS_BASE (0x20000000)
  46. #define CS3_PHYS_BASE (0x30000000)
  47. #define CS4_PHYS_BASE (0x40000000)
  48. #define CS5_PHYS_BASE (0x50000000)
  49. #define CS6_PHYS_BASE (0x60000000)
  50. #define CS7_PHYS_BASE (0x70000000)
  51. #else
  52. #define CS0_PHYS_BASE (0x70000000)
  53. #define CS1_PHYS_BASE (0x60000000)
  54. #define CS2_PHYS_BASE (0x50000000)
  55. #define CS3_PHYS_BASE (0x40000000)
  56. #define CS4_PHYS_BASE (0x30000000)
  57. #define CS5_PHYS_BASE (0x20000000)
  58. #define CS6_PHYS_BASE (0x10000000)
  59. #define CS7_PHYS_BASE (0x00000000)
  60. #endif
  61. #define CLPS711X_SRAM_BASE CS6_PHYS_BASE
  62. #define CLPS711X_SRAM_SIZE (48 * 1024)
  63. #if defined (CONFIG_ARCH_EDB7211)
  64. /* The extra 8 lines of the keyboard matrix are wired to chip select 3 */
  65. #define EP7211_PHYS_EXTKBD CS3_PHYS_BASE
  66. /* The two flash banks are wired to chip selects 0 and 1 */
  67. #define EP7211_PHYS_FLASH1 CS0_PHYS_BASE
  68. #define EP7211_PHYS_FLASH2 CS1_PHYS_BASE
  69. #endif /* CONFIG_ARCH_EDB7211 */
  70. /*
  71. * Relevant bits in port D, which controls power to the various parts of
  72. * the LCD on the EDB7211.
  73. */
  74. #define EDB_PD3_LCDBL (1<<3)
  75. #endif