mthca_qp.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. *
  35. * $Id: mthca_qp.c 1355 2004-12-17 15:23:43Z roland $
  36. */
  37. #include <linux/init.h>
  38. #include <ib_verbs.h>
  39. #include <ib_cache.h>
  40. #include <ib_pack.h>
  41. #include "mthca_dev.h"
  42. #include "mthca_cmd.h"
  43. #include "mthca_memfree.h"
  44. enum {
  45. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  46. MTHCA_ACK_REQ_FREQ = 10,
  47. MTHCA_FLIGHT_LIMIT = 9,
  48. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  49. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  50. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  51. };
  52. enum {
  53. MTHCA_QP_STATE_RST = 0,
  54. MTHCA_QP_STATE_INIT = 1,
  55. MTHCA_QP_STATE_RTR = 2,
  56. MTHCA_QP_STATE_RTS = 3,
  57. MTHCA_QP_STATE_SQE = 4,
  58. MTHCA_QP_STATE_SQD = 5,
  59. MTHCA_QP_STATE_ERR = 6,
  60. MTHCA_QP_STATE_DRAINING = 7
  61. };
  62. enum {
  63. MTHCA_QP_ST_RC = 0x0,
  64. MTHCA_QP_ST_UC = 0x1,
  65. MTHCA_QP_ST_RD = 0x2,
  66. MTHCA_QP_ST_UD = 0x3,
  67. MTHCA_QP_ST_MLX = 0x7
  68. };
  69. enum {
  70. MTHCA_QP_PM_MIGRATED = 0x3,
  71. MTHCA_QP_PM_ARMED = 0x0,
  72. MTHCA_QP_PM_REARM = 0x1
  73. };
  74. enum {
  75. /* qp_context flags */
  76. MTHCA_QP_BIT_DE = 1 << 8,
  77. /* params1 */
  78. MTHCA_QP_BIT_SRE = 1 << 15,
  79. MTHCA_QP_BIT_SWE = 1 << 14,
  80. MTHCA_QP_BIT_SAE = 1 << 13,
  81. MTHCA_QP_BIT_SIC = 1 << 4,
  82. MTHCA_QP_BIT_SSC = 1 << 3,
  83. /* params2 */
  84. MTHCA_QP_BIT_RRE = 1 << 15,
  85. MTHCA_QP_BIT_RWE = 1 << 14,
  86. MTHCA_QP_BIT_RAE = 1 << 13,
  87. MTHCA_QP_BIT_RIC = 1 << 4,
  88. MTHCA_QP_BIT_RSC = 1 << 3
  89. };
  90. struct mthca_qp_path {
  91. __be32 port_pkey;
  92. u8 rnr_retry;
  93. u8 g_mylmc;
  94. __be16 rlid;
  95. u8 ackto;
  96. u8 mgid_index;
  97. u8 static_rate;
  98. u8 hop_limit;
  99. __be32 sl_tclass_flowlabel;
  100. u8 rgid[16];
  101. } __attribute__((packed));
  102. struct mthca_qp_context {
  103. __be32 flags;
  104. __be32 tavor_sched_queue; /* Reserved on Arbel */
  105. u8 mtu_msgmax;
  106. u8 rq_size_stride; /* Reserved on Tavor */
  107. u8 sq_size_stride; /* Reserved on Tavor */
  108. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  109. __be32 usr_page;
  110. __be32 local_qpn;
  111. __be32 remote_qpn;
  112. u32 reserved1[2];
  113. struct mthca_qp_path pri_path;
  114. struct mthca_qp_path alt_path;
  115. __be32 rdd;
  116. __be32 pd;
  117. __be32 wqe_base;
  118. __be32 wqe_lkey;
  119. __be32 params1;
  120. __be32 reserved2;
  121. __be32 next_send_psn;
  122. __be32 cqn_snd;
  123. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  124. __be32 snd_db_index; /* (debugging only entries) */
  125. __be32 last_acked_psn;
  126. __be32 ssn;
  127. __be32 params2;
  128. __be32 rnr_nextrecvpsn;
  129. __be32 ra_buff_indx;
  130. __be32 cqn_rcv;
  131. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  132. __be32 rcv_db_index; /* (debugging only entries) */
  133. __be32 qkey;
  134. __be32 srqn;
  135. __be32 rmsn;
  136. __be16 rq_wqe_counter; /* reserved on Tavor */
  137. __be16 sq_wqe_counter; /* reserved on Tavor */
  138. u32 reserved3[18];
  139. } __attribute__((packed));
  140. struct mthca_qp_param {
  141. __be32 opt_param_mask;
  142. u32 reserved1;
  143. struct mthca_qp_context context;
  144. u32 reserved2[62];
  145. } __attribute__((packed));
  146. enum {
  147. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  148. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  149. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  150. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  151. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  152. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  153. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  154. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  155. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  156. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  157. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  158. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  159. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  160. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  161. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  162. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  163. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  164. };
  165. enum {
  166. MTHCA_NEXT_DBD = 1 << 7,
  167. MTHCA_NEXT_FENCE = 1 << 6,
  168. MTHCA_NEXT_CQ_UPDATE = 1 << 3,
  169. MTHCA_NEXT_EVENT_GEN = 1 << 2,
  170. MTHCA_NEXT_SOLICIT = 1 << 1,
  171. MTHCA_MLX_VL15 = 1 << 17,
  172. MTHCA_MLX_SLR = 1 << 16
  173. };
  174. enum {
  175. MTHCA_INVAL_LKEY = 0x100
  176. };
  177. struct mthca_next_seg {
  178. __be32 nda_op; /* [31:6] next WQE [4:0] next opcode */
  179. __be32 ee_nds; /* [31:8] next EE [7] DBD [6] F [5:0] next WQE size */
  180. __be32 flags; /* [3] CQ [2] Event [1] Solicit */
  181. __be32 imm; /* immediate data */
  182. };
  183. struct mthca_tavor_ud_seg {
  184. u32 reserved1;
  185. __be32 lkey;
  186. __be64 av_addr;
  187. u32 reserved2[4];
  188. __be32 dqpn;
  189. __be32 qkey;
  190. u32 reserved3[2];
  191. };
  192. struct mthca_arbel_ud_seg {
  193. __be32 av[8];
  194. __be32 dqpn;
  195. __be32 qkey;
  196. u32 reserved[2];
  197. };
  198. struct mthca_bind_seg {
  199. __be32 flags; /* [31] Atomic [30] rem write [29] rem read */
  200. u32 reserved;
  201. __be32 new_rkey;
  202. __be32 lkey;
  203. __be64 addr;
  204. __be64 length;
  205. };
  206. struct mthca_raddr_seg {
  207. __be64 raddr;
  208. __be32 rkey;
  209. u32 reserved;
  210. };
  211. struct mthca_atomic_seg {
  212. __be64 swap_add;
  213. __be64 compare;
  214. };
  215. struct mthca_data_seg {
  216. __be32 byte_count;
  217. __be32 lkey;
  218. __be64 addr;
  219. };
  220. struct mthca_mlx_seg {
  221. __be32 nda_op;
  222. __be32 nds;
  223. __be32 flags; /* [17] VL15 [16] SLR [14:12] static rate
  224. [11:8] SL [3] C [2] E */
  225. __be16 rlid;
  226. __be16 vcrc;
  227. };
  228. static const u8 mthca_opcode[] = {
  229. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  230. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  231. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  232. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  233. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  234. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  235. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  236. };
  237. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  238. {
  239. return qp->qpn >= dev->qp_table.sqp_start &&
  240. qp->qpn <= dev->qp_table.sqp_start + 3;
  241. }
  242. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  243. {
  244. return qp->qpn >= dev->qp_table.sqp_start &&
  245. qp->qpn <= dev->qp_table.sqp_start + 1;
  246. }
  247. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  248. {
  249. if (qp->is_direct)
  250. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  251. else
  252. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  253. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  254. }
  255. static void *get_send_wqe(struct mthca_qp *qp, int n)
  256. {
  257. if (qp->is_direct)
  258. return qp->queue.direct.buf + qp->send_wqe_offset +
  259. (n << qp->sq.wqe_shift);
  260. else
  261. return qp->queue.page_list[(qp->send_wqe_offset +
  262. (n << qp->sq.wqe_shift)) >>
  263. PAGE_SHIFT].buf +
  264. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  265. (PAGE_SIZE - 1));
  266. }
  267. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  268. enum ib_event_type event_type)
  269. {
  270. struct mthca_qp *qp;
  271. struct ib_event event;
  272. spin_lock(&dev->qp_table.lock);
  273. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  274. if (qp)
  275. atomic_inc(&qp->refcount);
  276. spin_unlock(&dev->qp_table.lock);
  277. if (!qp) {
  278. mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);
  279. return;
  280. }
  281. event.device = &dev->ib_dev;
  282. event.event = event_type;
  283. event.element.qp = &qp->ibqp;
  284. if (qp->ibqp.event_handler)
  285. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  286. if (atomic_dec_and_test(&qp->refcount))
  287. wake_up(&qp->wait);
  288. }
  289. static int to_mthca_state(enum ib_qp_state ib_state)
  290. {
  291. switch (ib_state) {
  292. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  293. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  294. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  295. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  296. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  297. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  298. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  299. default: return -1;
  300. }
  301. }
  302. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  303. static int to_mthca_st(int transport)
  304. {
  305. switch (transport) {
  306. case RC: return MTHCA_QP_ST_RC;
  307. case UC: return MTHCA_QP_ST_UC;
  308. case UD: return MTHCA_QP_ST_UD;
  309. case RD: return MTHCA_QP_ST_RD;
  310. case MLX: return MTHCA_QP_ST_MLX;
  311. default: return -1;
  312. }
  313. }
  314. static const struct {
  315. int trans;
  316. u32 req_param[NUM_TRANS];
  317. u32 opt_param[NUM_TRANS];
  318. } state_table[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  319. [IB_QPS_RESET] = {
  320. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  321. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  322. [IB_QPS_INIT] = {
  323. .trans = MTHCA_TRANS_RST2INIT,
  324. .req_param = {
  325. [UD] = (IB_QP_PKEY_INDEX |
  326. IB_QP_PORT |
  327. IB_QP_QKEY),
  328. [UC] = (IB_QP_PKEY_INDEX |
  329. IB_QP_PORT |
  330. IB_QP_ACCESS_FLAGS),
  331. [RC] = (IB_QP_PKEY_INDEX |
  332. IB_QP_PORT |
  333. IB_QP_ACCESS_FLAGS),
  334. [MLX] = (IB_QP_PKEY_INDEX |
  335. IB_QP_QKEY),
  336. },
  337. /* bug-for-bug compatibility with VAPI: */
  338. .opt_param = {
  339. [MLX] = IB_QP_PORT
  340. }
  341. },
  342. },
  343. [IB_QPS_INIT] = {
  344. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  345. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  346. [IB_QPS_INIT] = {
  347. .trans = MTHCA_TRANS_INIT2INIT,
  348. .opt_param = {
  349. [UD] = (IB_QP_PKEY_INDEX |
  350. IB_QP_PORT |
  351. IB_QP_QKEY),
  352. [UC] = (IB_QP_PKEY_INDEX |
  353. IB_QP_PORT |
  354. IB_QP_ACCESS_FLAGS),
  355. [RC] = (IB_QP_PKEY_INDEX |
  356. IB_QP_PORT |
  357. IB_QP_ACCESS_FLAGS),
  358. [MLX] = (IB_QP_PKEY_INDEX |
  359. IB_QP_QKEY),
  360. }
  361. },
  362. [IB_QPS_RTR] = {
  363. .trans = MTHCA_TRANS_INIT2RTR,
  364. .req_param = {
  365. [UC] = (IB_QP_AV |
  366. IB_QP_PATH_MTU |
  367. IB_QP_DEST_QPN |
  368. IB_QP_RQ_PSN |
  369. IB_QP_MAX_DEST_RD_ATOMIC),
  370. [RC] = (IB_QP_AV |
  371. IB_QP_PATH_MTU |
  372. IB_QP_DEST_QPN |
  373. IB_QP_RQ_PSN |
  374. IB_QP_MAX_DEST_RD_ATOMIC |
  375. IB_QP_MIN_RNR_TIMER),
  376. },
  377. .opt_param = {
  378. [UD] = (IB_QP_PKEY_INDEX |
  379. IB_QP_QKEY),
  380. [UC] = (IB_QP_ALT_PATH |
  381. IB_QP_ACCESS_FLAGS |
  382. IB_QP_PKEY_INDEX),
  383. [RC] = (IB_QP_ALT_PATH |
  384. IB_QP_ACCESS_FLAGS |
  385. IB_QP_PKEY_INDEX),
  386. [MLX] = (IB_QP_PKEY_INDEX |
  387. IB_QP_QKEY),
  388. }
  389. }
  390. },
  391. [IB_QPS_RTR] = {
  392. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  393. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  394. [IB_QPS_RTS] = {
  395. .trans = MTHCA_TRANS_RTR2RTS,
  396. .req_param = {
  397. [UD] = IB_QP_SQ_PSN,
  398. [UC] = (IB_QP_SQ_PSN |
  399. IB_QP_MAX_QP_RD_ATOMIC),
  400. [RC] = (IB_QP_TIMEOUT |
  401. IB_QP_RETRY_CNT |
  402. IB_QP_RNR_RETRY |
  403. IB_QP_SQ_PSN |
  404. IB_QP_MAX_QP_RD_ATOMIC),
  405. [MLX] = IB_QP_SQ_PSN,
  406. },
  407. .opt_param = {
  408. [UD] = (IB_QP_CUR_STATE |
  409. IB_QP_QKEY),
  410. [UC] = (IB_QP_CUR_STATE |
  411. IB_QP_ALT_PATH |
  412. IB_QP_ACCESS_FLAGS |
  413. IB_QP_PKEY_INDEX |
  414. IB_QP_PATH_MIG_STATE),
  415. [RC] = (IB_QP_CUR_STATE |
  416. IB_QP_ALT_PATH |
  417. IB_QP_ACCESS_FLAGS |
  418. IB_QP_PKEY_INDEX |
  419. IB_QP_MIN_RNR_TIMER |
  420. IB_QP_PATH_MIG_STATE),
  421. [MLX] = (IB_QP_CUR_STATE |
  422. IB_QP_QKEY),
  423. }
  424. }
  425. },
  426. [IB_QPS_RTS] = {
  427. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  428. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  429. [IB_QPS_RTS] = {
  430. .trans = MTHCA_TRANS_RTS2RTS,
  431. .opt_param = {
  432. [UD] = (IB_QP_CUR_STATE |
  433. IB_QP_QKEY),
  434. [UC] = (IB_QP_ACCESS_FLAGS |
  435. IB_QP_ALT_PATH |
  436. IB_QP_PATH_MIG_STATE),
  437. [RC] = (IB_QP_ACCESS_FLAGS |
  438. IB_QP_ALT_PATH |
  439. IB_QP_PATH_MIG_STATE |
  440. IB_QP_MIN_RNR_TIMER),
  441. [MLX] = (IB_QP_CUR_STATE |
  442. IB_QP_QKEY),
  443. }
  444. },
  445. [IB_QPS_SQD] = {
  446. .trans = MTHCA_TRANS_RTS2SQD,
  447. },
  448. },
  449. [IB_QPS_SQD] = {
  450. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  451. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  452. [IB_QPS_RTS] = {
  453. .trans = MTHCA_TRANS_SQD2RTS,
  454. .opt_param = {
  455. [UD] = (IB_QP_CUR_STATE |
  456. IB_QP_QKEY),
  457. [UC] = (IB_QP_CUR_STATE |
  458. IB_QP_ALT_PATH |
  459. IB_QP_ACCESS_FLAGS |
  460. IB_QP_PATH_MIG_STATE),
  461. [RC] = (IB_QP_CUR_STATE |
  462. IB_QP_ALT_PATH |
  463. IB_QP_ACCESS_FLAGS |
  464. IB_QP_MIN_RNR_TIMER |
  465. IB_QP_PATH_MIG_STATE),
  466. [MLX] = (IB_QP_CUR_STATE |
  467. IB_QP_QKEY),
  468. }
  469. },
  470. [IB_QPS_SQD] = {
  471. .trans = MTHCA_TRANS_SQD2SQD,
  472. .opt_param = {
  473. [UD] = (IB_QP_PKEY_INDEX |
  474. IB_QP_QKEY),
  475. [UC] = (IB_QP_AV |
  476. IB_QP_MAX_QP_RD_ATOMIC |
  477. IB_QP_MAX_DEST_RD_ATOMIC |
  478. IB_QP_CUR_STATE |
  479. IB_QP_ALT_PATH |
  480. IB_QP_ACCESS_FLAGS |
  481. IB_QP_PKEY_INDEX |
  482. IB_QP_PATH_MIG_STATE),
  483. [RC] = (IB_QP_AV |
  484. IB_QP_TIMEOUT |
  485. IB_QP_RETRY_CNT |
  486. IB_QP_RNR_RETRY |
  487. IB_QP_MAX_QP_RD_ATOMIC |
  488. IB_QP_MAX_DEST_RD_ATOMIC |
  489. IB_QP_CUR_STATE |
  490. IB_QP_ALT_PATH |
  491. IB_QP_ACCESS_FLAGS |
  492. IB_QP_PKEY_INDEX |
  493. IB_QP_MIN_RNR_TIMER |
  494. IB_QP_PATH_MIG_STATE),
  495. [MLX] = (IB_QP_PKEY_INDEX |
  496. IB_QP_QKEY),
  497. }
  498. }
  499. },
  500. [IB_QPS_SQE] = {
  501. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  502. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  503. [IB_QPS_RTS] = {
  504. .trans = MTHCA_TRANS_SQERR2RTS,
  505. .opt_param = {
  506. [UD] = (IB_QP_CUR_STATE |
  507. IB_QP_QKEY),
  508. [UC] = (IB_QP_CUR_STATE),
  509. [RC] = (IB_QP_CUR_STATE |
  510. IB_QP_MIN_RNR_TIMER),
  511. [MLX] = (IB_QP_CUR_STATE |
  512. IB_QP_QKEY),
  513. }
  514. }
  515. },
  516. [IB_QPS_ERR] = {
  517. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  518. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR }
  519. }
  520. };
  521. static void store_attrs(struct mthca_sqp *sqp, struct ib_qp_attr *attr,
  522. int attr_mask)
  523. {
  524. if (attr_mask & IB_QP_PKEY_INDEX)
  525. sqp->pkey_index = attr->pkey_index;
  526. if (attr_mask & IB_QP_QKEY)
  527. sqp->qkey = attr->qkey;
  528. if (attr_mask & IB_QP_SQ_PSN)
  529. sqp->send_psn = attr->sq_psn;
  530. }
  531. static void init_port(struct mthca_dev *dev, int port)
  532. {
  533. int err;
  534. u8 status;
  535. struct mthca_init_ib_param param;
  536. memset(&param, 0, sizeof param);
  537. param.port_width = dev->limits.port_width_cap;
  538. param.vl_cap = dev->limits.vl_cap;
  539. param.mtu_cap = dev->limits.mtu_cap;
  540. param.gid_cap = dev->limits.gid_table_len;
  541. param.pkey_cap = dev->limits.pkey_table_len;
  542. err = mthca_INIT_IB(dev, &param, port, &status);
  543. if (err)
  544. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  545. if (status)
  546. mthca_warn(dev, "INIT_IB returned status %02x.\n", status);
  547. }
  548. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask)
  549. {
  550. struct mthca_dev *dev = to_mdev(ibqp->device);
  551. struct mthca_qp *qp = to_mqp(ibqp);
  552. enum ib_qp_state cur_state, new_state;
  553. struct mthca_mailbox *mailbox;
  554. struct mthca_qp_param *qp_param;
  555. struct mthca_qp_context *qp_context;
  556. u32 req_param, opt_param;
  557. u8 status;
  558. int err;
  559. if (attr_mask & IB_QP_CUR_STATE) {
  560. if (attr->cur_qp_state != IB_QPS_RTR &&
  561. attr->cur_qp_state != IB_QPS_RTS &&
  562. attr->cur_qp_state != IB_QPS_SQD &&
  563. attr->cur_qp_state != IB_QPS_SQE)
  564. return -EINVAL;
  565. else
  566. cur_state = attr->cur_qp_state;
  567. } else {
  568. spin_lock_irq(&qp->sq.lock);
  569. spin_lock(&qp->rq.lock);
  570. cur_state = qp->state;
  571. spin_unlock(&qp->rq.lock);
  572. spin_unlock_irq(&qp->sq.lock);
  573. }
  574. if (attr_mask & IB_QP_STATE) {
  575. if (attr->qp_state < 0 || attr->qp_state > IB_QPS_ERR)
  576. return -EINVAL;
  577. new_state = attr->qp_state;
  578. } else
  579. new_state = cur_state;
  580. if (state_table[cur_state][new_state].trans == MTHCA_TRANS_INVALID) {
  581. mthca_dbg(dev, "Illegal QP transition "
  582. "%d->%d\n", cur_state, new_state);
  583. return -EINVAL;
  584. }
  585. req_param = state_table[cur_state][new_state].req_param[qp->transport];
  586. opt_param = state_table[cur_state][new_state].opt_param[qp->transport];
  587. if ((req_param & attr_mask) != req_param) {
  588. mthca_dbg(dev, "QP transition "
  589. "%d->%d missing req attr 0x%08x\n",
  590. cur_state, new_state,
  591. req_param & ~attr_mask);
  592. return -EINVAL;
  593. }
  594. if (attr_mask & ~(req_param | opt_param | IB_QP_STATE)) {
  595. mthca_dbg(dev, "QP transition (transport %d) "
  596. "%d->%d has extra attr 0x%08x\n",
  597. qp->transport,
  598. cur_state, new_state,
  599. attr_mask & ~(req_param | opt_param |
  600. IB_QP_STATE));
  601. return -EINVAL;
  602. }
  603. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  604. if (IS_ERR(mailbox))
  605. return PTR_ERR(mailbox);
  606. qp_param = mailbox->buf;
  607. qp_context = &qp_param->context;
  608. memset(qp_param, 0, sizeof *qp_param);
  609. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  610. (to_mthca_st(qp->transport) << 16));
  611. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  612. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  613. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  614. else {
  615. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  616. switch (attr->path_mig_state) {
  617. case IB_MIG_MIGRATED:
  618. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  619. break;
  620. case IB_MIG_REARM:
  621. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  622. break;
  623. case IB_MIG_ARMED:
  624. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  625. break;
  626. }
  627. }
  628. /* leave tavor_sched_queue as 0 */
  629. if (qp->transport == MLX || qp->transport == UD)
  630. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  631. else if (attr_mask & IB_QP_PATH_MTU)
  632. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  633. if (mthca_is_memfree(dev)) {
  634. qp_context->rq_size_stride =
  635. ((ffs(qp->rq.max) - 1) << 3) | (qp->rq.wqe_shift - 4);
  636. qp_context->sq_size_stride =
  637. ((ffs(qp->sq.max) - 1) << 3) | (qp->sq.wqe_shift - 4);
  638. }
  639. /* leave arbel_sched_queue as 0 */
  640. if (qp->ibqp.uobject)
  641. qp_context->usr_page =
  642. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  643. else
  644. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  645. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  646. if (attr_mask & IB_QP_DEST_QPN) {
  647. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  648. }
  649. if (qp->transport == MLX)
  650. qp_context->pri_path.port_pkey |=
  651. cpu_to_be32(to_msqp(qp)->port << 24);
  652. else {
  653. if (attr_mask & IB_QP_PORT) {
  654. qp_context->pri_path.port_pkey |=
  655. cpu_to_be32(attr->port_num << 24);
  656. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  657. }
  658. }
  659. if (attr_mask & IB_QP_PKEY_INDEX) {
  660. qp_context->pri_path.port_pkey |=
  661. cpu_to_be32(attr->pkey_index);
  662. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  663. }
  664. if (attr_mask & IB_QP_RNR_RETRY) {
  665. qp_context->pri_path.rnr_retry = attr->rnr_retry << 5;
  666. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY);
  667. }
  668. if (attr_mask & IB_QP_AV) {
  669. qp_context->pri_path.g_mylmc = attr->ah_attr.src_path_bits & 0x7f;
  670. qp_context->pri_path.rlid = cpu_to_be16(attr->ah_attr.dlid);
  671. qp_context->pri_path.static_rate = !!attr->ah_attr.static_rate;
  672. if (attr->ah_attr.ah_flags & IB_AH_GRH) {
  673. qp_context->pri_path.g_mylmc |= 1 << 7;
  674. qp_context->pri_path.mgid_index = attr->ah_attr.grh.sgid_index;
  675. qp_context->pri_path.hop_limit = attr->ah_attr.grh.hop_limit;
  676. qp_context->pri_path.sl_tclass_flowlabel =
  677. cpu_to_be32((attr->ah_attr.sl << 28) |
  678. (attr->ah_attr.grh.traffic_class << 20) |
  679. (attr->ah_attr.grh.flow_label));
  680. memcpy(qp_context->pri_path.rgid,
  681. attr->ah_attr.grh.dgid.raw, 16);
  682. } else {
  683. qp_context->pri_path.sl_tclass_flowlabel =
  684. cpu_to_be32(attr->ah_attr.sl << 28);
  685. }
  686. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  687. }
  688. if (attr_mask & IB_QP_TIMEOUT) {
  689. qp_context->pri_path.ackto = attr->timeout;
  690. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  691. }
  692. /* XXX alt_path */
  693. /* leave rdd as 0 */
  694. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  695. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  696. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  697. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  698. (MTHCA_FLIGHT_LIMIT << 24) |
  699. MTHCA_QP_BIT_SRE |
  700. MTHCA_QP_BIT_SWE |
  701. MTHCA_QP_BIT_SAE);
  702. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  703. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  704. if (attr_mask & IB_QP_RETRY_CNT) {
  705. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  706. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  707. }
  708. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  709. qp_context->params1 |= cpu_to_be32(min(attr->max_rd_atomic ?
  710. ffs(attr->max_rd_atomic) - 1 : 0,
  711. 7) << 21);
  712. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  713. }
  714. if (attr_mask & IB_QP_SQ_PSN)
  715. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  716. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  717. if (mthca_is_memfree(dev)) {
  718. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  719. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  720. }
  721. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  722. /*
  723. * Only enable RDMA/atomics if we have responder
  724. * resources set to a non-zero value.
  725. */
  726. if (qp->resp_depth) {
  727. qp_context->params2 |=
  728. cpu_to_be32(attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE ?
  729. MTHCA_QP_BIT_RWE : 0);
  730. qp_context->params2 |=
  731. cpu_to_be32(attr->qp_access_flags & IB_ACCESS_REMOTE_READ ?
  732. MTHCA_QP_BIT_RRE : 0);
  733. qp_context->params2 |=
  734. cpu_to_be32(attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC ?
  735. MTHCA_QP_BIT_RAE : 0);
  736. }
  737. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  738. MTHCA_QP_OPTPAR_RRE |
  739. MTHCA_QP_OPTPAR_RAE);
  740. qp->atomic_rd_en = attr->qp_access_flags;
  741. }
  742. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  743. u8 rra_max;
  744. if (qp->resp_depth && !attr->max_dest_rd_atomic) {
  745. /*
  746. * Lowering our responder resources to zero.
  747. * Turn off RDMA/atomics as responder.
  748. * (RWE/RRE/RAE in params2 already zero)
  749. */
  750. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  751. MTHCA_QP_OPTPAR_RRE |
  752. MTHCA_QP_OPTPAR_RAE);
  753. }
  754. if (!qp->resp_depth && attr->max_dest_rd_atomic) {
  755. /*
  756. * Increasing our responder resources from
  757. * zero. Turn on RDMA/atomics as appropriate.
  758. */
  759. qp_context->params2 |=
  760. cpu_to_be32(qp->atomic_rd_en & IB_ACCESS_REMOTE_WRITE ?
  761. MTHCA_QP_BIT_RWE : 0);
  762. qp_context->params2 |=
  763. cpu_to_be32(qp->atomic_rd_en & IB_ACCESS_REMOTE_READ ?
  764. MTHCA_QP_BIT_RRE : 0);
  765. qp_context->params2 |=
  766. cpu_to_be32(qp->atomic_rd_en & IB_ACCESS_REMOTE_ATOMIC ?
  767. MTHCA_QP_BIT_RAE : 0);
  768. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  769. MTHCA_QP_OPTPAR_RRE |
  770. MTHCA_QP_OPTPAR_RAE);
  771. }
  772. for (rra_max = 0;
  773. 1 << rra_max < attr->max_dest_rd_atomic &&
  774. rra_max < dev->qp_table.rdb_shift;
  775. ++rra_max)
  776. ; /* nothing */
  777. qp_context->params2 |= cpu_to_be32(rra_max << 21);
  778. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  779. qp->resp_depth = attr->max_dest_rd_atomic;
  780. }
  781. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  782. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  783. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  784. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  785. }
  786. if (attr_mask & IB_QP_RQ_PSN)
  787. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  788. qp_context->ra_buff_indx =
  789. cpu_to_be32(dev->qp_table.rdb_base +
  790. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  791. dev->qp_table.rdb_shift));
  792. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  793. if (mthca_is_memfree(dev))
  794. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  795. if (attr_mask & IB_QP_QKEY) {
  796. qp_context->qkey = cpu_to_be32(attr->qkey);
  797. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  798. }
  799. err = mthca_MODIFY_QP(dev, state_table[cur_state][new_state].trans,
  800. qp->qpn, 0, mailbox, 0, &status);
  801. if (status) {
  802. mthca_warn(dev, "modify QP %d returned status %02x.\n",
  803. state_table[cur_state][new_state].trans, status);
  804. err = -EINVAL;
  805. }
  806. if (!err)
  807. qp->state = new_state;
  808. mthca_free_mailbox(dev, mailbox);
  809. if (is_sqp(dev, qp))
  810. store_attrs(to_msqp(qp), attr, attr_mask);
  811. /*
  812. * If we are moving QP0 to RTR, bring the IB link up; if we
  813. * are moving QP0 to RESET or ERROR, bring the link back down.
  814. */
  815. if (is_qp0(dev, qp)) {
  816. if (cur_state != IB_QPS_RTR &&
  817. new_state == IB_QPS_RTR)
  818. init_port(dev, to_msqp(qp)->port);
  819. if (cur_state != IB_QPS_RESET &&
  820. cur_state != IB_QPS_ERR &&
  821. (new_state == IB_QPS_RESET ||
  822. new_state == IB_QPS_ERR))
  823. mthca_CLOSE_IB(dev, to_msqp(qp)->port, &status);
  824. }
  825. return err;
  826. }
  827. /*
  828. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  829. * rq.max_gs and sq.max_gs must all be assigned.
  830. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  831. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  832. * queue)
  833. */
  834. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  835. struct mthca_pd *pd,
  836. struct mthca_qp *qp)
  837. {
  838. int size;
  839. int err = -ENOMEM;
  840. size = sizeof (struct mthca_next_seg) +
  841. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  842. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  843. qp->rq.wqe_shift++)
  844. ; /* nothing */
  845. size = sizeof (struct mthca_next_seg) +
  846. qp->sq.max_gs * sizeof (struct mthca_data_seg);
  847. switch (qp->transport) {
  848. case MLX:
  849. size += 2 * sizeof (struct mthca_data_seg);
  850. break;
  851. case UD:
  852. if (mthca_is_memfree(dev))
  853. size += sizeof (struct mthca_arbel_ud_seg);
  854. else
  855. size += sizeof (struct mthca_tavor_ud_seg);
  856. break;
  857. default:
  858. /* bind seg is as big as atomic + raddr segs */
  859. size += sizeof (struct mthca_bind_seg);
  860. }
  861. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  862. qp->sq.wqe_shift++)
  863. ; /* nothing */
  864. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  865. 1 << qp->sq.wqe_shift);
  866. /*
  867. * If this is a userspace QP, we don't actually have to
  868. * allocate anything. All we need is to calculate the WQE
  869. * sizes and the send_wqe_offset, so we're done now.
  870. */
  871. if (pd->ibpd.uobject)
  872. return 0;
  873. size = PAGE_ALIGN(qp->send_wqe_offset +
  874. (qp->sq.max << qp->sq.wqe_shift));
  875. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  876. GFP_KERNEL);
  877. if (!qp->wrid)
  878. goto err_out;
  879. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  880. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  881. if (err)
  882. goto err_out;
  883. return 0;
  884. err_out:
  885. kfree(qp->wrid);
  886. return err;
  887. }
  888. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  889. struct mthca_qp *qp)
  890. {
  891. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  892. (qp->sq.max << qp->sq.wqe_shift)),
  893. &qp->queue, qp->is_direct, &qp->mr);
  894. kfree(qp->wrid);
  895. }
  896. static int mthca_map_memfree(struct mthca_dev *dev,
  897. struct mthca_qp *qp)
  898. {
  899. int ret;
  900. if (mthca_is_memfree(dev)) {
  901. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  902. if (ret)
  903. return ret;
  904. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  905. if (ret)
  906. goto err_qpc;
  907. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  908. qp->qpn << dev->qp_table.rdb_shift);
  909. if (ret)
  910. goto err_eqpc;
  911. }
  912. return 0;
  913. err_eqpc:
  914. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  915. err_qpc:
  916. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  917. return ret;
  918. }
  919. static void mthca_unmap_memfree(struct mthca_dev *dev,
  920. struct mthca_qp *qp)
  921. {
  922. mthca_table_put(dev, dev->qp_table.rdb_table,
  923. qp->qpn << dev->qp_table.rdb_shift);
  924. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  925. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  926. }
  927. static int mthca_alloc_memfree(struct mthca_dev *dev,
  928. struct mthca_qp *qp)
  929. {
  930. int ret = 0;
  931. if (mthca_is_memfree(dev)) {
  932. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  933. qp->qpn, &qp->rq.db);
  934. if (qp->rq.db_index < 0)
  935. return ret;
  936. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  937. qp->qpn, &qp->sq.db);
  938. if (qp->sq.db_index < 0)
  939. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  940. }
  941. return ret;
  942. }
  943. static void mthca_free_memfree(struct mthca_dev *dev,
  944. struct mthca_qp *qp)
  945. {
  946. if (mthca_is_memfree(dev)) {
  947. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  948. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  949. }
  950. }
  951. static void mthca_wq_init(struct mthca_wq* wq)
  952. {
  953. spin_lock_init(&wq->lock);
  954. wq->next_ind = 0;
  955. wq->last_comp = wq->max - 1;
  956. wq->head = 0;
  957. wq->tail = 0;
  958. wq->last = NULL;
  959. }
  960. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  961. struct mthca_pd *pd,
  962. struct mthca_cq *send_cq,
  963. struct mthca_cq *recv_cq,
  964. enum ib_sig_type send_policy,
  965. struct mthca_qp *qp)
  966. {
  967. int ret;
  968. int i;
  969. atomic_set(&qp->refcount, 1);
  970. qp->state = IB_QPS_RESET;
  971. qp->atomic_rd_en = 0;
  972. qp->resp_depth = 0;
  973. qp->sq_policy = send_policy;
  974. mthca_wq_init(&qp->sq);
  975. mthca_wq_init(&qp->rq);
  976. ret = mthca_map_memfree(dev, qp);
  977. if (ret)
  978. return ret;
  979. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  980. if (ret) {
  981. mthca_unmap_memfree(dev, qp);
  982. return ret;
  983. }
  984. /*
  985. * If this is a userspace QP, we're done now. The doorbells
  986. * will be allocated and buffers will be initialized in
  987. * userspace.
  988. */
  989. if (pd->ibpd.uobject)
  990. return 0;
  991. ret = mthca_alloc_memfree(dev, qp);
  992. if (ret) {
  993. mthca_free_wqe_buf(dev, qp);
  994. mthca_unmap_memfree(dev, qp);
  995. return ret;
  996. }
  997. if (mthca_is_memfree(dev)) {
  998. struct mthca_next_seg *next;
  999. struct mthca_data_seg *scatter;
  1000. int size = (sizeof (struct mthca_next_seg) +
  1001. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  1002. for (i = 0; i < qp->rq.max; ++i) {
  1003. next = get_recv_wqe(qp, i);
  1004. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  1005. qp->rq.wqe_shift);
  1006. next->ee_nds = cpu_to_be32(size);
  1007. for (scatter = (void *) (next + 1);
  1008. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  1009. ++scatter)
  1010. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1011. }
  1012. for (i = 0; i < qp->sq.max; ++i) {
  1013. next = get_send_wqe(qp, i);
  1014. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  1015. qp->sq.wqe_shift) +
  1016. qp->send_wqe_offset);
  1017. }
  1018. }
  1019. return 0;
  1020. }
  1021. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  1022. struct mthca_qp *qp)
  1023. {
  1024. /* Sanity check QP size before proceeding */
  1025. if (cap->max_send_wr > 65536 || cap->max_recv_wr > 65536 ||
  1026. cap->max_send_sge > 64 || cap->max_recv_sge > 64)
  1027. return -EINVAL;
  1028. if (mthca_is_memfree(dev)) {
  1029. qp->rq.max = cap->max_recv_wr ?
  1030. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1031. qp->sq.max = cap->max_send_wr ?
  1032. roundup_pow_of_two(cap->max_send_wr) : 0;
  1033. } else {
  1034. qp->rq.max = cap->max_recv_wr;
  1035. qp->sq.max = cap->max_send_wr;
  1036. }
  1037. qp->rq.max_gs = cap->max_recv_sge;
  1038. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1039. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1040. MTHCA_INLINE_CHUNK_SIZE) /
  1041. sizeof (struct mthca_data_seg));
  1042. /*
  1043. * For MLX transport we need 2 extra S/G entries:
  1044. * one for the header and one for the checksum at the end
  1045. */
  1046. if ((qp->transport == MLX && qp->sq.max_gs + 2 > dev->limits.max_sg) ||
  1047. qp->sq.max_gs > dev->limits.max_sg || qp->rq.max_gs > dev->limits.max_sg)
  1048. return -EINVAL;
  1049. return 0;
  1050. }
  1051. int mthca_alloc_qp(struct mthca_dev *dev,
  1052. struct mthca_pd *pd,
  1053. struct mthca_cq *send_cq,
  1054. struct mthca_cq *recv_cq,
  1055. enum ib_qp_type type,
  1056. enum ib_sig_type send_policy,
  1057. struct ib_qp_cap *cap,
  1058. struct mthca_qp *qp)
  1059. {
  1060. int err;
  1061. err = mthca_set_qp_size(dev, cap, qp);
  1062. if (err)
  1063. return err;
  1064. switch (type) {
  1065. case IB_QPT_RC: qp->transport = RC; break;
  1066. case IB_QPT_UC: qp->transport = UC; break;
  1067. case IB_QPT_UD: qp->transport = UD; break;
  1068. default: return -EINVAL;
  1069. }
  1070. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1071. if (qp->qpn == -1)
  1072. return -ENOMEM;
  1073. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1074. send_policy, qp);
  1075. if (err) {
  1076. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1077. return err;
  1078. }
  1079. spin_lock_irq(&dev->qp_table.lock);
  1080. mthca_array_set(&dev->qp_table.qp,
  1081. qp->qpn & (dev->limits.num_qps - 1), qp);
  1082. spin_unlock_irq(&dev->qp_table.lock);
  1083. return 0;
  1084. }
  1085. int mthca_alloc_sqp(struct mthca_dev *dev,
  1086. struct mthca_pd *pd,
  1087. struct mthca_cq *send_cq,
  1088. struct mthca_cq *recv_cq,
  1089. enum ib_sig_type send_policy,
  1090. struct ib_qp_cap *cap,
  1091. int qpn,
  1092. int port,
  1093. struct mthca_sqp *sqp)
  1094. {
  1095. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1096. int err;
  1097. err = mthca_set_qp_size(dev, cap, &sqp->qp);
  1098. if (err)
  1099. return err;
  1100. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1101. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1102. &sqp->header_dma, GFP_KERNEL);
  1103. if (!sqp->header_buf)
  1104. return -ENOMEM;
  1105. spin_lock_irq(&dev->qp_table.lock);
  1106. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1107. err = -EBUSY;
  1108. else
  1109. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1110. spin_unlock_irq(&dev->qp_table.lock);
  1111. if (err)
  1112. goto err_out;
  1113. sqp->port = port;
  1114. sqp->qp.qpn = mqpn;
  1115. sqp->qp.transport = MLX;
  1116. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1117. send_policy, &sqp->qp);
  1118. if (err)
  1119. goto err_out_free;
  1120. atomic_inc(&pd->sqp_count);
  1121. return 0;
  1122. err_out_free:
  1123. /*
  1124. * Lock CQs here, so that CQ polling code can do QP lookup
  1125. * without taking a lock.
  1126. */
  1127. spin_lock_irq(&send_cq->lock);
  1128. if (send_cq != recv_cq)
  1129. spin_lock(&recv_cq->lock);
  1130. spin_lock(&dev->qp_table.lock);
  1131. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1132. spin_unlock(&dev->qp_table.lock);
  1133. if (send_cq != recv_cq)
  1134. spin_unlock(&recv_cq->lock);
  1135. spin_unlock_irq(&send_cq->lock);
  1136. err_out:
  1137. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1138. sqp->header_buf, sqp->header_dma);
  1139. return err;
  1140. }
  1141. void mthca_free_qp(struct mthca_dev *dev,
  1142. struct mthca_qp *qp)
  1143. {
  1144. u8 status;
  1145. struct mthca_cq *send_cq;
  1146. struct mthca_cq *recv_cq;
  1147. send_cq = to_mcq(qp->ibqp.send_cq);
  1148. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1149. /*
  1150. * Lock CQs here, so that CQ polling code can do QP lookup
  1151. * without taking a lock.
  1152. */
  1153. spin_lock_irq(&send_cq->lock);
  1154. if (send_cq != recv_cq)
  1155. spin_lock(&recv_cq->lock);
  1156. spin_lock(&dev->qp_table.lock);
  1157. mthca_array_clear(&dev->qp_table.qp,
  1158. qp->qpn & (dev->limits.num_qps - 1));
  1159. spin_unlock(&dev->qp_table.lock);
  1160. if (send_cq != recv_cq)
  1161. spin_unlock(&recv_cq->lock);
  1162. spin_unlock_irq(&send_cq->lock);
  1163. atomic_dec(&qp->refcount);
  1164. wait_event(qp->wait, !atomic_read(&qp->refcount));
  1165. if (qp->state != IB_QPS_RESET)
  1166. mthca_MODIFY_QP(dev, MTHCA_TRANS_ANY2RST, qp->qpn, 0, NULL, 0, &status);
  1167. /*
  1168. * If this is a userspace QP, the buffers, MR, CQs and so on
  1169. * will be cleaned up in userspace, so all we have to do is
  1170. * unref the mem-free tables and free the QPN in our table.
  1171. */
  1172. if (!qp->ibqp.uobject) {
  1173. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq)->cqn, qp->qpn);
  1174. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  1175. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq)->cqn, qp->qpn);
  1176. mthca_free_memfree(dev, qp);
  1177. mthca_free_wqe_buf(dev, qp);
  1178. }
  1179. mthca_unmap_memfree(dev, qp);
  1180. if (is_sqp(dev, qp)) {
  1181. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1182. dma_free_coherent(&dev->pdev->dev,
  1183. to_msqp(qp)->header_buf_size,
  1184. to_msqp(qp)->header_buf,
  1185. to_msqp(qp)->header_dma);
  1186. } else
  1187. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1188. }
  1189. /* Create UD header for an MLX send and build a data segment for it */
  1190. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1191. int ind, struct ib_send_wr *wr,
  1192. struct mthca_mlx_seg *mlx,
  1193. struct mthca_data_seg *data)
  1194. {
  1195. int header_size;
  1196. int err;
  1197. u16 pkey;
  1198. ib_ud_header_init(256, /* assume a MAD */
  1199. sqp->ud_header.grh_present,
  1200. &sqp->ud_header);
  1201. err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
  1202. if (err)
  1203. return err;
  1204. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1205. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1206. (sqp->ud_header.lrh.destination_lid ==
  1207. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1208. (sqp->ud_header.lrh.service_level << 8));
  1209. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1210. mlx->vcrc = 0;
  1211. switch (wr->opcode) {
  1212. case IB_WR_SEND:
  1213. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1214. sqp->ud_header.immediate_present = 0;
  1215. break;
  1216. case IB_WR_SEND_WITH_IMM:
  1217. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1218. sqp->ud_header.immediate_present = 1;
  1219. sqp->ud_header.immediate_data = wr->imm_data;
  1220. break;
  1221. default:
  1222. return -EINVAL;
  1223. }
  1224. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1225. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1226. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1227. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1228. if (!sqp->qp.ibqp.qp_num)
  1229. ib_get_cached_pkey(&dev->ib_dev, sqp->port,
  1230. sqp->pkey_index, &pkey);
  1231. else
  1232. ib_get_cached_pkey(&dev->ib_dev, sqp->port,
  1233. wr->wr.ud.pkey_index, &pkey);
  1234. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1235. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1236. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1237. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1238. sqp->qkey : wr->wr.ud.remote_qkey);
  1239. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1240. header_size = ib_ud_header_pack(&sqp->ud_header,
  1241. sqp->header_buf +
  1242. ind * MTHCA_UD_HEADER_SIZE);
  1243. data->byte_count = cpu_to_be32(header_size);
  1244. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1245. data->addr = cpu_to_be64(sqp->header_dma +
  1246. ind * MTHCA_UD_HEADER_SIZE);
  1247. return 0;
  1248. }
  1249. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1250. struct ib_cq *ib_cq)
  1251. {
  1252. unsigned cur;
  1253. struct mthca_cq *cq;
  1254. cur = wq->head - wq->tail;
  1255. if (likely(cur + nreq < wq->max))
  1256. return 0;
  1257. cq = to_mcq(ib_cq);
  1258. spin_lock(&cq->lock);
  1259. cur = wq->head - wq->tail;
  1260. spin_unlock(&cq->lock);
  1261. return cur + nreq >= wq->max;
  1262. }
  1263. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1264. struct ib_send_wr **bad_wr)
  1265. {
  1266. struct mthca_dev *dev = to_mdev(ibqp->device);
  1267. struct mthca_qp *qp = to_mqp(ibqp);
  1268. void *wqe;
  1269. void *prev_wqe;
  1270. unsigned long flags;
  1271. int err = 0;
  1272. int nreq;
  1273. int i;
  1274. int size;
  1275. int size0 = 0;
  1276. u32 f0 = 0;
  1277. int ind;
  1278. u8 op0 = 0;
  1279. spin_lock_irqsave(&qp->sq.lock, flags);
  1280. /* XXX check that state is OK to post send */
  1281. ind = qp->sq.next_ind;
  1282. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1283. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1284. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1285. " %d max, %d nreq)\n", qp->qpn,
  1286. qp->sq.head, qp->sq.tail,
  1287. qp->sq.max, nreq);
  1288. err = -ENOMEM;
  1289. *bad_wr = wr;
  1290. goto out;
  1291. }
  1292. wqe = get_send_wqe(qp, ind);
  1293. prev_wqe = qp->sq.last;
  1294. qp->sq.last = wqe;
  1295. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1296. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1297. ((struct mthca_next_seg *) wqe)->flags =
  1298. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1299. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1300. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1301. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1302. cpu_to_be32(1);
  1303. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1304. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1305. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1306. wqe += sizeof (struct mthca_next_seg);
  1307. size = sizeof (struct mthca_next_seg) / 16;
  1308. switch (qp->transport) {
  1309. case RC:
  1310. switch (wr->opcode) {
  1311. case IB_WR_ATOMIC_CMP_AND_SWP:
  1312. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1313. ((struct mthca_raddr_seg *) wqe)->raddr =
  1314. cpu_to_be64(wr->wr.atomic.remote_addr);
  1315. ((struct mthca_raddr_seg *) wqe)->rkey =
  1316. cpu_to_be32(wr->wr.atomic.rkey);
  1317. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1318. wqe += sizeof (struct mthca_raddr_seg);
  1319. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1320. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1321. cpu_to_be64(wr->wr.atomic.swap);
  1322. ((struct mthca_atomic_seg *) wqe)->compare =
  1323. cpu_to_be64(wr->wr.atomic.compare_add);
  1324. } else {
  1325. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1326. cpu_to_be64(wr->wr.atomic.compare_add);
  1327. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1328. }
  1329. wqe += sizeof (struct mthca_atomic_seg);
  1330. size += sizeof (struct mthca_raddr_seg) / 16 +
  1331. sizeof (struct mthca_atomic_seg);
  1332. break;
  1333. case IB_WR_RDMA_WRITE:
  1334. case IB_WR_RDMA_WRITE_WITH_IMM:
  1335. case IB_WR_RDMA_READ:
  1336. ((struct mthca_raddr_seg *) wqe)->raddr =
  1337. cpu_to_be64(wr->wr.rdma.remote_addr);
  1338. ((struct mthca_raddr_seg *) wqe)->rkey =
  1339. cpu_to_be32(wr->wr.rdma.rkey);
  1340. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1341. wqe += sizeof (struct mthca_raddr_seg);
  1342. size += sizeof (struct mthca_raddr_seg) / 16;
  1343. break;
  1344. default:
  1345. /* No extra segments required for sends */
  1346. break;
  1347. }
  1348. break;
  1349. case UC:
  1350. switch (wr->opcode) {
  1351. case IB_WR_RDMA_WRITE:
  1352. case IB_WR_RDMA_WRITE_WITH_IMM:
  1353. ((struct mthca_raddr_seg *) wqe)->raddr =
  1354. cpu_to_be64(wr->wr.rdma.remote_addr);
  1355. ((struct mthca_raddr_seg *) wqe)->rkey =
  1356. cpu_to_be32(wr->wr.rdma.rkey);
  1357. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1358. wqe += sizeof (struct mthca_raddr_seg);
  1359. size += sizeof (struct mthca_raddr_seg) / 16;
  1360. break;
  1361. default:
  1362. /* No extra segments required for sends */
  1363. break;
  1364. }
  1365. break;
  1366. case UD:
  1367. ((struct mthca_tavor_ud_seg *) wqe)->lkey =
  1368. cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
  1369. ((struct mthca_tavor_ud_seg *) wqe)->av_addr =
  1370. cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
  1371. ((struct mthca_tavor_ud_seg *) wqe)->dqpn =
  1372. cpu_to_be32(wr->wr.ud.remote_qpn);
  1373. ((struct mthca_tavor_ud_seg *) wqe)->qkey =
  1374. cpu_to_be32(wr->wr.ud.remote_qkey);
  1375. wqe += sizeof (struct mthca_tavor_ud_seg);
  1376. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1377. break;
  1378. case MLX:
  1379. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1380. wqe - sizeof (struct mthca_next_seg),
  1381. wqe);
  1382. if (err) {
  1383. *bad_wr = wr;
  1384. goto out;
  1385. }
  1386. wqe += sizeof (struct mthca_data_seg);
  1387. size += sizeof (struct mthca_data_seg) / 16;
  1388. break;
  1389. }
  1390. if (wr->num_sge > qp->sq.max_gs) {
  1391. mthca_err(dev, "too many gathers\n");
  1392. err = -EINVAL;
  1393. *bad_wr = wr;
  1394. goto out;
  1395. }
  1396. for (i = 0; i < wr->num_sge; ++i) {
  1397. ((struct mthca_data_seg *) wqe)->byte_count =
  1398. cpu_to_be32(wr->sg_list[i].length);
  1399. ((struct mthca_data_seg *) wqe)->lkey =
  1400. cpu_to_be32(wr->sg_list[i].lkey);
  1401. ((struct mthca_data_seg *) wqe)->addr =
  1402. cpu_to_be64(wr->sg_list[i].addr);
  1403. wqe += sizeof (struct mthca_data_seg);
  1404. size += sizeof (struct mthca_data_seg) / 16;
  1405. }
  1406. /* Add one more inline data segment for ICRC */
  1407. if (qp->transport == MLX) {
  1408. ((struct mthca_data_seg *) wqe)->byte_count =
  1409. cpu_to_be32((1 << 31) | 4);
  1410. ((u32 *) wqe)[1] = 0;
  1411. wqe += sizeof (struct mthca_data_seg);
  1412. size += sizeof (struct mthca_data_seg) / 16;
  1413. }
  1414. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1415. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1416. mthca_err(dev, "opcode invalid\n");
  1417. err = -EINVAL;
  1418. *bad_wr = wr;
  1419. goto out;
  1420. }
  1421. if (prev_wqe) {
  1422. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1423. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1424. qp->send_wqe_offset) |
  1425. mthca_opcode[wr->opcode]);
  1426. wmb();
  1427. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1428. cpu_to_be32((size0 ? 0 : MTHCA_NEXT_DBD) | size);
  1429. }
  1430. if (!size0) {
  1431. size0 = size;
  1432. op0 = mthca_opcode[wr->opcode];
  1433. }
  1434. ++ind;
  1435. if (unlikely(ind >= qp->sq.max))
  1436. ind -= qp->sq.max;
  1437. }
  1438. out:
  1439. if (likely(nreq)) {
  1440. __be32 doorbell[2];
  1441. doorbell[0] = cpu_to_be32(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1442. qp->send_wqe_offset) | f0 | op0);
  1443. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1444. wmb();
  1445. mthca_write64(doorbell,
  1446. dev->kar + MTHCA_SEND_DOORBELL,
  1447. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1448. }
  1449. qp->sq.next_ind = ind;
  1450. qp->sq.head += nreq;
  1451. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1452. return err;
  1453. }
  1454. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1455. struct ib_recv_wr **bad_wr)
  1456. {
  1457. struct mthca_dev *dev = to_mdev(ibqp->device);
  1458. struct mthca_qp *qp = to_mqp(ibqp);
  1459. unsigned long flags;
  1460. int err = 0;
  1461. int nreq;
  1462. int i;
  1463. int size;
  1464. int size0 = 0;
  1465. int ind;
  1466. void *wqe;
  1467. void *prev_wqe;
  1468. spin_lock_irqsave(&qp->rq.lock, flags);
  1469. /* XXX check that state is OK to post receive */
  1470. ind = qp->rq.next_ind;
  1471. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1472. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1473. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1474. " %d max, %d nreq)\n", qp->qpn,
  1475. qp->rq.head, qp->rq.tail,
  1476. qp->rq.max, nreq);
  1477. err = -ENOMEM;
  1478. *bad_wr = wr;
  1479. goto out;
  1480. }
  1481. wqe = get_recv_wqe(qp, ind);
  1482. prev_wqe = qp->rq.last;
  1483. qp->rq.last = wqe;
  1484. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1485. ((struct mthca_next_seg *) wqe)->ee_nds =
  1486. cpu_to_be32(MTHCA_NEXT_DBD);
  1487. ((struct mthca_next_seg *) wqe)->flags = 0;
  1488. wqe += sizeof (struct mthca_next_seg);
  1489. size = sizeof (struct mthca_next_seg) / 16;
  1490. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1491. err = -EINVAL;
  1492. *bad_wr = wr;
  1493. goto out;
  1494. }
  1495. for (i = 0; i < wr->num_sge; ++i) {
  1496. ((struct mthca_data_seg *) wqe)->byte_count =
  1497. cpu_to_be32(wr->sg_list[i].length);
  1498. ((struct mthca_data_seg *) wqe)->lkey =
  1499. cpu_to_be32(wr->sg_list[i].lkey);
  1500. ((struct mthca_data_seg *) wqe)->addr =
  1501. cpu_to_be64(wr->sg_list[i].addr);
  1502. wqe += sizeof (struct mthca_data_seg);
  1503. size += sizeof (struct mthca_data_seg) / 16;
  1504. }
  1505. qp->wrid[ind] = wr->wr_id;
  1506. if (likely(prev_wqe)) {
  1507. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1508. cpu_to_be32((ind << qp->rq.wqe_shift) | 1);
  1509. wmb();
  1510. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1511. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1512. }
  1513. if (!size0)
  1514. size0 = size;
  1515. ++ind;
  1516. if (unlikely(ind >= qp->rq.max))
  1517. ind -= qp->rq.max;
  1518. }
  1519. out:
  1520. if (likely(nreq)) {
  1521. __be32 doorbell[2];
  1522. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1523. doorbell[1] = cpu_to_be32((qp->qpn << 8) | nreq);
  1524. wmb();
  1525. mthca_write64(doorbell,
  1526. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1527. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1528. }
  1529. qp->rq.next_ind = ind;
  1530. qp->rq.head += nreq;
  1531. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1532. return err;
  1533. }
  1534. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1535. struct ib_send_wr **bad_wr)
  1536. {
  1537. struct mthca_dev *dev = to_mdev(ibqp->device);
  1538. struct mthca_qp *qp = to_mqp(ibqp);
  1539. void *wqe;
  1540. void *prev_wqe;
  1541. unsigned long flags;
  1542. int err = 0;
  1543. int nreq;
  1544. int i;
  1545. int size;
  1546. int size0 = 0;
  1547. u32 f0 = 0;
  1548. int ind;
  1549. u8 op0 = 0;
  1550. spin_lock_irqsave(&qp->sq.lock, flags);
  1551. /* XXX check that state is OK to post send */
  1552. ind = qp->sq.head & (qp->sq.max - 1);
  1553. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1554. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1555. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1556. " %d max, %d nreq)\n", qp->qpn,
  1557. qp->sq.head, qp->sq.tail,
  1558. qp->sq.max, nreq);
  1559. err = -ENOMEM;
  1560. *bad_wr = wr;
  1561. goto out;
  1562. }
  1563. wqe = get_send_wqe(qp, ind);
  1564. prev_wqe = qp->sq.last;
  1565. qp->sq.last = wqe;
  1566. ((struct mthca_next_seg *) wqe)->flags =
  1567. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1568. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1569. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1570. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1571. cpu_to_be32(1);
  1572. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1573. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1574. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1575. wqe += sizeof (struct mthca_next_seg);
  1576. size = sizeof (struct mthca_next_seg) / 16;
  1577. switch (qp->transport) {
  1578. case RC:
  1579. switch (wr->opcode) {
  1580. case IB_WR_ATOMIC_CMP_AND_SWP:
  1581. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1582. ((struct mthca_raddr_seg *) wqe)->raddr =
  1583. cpu_to_be64(wr->wr.atomic.remote_addr);
  1584. ((struct mthca_raddr_seg *) wqe)->rkey =
  1585. cpu_to_be32(wr->wr.atomic.rkey);
  1586. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1587. wqe += sizeof (struct mthca_raddr_seg);
  1588. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1589. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1590. cpu_to_be64(wr->wr.atomic.swap);
  1591. ((struct mthca_atomic_seg *) wqe)->compare =
  1592. cpu_to_be64(wr->wr.atomic.compare_add);
  1593. } else {
  1594. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1595. cpu_to_be64(wr->wr.atomic.compare_add);
  1596. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1597. }
  1598. wqe += sizeof (struct mthca_atomic_seg);
  1599. size += sizeof (struct mthca_raddr_seg) / 16 +
  1600. sizeof (struct mthca_atomic_seg);
  1601. break;
  1602. case IB_WR_RDMA_READ:
  1603. case IB_WR_RDMA_WRITE:
  1604. case IB_WR_RDMA_WRITE_WITH_IMM:
  1605. ((struct mthca_raddr_seg *) wqe)->raddr =
  1606. cpu_to_be64(wr->wr.rdma.remote_addr);
  1607. ((struct mthca_raddr_seg *) wqe)->rkey =
  1608. cpu_to_be32(wr->wr.rdma.rkey);
  1609. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1610. wqe += sizeof (struct mthca_raddr_seg);
  1611. size += sizeof (struct mthca_raddr_seg) / 16;
  1612. break;
  1613. default:
  1614. /* No extra segments required for sends */
  1615. break;
  1616. }
  1617. break;
  1618. case UC:
  1619. switch (wr->opcode) {
  1620. case IB_WR_RDMA_WRITE:
  1621. case IB_WR_RDMA_WRITE_WITH_IMM:
  1622. ((struct mthca_raddr_seg *) wqe)->raddr =
  1623. cpu_to_be64(wr->wr.rdma.remote_addr);
  1624. ((struct mthca_raddr_seg *) wqe)->rkey =
  1625. cpu_to_be32(wr->wr.rdma.rkey);
  1626. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1627. wqe += sizeof (struct mthca_raddr_seg);
  1628. size += sizeof (struct mthca_raddr_seg) / 16;
  1629. break;
  1630. default:
  1631. /* No extra segments required for sends */
  1632. break;
  1633. }
  1634. break;
  1635. case UD:
  1636. memcpy(((struct mthca_arbel_ud_seg *) wqe)->av,
  1637. to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
  1638. ((struct mthca_arbel_ud_seg *) wqe)->dqpn =
  1639. cpu_to_be32(wr->wr.ud.remote_qpn);
  1640. ((struct mthca_arbel_ud_seg *) wqe)->qkey =
  1641. cpu_to_be32(wr->wr.ud.remote_qkey);
  1642. wqe += sizeof (struct mthca_arbel_ud_seg);
  1643. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1644. break;
  1645. case MLX:
  1646. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1647. wqe - sizeof (struct mthca_next_seg),
  1648. wqe);
  1649. if (err) {
  1650. *bad_wr = wr;
  1651. goto out;
  1652. }
  1653. wqe += sizeof (struct mthca_data_seg);
  1654. size += sizeof (struct mthca_data_seg) / 16;
  1655. break;
  1656. }
  1657. if (wr->num_sge > qp->sq.max_gs) {
  1658. mthca_err(dev, "too many gathers\n");
  1659. err = -EINVAL;
  1660. *bad_wr = wr;
  1661. goto out;
  1662. }
  1663. for (i = 0; i < wr->num_sge; ++i) {
  1664. ((struct mthca_data_seg *) wqe)->byte_count =
  1665. cpu_to_be32(wr->sg_list[i].length);
  1666. ((struct mthca_data_seg *) wqe)->lkey =
  1667. cpu_to_be32(wr->sg_list[i].lkey);
  1668. ((struct mthca_data_seg *) wqe)->addr =
  1669. cpu_to_be64(wr->sg_list[i].addr);
  1670. wqe += sizeof (struct mthca_data_seg);
  1671. size += sizeof (struct mthca_data_seg) / 16;
  1672. }
  1673. /* Add one more inline data segment for ICRC */
  1674. if (qp->transport == MLX) {
  1675. ((struct mthca_data_seg *) wqe)->byte_count =
  1676. cpu_to_be32((1 << 31) | 4);
  1677. ((u32 *) wqe)[1] = 0;
  1678. wqe += sizeof (struct mthca_data_seg);
  1679. size += sizeof (struct mthca_data_seg) / 16;
  1680. }
  1681. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1682. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1683. mthca_err(dev, "opcode invalid\n");
  1684. err = -EINVAL;
  1685. *bad_wr = wr;
  1686. goto out;
  1687. }
  1688. if (likely(prev_wqe)) {
  1689. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1690. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1691. qp->send_wqe_offset) |
  1692. mthca_opcode[wr->opcode]);
  1693. wmb();
  1694. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1695. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1696. }
  1697. if (!size0) {
  1698. size0 = size;
  1699. op0 = mthca_opcode[wr->opcode];
  1700. }
  1701. ++ind;
  1702. if (unlikely(ind >= qp->sq.max))
  1703. ind -= qp->sq.max;
  1704. }
  1705. out:
  1706. if (likely(nreq)) {
  1707. __be32 doorbell[2];
  1708. doorbell[0] = cpu_to_be32((nreq << 24) |
  1709. ((qp->sq.head & 0xffff) << 8) |
  1710. f0 | op0);
  1711. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1712. qp->sq.head += nreq;
  1713. /*
  1714. * Make sure that descriptors are written before
  1715. * doorbell record.
  1716. */
  1717. wmb();
  1718. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1719. /*
  1720. * Make sure doorbell record is written before we
  1721. * write MMIO send doorbell.
  1722. */
  1723. wmb();
  1724. mthca_write64(doorbell,
  1725. dev->kar + MTHCA_SEND_DOORBELL,
  1726. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1727. }
  1728. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1729. return err;
  1730. }
  1731. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1732. struct ib_recv_wr **bad_wr)
  1733. {
  1734. struct mthca_dev *dev = to_mdev(ibqp->device);
  1735. struct mthca_qp *qp = to_mqp(ibqp);
  1736. unsigned long flags;
  1737. int err = 0;
  1738. int nreq;
  1739. int ind;
  1740. int i;
  1741. void *wqe;
  1742. spin_lock_irqsave(&qp->rq.lock, flags);
  1743. /* XXX check that state is OK to post receive */
  1744. ind = qp->rq.head & (qp->rq.max - 1);
  1745. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1746. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1747. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1748. " %d max, %d nreq)\n", qp->qpn,
  1749. qp->rq.head, qp->rq.tail,
  1750. qp->rq.max, nreq);
  1751. err = -ENOMEM;
  1752. *bad_wr = wr;
  1753. goto out;
  1754. }
  1755. wqe = get_recv_wqe(qp, ind);
  1756. ((struct mthca_next_seg *) wqe)->flags = 0;
  1757. wqe += sizeof (struct mthca_next_seg);
  1758. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1759. err = -EINVAL;
  1760. *bad_wr = wr;
  1761. goto out;
  1762. }
  1763. for (i = 0; i < wr->num_sge; ++i) {
  1764. ((struct mthca_data_seg *) wqe)->byte_count =
  1765. cpu_to_be32(wr->sg_list[i].length);
  1766. ((struct mthca_data_seg *) wqe)->lkey =
  1767. cpu_to_be32(wr->sg_list[i].lkey);
  1768. ((struct mthca_data_seg *) wqe)->addr =
  1769. cpu_to_be64(wr->sg_list[i].addr);
  1770. wqe += sizeof (struct mthca_data_seg);
  1771. }
  1772. if (i < qp->rq.max_gs) {
  1773. ((struct mthca_data_seg *) wqe)->byte_count = 0;
  1774. ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1775. ((struct mthca_data_seg *) wqe)->addr = 0;
  1776. }
  1777. qp->wrid[ind] = wr->wr_id;
  1778. ++ind;
  1779. if (unlikely(ind >= qp->rq.max))
  1780. ind -= qp->rq.max;
  1781. }
  1782. out:
  1783. if (likely(nreq)) {
  1784. qp->rq.head += nreq;
  1785. /*
  1786. * Make sure that descriptors are written before
  1787. * doorbell record.
  1788. */
  1789. wmb();
  1790. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1791. }
  1792. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1793. return err;
  1794. }
  1795. int mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1796. int index, int *dbd, __be32 *new_wqe)
  1797. {
  1798. struct mthca_next_seg *next;
  1799. if (is_send)
  1800. next = get_send_wqe(qp, index);
  1801. else
  1802. next = get_recv_wqe(qp, index);
  1803. if (mthca_is_memfree(dev))
  1804. *dbd = 1;
  1805. else
  1806. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1807. if (next->ee_nds & cpu_to_be32(0x3f))
  1808. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1809. (next->ee_nds & cpu_to_be32(0x3f));
  1810. else
  1811. *new_wqe = 0;
  1812. return 0;
  1813. }
  1814. int __devinit mthca_init_qp_table(struct mthca_dev *dev)
  1815. {
  1816. int err;
  1817. u8 status;
  1818. int i;
  1819. spin_lock_init(&dev->qp_table.lock);
  1820. /*
  1821. * We reserve 2 extra QPs per port for the special QPs. The
  1822. * special QP for port 1 has to be even, so round up.
  1823. */
  1824. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1825. err = mthca_alloc_init(&dev->qp_table.alloc,
  1826. dev->limits.num_qps,
  1827. (1 << 24) - 1,
  1828. dev->qp_table.sqp_start +
  1829. MTHCA_MAX_PORTS * 2);
  1830. if (err)
  1831. return err;
  1832. err = mthca_array_init(&dev->qp_table.qp,
  1833. dev->limits.num_qps);
  1834. if (err) {
  1835. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1836. return err;
  1837. }
  1838. for (i = 0; i < 2; ++i) {
  1839. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1840. dev->qp_table.sqp_start + i * 2,
  1841. &status);
  1842. if (err)
  1843. goto err_out;
  1844. if (status) {
  1845. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1846. "status %02x, aborting.\n",
  1847. status);
  1848. err = -EINVAL;
  1849. goto err_out;
  1850. }
  1851. }
  1852. return 0;
  1853. err_out:
  1854. for (i = 0; i < 2; ++i)
  1855. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1856. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1857. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1858. return err;
  1859. }
  1860. void __devexit mthca_cleanup_qp_table(struct mthca_dev *dev)
  1861. {
  1862. int i;
  1863. u8 status;
  1864. for (i = 0; i < 2; ++i)
  1865. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1866. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1867. }