pxa27x.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/pxa-regs.h>
  23. #include <asm/arch/pxa2xx-regs.h>
  24. #include <asm/arch/ohci.h>
  25. #include <asm/arch/pm.h>
  26. #include <asm/arch/dma.h>
  27. #include "generic.h"
  28. #include "devices.h"
  29. #include "clock.h"
  30. /* Crystal clock: 13MHz */
  31. #define BASE_CLK 13000000
  32. /*
  33. * Get the clock frequency as reflected by CCSR and the turbo flag.
  34. * We assume these values have been applied via a fcs.
  35. * If info is not 0 we also display the current settings.
  36. */
  37. unsigned int pxa27x_get_clk_frequency_khz(int info)
  38. {
  39. unsigned long ccsr, clkcfg;
  40. unsigned int l, L, m, M, n2, N, S;
  41. int cccr_a, t, ht, b;
  42. ccsr = CCSR;
  43. cccr_a = CCCR & (1 << 25);
  44. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  45. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  46. t = clkcfg & (1 << 0);
  47. ht = clkcfg & (1 << 2);
  48. b = clkcfg & (1 << 3);
  49. l = ccsr & 0x1f;
  50. n2 = (ccsr>>7) & 0xf;
  51. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  52. L = l * BASE_CLK;
  53. N = (L * n2) / 2;
  54. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  55. S = (b) ? L : (L/2);
  56. if (info) {
  57. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  58. L / 1000000, (L % 1000000) / 10000, l );
  59. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  60. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  61. (t) ? "" : "in" );
  62. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  63. M / 1000000, (M % 1000000) / 10000, m );
  64. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  65. S / 1000000, (S % 1000000) / 10000 );
  66. }
  67. return (t) ? (N/1000) : (L/1000);
  68. }
  69. /*
  70. * Return the current mem clock frequency in units of 10kHz as
  71. * reflected by CCCR[A], B, and L
  72. */
  73. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  74. {
  75. unsigned long ccsr, clkcfg;
  76. unsigned int l, L, m, M;
  77. int cccr_a, b;
  78. ccsr = CCSR;
  79. cccr_a = CCCR & (1 << 25);
  80. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  81. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  82. b = clkcfg & (1 << 3);
  83. l = ccsr & 0x1f;
  84. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  85. L = l * BASE_CLK;
  86. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  87. return (M / 10000);
  88. }
  89. /*
  90. * Return the current LCD clock frequency in units of 10kHz as
  91. */
  92. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  93. {
  94. unsigned long ccsr;
  95. unsigned int l, L, k, K;
  96. ccsr = CCSR;
  97. l = ccsr & 0x1f;
  98. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  99. L = l * BASE_CLK;
  100. K = L / k;
  101. return (K / 10000);
  102. }
  103. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  104. {
  105. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  106. }
  107. static const struct clkops clk_pxa27x_lcd_ops = {
  108. .enable = clk_cken_enable,
  109. .disable = clk_cken_disable,
  110. .getrate = clk_pxa27x_lcd_getrate,
  111. };
  112. static struct clk pxa27x_clks[] = {
  113. INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
  114. INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
  115. INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
  116. INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
  117. INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
  118. INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
  119. INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
  120. INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa_device_udc.dev),
  121. INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
  122. INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
  123. INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
  124. INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
  125. INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, NULL),
  126. INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
  127. INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
  128. INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
  129. /*
  130. INIT_CKEN("PWMCLK", PWM0, 13000000, 0, NULL),
  131. INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
  132. INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
  133. INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
  134. INIT_CKEN("IMCLK", IM, 0, 0, NULL),
  135. INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
  136. */
  137. };
  138. #ifdef CONFIG_PM
  139. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  140. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  141. #define RESTORE_GPLEVEL(n) do { \
  142. GPSR##n = sleep_save[SLEEP_SAVE_GPLR##n]; \
  143. GPCR##n = ~sleep_save[SLEEP_SAVE_GPLR##n]; \
  144. } while (0)
  145. /*
  146. * List of global PXA peripheral registers to preserve.
  147. * More ones like CP and general purpose register values are preserved
  148. * with the stack pointer in sleep.S.
  149. */
  150. enum { SLEEP_SAVE_START = 0,
  151. SLEEP_SAVE_GPLR0, SLEEP_SAVE_GPLR1, SLEEP_SAVE_GPLR2, SLEEP_SAVE_GPLR3,
  152. SLEEP_SAVE_GPDR0, SLEEP_SAVE_GPDR1, SLEEP_SAVE_GPDR2, SLEEP_SAVE_GPDR3,
  153. SLEEP_SAVE_GRER0, SLEEP_SAVE_GRER1, SLEEP_SAVE_GRER2, SLEEP_SAVE_GRER3,
  154. SLEEP_SAVE_GFER0, SLEEP_SAVE_GFER1, SLEEP_SAVE_GFER2, SLEEP_SAVE_GFER3,
  155. SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
  156. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  157. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  158. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  159. SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
  160. SLEEP_SAVE_PSTR,
  161. SLEEP_SAVE_ICMR,
  162. SLEEP_SAVE_CKEN,
  163. SLEEP_SAVE_MDREFR,
  164. SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
  165. SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
  166. SLEEP_SAVE_SIZE
  167. };
  168. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  169. {
  170. SAVE(GPLR0); SAVE(GPLR1); SAVE(GPLR2); SAVE(GPLR3);
  171. SAVE(GPDR0); SAVE(GPDR1); SAVE(GPDR2); SAVE(GPDR3);
  172. SAVE(GRER0); SAVE(GRER1); SAVE(GRER2); SAVE(GRER3);
  173. SAVE(GFER0); SAVE(GFER1); SAVE(GFER2); SAVE(GFER3);
  174. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
  175. SAVE(GAFR0_L); SAVE(GAFR0_U);
  176. SAVE(GAFR1_L); SAVE(GAFR1_U);
  177. SAVE(GAFR2_L); SAVE(GAFR2_U);
  178. SAVE(GAFR3_L); SAVE(GAFR3_U);
  179. SAVE(MDREFR);
  180. SAVE(PWER); SAVE(PCFR); SAVE(PRER);
  181. SAVE(PFER); SAVE(PKWR);
  182. SAVE(ICMR); ICMR = 0;
  183. SAVE(CKEN);
  184. SAVE(PSTR);
  185. /* Clear GPIO transition detect bits */
  186. GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2; GEDR3 = GEDR3;
  187. }
  188. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  189. {
  190. /* ensure not to come back here if it wasn't intended */
  191. PSPR = 0;
  192. /* restore registers */
  193. RESTORE_GPLEVEL(0); RESTORE_GPLEVEL(1);
  194. RESTORE_GPLEVEL(2); RESTORE_GPLEVEL(3);
  195. RESTORE(GPDR0); RESTORE(GPDR1); RESTORE(GPDR2); RESTORE(GPDR3);
  196. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  197. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  198. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  199. RESTORE(GAFR3_L); RESTORE(GAFR3_U);
  200. RESTORE(GRER0); RESTORE(GRER1); RESTORE(GRER2); RESTORE(GRER3);
  201. RESTORE(GFER0); RESTORE(GFER1); RESTORE(GFER2); RESTORE(GFER3);
  202. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
  203. RESTORE(MDREFR);
  204. RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
  205. RESTORE(PFER); RESTORE(PKWR);
  206. PSSR = PSSR_RDH | PSSR_PH;
  207. RESTORE(CKEN);
  208. ICLR = 0;
  209. ICCR = 1;
  210. RESTORE(ICMR);
  211. RESTORE(PSTR);
  212. }
  213. void pxa27x_cpu_pm_enter(suspend_state_t state)
  214. {
  215. extern void pxa_cpu_standby(void);
  216. if (state == PM_SUSPEND_STANDBY)
  217. CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER) |
  218. (1 << CKEN_LCD) | (1 << CKEN_PWM0);
  219. else
  220. CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER);
  221. /* ensure voltage-change sequencer not initiated, which hangs */
  222. PCFR &= ~PCFR_FVC;
  223. /* Clear edge-detect status register. */
  224. PEDR = 0xDF12FE1B;
  225. switch (state) {
  226. case PM_SUSPEND_STANDBY:
  227. pxa_cpu_standby();
  228. break;
  229. case PM_SUSPEND_MEM:
  230. /* set resume return address */
  231. PSPR = virt_to_phys(pxa_cpu_resume);
  232. pxa27x_cpu_suspend(PWRMODE_SLEEP);
  233. break;
  234. }
  235. }
  236. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  237. {
  238. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  239. }
  240. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  241. .save_size = SLEEP_SAVE_SIZE,
  242. .save = pxa27x_cpu_pm_save,
  243. .restore = pxa27x_cpu_pm_restore,
  244. .valid = pxa27x_cpu_pm_valid,
  245. .enter = pxa27x_cpu_pm_enter,
  246. };
  247. static void __init pxa27x_init_pm(void)
  248. {
  249. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  250. }
  251. #endif
  252. /* PXA27x: Various gpios can issue wakeup events. This logic only
  253. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  254. */
  255. #define PXA27x_GPIO_NOWAKE_MASK \
  256. ((1 << 8) | (1 << 7) | (1 << 6) | (1 << 5) | (1 << 2))
  257. #define WAKEMASK(gpio) \
  258. (((gpio) <= 15) \
  259. ? ((1 << (gpio)) & ~PXA27x_GPIO_NOWAKE_MASK) \
  260. : ((gpio == 35) ? (1 << 24) : 0))
  261. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  262. {
  263. int gpio = IRQ_TO_GPIO(irq);
  264. uint32_t mask;
  265. if ((gpio >= 0 && gpio <= 15) || (gpio == 35)) {
  266. if (WAKEMASK(gpio) == 0)
  267. return -EINVAL;
  268. mask = WAKEMASK(gpio);
  269. if (on) {
  270. if (GRER(gpio) | GPIO_bit(gpio))
  271. PRER |= mask;
  272. else
  273. PRER &= ~mask;
  274. if (GFER(gpio) | GPIO_bit(gpio))
  275. PFER |= mask;
  276. else
  277. PFER &= ~mask;
  278. }
  279. goto set_pwer;
  280. }
  281. switch (irq) {
  282. case IRQ_RTCAlrm:
  283. mask = PWER_RTC;
  284. break;
  285. case IRQ_USB:
  286. mask = 1u << 26;
  287. break;
  288. default:
  289. return -EINVAL;
  290. }
  291. set_pwer:
  292. if (on)
  293. PWER |= mask;
  294. else
  295. PWER &=~mask;
  296. return 0;
  297. }
  298. void __init pxa27x_init_irq(void)
  299. {
  300. pxa_init_irq_low();
  301. pxa_init_irq_high();
  302. pxa_init_irq_gpio(128);
  303. pxa_init_irq_set_wake(pxa27x_set_wake);
  304. }
  305. /*
  306. * device registration specific to PXA27x.
  307. */
  308. static struct resource i2c_power_resources[] = {
  309. {
  310. .start = 0x40f00180,
  311. .end = 0x40f001a3,
  312. .flags = IORESOURCE_MEM,
  313. }, {
  314. .start = IRQ_PWRI2C,
  315. .end = IRQ_PWRI2C,
  316. .flags = IORESOURCE_IRQ,
  317. },
  318. };
  319. struct platform_device pxa27x_device_i2c_power = {
  320. .name = "pxa2xx-i2c",
  321. .id = 1,
  322. .resource = i2c_power_resources,
  323. .num_resources = ARRAY_SIZE(i2c_power_resources),
  324. };
  325. static struct platform_device *devices[] __initdata = {
  326. &pxa_device_udc,
  327. &pxa_device_ffuart,
  328. &pxa_device_btuart,
  329. &pxa_device_stuart,
  330. &pxa_device_i2s,
  331. &pxa_device_rtc,
  332. &pxa27x_device_i2c_power,
  333. &pxa27x_device_ssp1,
  334. &pxa27x_device_ssp2,
  335. &pxa27x_device_ssp3,
  336. };
  337. static int __init pxa27x_init(void)
  338. {
  339. int ret = 0;
  340. if (cpu_is_pxa27x()) {
  341. clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
  342. if ((ret = pxa_init_dma(32)))
  343. return ret;
  344. #ifdef CONFIG_PM
  345. pxa27x_init_pm();
  346. #endif
  347. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  348. }
  349. return ret;
  350. }
  351. subsys_initcall(pxa27x_init);