i915_drv.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-algo-bit.h>
  37. #include <drm/intel-gtt.h>
  38. #include <linux/backlight.h>
  39. #include <linux/intel-iommu.h>
  40. /* General customization:
  41. */
  42. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  43. #define DRIVER_NAME "i915"
  44. #define DRIVER_DESC "Intel Graphics"
  45. #define DRIVER_DATE "20080730"
  46. enum pipe {
  47. PIPE_A = 0,
  48. PIPE_B,
  49. PIPE_C,
  50. I915_MAX_PIPES
  51. };
  52. #define pipe_name(p) ((p) + 'A')
  53. enum plane {
  54. PLANE_A = 0,
  55. PLANE_B,
  56. PLANE_C,
  57. };
  58. #define plane_name(p) ((p) + 'A')
  59. enum port {
  60. PORT_A = 0,
  61. PORT_B,
  62. PORT_C,
  63. PORT_D,
  64. PORT_E,
  65. I915_MAX_PORTS
  66. };
  67. #define port_name(p) ((p) + 'A')
  68. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  69. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  70. struct intel_pch_pll {
  71. int refcount; /* count of number of CRTCs sharing this PLL */
  72. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  73. bool on; /* is the PLL actually active? Disabled during modeset */
  74. int pll_reg;
  75. int fp0_reg;
  76. int fp1_reg;
  77. };
  78. #define I915_NUM_PLLS 2
  79. /* Interface history:
  80. *
  81. * 1.1: Original.
  82. * 1.2: Add Power Management
  83. * 1.3: Add vblank support
  84. * 1.4: Fix cmdbuffer path, add heap destroy
  85. * 1.5: Add vblank pipe configuration
  86. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  87. * - Support vertical blank on secondary display pipe
  88. */
  89. #define DRIVER_MAJOR 1
  90. #define DRIVER_MINOR 6
  91. #define DRIVER_PATCHLEVEL 0
  92. #define WATCH_COHERENCY 0
  93. #define WATCH_LISTS 0
  94. #define I915_GEM_PHYS_CURSOR_0 1
  95. #define I915_GEM_PHYS_CURSOR_1 2
  96. #define I915_GEM_PHYS_OVERLAY_REGS 3
  97. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  98. struct drm_i915_gem_phys_object {
  99. int id;
  100. struct page **page_list;
  101. drm_dma_handle_t *handle;
  102. struct drm_i915_gem_object *cur_obj;
  103. };
  104. struct mem_block {
  105. struct mem_block *next;
  106. struct mem_block *prev;
  107. int start;
  108. int size;
  109. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  110. };
  111. struct opregion_header;
  112. struct opregion_acpi;
  113. struct opregion_swsci;
  114. struct opregion_asle;
  115. struct drm_i915_private;
  116. struct intel_opregion {
  117. struct opregion_header __iomem *header;
  118. struct opregion_acpi __iomem *acpi;
  119. struct opregion_swsci __iomem *swsci;
  120. struct opregion_asle __iomem *asle;
  121. void __iomem *vbt;
  122. u32 __iomem *lid_state;
  123. };
  124. #define OPREGION_SIZE (8*1024)
  125. struct intel_overlay;
  126. struct intel_overlay_error_state;
  127. struct drm_i915_master_private {
  128. drm_local_map_t *sarea;
  129. struct _drm_i915_sarea *sarea_priv;
  130. };
  131. #define I915_FENCE_REG_NONE -1
  132. #define I915_MAX_NUM_FENCES 16
  133. /* 16 fences + sign bit for FENCE_REG_NONE */
  134. #define I915_MAX_NUM_FENCE_BITS 5
  135. struct drm_i915_fence_reg {
  136. struct list_head lru_list;
  137. struct drm_i915_gem_object *obj;
  138. int pin_count;
  139. };
  140. struct sdvo_device_mapping {
  141. u8 initialized;
  142. u8 dvo_port;
  143. u8 slave_addr;
  144. u8 dvo_wiring;
  145. u8 i2c_pin;
  146. u8 ddc_pin;
  147. };
  148. struct intel_display_error_state;
  149. struct drm_i915_error_state {
  150. u32 eir;
  151. u32 pgtbl_er;
  152. u32 ier;
  153. bool waiting[I915_NUM_RINGS];
  154. u32 pipestat[I915_MAX_PIPES];
  155. u32 tail[I915_NUM_RINGS];
  156. u32 head[I915_NUM_RINGS];
  157. u32 ipeir[I915_NUM_RINGS];
  158. u32 ipehr[I915_NUM_RINGS];
  159. u32 instdone[I915_NUM_RINGS];
  160. u32 acthd[I915_NUM_RINGS];
  161. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  162. /* our own tracking of ring head and tail */
  163. u32 cpu_ring_head[I915_NUM_RINGS];
  164. u32 cpu_ring_tail[I915_NUM_RINGS];
  165. u32 error; /* gen6+ */
  166. u32 instpm[I915_NUM_RINGS];
  167. u32 instps[I915_NUM_RINGS];
  168. u32 instdone1;
  169. u32 seqno[I915_NUM_RINGS];
  170. u64 bbaddr;
  171. u32 fault_reg[I915_NUM_RINGS];
  172. u32 done_reg;
  173. u32 faddr[I915_NUM_RINGS];
  174. u64 fence[I915_MAX_NUM_FENCES];
  175. struct timeval time;
  176. struct drm_i915_error_ring {
  177. struct drm_i915_error_object {
  178. int page_count;
  179. u32 gtt_offset;
  180. u32 *pages[0];
  181. } *ringbuffer, *batchbuffer;
  182. struct drm_i915_error_request {
  183. long jiffies;
  184. u32 seqno;
  185. u32 tail;
  186. } *requests;
  187. int num_requests;
  188. } ring[I915_NUM_RINGS];
  189. struct drm_i915_error_buffer {
  190. u32 size;
  191. u32 name;
  192. u32 seqno;
  193. u32 gtt_offset;
  194. u32 read_domains;
  195. u32 write_domain;
  196. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  197. s32 pinned:2;
  198. u32 tiling:2;
  199. u32 dirty:1;
  200. u32 purgeable:1;
  201. s32 ring:4;
  202. u32 cache_level:2;
  203. } *active_bo, *pinned_bo;
  204. u32 active_bo_count, pinned_bo_count;
  205. struct intel_overlay_error_state *overlay;
  206. struct intel_display_error_state *display;
  207. };
  208. struct drm_i915_display_funcs {
  209. void (*dpms)(struct drm_crtc *crtc, int mode);
  210. bool (*fbc_enabled)(struct drm_device *dev);
  211. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  212. void (*disable_fbc)(struct drm_device *dev);
  213. int (*get_display_clock_speed)(struct drm_device *dev);
  214. int (*get_fifo_size)(struct drm_device *dev, int plane);
  215. void (*update_wm)(struct drm_device *dev);
  216. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  217. uint32_t sprite_width, int pixel_size);
  218. int (*crtc_mode_set)(struct drm_crtc *crtc,
  219. struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode,
  221. int x, int y,
  222. struct drm_framebuffer *old_fb);
  223. void (*off)(struct drm_crtc *crtc);
  224. void (*write_eld)(struct drm_connector *connector,
  225. struct drm_crtc *crtc);
  226. void (*fdi_link_train)(struct drm_crtc *crtc);
  227. void (*init_clock_gating)(struct drm_device *dev);
  228. void (*init_pch_clock_gating)(struct drm_device *dev);
  229. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  230. struct drm_framebuffer *fb,
  231. struct drm_i915_gem_object *obj);
  232. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  233. int x, int y);
  234. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  235. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  236. /* clock updates for mode set */
  237. /* cursor updates */
  238. /* render clock increase/decrease */
  239. /* display clock increase/decrease */
  240. /* pll clock increase/decrease */
  241. };
  242. struct intel_device_info {
  243. u8 gen;
  244. u8 is_mobile:1;
  245. u8 is_i85x:1;
  246. u8 is_i915g:1;
  247. u8 is_i945gm:1;
  248. u8 is_g33:1;
  249. u8 need_gfx_hws:1;
  250. u8 is_g4x:1;
  251. u8 is_pineview:1;
  252. u8 is_broadwater:1;
  253. u8 is_crestline:1;
  254. u8 is_ivybridge:1;
  255. u8 is_valleyview:1;
  256. u8 has_pch_split:1;
  257. u8 is_haswell:1;
  258. u8 has_fbc:1;
  259. u8 has_pipe_cxsr:1;
  260. u8 has_hotplug:1;
  261. u8 cursor_needs_physical:1;
  262. u8 has_overlay:1;
  263. u8 overlay_needs_physical:1;
  264. u8 supports_tv:1;
  265. u8 has_bsd_ring:1;
  266. u8 has_blt_ring:1;
  267. u8 has_llc:1;
  268. };
  269. #define I915_PPGTT_PD_ENTRIES 512
  270. #define I915_PPGTT_PT_ENTRIES 1024
  271. struct i915_hw_ppgtt {
  272. unsigned num_pd_entries;
  273. struct page **pt_pages;
  274. uint32_t pd_offset;
  275. dma_addr_t *pt_dma_addr;
  276. dma_addr_t scratch_page_dma_addr;
  277. };
  278. enum no_fbc_reason {
  279. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  280. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  281. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  282. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  283. FBC_BAD_PLANE, /* fbc not supported on plane */
  284. FBC_NOT_TILED, /* buffer not tiled */
  285. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  286. FBC_MODULE_PARAM,
  287. };
  288. enum intel_pch {
  289. PCH_IBX, /* Ibexpeak PCH */
  290. PCH_CPT, /* Cougarpoint PCH */
  291. PCH_LPT, /* Lynxpoint PCH */
  292. };
  293. #define QUIRK_PIPEA_FORCE (1<<0)
  294. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  295. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  296. struct intel_fbdev;
  297. struct intel_fbc_work;
  298. struct intel_gmbus {
  299. struct i2c_adapter adapter;
  300. bool force_bit;
  301. u32 reg0;
  302. u32 gpio_reg;
  303. struct i2c_algo_bit_data bit_algo;
  304. struct drm_i915_private *dev_priv;
  305. };
  306. typedef struct drm_i915_private {
  307. struct drm_device *dev;
  308. const struct intel_device_info *info;
  309. int relative_constants_mode;
  310. void __iomem *regs;
  311. /** gt_fifo_count and the subsequent register write are synchronized
  312. * with dev->struct_mutex. */
  313. unsigned gt_fifo_count;
  314. /** forcewake_count is protected by gt_lock */
  315. unsigned forcewake_count;
  316. /** gt_lock is also taken in irq contexts. */
  317. struct spinlock gt_lock;
  318. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  319. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  320. * controller on different i2c buses. */
  321. struct mutex gmbus_mutex;
  322. /**
  323. * Base address of the gmbus and gpio block.
  324. */
  325. uint32_t gpio_mmio_base;
  326. struct pci_dev *bridge_dev;
  327. struct intel_ring_buffer ring[I915_NUM_RINGS];
  328. uint32_t next_seqno;
  329. drm_dma_handle_t *status_page_dmah;
  330. uint32_t counter;
  331. drm_local_map_t hws_map;
  332. struct drm_i915_gem_object *pwrctx;
  333. struct drm_i915_gem_object *renderctx;
  334. struct resource mch_res;
  335. unsigned int cpp;
  336. int back_offset;
  337. int front_offset;
  338. int current_page;
  339. int page_flipping;
  340. atomic_t irq_received;
  341. /* protects the irq masks */
  342. spinlock_t irq_lock;
  343. /* DPIO indirect register protection */
  344. spinlock_t dpio_lock;
  345. /** Cached value of IMR to avoid reads in updating the bitfield */
  346. u32 pipestat[2];
  347. u32 irq_mask;
  348. u32 gt_irq_mask;
  349. u32 pch_irq_mask;
  350. u32 hotplug_supported_mask;
  351. struct work_struct hotplug_work;
  352. int tex_lru_log_granularity;
  353. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  354. int num_pipe;
  355. int num_pch_pll;
  356. /* For hangcheck timer */
  357. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  358. struct timer_list hangcheck_timer;
  359. int hangcheck_count;
  360. uint32_t last_acthd;
  361. uint32_t last_acthd_bsd;
  362. uint32_t last_acthd_blt;
  363. uint32_t last_instdone;
  364. uint32_t last_instdone1;
  365. unsigned long cfb_size;
  366. unsigned int cfb_fb;
  367. enum plane cfb_plane;
  368. int cfb_y;
  369. struct intel_fbc_work *fbc_work;
  370. struct intel_opregion opregion;
  371. /* overlay */
  372. struct intel_overlay *overlay;
  373. bool sprite_scaling_enabled;
  374. /* LVDS info */
  375. int backlight_level; /* restore backlight to this value */
  376. bool backlight_enabled;
  377. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  378. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  379. /* Feature bits from the VBIOS */
  380. unsigned int int_tv_support:1;
  381. unsigned int lvds_dither:1;
  382. unsigned int lvds_vbt:1;
  383. unsigned int int_crt_support:1;
  384. unsigned int lvds_use_ssc:1;
  385. unsigned int display_clock_mode:1;
  386. int lvds_ssc_freq;
  387. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  388. unsigned int lvds_val; /* used for checking LVDS channel mode */
  389. struct {
  390. int rate;
  391. int lanes;
  392. int preemphasis;
  393. int vswing;
  394. bool initialized;
  395. bool support;
  396. int bpp;
  397. struct edp_power_seq pps;
  398. } edp;
  399. bool no_aux_handshake;
  400. struct notifier_block lid_notifier;
  401. int crt_ddc_pin;
  402. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  403. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  404. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  405. unsigned int fsb_freq, mem_freq, is_ddr3;
  406. spinlock_t error_lock;
  407. struct drm_i915_error_state *first_error;
  408. struct work_struct error_work;
  409. struct completion error_completion;
  410. struct workqueue_struct *wq;
  411. /* Display functions */
  412. struct drm_i915_display_funcs display;
  413. /* PCH chipset type */
  414. enum intel_pch pch_type;
  415. unsigned long quirks;
  416. /* Register state */
  417. bool modeset_on_lid;
  418. u8 saveLBB;
  419. u32 saveDSPACNTR;
  420. u32 saveDSPBCNTR;
  421. u32 saveDSPARB;
  422. u32 saveHWS;
  423. u32 savePIPEACONF;
  424. u32 savePIPEBCONF;
  425. u32 savePIPEASRC;
  426. u32 savePIPEBSRC;
  427. u32 saveFPA0;
  428. u32 saveFPA1;
  429. u32 saveDPLL_A;
  430. u32 saveDPLL_A_MD;
  431. u32 saveHTOTAL_A;
  432. u32 saveHBLANK_A;
  433. u32 saveHSYNC_A;
  434. u32 saveVTOTAL_A;
  435. u32 saveVBLANK_A;
  436. u32 saveVSYNC_A;
  437. u32 saveBCLRPAT_A;
  438. u32 saveTRANSACONF;
  439. u32 saveTRANS_HTOTAL_A;
  440. u32 saveTRANS_HBLANK_A;
  441. u32 saveTRANS_HSYNC_A;
  442. u32 saveTRANS_VTOTAL_A;
  443. u32 saveTRANS_VBLANK_A;
  444. u32 saveTRANS_VSYNC_A;
  445. u32 savePIPEASTAT;
  446. u32 saveDSPASTRIDE;
  447. u32 saveDSPASIZE;
  448. u32 saveDSPAPOS;
  449. u32 saveDSPAADDR;
  450. u32 saveDSPASURF;
  451. u32 saveDSPATILEOFF;
  452. u32 savePFIT_PGM_RATIOS;
  453. u32 saveBLC_HIST_CTL;
  454. u32 saveBLC_PWM_CTL;
  455. u32 saveBLC_PWM_CTL2;
  456. u32 saveBLC_CPU_PWM_CTL;
  457. u32 saveBLC_CPU_PWM_CTL2;
  458. u32 saveFPB0;
  459. u32 saveFPB1;
  460. u32 saveDPLL_B;
  461. u32 saveDPLL_B_MD;
  462. u32 saveHTOTAL_B;
  463. u32 saveHBLANK_B;
  464. u32 saveHSYNC_B;
  465. u32 saveVTOTAL_B;
  466. u32 saveVBLANK_B;
  467. u32 saveVSYNC_B;
  468. u32 saveBCLRPAT_B;
  469. u32 saveTRANSBCONF;
  470. u32 saveTRANS_HTOTAL_B;
  471. u32 saveTRANS_HBLANK_B;
  472. u32 saveTRANS_HSYNC_B;
  473. u32 saveTRANS_VTOTAL_B;
  474. u32 saveTRANS_VBLANK_B;
  475. u32 saveTRANS_VSYNC_B;
  476. u32 savePIPEBSTAT;
  477. u32 saveDSPBSTRIDE;
  478. u32 saveDSPBSIZE;
  479. u32 saveDSPBPOS;
  480. u32 saveDSPBADDR;
  481. u32 saveDSPBSURF;
  482. u32 saveDSPBTILEOFF;
  483. u32 saveVGA0;
  484. u32 saveVGA1;
  485. u32 saveVGA_PD;
  486. u32 saveVGACNTRL;
  487. u32 saveADPA;
  488. u32 saveLVDS;
  489. u32 savePP_ON_DELAYS;
  490. u32 savePP_OFF_DELAYS;
  491. u32 saveDVOA;
  492. u32 saveDVOB;
  493. u32 saveDVOC;
  494. u32 savePP_ON;
  495. u32 savePP_OFF;
  496. u32 savePP_CONTROL;
  497. u32 savePP_DIVISOR;
  498. u32 savePFIT_CONTROL;
  499. u32 save_palette_a[256];
  500. u32 save_palette_b[256];
  501. u32 saveDPFC_CB_BASE;
  502. u32 saveFBC_CFB_BASE;
  503. u32 saveFBC_LL_BASE;
  504. u32 saveFBC_CONTROL;
  505. u32 saveFBC_CONTROL2;
  506. u32 saveIER;
  507. u32 saveIIR;
  508. u32 saveIMR;
  509. u32 saveDEIER;
  510. u32 saveDEIMR;
  511. u32 saveGTIER;
  512. u32 saveGTIMR;
  513. u32 saveFDI_RXA_IMR;
  514. u32 saveFDI_RXB_IMR;
  515. u32 saveCACHE_MODE_0;
  516. u32 saveMI_ARB_STATE;
  517. u32 saveSWF0[16];
  518. u32 saveSWF1[16];
  519. u32 saveSWF2[3];
  520. u8 saveMSR;
  521. u8 saveSR[8];
  522. u8 saveGR[25];
  523. u8 saveAR_INDEX;
  524. u8 saveAR[21];
  525. u8 saveDACMASK;
  526. u8 saveCR[37];
  527. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  528. u32 saveCURACNTR;
  529. u32 saveCURAPOS;
  530. u32 saveCURABASE;
  531. u32 saveCURBCNTR;
  532. u32 saveCURBPOS;
  533. u32 saveCURBBASE;
  534. u32 saveCURSIZE;
  535. u32 saveDP_B;
  536. u32 saveDP_C;
  537. u32 saveDP_D;
  538. u32 savePIPEA_GMCH_DATA_M;
  539. u32 savePIPEB_GMCH_DATA_M;
  540. u32 savePIPEA_GMCH_DATA_N;
  541. u32 savePIPEB_GMCH_DATA_N;
  542. u32 savePIPEA_DP_LINK_M;
  543. u32 savePIPEB_DP_LINK_M;
  544. u32 savePIPEA_DP_LINK_N;
  545. u32 savePIPEB_DP_LINK_N;
  546. u32 saveFDI_RXA_CTL;
  547. u32 saveFDI_TXA_CTL;
  548. u32 saveFDI_RXB_CTL;
  549. u32 saveFDI_TXB_CTL;
  550. u32 savePFA_CTL_1;
  551. u32 savePFB_CTL_1;
  552. u32 savePFA_WIN_SZ;
  553. u32 savePFB_WIN_SZ;
  554. u32 savePFA_WIN_POS;
  555. u32 savePFB_WIN_POS;
  556. u32 savePCH_DREF_CONTROL;
  557. u32 saveDISP_ARB_CTL;
  558. u32 savePIPEA_DATA_M1;
  559. u32 savePIPEA_DATA_N1;
  560. u32 savePIPEA_LINK_M1;
  561. u32 savePIPEA_LINK_N1;
  562. u32 savePIPEB_DATA_M1;
  563. u32 savePIPEB_DATA_N1;
  564. u32 savePIPEB_LINK_M1;
  565. u32 savePIPEB_LINK_N1;
  566. u32 saveMCHBAR_RENDER_STANDBY;
  567. u32 savePCH_PORT_HOTPLUG;
  568. struct {
  569. /** Bridge to intel-gtt-ko */
  570. const struct intel_gtt *gtt;
  571. /** Memory allocator for GTT stolen memory */
  572. struct drm_mm stolen;
  573. /** Memory allocator for GTT */
  574. struct drm_mm gtt_space;
  575. /** List of all objects in gtt_space. Used to restore gtt
  576. * mappings on resume */
  577. struct list_head gtt_list;
  578. /** Usable portion of the GTT for GEM */
  579. unsigned long gtt_start;
  580. unsigned long gtt_mappable_end;
  581. unsigned long gtt_end;
  582. struct io_mapping *gtt_mapping;
  583. int gtt_mtrr;
  584. /** PPGTT used for aliasing the PPGTT with the GTT */
  585. struct i915_hw_ppgtt *aliasing_ppgtt;
  586. struct shrinker inactive_shrinker;
  587. /**
  588. * List of objects currently involved in rendering.
  589. *
  590. * Includes buffers having the contents of their GPU caches
  591. * flushed, not necessarily primitives. last_rendering_seqno
  592. * represents when the rendering involved will be completed.
  593. *
  594. * A reference is held on the buffer while on this list.
  595. */
  596. struct list_head active_list;
  597. /**
  598. * List of objects which are not in the ringbuffer but which
  599. * still have a write_domain which needs to be flushed before
  600. * unbinding.
  601. *
  602. * last_rendering_seqno is 0 while an object is in this list.
  603. *
  604. * A reference is held on the buffer while on this list.
  605. */
  606. struct list_head flushing_list;
  607. /**
  608. * LRU list of objects which are not in the ringbuffer and
  609. * are ready to unbind, but are still in the GTT.
  610. *
  611. * last_rendering_seqno is 0 while an object is in this list.
  612. *
  613. * A reference is not held on the buffer while on this list,
  614. * as merely being GTT-bound shouldn't prevent its being
  615. * freed, and we'll pull it off the list in the free path.
  616. */
  617. struct list_head inactive_list;
  618. /** LRU list of objects with fence regs on them. */
  619. struct list_head fence_list;
  620. /**
  621. * We leave the user IRQ off as much as possible,
  622. * but this means that requests will finish and never
  623. * be retired once the system goes idle. Set a timer to
  624. * fire periodically while the ring is running. When it
  625. * fires, go retire requests.
  626. */
  627. struct delayed_work retire_work;
  628. /**
  629. * Are we in a non-interruptible section of code like
  630. * modesetting?
  631. */
  632. bool interruptible;
  633. /**
  634. * Flag if the X Server, and thus DRM, is not currently in
  635. * control of the device.
  636. *
  637. * This is set between LeaveVT and EnterVT. It needs to be
  638. * replaced with a semaphore. It also needs to be
  639. * transitioned away from for kernel modesetting.
  640. */
  641. int suspended;
  642. /**
  643. * Flag if the hardware appears to be wedged.
  644. *
  645. * This is set when attempts to idle the device timeout.
  646. * It prevents command submission from occurring and makes
  647. * every pending request fail
  648. */
  649. atomic_t wedged;
  650. /** Bit 6 swizzling required for X tiling */
  651. uint32_t bit_6_swizzle_x;
  652. /** Bit 6 swizzling required for Y tiling */
  653. uint32_t bit_6_swizzle_y;
  654. /* storage for physical objects */
  655. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  656. /* accounting, useful for userland debugging */
  657. size_t gtt_total;
  658. size_t mappable_gtt_total;
  659. size_t object_memory;
  660. u32 object_count;
  661. } mm;
  662. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  663. * here! */
  664. struct {
  665. unsigned allow_batchbuffer : 1;
  666. } dri1;
  667. /* Kernel Modesetting */
  668. struct sdvo_device_mapping sdvo_mappings[2];
  669. /* indicate whether the LVDS_BORDER should be enabled or not */
  670. unsigned int lvds_border_bits;
  671. /* Panel fitter placement and size for Ironlake+ */
  672. u32 pch_pf_pos, pch_pf_size;
  673. struct drm_crtc *plane_to_crtc_mapping[3];
  674. struct drm_crtc *pipe_to_crtc_mapping[3];
  675. wait_queue_head_t pending_flip_queue;
  676. struct intel_pch_pll pch_plls[I915_NUM_PLLS];
  677. /* Reclocking support */
  678. bool render_reclock_avail;
  679. bool lvds_downclock_avail;
  680. /* indicates the reduced downclock for LVDS*/
  681. int lvds_downclock;
  682. struct work_struct idle_work;
  683. struct timer_list idle_timer;
  684. bool busy;
  685. u16 orig_clock;
  686. int child_dev_num;
  687. struct child_device_config *child_dev;
  688. struct drm_connector *int_lvds_connector;
  689. struct drm_connector *int_edp_connector;
  690. bool mchbar_need_disable;
  691. struct work_struct rps_work;
  692. spinlock_t rps_lock;
  693. u32 pm_iir;
  694. u8 cur_delay;
  695. u8 min_delay;
  696. u8 max_delay;
  697. u8 fmax;
  698. u8 fstart;
  699. u64 last_count1;
  700. unsigned long last_time1;
  701. unsigned long chipset_power;
  702. u64 last_count2;
  703. struct timespec last_time2;
  704. unsigned long gfx_power;
  705. int c_m;
  706. int r_t;
  707. u8 corr;
  708. spinlock_t *mchdev_lock;
  709. enum no_fbc_reason no_fbc_reason;
  710. struct drm_mm_node *compressed_fb;
  711. struct drm_mm_node *compressed_llb;
  712. unsigned long last_gpu_reset;
  713. /* list of fbdev register on this device */
  714. struct intel_fbdev *fbdev;
  715. struct backlight_device *backlight;
  716. struct drm_property *broadcast_rgb_property;
  717. struct drm_property *force_audio_property;
  718. } drm_i915_private_t;
  719. enum hdmi_force_audio {
  720. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  721. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  722. HDMI_AUDIO_AUTO, /* trust EDID */
  723. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  724. };
  725. enum i915_cache_level {
  726. I915_CACHE_NONE,
  727. I915_CACHE_LLC,
  728. I915_CACHE_LLC_MLC, /* gen6+ */
  729. };
  730. struct drm_i915_gem_object {
  731. struct drm_gem_object base;
  732. /** Current space allocated to this object in the GTT, if any. */
  733. struct drm_mm_node *gtt_space;
  734. struct list_head gtt_list;
  735. /** This object's place on the active/flushing/inactive lists */
  736. struct list_head ring_list;
  737. struct list_head mm_list;
  738. /** This object's place on GPU write list */
  739. struct list_head gpu_write_list;
  740. /** This object's place in the batchbuffer or on the eviction list */
  741. struct list_head exec_list;
  742. /**
  743. * This is set if the object is on the active or flushing lists
  744. * (has pending rendering), and is not set if it's on inactive (ready
  745. * to be unbound).
  746. */
  747. unsigned int active:1;
  748. /**
  749. * This is set if the object has been written to since last bound
  750. * to the GTT
  751. */
  752. unsigned int dirty:1;
  753. /**
  754. * This is set if the object has been written to since the last
  755. * GPU flush.
  756. */
  757. unsigned int pending_gpu_write:1;
  758. /**
  759. * Fence register bits (if any) for this object. Will be set
  760. * as needed when mapped into the GTT.
  761. * Protected by dev->struct_mutex.
  762. */
  763. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  764. /**
  765. * Advice: are the backing pages purgeable?
  766. */
  767. unsigned int madv:2;
  768. /**
  769. * Current tiling mode for the object.
  770. */
  771. unsigned int tiling_mode:2;
  772. /**
  773. * Whether the tiling parameters for the currently associated fence
  774. * register have changed. Note that for the purposes of tracking
  775. * tiling changes we also treat the unfenced register, the register
  776. * slot that the object occupies whilst it executes a fenced
  777. * command (such as BLT on gen2/3), as a "fence".
  778. */
  779. unsigned int fence_dirty:1;
  780. /** How many users have pinned this object in GTT space. The following
  781. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  782. * (via user_pin_count), execbuffer (objects are not allowed multiple
  783. * times for the same batchbuffer), and the framebuffer code. When
  784. * switching/pageflipping, the framebuffer code has at most two buffers
  785. * pinned per crtc.
  786. *
  787. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  788. * bits with absolutely no headroom. So use 4 bits. */
  789. unsigned int pin_count:4;
  790. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  791. /**
  792. * Is the object at the current location in the gtt mappable and
  793. * fenceable? Used to avoid costly recalculations.
  794. */
  795. unsigned int map_and_fenceable:1;
  796. /**
  797. * Whether the current gtt mapping needs to be mappable (and isn't just
  798. * mappable by accident). Track pin and fault separate for a more
  799. * accurate mappable working set.
  800. */
  801. unsigned int fault_mappable:1;
  802. unsigned int pin_mappable:1;
  803. /*
  804. * Is the GPU currently using a fence to access this buffer,
  805. */
  806. unsigned int pending_fenced_gpu_access:1;
  807. unsigned int fenced_gpu_access:1;
  808. unsigned int cache_level:2;
  809. unsigned int has_aliasing_ppgtt_mapping:1;
  810. unsigned int has_global_gtt_mapping:1;
  811. struct page **pages;
  812. /**
  813. * DMAR support
  814. */
  815. struct scatterlist *sg_list;
  816. int num_sg;
  817. /**
  818. * Used for performing relocations during execbuffer insertion.
  819. */
  820. struct hlist_node exec_node;
  821. unsigned long exec_handle;
  822. struct drm_i915_gem_exec_object2 *exec_entry;
  823. /**
  824. * Current offset of the object in GTT space.
  825. *
  826. * This is the same as gtt_space->start
  827. */
  828. uint32_t gtt_offset;
  829. struct intel_ring_buffer *ring;
  830. /** Breadcrumb of last rendering to the buffer. */
  831. uint32_t last_rendering_seqno;
  832. /** Breadcrumb of last fenced GPU access to the buffer. */
  833. uint32_t last_fenced_seqno;
  834. /** Current tiling stride for the object, if it's tiled. */
  835. uint32_t stride;
  836. /** Record of address bit 17 of each page at last unbind. */
  837. unsigned long *bit_17;
  838. /** User space pin count and filp owning the pin */
  839. uint32_t user_pin_count;
  840. struct drm_file *pin_filp;
  841. /** for phy allocated objects */
  842. struct drm_i915_gem_phys_object *phys_obj;
  843. /**
  844. * Number of crtcs where this object is currently the fb, but
  845. * will be page flipped away on the next vblank. When it
  846. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  847. */
  848. atomic_t pending_flip;
  849. };
  850. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  851. /**
  852. * Request queue structure.
  853. *
  854. * The request queue allows us to note sequence numbers that have been emitted
  855. * and may be associated with active buffers to be retired.
  856. *
  857. * By keeping this list, we can avoid having to do questionable
  858. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  859. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  860. */
  861. struct drm_i915_gem_request {
  862. /** On Which ring this request was generated */
  863. struct intel_ring_buffer *ring;
  864. /** GEM sequence number associated with this request. */
  865. uint32_t seqno;
  866. /** Postion in the ringbuffer of the end of the request */
  867. u32 tail;
  868. /** Time at which this request was emitted, in jiffies. */
  869. unsigned long emitted_jiffies;
  870. /** global list entry for this request */
  871. struct list_head list;
  872. struct drm_i915_file_private *file_priv;
  873. /** file_priv list entry for this request */
  874. struct list_head client_list;
  875. };
  876. struct drm_i915_file_private {
  877. struct {
  878. struct spinlock lock;
  879. struct list_head request_list;
  880. } mm;
  881. };
  882. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  883. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  884. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  885. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  886. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  887. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  888. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  889. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  890. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  891. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  892. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  893. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  894. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  895. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  896. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  897. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  898. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  899. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  900. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  901. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  902. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  903. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  904. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  905. /*
  906. * The genX designation typically refers to the render engine, so render
  907. * capability related checks should use IS_GEN, while display and other checks
  908. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  909. * chips, etc.).
  910. */
  911. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  912. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  913. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  914. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  915. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  916. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  917. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  918. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  919. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  920. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  921. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
  922. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  923. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  924. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  925. * rows, which changed the alignment requirements and fence programming.
  926. */
  927. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  928. IS_I915GM(dev)))
  929. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  930. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  931. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  932. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  933. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  934. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  935. /* dsparb controlled by hw only */
  936. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  937. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  938. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  939. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  940. #define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
  941. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  942. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  943. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  944. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  945. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  946. #include "i915_trace.h"
  947. /**
  948. * RC6 is a special power stage which allows the GPU to enter an very
  949. * low-voltage mode when idle, using down to 0V while at this stage. This
  950. * stage is entered automatically when the GPU is idle when RC6 support is
  951. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  952. *
  953. * There are different RC6 modes available in Intel GPU, which differentiate
  954. * among each other with the latency required to enter and leave RC6 and
  955. * voltage consumed by the GPU in different states.
  956. *
  957. * The combination of the following flags define which states GPU is allowed
  958. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  959. * RC6pp is deepest RC6. Their support by hardware varies according to the
  960. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  961. * which brings the most power savings; deeper states save more power, but
  962. * require higher latency to switch to and wake up.
  963. */
  964. #define INTEL_RC6_ENABLE (1<<0)
  965. #define INTEL_RC6p_ENABLE (1<<1)
  966. #define INTEL_RC6pp_ENABLE (1<<2)
  967. extern struct drm_ioctl_desc i915_ioctls[];
  968. extern int i915_max_ioctl;
  969. extern unsigned int i915_fbpercrtc __always_unused;
  970. extern int i915_panel_ignore_lid __read_mostly;
  971. extern unsigned int i915_powersave __read_mostly;
  972. extern int i915_semaphores __read_mostly;
  973. extern unsigned int i915_lvds_downclock __read_mostly;
  974. extern int i915_lvds_channel_mode __read_mostly;
  975. extern int i915_panel_use_ssc __read_mostly;
  976. extern int i915_vbt_sdvo_panel_type __read_mostly;
  977. extern int i915_enable_rc6 __read_mostly;
  978. extern int i915_enable_fbc __read_mostly;
  979. extern bool i915_enable_hangcheck __read_mostly;
  980. extern int i915_enable_ppgtt __read_mostly;
  981. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  982. extern int i915_resume(struct drm_device *dev);
  983. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  984. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  985. /* i915_dma.c */
  986. extern void i915_kernel_lost_context(struct drm_device * dev);
  987. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  988. extern int i915_driver_unload(struct drm_device *);
  989. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  990. extern void i915_driver_lastclose(struct drm_device * dev);
  991. extern void i915_driver_preclose(struct drm_device *dev,
  992. struct drm_file *file_priv);
  993. extern void i915_driver_postclose(struct drm_device *dev,
  994. struct drm_file *file_priv);
  995. extern int i915_driver_device_is_agp(struct drm_device * dev);
  996. #ifdef CONFIG_COMPAT
  997. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  998. unsigned long arg);
  999. #endif
  1000. extern int i915_emit_box(struct drm_device *dev,
  1001. struct drm_clip_rect *box,
  1002. int DR1, int DR4);
  1003. extern int i915_reset(struct drm_device *dev, u8 flags);
  1004. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1005. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1006. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1007. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1008. /* i915_irq.c */
  1009. void i915_hangcheck_elapsed(unsigned long data);
  1010. void i915_handle_error(struct drm_device *dev, bool wedged);
  1011. extern int i915_irq_emit(struct drm_device *dev, void *data,
  1012. struct drm_file *file_priv);
  1013. extern int i915_irq_wait(struct drm_device *dev, void *data,
  1014. struct drm_file *file_priv);
  1015. extern void intel_irq_init(struct drm_device *dev);
  1016. void
  1017. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1018. void
  1019. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1020. void intel_enable_asle(struct drm_device *dev);
  1021. #ifdef CONFIG_DEBUG_FS
  1022. extern void i915_destroy_error_state(struct drm_device *dev);
  1023. #else
  1024. #define i915_destroy_error_state(x)
  1025. #endif
  1026. /* i915_gem.c */
  1027. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1028. struct drm_file *file_priv);
  1029. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1030. struct drm_file *file_priv);
  1031. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1032. struct drm_file *file_priv);
  1033. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1034. struct drm_file *file_priv);
  1035. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1036. struct drm_file *file_priv);
  1037. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1038. struct drm_file *file_priv);
  1039. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1040. struct drm_file *file_priv);
  1041. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1042. struct drm_file *file_priv);
  1043. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1044. struct drm_file *file_priv);
  1045. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1046. struct drm_file *file_priv);
  1047. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1048. struct drm_file *file_priv);
  1049. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1050. struct drm_file *file_priv);
  1051. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1052. struct drm_file *file_priv);
  1053. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1054. struct drm_file *file_priv);
  1055. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1056. struct drm_file *file_priv);
  1057. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1058. struct drm_file *file_priv);
  1059. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1060. struct drm_file *file_priv);
  1061. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1062. struct drm_file *file_priv);
  1063. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1064. struct drm_file *file_priv);
  1065. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1066. struct drm_file *file_priv);
  1067. void i915_gem_load(struct drm_device *dev);
  1068. int i915_gem_init_object(struct drm_gem_object *obj);
  1069. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1070. uint32_t invalidate_domains,
  1071. uint32_t flush_domains);
  1072. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1073. size_t size);
  1074. void i915_gem_free_object(struct drm_gem_object *obj);
  1075. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1076. uint32_t alignment,
  1077. bool map_and_fenceable);
  1078. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1079. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1080. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1081. void i915_gem_lastclose(struct drm_device *dev);
  1082. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1083. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1084. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1085. struct intel_ring_buffer *to);
  1086. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1087. struct intel_ring_buffer *ring,
  1088. u32 seqno);
  1089. int i915_gem_dumb_create(struct drm_file *file_priv,
  1090. struct drm_device *dev,
  1091. struct drm_mode_create_dumb *args);
  1092. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1093. uint32_t handle, uint64_t *offset);
  1094. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1095. uint32_t handle);
  1096. /**
  1097. * Returns true if seq1 is later than seq2.
  1098. */
  1099. static inline bool
  1100. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1101. {
  1102. return (int32_t)(seq1 - seq2) >= 0;
  1103. }
  1104. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1105. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1106. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1107. static inline bool
  1108. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1109. {
  1110. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1111. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1112. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1113. return true;
  1114. } else
  1115. return false;
  1116. }
  1117. static inline void
  1118. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1119. {
  1120. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1121. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1122. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1123. }
  1124. }
  1125. void i915_gem_retire_requests(struct drm_device *dev);
  1126. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1127. void i915_gem_reset(struct drm_device *dev);
  1128. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1129. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1130. uint32_t read_domains,
  1131. uint32_t write_domain);
  1132. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1133. int __must_check i915_gem_init(struct drm_device *dev);
  1134. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1135. void i915_gem_init_swizzling(struct drm_device *dev);
  1136. void i915_gem_init_ppgtt(struct drm_device *dev);
  1137. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1138. int __must_check i915_gpu_idle(struct drm_device *dev);
  1139. int __must_check i915_gem_idle(struct drm_device *dev);
  1140. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1141. struct drm_file *file,
  1142. struct drm_i915_gem_request *request);
  1143. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1144. uint32_t seqno);
  1145. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1146. int __must_check
  1147. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1148. bool write);
  1149. int __must_check
  1150. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1151. int __must_check
  1152. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1153. u32 alignment,
  1154. struct intel_ring_buffer *pipelined);
  1155. int i915_gem_attach_phys_object(struct drm_device *dev,
  1156. struct drm_i915_gem_object *obj,
  1157. int id,
  1158. int align);
  1159. void i915_gem_detach_phys_object(struct drm_device *dev,
  1160. struct drm_i915_gem_object *obj);
  1161. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1162. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1163. uint32_t
  1164. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1165. uint32_t size,
  1166. int tiling_mode);
  1167. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1168. enum i915_cache_level cache_level);
  1169. /* i915_gem_gtt.c */
  1170. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1171. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1172. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1173. struct drm_i915_gem_object *obj,
  1174. enum i915_cache_level cache_level);
  1175. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1176. struct drm_i915_gem_object *obj);
  1177. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1178. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1179. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1180. enum i915_cache_level cache_level);
  1181. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1182. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1183. void i915_gem_init_global_gtt(struct drm_device *dev,
  1184. unsigned long start,
  1185. unsigned long mappable_end,
  1186. unsigned long end);
  1187. /* i915_gem_evict.c */
  1188. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1189. unsigned alignment, bool mappable);
  1190. int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
  1191. /* i915_gem_stolen.c */
  1192. int i915_gem_init_stolen(struct drm_device *dev);
  1193. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1194. /* i915_gem_tiling.c */
  1195. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1196. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1197. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1198. /* i915_gem_debug.c */
  1199. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1200. const char *where, uint32_t mark);
  1201. #if WATCH_LISTS
  1202. int i915_verify_lists(struct drm_device *dev);
  1203. #else
  1204. #define i915_verify_lists(dev) 0
  1205. #endif
  1206. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1207. int handle);
  1208. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1209. const char *where, uint32_t mark);
  1210. /* i915_debugfs.c */
  1211. int i915_debugfs_init(struct drm_minor *minor);
  1212. void i915_debugfs_cleanup(struct drm_minor *minor);
  1213. /* i915_suspend.c */
  1214. extern int i915_save_state(struct drm_device *dev);
  1215. extern int i915_restore_state(struct drm_device *dev);
  1216. /* i915_suspend.c */
  1217. extern int i915_save_state(struct drm_device *dev);
  1218. extern int i915_restore_state(struct drm_device *dev);
  1219. /* i915_sysfs.c */
  1220. void i915_setup_sysfs(struct drm_device *dev_priv);
  1221. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1222. /* intel_i2c.c */
  1223. extern int intel_setup_gmbus(struct drm_device *dev);
  1224. extern void intel_teardown_gmbus(struct drm_device *dev);
  1225. extern inline bool intel_gmbus_is_port_valid(unsigned port)
  1226. {
  1227. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1228. }
  1229. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1230. struct drm_i915_private *dev_priv, unsigned port);
  1231. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1232. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1233. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1234. {
  1235. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1236. }
  1237. extern void intel_i2c_reset(struct drm_device *dev);
  1238. /* intel_opregion.c */
  1239. extern int intel_opregion_setup(struct drm_device *dev);
  1240. #ifdef CONFIG_ACPI
  1241. extern void intel_opregion_init(struct drm_device *dev);
  1242. extern void intel_opregion_fini(struct drm_device *dev);
  1243. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1244. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1245. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1246. #else
  1247. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1248. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1249. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1250. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1251. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1252. #endif
  1253. /* intel_acpi.c */
  1254. #ifdef CONFIG_ACPI
  1255. extern void intel_register_dsm_handler(void);
  1256. extern void intel_unregister_dsm_handler(void);
  1257. #else
  1258. static inline void intel_register_dsm_handler(void) { return; }
  1259. static inline void intel_unregister_dsm_handler(void) { return; }
  1260. #endif /* CONFIG_ACPI */
  1261. /* modesetting */
  1262. extern void intel_modeset_init_hw(struct drm_device *dev);
  1263. extern void intel_modeset_init(struct drm_device *dev);
  1264. extern void intel_modeset_gem_init(struct drm_device *dev);
  1265. extern void intel_modeset_cleanup(struct drm_device *dev);
  1266. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1267. extern bool intel_fbc_enabled(struct drm_device *dev);
  1268. extern void intel_disable_fbc(struct drm_device *dev);
  1269. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1270. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1271. extern void ironlake_enable_rc6(struct drm_device *dev);
  1272. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1273. extern void intel_detect_pch(struct drm_device *dev);
  1274. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1275. extern int intel_enable_rc6(const struct drm_device *dev);
  1276. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1277. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1278. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1279. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1280. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1281. extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
  1282. extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
  1283. /* overlay */
  1284. #ifdef CONFIG_DEBUG_FS
  1285. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1286. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1287. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1288. extern void intel_display_print_error_state(struct seq_file *m,
  1289. struct drm_device *dev,
  1290. struct intel_display_error_state *error);
  1291. #endif
  1292. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1293. #define BEGIN_LP_RING(n) \
  1294. intel_ring_begin(LP_RING(dev_priv), (n))
  1295. #define OUT_RING(x) \
  1296. intel_ring_emit(LP_RING(dev_priv), x)
  1297. #define ADVANCE_LP_RING() \
  1298. intel_ring_advance(LP_RING(dev_priv))
  1299. /**
  1300. * Lock test for when it's just for synchronization of ring access.
  1301. *
  1302. * In that case, we don't need to do it when GEM is initialized as nobody else
  1303. * has access to the ring.
  1304. */
  1305. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1306. if (LP_RING(dev->dev_private)->obj == NULL) \
  1307. LOCK_TEST_WITH_RETURN(dev, file); \
  1308. } while (0)
  1309. /* On SNB platform, before reading ring registers forcewake bit
  1310. * must be set to prevent GT core from power down and stale values being
  1311. * returned.
  1312. */
  1313. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1314. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1315. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1316. #define __i915_read(x, y) \
  1317. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1318. __i915_read(8, b)
  1319. __i915_read(16, w)
  1320. __i915_read(32, l)
  1321. __i915_read(64, q)
  1322. #undef __i915_read
  1323. #define __i915_write(x, y) \
  1324. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1325. __i915_write(8, b)
  1326. __i915_write(16, w)
  1327. __i915_write(32, l)
  1328. __i915_write(64, q)
  1329. #undef __i915_write
  1330. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1331. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1332. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1333. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1334. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1335. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1336. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1337. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1338. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1339. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1340. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1341. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1342. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1343. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1344. #endif