sky2.c 125 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.25"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. /* This is the worst case number of transmit list elements for a single skb:
  60. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  61. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  62. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  63. #define TX_MAX_PENDING 4096
  64. #define TX_DEF_PENDING 127
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  125. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  126. { 0 }
  127. };
  128. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  129. /* Avoid conditionals by using array */
  130. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  131. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  132. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  133. static void sky2_set_multicast(struct net_device *dev);
  134. /* Access to PHY via serial interconnect */
  135. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  136. {
  137. int i;
  138. gma_write16(hw, port, GM_SMI_DATA, val);
  139. gma_write16(hw, port, GM_SMI_CTRL,
  140. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  141. for (i = 0; i < PHY_RETRIES; i++) {
  142. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  143. if (ctrl == 0xffff)
  144. goto io_error;
  145. if (!(ctrl & GM_SMI_CT_BUSY))
  146. return 0;
  147. udelay(10);
  148. }
  149. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  150. return -ETIMEDOUT;
  151. io_error:
  152. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  153. return -EIO;
  154. }
  155. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  156. {
  157. int i;
  158. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  159. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  160. for (i = 0; i < PHY_RETRIES; i++) {
  161. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  162. if (ctrl == 0xffff)
  163. goto io_error;
  164. if (ctrl & GM_SMI_CT_RD_VAL) {
  165. *val = gma_read16(hw, port, GM_SMI_DATA);
  166. return 0;
  167. }
  168. udelay(10);
  169. }
  170. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  171. return -ETIMEDOUT;
  172. io_error:
  173. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  174. return -EIO;
  175. }
  176. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  177. {
  178. u16 v;
  179. __gm_phy_read(hw, port, reg, &v);
  180. return v;
  181. }
  182. static void sky2_power_on(struct sky2_hw *hw)
  183. {
  184. /* switch power to VCC (WA for VAUX problem) */
  185. sky2_write8(hw, B0_POWER_CTRL,
  186. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  187. /* disable Core Clock Division, */
  188. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  189. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  190. /* enable bits are inverted */
  191. sky2_write8(hw, B2_Y2_CLK_GATE,
  192. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  193. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  194. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  195. else
  196. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  197. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  198. u32 reg;
  199. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  200. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  201. /* set all bits to 0 except bits 15..12 and 8 */
  202. reg &= P_ASPM_CONTROL_MSK;
  203. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  204. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  205. /* set all bits to 0 except bits 28 & 27 */
  206. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  207. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  208. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  209. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  210. reg = sky2_read32(hw, B2_GP_IO);
  211. reg |= GLB_GPIO_STAT_RACE_DIS;
  212. sky2_write32(hw, B2_GP_IO, reg);
  213. sky2_read32(hw, B2_GP_IO);
  214. }
  215. /* Turn on "driver loaded" LED */
  216. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  217. }
  218. static void sky2_power_aux(struct sky2_hw *hw)
  219. {
  220. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  221. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  222. else
  223. /* enable bits are inverted */
  224. sky2_write8(hw, B2_Y2_CLK_GATE,
  225. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  226. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  227. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  228. /* switch power to VAUX if supported and PME from D3cold */
  229. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  230. pci_pme_capable(hw->pdev, PCI_D3cold))
  231. sky2_write8(hw, B0_POWER_CTRL,
  232. (PC_VAUX_ENA | PC_VCC_ENA |
  233. PC_VAUX_ON | PC_VCC_OFF));
  234. /* turn off "driver loaded LED" */
  235. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  236. }
  237. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  238. {
  239. u16 reg;
  240. /* disable all GMAC IRQ's */
  241. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  243. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  246. reg = gma_read16(hw, port, GM_RX_CTRL);
  247. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  248. gma_write16(hw, port, GM_RX_CTRL, reg);
  249. }
  250. /* flow control to advertise bits */
  251. static const u16 copper_fc_adv[] = {
  252. [FC_NONE] = 0,
  253. [FC_TX] = PHY_M_AN_ASP,
  254. [FC_RX] = PHY_M_AN_PC,
  255. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  256. };
  257. /* flow control to advertise bits when using 1000BaseX */
  258. static const u16 fiber_fc_adv[] = {
  259. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  260. [FC_TX] = PHY_M_P_ASYM_MD_X,
  261. [FC_RX] = PHY_M_P_SYM_MD_X,
  262. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  263. };
  264. /* flow control to GMA disable bits */
  265. static const u16 gm_fc_disable[] = {
  266. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  267. [FC_TX] = GM_GPCR_FC_RX_DIS,
  268. [FC_RX] = GM_GPCR_FC_TX_DIS,
  269. [FC_BOTH] = 0,
  270. };
  271. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  272. {
  273. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  274. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  275. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  276. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  277. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  278. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  279. PHY_M_EC_MAC_S_MSK);
  280. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  281. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  282. if (hw->chip_id == CHIP_ID_YUKON_EC)
  283. /* set downshift counter to 3x and enable downshift */
  284. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  285. else
  286. /* set master & slave downshift counter to 1x */
  287. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  288. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  289. }
  290. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  291. if (sky2_is_copper(hw)) {
  292. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  295. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  296. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  297. u16 spec;
  298. /* Enable Class A driver for FE+ A0 */
  299. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  300. spec |= PHY_M_FESC_SEL_CL_A;
  301. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  302. }
  303. } else {
  304. /* disable energy detect */
  305. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  306. /* enable automatic crossover */
  307. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  308. /* downshift on PHY 88E1112 and 88E1149 is changed */
  309. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  310. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  311. /* set downshift counter to 3x and enable downshift */
  312. ctrl &= ~PHY_M_PC_DSC_MSK;
  313. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  314. }
  315. }
  316. } else {
  317. /* workaround for deviation #4.88 (CRC errors) */
  318. /* disable Automatic Crossover */
  319. ctrl &= ~PHY_M_PC_MDIX_MSK;
  320. }
  321. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  322. /* special setup for PHY 88E1112 Fiber */
  323. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  324. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  325. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl &= ~PHY_M_MAC_MD_MSK;
  329. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  330. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  331. if (hw->pmd_type == 'P') {
  332. /* select page 1 to access Fiber registers */
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  334. /* for SFP-module set SIGDET polarity to low */
  335. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  336. ctrl |= PHY_M_FIB_SIGD_POL;
  337. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  338. }
  339. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  340. }
  341. ctrl = PHY_CT_RESET;
  342. ct1000 = 0;
  343. adv = PHY_AN_CSMA;
  344. reg = 0;
  345. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  346. if (sky2_is_copper(hw)) {
  347. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  348. ct1000 |= PHY_M_1000C_AFD;
  349. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  350. ct1000 |= PHY_M_1000C_AHD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Full)
  352. adv |= PHY_M_AN_100_FD;
  353. if (sky2->advertising & ADVERTISED_100baseT_Half)
  354. adv |= PHY_M_AN_100_HD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Full)
  356. adv |= PHY_M_AN_10_FD;
  357. if (sky2->advertising & ADVERTISED_10baseT_Half)
  358. adv |= PHY_M_AN_10_HD;
  359. } else { /* special defines for FIBER (88E1040S only) */
  360. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  361. adv |= PHY_M_AN_1000X_AFD;
  362. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  363. adv |= PHY_M_AN_1000X_AHD;
  364. }
  365. /* Restart Auto-negotiation */
  366. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  367. } else {
  368. /* forced speed/duplex settings */
  369. ct1000 = PHY_M_1000C_MSE;
  370. /* Disable auto update for duplex flow control and duplex */
  371. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  372. switch (sky2->speed) {
  373. case SPEED_1000:
  374. ctrl |= PHY_CT_SP1000;
  375. reg |= GM_GPCR_SPEED_1000;
  376. break;
  377. case SPEED_100:
  378. ctrl |= PHY_CT_SP100;
  379. reg |= GM_GPCR_SPEED_100;
  380. break;
  381. }
  382. if (sky2->duplex == DUPLEX_FULL) {
  383. reg |= GM_GPCR_DUP_FULL;
  384. ctrl |= PHY_CT_DUP_MD;
  385. } else if (sky2->speed < SPEED_1000)
  386. sky2->flow_mode = FC_NONE;
  387. }
  388. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  389. if (sky2_is_copper(hw))
  390. adv |= copper_fc_adv[sky2->flow_mode];
  391. else
  392. adv |= fiber_fc_adv[sky2->flow_mode];
  393. } else {
  394. reg |= GM_GPCR_AU_FCT_DIS;
  395. reg |= gm_fc_disable[sky2->flow_mode];
  396. /* Forward pause packets to GMAC? */
  397. if (sky2->flow_mode & FC_RX)
  398. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  399. else
  400. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  401. }
  402. gma_write16(hw, port, GM_GP_CTRL, reg);
  403. if (hw->flags & SKY2_HW_GIGABIT)
  404. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  405. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  406. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  407. /* Setup Phy LED's */
  408. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  409. ledover = 0;
  410. switch (hw->chip_id) {
  411. case CHIP_ID_YUKON_FE:
  412. /* on 88E3082 these bits are at 11..9 (shifted left) */
  413. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  414. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  415. /* delete ACT LED control bits */
  416. ctrl &= ~PHY_M_FELP_LED1_MSK;
  417. /* change ACT LED control to blink mode */
  418. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  419. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  420. break;
  421. case CHIP_ID_YUKON_FE_P:
  422. /* Enable Link Partner Next Page */
  423. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  424. ctrl |= PHY_M_PC_ENA_LIP_NP;
  425. /* disable Energy Detect and enable scrambler */
  426. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  427. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  428. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  429. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  430. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  431. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  432. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  433. break;
  434. case CHIP_ID_YUKON_XL:
  435. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  436. /* select page 3 to access LED control register */
  437. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  438. /* set LED Function Control register */
  439. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  440. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  441. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  442. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  443. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  444. /* set Polarity Control register */
  445. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  446. (PHY_M_POLC_LS1_P_MIX(4) |
  447. PHY_M_POLC_IS0_P_MIX(4) |
  448. PHY_M_POLC_LOS_CTRL(2) |
  449. PHY_M_POLC_INIT_CTRL(2) |
  450. PHY_M_POLC_STA1_CTRL(2) |
  451. PHY_M_POLC_STA0_CTRL(2)));
  452. /* restore page register */
  453. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  454. break;
  455. case CHIP_ID_YUKON_EC_U:
  456. case CHIP_ID_YUKON_EX:
  457. case CHIP_ID_YUKON_SUPR:
  458. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  459. /* select page 3 to access LED control register */
  460. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  461. /* set LED Function Control register */
  462. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  463. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  464. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  465. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  466. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  467. /* set Blink Rate in LED Timer Control Register */
  468. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  469. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  470. /* restore page register */
  471. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  472. break;
  473. default:
  474. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  475. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  476. /* turn off the Rx LED (LED_RX) */
  477. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  478. }
  479. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  480. /* apply fixes in PHY AFE */
  481. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  482. /* increase differential signal amplitude in 10BASE-T */
  483. gm_phy_write(hw, port, 0x18, 0xaa99);
  484. gm_phy_write(hw, port, 0x17, 0x2011);
  485. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  486. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  487. gm_phy_write(hw, port, 0x18, 0xa204);
  488. gm_phy_write(hw, port, 0x17, 0x2002);
  489. }
  490. /* set page register to 0 */
  491. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  492. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  493. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  494. /* apply workaround for integrated resistors calibration */
  495. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  496. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  497. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  498. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  499. /* no effect on Yukon-XL */
  500. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  501. if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
  502. || sky2->speed == SPEED_100) {
  503. /* turn on 100 Mbps LED (LED_LINK100) */
  504. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  505. }
  506. if (ledover)
  507. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  508. }
  509. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  510. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  511. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  512. else
  513. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  514. }
  515. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  516. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  517. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  518. {
  519. u32 reg1;
  520. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  521. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  522. reg1 &= ~phy_power[port];
  523. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  524. reg1 |= coma_mode[port];
  525. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  526. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  527. sky2_pci_read32(hw, PCI_DEV_REG1);
  528. if (hw->chip_id == CHIP_ID_YUKON_FE)
  529. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  530. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  531. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  532. }
  533. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  534. {
  535. u32 reg1;
  536. u16 ctrl;
  537. /* release GPHY Control reset */
  538. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  539. /* release GMAC reset */
  540. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  541. if (hw->flags & SKY2_HW_NEWER_PHY) {
  542. /* select page 2 to access MAC control register */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  544. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  545. /* allow GMII Power Down */
  546. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  547. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  548. /* set page register back to 0 */
  549. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  550. }
  551. /* setup General Purpose Control Register */
  552. gma_write16(hw, port, GM_GP_CTRL,
  553. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  554. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  555. GM_GPCR_AU_SPD_DIS);
  556. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  557. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  558. /* select page 2 to access MAC control register */
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  560. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  561. /* enable Power Down */
  562. ctrl |= PHY_M_PC_POW_D_ENA;
  563. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  564. /* set page register back to 0 */
  565. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  566. }
  567. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  568. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  569. }
  570. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  571. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  572. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  573. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  574. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  575. }
  576. /* Force a renegotiation */
  577. static void sky2_phy_reinit(struct sky2_port *sky2)
  578. {
  579. spin_lock_bh(&sky2->phy_lock);
  580. sky2_phy_init(sky2->hw, sky2->port);
  581. spin_unlock_bh(&sky2->phy_lock);
  582. }
  583. /* Put device in state to listen for Wake On Lan */
  584. static void sky2_wol_init(struct sky2_port *sky2)
  585. {
  586. struct sky2_hw *hw = sky2->hw;
  587. unsigned port = sky2->port;
  588. enum flow_control save_mode;
  589. u16 ctrl;
  590. u32 reg1;
  591. /* Bring hardware out of reset */
  592. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  593. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  594. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  595. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  596. /* Force to 10/100
  597. * sky2_reset will re-enable on resume
  598. */
  599. save_mode = sky2->flow_mode;
  600. ctrl = sky2->advertising;
  601. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  602. sky2->flow_mode = FC_NONE;
  603. spin_lock_bh(&sky2->phy_lock);
  604. sky2_phy_power_up(hw, port);
  605. sky2_phy_init(hw, port);
  606. spin_unlock_bh(&sky2->phy_lock);
  607. sky2->flow_mode = save_mode;
  608. sky2->advertising = ctrl;
  609. /* Set GMAC to no flow control and auto update for speed/duplex */
  610. gma_write16(hw, port, GM_GP_CTRL,
  611. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  612. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  613. /* Set WOL address */
  614. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  615. sky2->netdev->dev_addr, ETH_ALEN);
  616. /* Turn on appropriate WOL control bits */
  617. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  618. ctrl = 0;
  619. if (sky2->wol & WAKE_PHY)
  620. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  621. else
  622. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  623. if (sky2->wol & WAKE_MAGIC)
  624. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  625. else
  626. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  627. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  628. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  629. /* Turn on legacy PCI-Express PME mode */
  630. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  631. reg1 |= PCI_Y2_PME_LEGACY;
  632. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  633. /* block receiver */
  634. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  635. }
  636. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  637. {
  638. struct net_device *dev = hw->dev[port];
  639. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  640. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  641. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  642. /* Yukon-Extreme B0 and further Extreme devices */
  643. /* enable Store & Forward mode for TX */
  644. if (dev->mtu <= ETH_DATA_LEN)
  645. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  646. TX_JUMBO_DIS | TX_STFW_ENA);
  647. else
  648. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  649. TX_JUMBO_ENA| TX_STFW_ENA);
  650. } else {
  651. if (dev->mtu <= ETH_DATA_LEN)
  652. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  653. else {
  654. /* set Tx GMAC FIFO Almost Empty Threshold */
  655. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  656. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  657. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  658. /* Can't do offload because of lack of store/forward */
  659. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  660. }
  661. }
  662. }
  663. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  664. {
  665. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  666. u16 reg;
  667. u32 rx_reg;
  668. int i;
  669. const u8 *addr = hw->dev[port]->dev_addr;
  670. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  671. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  672. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  673. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  674. /* WA DEV_472 -- looks like crossed wires on port 2 */
  675. /* clear GMAC 1 Control reset */
  676. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  677. do {
  678. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  679. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  680. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  681. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  682. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  683. }
  684. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  685. /* Enable Transmit FIFO Underrun */
  686. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  687. spin_lock_bh(&sky2->phy_lock);
  688. sky2_phy_power_up(hw, port);
  689. sky2_phy_init(hw, port);
  690. spin_unlock_bh(&sky2->phy_lock);
  691. /* MIB clear */
  692. reg = gma_read16(hw, port, GM_PHY_ADDR);
  693. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  694. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  695. gma_read16(hw, port, i);
  696. gma_write16(hw, port, GM_PHY_ADDR, reg);
  697. /* transmit control */
  698. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  699. /* receive control reg: unicast + multicast + no FCS */
  700. gma_write16(hw, port, GM_RX_CTRL,
  701. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  702. /* transmit flow control */
  703. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  704. /* transmit parameter */
  705. gma_write16(hw, port, GM_TX_PARAM,
  706. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  707. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  708. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  709. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  710. /* serial mode register */
  711. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  712. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  713. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  714. reg |= GM_SMOD_JUMBO_ENA;
  715. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  716. /* virtual address for data */
  717. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  718. /* physical address: used for pause frames */
  719. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  720. /* ignore counter overflows */
  721. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  722. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  723. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  724. /* Configure Rx MAC FIFO */
  725. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  726. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  727. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  728. hw->chip_id == CHIP_ID_YUKON_FE_P)
  729. rx_reg |= GMF_RX_OVER_ON;
  730. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  731. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  732. /* Hardware errata - clear flush mask */
  733. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  734. } else {
  735. /* Flush Rx MAC FIFO on any flow control or error */
  736. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  737. }
  738. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  739. reg = RX_GMF_FL_THR_DEF + 1;
  740. /* Another magic mystery workaround from sk98lin */
  741. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  742. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  743. reg = 0x178;
  744. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  745. /* Configure Tx MAC FIFO */
  746. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  747. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  748. /* On chips without ram buffer, pause is controled by MAC level */
  749. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  750. /* Pause threshold is scaled by 8 in bytes */
  751. if (hw->chip_id == CHIP_ID_YUKON_FE_P
  752. && hw->chip_rev == CHIP_REV_YU_FE2_A0)
  753. reg = 1568 / 8;
  754. else
  755. reg = 1024 / 8;
  756. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  757. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  758. sky2_set_tx_stfwd(hw, port);
  759. }
  760. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  761. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  762. /* disable dynamic watermark */
  763. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  764. reg &= ~TX_DYN_WM_ENA;
  765. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  766. }
  767. }
  768. /* Assign Ram Buffer allocation to queue */
  769. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  770. {
  771. u32 end;
  772. /* convert from K bytes to qwords used for hw register */
  773. start *= 1024/8;
  774. space *= 1024/8;
  775. end = start + space - 1;
  776. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  777. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  778. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  779. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  780. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  781. if (q == Q_R1 || q == Q_R2) {
  782. u32 tp = space - space/4;
  783. /* On receive queue's set the thresholds
  784. * give receiver priority when > 3/4 full
  785. * send pause when down to 2K
  786. */
  787. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  788. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  789. tp = space - 2048/8;
  790. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  791. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  792. } else {
  793. /* Enable store & forward on Tx queue's because
  794. * Tx FIFO is only 1K on Yukon
  795. */
  796. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  797. }
  798. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  799. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  800. }
  801. /* Setup Bus Memory Interface */
  802. static void sky2_qset(struct sky2_hw *hw, u16 q)
  803. {
  804. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  805. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  806. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  807. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  808. }
  809. /* Setup prefetch unit registers. This is the interface between
  810. * hardware and driver list elements
  811. */
  812. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  813. dma_addr_t addr, u32 last)
  814. {
  815. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  816. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  817. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  818. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  819. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  820. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  821. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  822. }
  823. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  824. {
  825. struct sky2_tx_le *le = sky2->tx_le + *slot;
  826. struct tx_ring_info *re = sky2->tx_ring + *slot;
  827. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  828. re->flags = 0;
  829. re->skb = NULL;
  830. le->ctrl = 0;
  831. return le;
  832. }
  833. static void tx_init(struct sky2_port *sky2)
  834. {
  835. struct sky2_tx_le *le;
  836. sky2->tx_prod = sky2->tx_cons = 0;
  837. sky2->tx_tcpsum = 0;
  838. sky2->tx_last_mss = 0;
  839. le = get_tx_le(sky2, &sky2->tx_prod);
  840. le->addr = 0;
  841. le->opcode = OP_ADDR64 | HW_OWNER;
  842. sky2->tx_last_upper = 0;
  843. }
  844. /* Update chip's next pointer */
  845. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  846. {
  847. /* Make sure write' to descriptors are complete before we tell hardware */
  848. wmb();
  849. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  850. /* Synchronize I/O on since next processor may write to tail */
  851. mmiowb();
  852. }
  853. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  854. {
  855. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  856. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  857. le->ctrl = 0;
  858. return le;
  859. }
  860. /* Build description to hardware for one receive segment */
  861. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  862. dma_addr_t map, unsigned len)
  863. {
  864. struct sky2_rx_le *le;
  865. if (sizeof(dma_addr_t) > sizeof(u32)) {
  866. le = sky2_next_rx(sky2);
  867. le->addr = cpu_to_le32(upper_32_bits(map));
  868. le->opcode = OP_ADDR64 | HW_OWNER;
  869. }
  870. le = sky2_next_rx(sky2);
  871. le->addr = cpu_to_le32(lower_32_bits(map));
  872. le->length = cpu_to_le16(len);
  873. le->opcode = op | HW_OWNER;
  874. }
  875. /* Build description to hardware for one possibly fragmented skb */
  876. static void sky2_rx_submit(struct sky2_port *sky2,
  877. const struct rx_ring_info *re)
  878. {
  879. int i;
  880. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  881. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  882. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  883. }
  884. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  885. unsigned size)
  886. {
  887. struct sk_buff *skb = re->skb;
  888. int i;
  889. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  890. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  891. return -EIO;
  892. pci_unmap_len_set(re, data_size, size);
  893. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  894. re->frag_addr[i] = pci_map_page(pdev,
  895. skb_shinfo(skb)->frags[i].page,
  896. skb_shinfo(skb)->frags[i].page_offset,
  897. skb_shinfo(skb)->frags[i].size,
  898. PCI_DMA_FROMDEVICE);
  899. return 0;
  900. }
  901. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  902. {
  903. struct sk_buff *skb = re->skb;
  904. int i;
  905. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  906. PCI_DMA_FROMDEVICE);
  907. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  908. pci_unmap_page(pdev, re->frag_addr[i],
  909. skb_shinfo(skb)->frags[i].size,
  910. PCI_DMA_FROMDEVICE);
  911. }
  912. /* Tell chip where to start receive checksum.
  913. * Actually has two checksums, but set both same to avoid possible byte
  914. * order problems.
  915. */
  916. static void rx_set_checksum(struct sky2_port *sky2)
  917. {
  918. struct sky2_rx_le *le = sky2_next_rx(sky2);
  919. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  920. le->ctrl = 0;
  921. le->opcode = OP_TCPSTART | HW_OWNER;
  922. sky2_write32(sky2->hw,
  923. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  924. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  925. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  926. }
  927. /*
  928. * The RX Stop command will not work for Yukon-2 if the BMU does not
  929. * reach the end of packet and since we can't make sure that we have
  930. * incoming data, we must reset the BMU while it is not doing a DMA
  931. * transfer. Since it is possible that the RX path is still active,
  932. * the RX RAM buffer will be stopped first, so any possible incoming
  933. * data will not trigger a DMA. After the RAM buffer is stopped, the
  934. * BMU is polled until any DMA in progress is ended and only then it
  935. * will be reset.
  936. */
  937. static void sky2_rx_stop(struct sky2_port *sky2)
  938. {
  939. struct sky2_hw *hw = sky2->hw;
  940. unsigned rxq = rxqaddr[sky2->port];
  941. int i;
  942. /* disable the RAM Buffer receive queue */
  943. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  944. for (i = 0; i < 0xffff; i++)
  945. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  946. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  947. goto stopped;
  948. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  949. sky2->netdev->name);
  950. stopped:
  951. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  952. /* reset the Rx prefetch unit */
  953. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  954. mmiowb();
  955. }
  956. /* Clean out receive buffer area, assumes receiver hardware stopped */
  957. static void sky2_rx_clean(struct sky2_port *sky2)
  958. {
  959. unsigned i;
  960. memset(sky2->rx_le, 0, RX_LE_BYTES);
  961. for (i = 0; i < sky2->rx_pending; i++) {
  962. struct rx_ring_info *re = sky2->rx_ring + i;
  963. if (re->skb) {
  964. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  965. kfree_skb(re->skb);
  966. re->skb = NULL;
  967. }
  968. }
  969. }
  970. /* Basic MII support */
  971. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  972. {
  973. struct mii_ioctl_data *data = if_mii(ifr);
  974. struct sky2_port *sky2 = netdev_priv(dev);
  975. struct sky2_hw *hw = sky2->hw;
  976. int err = -EOPNOTSUPP;
  977. if (!netif_running(dev))
  978. return -ENODEV; /* Phy still in reset */
  979. switch (cmd) {
  980. case SIOCGMIIPHY:
  981. data->phy_id = PHY_ADDR_MARV;
  982. /* fallthru */
  983. case SIOCGMIIREG: {
  984. u16 val = 0;
  985. spin_lock_bh(&sky2->phy_lock);
  986. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  987. spin_unlock_bh(&sky2->phy_lock);
  988. data->val_out = val;
  989. break;
  990. }
  991. case SIOCSMIIREG:
  992. spin_lock_bh(&sky2->phy_lock);
  993. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  994. data->val_in);
  995. spin_unlock_bh(&sky2->phy_lock);
  996. break;
  997. }
  998. return err;
  999. }
  1000. #ifdef SKY2_VLAN_TAG_USED
  1001. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1002. {
  1003. if (onoff) {
  1004. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1005. RX_VLAN_STRIP_ON);
  1006. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1007. TX_VLAN_TAG_ON);
  1008. } else {
  1009. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1010. RX_VLAN_STRIP_OFF);
  1011. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1012. TX_VLAN_TAG_OFF);
  1013. }
  1014. }
  1015. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1016. {
  1017. struct sky2_port *sky2 = netdev_priv(dev);
  1018. struct sky2_hw *hw = sky2->hw;
  1019. u16 port = sky2->port;
  1020. netif_tx_lock_bh(dev);
  1021. napi_disable(&hw->napi);
  1022. sky2->vlgrp = grp;
  1023. sky2_set_vlan_mode(hw, port, grp != NULL);
  1024. sky2_read32(hw, B0_Y2_SP_LISR);
  1025. napi_enable(&hw->napi);
  1026. netif_tx_unlock_bh(dev);
  1027. }
  1028. #endif
  1029. /* Amount of required worst case padding in rx buffer */
  1030. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1031. {
  1032. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1033. }
  1034. /*
  1035. * Allocate an skb for receiving. If the MTU is large enough
  1036. * make the skb non-linear with a fragment list of pages.
  1037. */
  1038. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1039. {
  1040. struct sk_buff *skb;
  1041. int i;
  1042. skb = netdev_alloc_skb(sky2->netdev,
  1043. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1044. if (!skb)
  1045. goto nomem;
  1046. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1047. unsigned char *start;
  1048. /*
  1049. * Workaround for a bug in FIFO that cause hang
  1050. * if the FIFO if the receive buffer is not 64 byte aligned.
  1051. * The buffer returned from netdev_alloc_skb is
  1052. * aligned except if slab debugging is enabled.
  1053. */
  1054. start = PTR_ALIGN(skb->data, 8);
  1055. skb_reserve(skb, start - skb->data);
  1056. } else
  1057. skb_reserve(skb, NET_IP_ALIGN);
  1058. for (i = 0; i < sky2->rx_nfrags; i++) {
  1059. struct page *page = alloc_page(GFP_ATOMIC);
  1060. if (!page)
  1061. goto free_partial;
  1062. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1063. }
  1064. return skb;
  1065. free_partial:
  1066. kfree_skb(skb);
  1067. nomem:
  1068. return NULL;
  1069. }
  1070. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1071. {
  1072. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1073. }
  1074. /*
  1075. * Allocate and setup receiver buffer pool.
  1076. * Normal case this ends up creating one list element for skb
  1077. * in the receive ring. Worst case if using large MTU and each
  1078. * allocation falls on a different 64 bit region, that results
  1079. * in 6 list elements per ring entry.
  1080. * One element is used for checksum enable/disable, and one
  1081. * extra to avoid wrap.
  1082. */
  1083. static int sky2_rx_start(struct sky2_port *sky2)
  1084. {
  1085. struct sky2_hw *hw = sky2->hw;
  1086. struct rx_ring_info *re;
  1087. unsigned rxq = rxqaddr[sky2->port];
  1088. unsigned i, size, thresh;
  1089. sky2->rx_put = sky2->rx_next = 0;
  1090. sky2_qset(hw, rxq);
  1091. /* On PCI express lowering the watermark gives better performance */
  1092. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1093. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1094. /* These chips have no ram buffer?
  1095. * MAC Rx RAM Read is controlled by hardware */
  1096. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1097. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1098. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1099. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1100. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1101. if (!(hw->flags & SKY2_HW_NEW_LE))
  1102. rx_set_checksum(sky2);
  1103. /* Space needed for frame data + headers rounded up */
  1104. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1105. /* Stopping point for hardware truncation */
  1106. thresh = (size - 8) / sizeof(u32);
  1107. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1108. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1109. /* Compute residue after pages */
  1110. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1111. /* Optimize to handle small packets and headers */
  1112. if (size < copybreak)
  1113. size = copybreak;
  1114. if (size < ETH_HLEN)
  1115. size = ETH_HLEN;
  1116. sky2->rx_data_size = size;
  1117. /* Fill Rx ring */
  1118. for (i = 0; i < sky2->rx_pending; i++) {
  1119. re = sky2->rx_ring + i;
  1120. re->skb = sky2_rx_alloc(sky2);
  1121. if (!re->skb)
  1122. goto nomem;
  1123. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1124. dev_kfree_skb(re->skb);
  1125. re->skb = NULL;
  1126. goto nomem;
  1127. }
  1128. sky2_rx_submit(sky2, re);
  1129. }
  1130. /*
  1131. * The receiver hangs if it receives frames larger than the
  1132. * packet buffer. As a workaround, truncate oversize frames, but
  1133. * the register is limited to 9 bits, so if you do frames > 2052
  1134. * you better get the MTU right!
  1135. */
  1136. if (thresh > 0x1ff)
  1137. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1138. else {
  1139. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1140. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1141. }
  1142. /* Tell chip about available buffers */
  1143. sky2_rx_update(sky2, rxq);
  1144. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1145. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1146. /*
  1147. * Disable flushing of non ASF packets;
  1148. * must be done after initializing the BMUs;
  1149. * drivers without ASF support should do this too, otherwise
  1150. * it may happen that they cannot run on ASF devices;
  1151. * remember that the MAC FIFO isn't reset during initialization.
  1152. */
  1153. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1154. }
  1155. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1156. /* Enable RX Home Address & Routing Header checksum fix */
  1157. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1158. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1159. /* Enable TX Home Address & Routing Header checksum fix */
  1160. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1161. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1162. }
  1163. return 0;
  1164. nomem:
  1165. sky2_rx_clean(sky2);
  1166. return -ENOMEM;
  1167. }
  1168. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1169. {
  1170. struct sky2_hw *hw = sky2->hw;
  1171. /* must be power of 2 */
  1172. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1173. sky2->tx_ring_size *
  1174. sizeof(struct sky2_tx_le),
  1175. &sky2->tx_le_map);
  1176. if (!sky2->tx_le)
  1177. goto nomem;
  1178. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1179. GFP_KERNEL);
  1180. if (!sky2->tx_ring)
  1181. goto nomem;
  1182. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1183. &sky2->rx_le_map);
  1184. if (!sky2->rx_le)
  1185. goto nomem;
  1186. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1187. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1188. GFP_KERNEL);
  1189. if (!sky2->rx_ring)
  1190. goto nomem;
  1191. return 0;
  1192. nomem:
  1193. return -ENOMEM;
  1194. }
  1195. static void sky2_free_buffers(struct sky2_port *sky2)
  1196. {
  1197. struct sky2_hw *hw = sky2->hw;
  1198. if (sky2->rx_le) {
  1199. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1200. sky2->rx_le, sky2->rx_le_map);
  1201. sky2->rx_le = NULL;
  1202. }
  1203. if (sky2->tx_le) {
  1204. pci_free_consistent(hw->pdev,
  1205. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1206. sky2->tx_le, sky2->tx_le_map);
  1207. sky2->tx_le = NULL;
  1208. }
  1209. kfree(sky2->tx_ring);
  1210. kfree(sky2->rx_ring);
  1211. sky2->tx_ring = NULL;
  1212. sky2->rx_ring = NULL;
  1213. }
  1214. /* Bring up network interface. */
  1215. static int sky2_up(struct net_device *dev)
  1216. {
  1217. struct sky2_port *sky2 = netdev_priv(dev);
  1218. struct sky2_hw *hw = sky2->hw;
  1219. unsigned port = sky2->port;
  1220. u32 imask, ramsize;
  1221. int cap, err;
  1222. struct net_device *otherdev = hw->dev[sky2->port^1];
  1223. /*
  1224. * On dual port PCI-X card, there is an problem where status
  1225. * can be received out of order due to split transactions
  1226. */
  1227. if (otherdev && netif_running(otherdev) &&
  1228. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1229. u16 cmd;
  1230. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1231. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1232. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1233. }
  1234. netif_carrier_off(dev);
  1235. err = sky2_alloc_buffers(sky2);
  1236. if (err)
  1237. goto err_out;
  1238. tx_init(sky2);
  1239. sky2_mac_init(hw, port);
  1240. /* Register is number of 4K blocks on internal RAM buffer. */
  1241. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1242. if (ramsize > 0) {
  1243. u32 rxspace;
  1244. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1245. if (ramsize < 16)
  1246. rxspace = ramsize / 2;
  1247. else
  1248. rxspace = 8 + (2*(ramsize - 16))/3;
  1249. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1250. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1251. /* Make sure SyncQ is disabled */
  1252. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1253. RB_RST_SET);
  1254. }
  1255. sky2_qset(hw, txqaddr[port]);
  1256. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1257. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1258. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1259. /* Set almost empty threshold */
  1260. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1261. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1262. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1263. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1264. sky2->tx_ring_size - 1);
  1265. #ifdef SKY2_VLAN_TAG_USED
  1266. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1267. #endif
  1268. err = sky2_rx_start(sky2);
  1269. if (err)
  1270. goto err_out;
  1271. /* Enable interrupts from phy/mac for port */
  1272. imask = sky2_read32(hw, B0_IMSK);
  1273. imask |= portirq_msk[port];
  1274. sky2_write32(hw, B0_IMSK, imask);
  1275. sky2_read32(hw, B0_IMSK);
  1276. if (netif_msg_ifup(sky2))
  1277. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1278. return 0;
  1279. err_out:
  1280. sky2_free_buffers(sky2);
  1281. return err;
  1282. }
  1283. /* Modular subtraction in ring */
  1284. static inline int tx_inuse(const struct sky2_port *sky2)
  1285. {
  1286. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1287. }
  1288. /* Number of list elements available for next tx */
  1289. static inline int tx_avail(const struct sky2_port *sky2)
  1290. {
  1291. return sky2->tx_pending - tx_inuse(sky2);
  1292. }
  1293. /* Estimate of number of transmit list elements required */
  1294. static unsigned tx_le_req(const struct sk_buff *skb)
  1295. {
  1296. unsigned count;
  1297. count = (skb_shinfo(skb)->nr_frags + 1)
  1298. * (sizeof(dma_addr_t) / sizeof(u32));
  1299. if (skb_is_gso(skb))
  1300. ++count;
  1301. else if (sizeof(dma_addr_t) == sizeof(u32))
  1302. ++count; /* possible vlan */
  1303. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1304. ++count;
  1305. return count;
  1306. }
  1307. static void sky2_tx_unmap(struct pci_dev *pdev,
  1308. const struct tx_ring_info *re)
  1309. {
  1310. if (re->flags & TX_MAP_SINGLE)
  1311. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1312. pci_unmap_len(re, maplen),
  1313. PCI_DMA_TODEVICE);
  1314. else if (re->flags & TX_MAP_PAGE)
  1315. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1316. pci_unmap_len(re, maplen),
  1317. PCI_DMA_TODEVICE);
  1318. }
  1319. /*
  1320. * Put one packet in ring for transmit.
  1321. * A single packet can generate multiple list elements, and
  1322. * the number of ring elements will probably be less than the number
  1323. * of list elements used.
  1324. */
  1325. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1326. struct net_device *dev)
  1327. {
  1328. struct sky2_port *sky2 = netdev_priv(dev);
  1329. struct sky2_hw *hw = sky2->hw;
  1330. struct sky2_tx_le *le = NULL;
  1331. struct tx_ring_info *re;
  1332. unsigned i, len;
  1333. dma_addr_t mapping;
  1334. u32 upper;
  1335. u16 slot;
  1336. u16 mss;
  1337. u8 ctrl;
  1338. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1339. return NETDEV_TX_BUSY;
  1340. len = skb_headlen(skb);
  1341. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1342. if (pci_dma_mapping_error(hw->pdev, mapping))
  1343. goto mapping_error;
  1344. slot = sky2->tx_prod;
  1345. if (unlikely(netif_msg_tx_queued(sky2)))
  1346. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1347. dev->name, slot, skb->len);
  1348. /* Send high bits if needed */
  1349. upper = upper_32_bits(mapping);
  1350. if (upper != sky2->tx_last_upper) {
  1351. le = get_tx_le(sky2, &slot);
  1352. le->addr = cpu_to_le32(upper);
  1353. sky2->tx_last_upper = upper;
  1354. le->opcode = OP_ADDR64 | HW_OWNER;
  1355. }
  1356. /* Check for TCP Segmentation Offload */
  1357. mss = skb_shinfo(skb)->gso_size;
  1358. if (mss != 0) {
  1359. if (!(hw->flags & SKY2_HW_NEW_LE))
  1360. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1361. if (mss != sky2->tx_last_mss) {
  1362. le = get_tx_le(sky2, &slot);
  1363. le->addr = cpu_to_le32(mss);
  1364. if (hw->flags & SKY2_HW_NEW_LE)
  1365. le->opcode = OP_MSS | HW_OWNER;
  1366. else
  1367. le->opcode = OP_LRGLEN | HW_OWNER;
  1368. sky2->tx_last_mss = mss;
  1369. }
  1370. }
  1371. ctrl = 0;
  1372. #ifdef SKY2_VLAN_TAG_USED
  1373. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1374. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1375. if (!le) {
  1376. le = get_tx_le(sky2, &slot);
  1377. le->addr = 0;
  1378. le->opcode = OP_VLAN|HW_OWNER;
  1379. } else
  1380. le->opcode |= OP_VLAN;
  1381. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1382. ctrl |= INS_VLAN;
  1383. }
  1384. #endif
  1385. /* Handle TCP checksum offload */
  1386. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1387. /* On Yukon EX (some versions) encoding change. */
  1388. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1389. ctrl |= CALSUM; /* auto checksum */
  1390. else {
  1391. const unsigned offset = skb_transport_offset(skb);
  1392. u32 tcpsum;
  1393. tcpsum = offset << 16; /* sum start */
  1394. tcpsum |= offset + skb->csum_offset; /* sum write */
  1395. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1396. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1397. ctrl |= UDPTCP;
  1398. if (tcpsum != sky2->tx_tcpsum) {
  1399. sky2->tx_tcpsum = tcpsum;
  1400. le = get_tx_le(sky2, &slot);
  1401. le->addr = cpu_to_le32(tcpsum);
  1402. le->length = 0; /* initial checksum value */
  1403. le->ctrl = 1; /* one packet */
  1404. le->opcode = OP_TCPLISW | HW_OWNER;
  1405. }
  1406. }
  1407. }
  1408. re = sky2->tx_ring + slot;
  1409. re->flags = TX_MAP_SINGLE;
  1410. pci_unmap_addr_set(re, mapaddr, mapping);
  1411. pci_unmap_len_set(re, maplen, len);
  1412. le = get_tx_le(sky2, &slot);
  1413. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1414. le->length = cpu_to_le16(len);
  1415. le->ctrl = ctrl;
  1416. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1417. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1418. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1419. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1420. frag->size, PCI_DMA_TODEVICE);
  1421. if (pci_dma_mapping_error(hw->pdev, mapping))
  1422. goto mapping_unwind;
  1423. upper = upper_32_bits(mapping);
  1424. if (upper != sky2->tx_last_upper) {
  1425. le = get_tx_le(sky2, &slot);
  1426. le->addr = cpu_to_le32(upper);
  1427. sky2->tx_last_upper = upper;
  1428. le->opcode = OP_ADDR64 | HW_OWNER;
  1429. }
  1430. re = sky2->tx_ring + slot;
  1431. re->flags = TX_MAP_PAGE;
  1432. pci_unmap_addr_set(re, mapaddr, mapping);
  1433. pci_unmap_len_set(re, maplen, frag->size);
  1434. le = get_tx_le(sky2, &slot);
  1435. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1436. le->length = cpu_to_le16(frag->size);
  1437. le->ctrl = ctrl;
  1438. le->opcode = OP_BUFFER | HW_OWNER;
  1439. }
  1440. re->skb = skb;
  1441. le->ctrl |= EOP;
  1442. sky2->tx_prod = slot;
  1443. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1444. netif_stop_queue(dev);
  1445. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1446. return NETDEV_TX_OK;
  1447. mapping_unwind:
  1448. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1449. re = sky2->tx_ring + i;
  1450. sky2_tx_unmap(hw->pdev, re);
  1451. }
  1452. mapping_error:
  1453. if (net_ratelimit())
  1454. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1455. dev_kfree_skb(skb);
  1456. return NETDEV_TX_OK;
  1457. }
  1458. /*
  1459. * Free ring elements from starting at tx_cons until "done"
  1460. *
  1461. * NB:
  1462. * 1. The hardware will tell us about partial completion of multi-part
  1463. * buffers so make sure not to free skb to early.
  1464. * 2. This may run in parallel start_xmit because the it only
  1465. * looks at the tail of the queue of FIFO (tx_cons), not
  1466. * the head (tx_prod)
  1467. */
  1468. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1469. {
  1470. struct net_device *dev = sky2->netdev;
  1471. unsigned idx;
  1472. BUG_ON(done >= sky2->tx_ring_size);
  1473. for (idx = sky2->tx_cons; idx != done;
  1474. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1475. struct tx_ring_info *re = sky2->tx_ring + idx;
  1476. struct sk_buff *skb = re->skb;
  1477. sky2_tx_unmap(sky2->hw->pdev, re);
  1478. if (skb) {
  1479. if (unlikely(netif_msg_tx_done(sky2)))
  1480. printk(KERN_DEBUG "%s: tx done %u\n",
  1481. dev->name, idx);
  1482. dev->stats.tx_packets++;
  1483. dev->stats.tx_bytes += skb->len;
  1484. dev_kfree_skb_any(skb);
  1485. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1486. }
  1487. }
  1488. sky2->tx_cons = idx;
  1489. smp_mb();
  1490. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1491. netif_wake_queue(dev);
  1492. }
  1493. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1494. {
  1495. /* Disable Force Sync bit and Enable Alloc bit */
  1496. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1497. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1498. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1499. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1500. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1501. /* Reset the PCI FIFO of the async Tx queue */
  1502. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1503. BMU_RST_SET | BMU_FIFO_RST);
  1504. /* Reset the Tx prefetch units */
  1505. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1506. PREF_UNIT_RST_SET);
  1507. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1508. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1509. }
  1510. /* Network shutdown */
  1511. static int sky2_down(struct net_device *dev)
  1512. {
  1513. struct sky2_port *sky2 = netdev_priv(dev);
  1514. struct sky2_hw *hw = sky2->hw;
  1515. unsigned port = sky2->port;
  1516. u16 ctrl;
  1517. u32 imask;
  1518. /* Never really got started! */
  1519. if (!sky2->tx_le)
  1520. return 0;
  1521. if (netif_msg_ifdown(sky2))
  1522. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1523. /* Force flow control off */
  1524. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1525. /* Stop transmitter */
  1526. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1527. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1528. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1529. RB_RST_SET | RB_DIS_OP_MD);
  1530. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1531. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1532. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1533. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1534. /* Workaround shared GMAC reset */
  1535. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1536. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1537. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1538. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1539. /* Force any delayed status interrrupt and NAPI */
  1540. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1541. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1542. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1543. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1544. sky2_rx_stop(sky2);
  1545. /* Disable port IRQ */
  1546. imask = sky2_read32(hw, B0_IMSK);
  1547. imask &= ~portirq_msk[port];
  1548. sky2_write32(hw, B0_IMSK, imask);
  1549. sky2_read32(hw, B0_IMSK);
  1550. synchronize_irq(hw->pdev->irq);
  1551. napi_synchronize(&hw->napi);
  1552. spin_lock_bh(&sky2->phy_lock);
  1553. sky2_phy_power_down(hw, port);
  1554. spin_unlock_bh(&sky2->phy_lock);
  1555. sky2_tx_reset(hw, port);
  1556. /* Free any pending frames stuck in HW queue */
  1557. sky2_tx_complete(sky2, sky2->tx_prod);
  1558. sky2_rx_clean(sky2);
  1559. sky2_free_buffers(sky2);
  1560. return 0;
  1561. }
  1562. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1563. {
  1564. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1565. return SPEED_1000;
  1566. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1567. if (aux & PHY_M_PS_SPEED_100)
  1568. return SPEED_100;
  1569. else
  1570. return SPEED_10;
  1571. }
  1572. switch (aux & PHY_M_PS_SPEED_MSK) {
  1573. case PHY_M_PS_SPEED_1000:
  1574. return SPEED_1000;
  1575. case PHY_M_PS_SPEED_100:
  1576. return SPEED_100;
  1577. default:
  1578. return SPEED_10;
  1579. }
  1580. }
  1581. static void sky2_link_up(struct sky2_port *sky2)
  1582. {
  1583. struct sky2_hw *hw = sky2->hw;
  1584. unsigned port = sky2->port;
  1585. u16 reg;
  1586. static const char *fc_name[] = {
  1587. [FC_NONE] = "none",
  1588. [FC_TX] = "tx",
  1589. [FC_RX] = "rx",
  1590. [FC_BOTH] = "both",
  1591. };
  1592. /* enable Rx/Tx */
  1593. reg = gma_read16(hw, port, GM_GP_CTRL);
  1594. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1595. gma_write16(hw, port, GM_GP_CTRL, reg);
  1596. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1597. netif_carrier_on(sky2->netdev);
  1598. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1599. /* Turn on link LED */
  1600. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1601. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1602. if (netif_msg_link(sky2))
  1603. printk(KERN_INFO PFX
  1604. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1605. sky2->netdev->name, sky2->speed,
  1606. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1607. fc_name[sky2->flow_status]);
  1608. }
  1609. static void sky2_link_down(struct sky2_port *sky2)
  1610. {
  1611. struct sky2_hw *hw = sky2->hw;
  1612. unsigned port = sky2->port;
  1613. u16 reg;
  1614. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1615. reg = gma_read16(hw, port, GM_GP_CTRL);
  1616. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1617. gma_write16(hw, port, GM_GP_CTRL, reg);
  1618. netif_carrier_off(sky2->netdev);
  1619. /* Turn on link LED */
  1620. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1621. if (netif_msg_link(sky2))
  1622. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1623. sky2_phy_init(hw, port);
  1624. }
  1625. static enum flow_control sky2_flow(int rx, int tx)
  1626. {
  1627. if (rx)
  1628. return tx ? FC_BOTH : FC_RX;
  1629. else
  1630. return tx ? FC_TX : FC_NONE;
  1631. }
  1632. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1633. {
  1634. struct sky2_hw *hw = sky2->hw;
  1635. unsigned port = sky2->port;
  1636. u16 advert, lpa;
  1637. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1638. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1639. if (lpa & PHY_M_AN_RF) {
  1640. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1641. return -1;
  1642. }
  1643. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1644. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1645. sky2->netdev->name);
  1646. return -1;
  1647. }
  1648. sky2->speed = sky2_phy_speed(hw, aux);
  1649. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1650. /* Since the pause result bits seem to in different positions on
  1651. * different chips. look at registers.
  1652. */
  1653. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1654. /* Shift for bits in fiber PHY */
  1655. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1656. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1657. if (advert & ADVERTISE_1000XPAUSE)
  1658. advert |= ADVERTISE_PAUSE_CAP;
  1659. if (advert & ADVERTISE_1000XPSE_ASYM)
  1660. advert |= ADVERTISE_PAUSE_ASYM;
  1661. if (lpa & LPA_1000XPAUSE)
  1662. lpa |= LPA_PAUSE_CAP;
  1663. if (lpa & LPA_1000XPAUSE_ASYM)
  1664. lpa |= LPA_PAUSE_ASYM;
  1665. }
  1666. sky2->flow_status = FC_NONE;
  1667. if (advert & ADVERTISE_PAUSE_CAP) {
  1668. if (lpa & LPA_PAUSE_CAP)
  1669. sky2->flow_status = FC_BOTH;
  1670. else if (advert & ADVERTISE_PAUSE_ASYM)
  1671. sky2->flow_status = FC_RX;
  1672. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1673. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1674. sky2->flow_status = FC_TX;
  1675. }
  1676. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1677. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1678. sky2->flow_status = FC_NONE;
  1679. if (sky2->flow_status & FC_TX)
  1680. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1681. else
  1682. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1683. return 0;
  1684. }
  1685. /* Interrupt from PHY */
  1686. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1687. {
  1688. struct net_device *dev = hw->dev[port];
  1689. struct sky2_port *sky2 = netdev_priv(dev);
  1690. u16 istatus, phystat;
  1691. if (!netif_running(dev))
  1692. return;
  1693. spin_lock(&sky2->phy_lock);
  1694. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1695. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1696. if (netif_msg_intr(sky2))
  1697. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1698. sky2->netdev->name, istatus, phystat);
  1699. if (istatus & PHY_M_IS_AN_COMPL) {
  1700. if (sky2_autoneg_done(sky2, phystat) == 0)
  1701. sky2_link_up(sky2);
  1702. goto out;
  1703. }
  1704. if (istatus & PHY_M_IS_LSP_CHANGE)
  1705. sky2->speed = sky2_phy_speed(hw, phystat);
  1706. if (istatus & PHY_M_IS_DUP_CHANGE)
  1707. sky2->duplex =
  1708. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1709. if (istatus & PHY_M_IS_LST_CHANGE) {
  1710. if (phystat & PHY_M_PS_LINK_UP)
  1711. sky2_link_up(sky2);
  1712. else
  1713. sky2_link_down(sky2);
  1714. }
  1715. out:
  1716. spin_unlock(&sky2->phy_lock);
  1717. }
  1718. /* Transmit timeout is only called if we are running, carrier is up
  1719. * and tx queue is full (stopped).
  1720. */
  1721. static void sky2_tx_timeout(struct net_device *dev)
  1722. {
  1723. struct sky2_port *sky2 = netdev_priv(dev);
  1724. struct sky2_hw *hw = sky2->hw;
  1725. if (netif_msg_timer(sky2))
  1726. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1727. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1728. dev->name, sky2->tx_cons, sky2->tx_prod,
  1729. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1730. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1731. /* can't restart safely under softirq */
  1732. schedule_work(&hw->restart_work);
  1733. }
  1734. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1735. {
  1736. struct sky2_port *sky2 = netdev_priv(dev);
  1737. struct sky2_hw *hw = sky2->hw;
  1738. unsigned port = sky2->port;
  1739. int err;
  1740. u16 ctl, mode;
  1741. u32 imask;
  1742. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1743. return -EINVAL;
  1744. if (new_mtu > ETH_DATA_LEN &&
  1745. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1746. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1747. return -EINVAL;
  1748. if (!netif_running(dev)) {
  1749. dev->mtu = new_mtu;
  1750. return 0;
  1751. }
  1752. imask = sky2_read32(hw, B0_IMSK);
  1753. sky2_write32(hw, B0_IMSK, 0);
  1754. dev->trans_start = jiffies; /* prevent tx timeout */
  1755. netif_stop_queue(dev);
  1756. napi_disable(&hw->napi);
  1757. synchronize_irq(hw->pdev->irq);
  1758. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1759. sky2_set_tx_stfwd(hw, port);
  1760. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1761. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1762. sky2_rx_stop(sky2);
  1763. sky2_rx_clean(sky2);
  1764. dev->mtu = new_mtu;
  1765. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1766. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1767. if (dev->mtu > ETH_DATA_LEN)
  1768. mode |= GM_SMOD_JUMBO_ENA;
  1769. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1770. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1771. err = sky2_rx_start(sky2);
  1772. sky2_write32(hw, B0_IMSK, imask);
  1773. sky2_read32(hw, B0_Y2_SP_LISR);
  1774. napi_enable(&hw->napi);
  1775. if (err)
  1776. dev_close(dev);
  1777. else {
  1778. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1779. netif_wake_queue(dev);
  1780. }
  1781. return err;
  1782. }
  1783. /* For small just reuse existing skb for next receive */
  1784. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1785. const struct rx_ring_info *re,
  1786. unsigned length)
  1787. {
  1788. struct sk_buff *skb;
  1789. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1790. if (likely(skb)) {
  1791. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1792. length, PCI_DMA_FROMDEVICE);
  1793. skb_copy_from_linear_data(re->skb, skb->data, length);
  1794. skb->ip_summed = re->skb->ip_summed;
  1795. skb->csum = re->skb->csum;
  1796. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1797. length, PCI_DMA_FROMDEVICE);
  1798. re->skb->ip_summed = CHECKSUM_NONE;
  1799. skb_put(skb, length);
  1800. }
  1801. return skb;
  1802. }
  1803. /* Adjust length of skb with fragments to match received data */
  1804. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1805. unsigned int length)
  1806. {
  1807. int i, num_frags;
  1808. unsigned int size;
  1809. /* put header into skb */
  1810. size = min(length, hdr_space);
  1811. skb->tail += size;
  1812. skb->len += size;
  1813. length -= size;
  1814. num_frags = skb_shinfo(skb)->nr_frags;
  1815. for (i = 0; i < num_frags; i++) {
  1816. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1817. if (length == 0) {
  1818. /* don't need this page */
  1819. __free_page(frag->page);
  1820. --skb_shinfo(skb)->nr_frags;
  1821. } else {
  1822. size = min(length, (unsigned) PAGE_SIZE);
  1823. frag->size = size;
  1824. skb->data_len += size;
  1825. skb->truesize += size;
  1826. skb->len += size;
  1827. length -= size;
  1828. }
  1829. }
  1830. }
  1831. /* Normal packet - take skb from ring element and put in a new one */
  1832. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1833. struct rx_ring_info *re,
  1834. unsigned int length)
  1835. {
  1836. struct sk_buff *skb, *nskb;
  1837. unsigned hdr_space = sky2->rx_data_size;
  1838. /* Don't be tricky about reusing pages (yet) */
  1839. nskb = sky2_rx_alloc(sky2);
  1840. if (unlikely(!nskb))
  1841. return NULL;
  1842. skb = re->skb;
  1843. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1844. prefetch(skb->data);
  1845. re->skb = nskb;
  1846. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1847. dev_kfree_skb(nskb);
  1848. re->skb = skb;
  1849. return NULL;
  1850. }
  1851. if (skb_shinfo(skb)->nr_frags)
  1852. skb_put_frags(skb, hdr_space, length);
  1853. else
  1854. skb_put(skb, length);
  1855. return skb;
  1856. }
  1857. /*
  1858. * Receive one packet.
  1859. * For larger packets, get new buffer.
  1860. */
  1861. static struct sk_buff *sky2_receive(struct net_device *dev,
  1862. u16 length, u32 status)
  1863. {
  1864. struct sky2_port *sky2 = netdev_priv(dev);
  1865. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1866. struct sk_buff *skb = NULL;
  1867. u16 count = (status & GMR_FS_LEN) >> 16;
  1868. #ifdef SKY2_VLAN_TAG_USED
  1869. /* Account for vlan tag */
  1870. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1871. count -= VLAN_HLEN;
  1872. #endif
  1873. if (unlikely(netif_msg_rx_status(sky2)))
  1874. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1875. dev->name, sky2->rx_next, status, length);
  1876. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1877. prefetch(sky2->rx_ring + sky2->rx_next);
  1878. /* This chip has hardware problems that generates bogus status.
  1879. * So do only marginal checking and expect higher level protocols
  1880. * to handle crap frames.
  1881. */
  1882. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1883. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1884. length != count)
  1885. goto okay;
  1886. if (status & GMR_FS_ANY_ERR)
  1887. goto error;
  1888. if (!(status & GMR_FS_RX_OK))
  1889. goto resubmit;
  1890. /* if length reported by DMA does not match PHY, packet was truncated */
  1891. if (length != count)
  1892. goto len_error;
  1893. okay:
  1894. if (length < copybreak)
  1895. skb = receive_copy(sky2, re, length);
  1896. else
  1897. skb = receive_new(sky2, re, length);
  1898. resubmit:
  1899. sky2_rx_submit(sky2, re);
  1900. return skb;
  1901. len_error:
  1902. /* Truncation of overlength packets
  1903. causes PHY length to not match MAC length */
  1904. ++dev->stats.rx_length_errors;
  1905. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1906. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1907. dev->name, status, length);
  1908. goto resubmit;
  1909. error:
  1910. ++dev->stats.rx_errors;
  1911. if (status & GMR_FS_RX_FF_OV) {
  1912. dev->stats.rx_over_errors++;
  1913. goto resubmit;
  1914. }
  1915. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1916. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1917. dev->name, status, length);
  1918. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1919. dev->stats.rx_length_errors++;
  1920. if (status & GMR_FS_FRAGMENT)
  1921. dev->stats.rx_frame_errors++;
  1922. if (status & GMR_FS_CRC_ERR)
  1923. dev->stats.rx_crc_errors++;
  1924. goto resubmit;
  1925. }
  1926. /* Transmit complete */
  1927. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1928. {
  1929. struct sky2_port *sky2 = netdev_priv(dev);
  1930. if (netif_running(dev))
  1931. sky2_tx_complete(sky2, last);
  1932. }
  1933. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1934. u32 status, struct sk_buff *skb)
  1935. {
  1936. #ifdef SKY2_VLAN_TAG_USED
  1937. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1938. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1939. if (skb->ip_summed == CHECKSUM_NONE)
  1940. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  1941. else
  1942. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  1943. vlan_tag, skb);
  1944. return;
  1945. }
  1946. #endif
  1947. if (skb->ip_summed == CHECKSUM_NONE)
  1948. netif_receive_skb(skb);
  1949. else
  1950. napi_gro_receive(&sky2->hw->napi, skb);
  1951. }
  1952. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  1953. unsigned packets, unsigned bytes)
  1954. {
  1955. if (packets) {
  1956. struct net_device *dev = hw->dev[port];
  1957. dev->stats.rx_packets += packets;
  1958. dev->stats.rx_bytes += bytes;
  1959. dev->last_rx = jiffies;
  1960. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  1961. }
  1962. }
  1963. /* Process status response ring */
  1964. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1965. {
  1966. int work_done = 0;
  1967. unsigned int total_bytes[2] = { 0 };
  1968. unsigned int total_packets[2] = { 0 };
  1969. rmb();
  1970. do {
  1971. struct sky2_port *sky2;
  1972. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1973. unsigned port;
  1974. struct net_device *dev;
  1975. struct sk_buff *skb;
  1976. u32 status;
  1977. u16 length;
  1978. u8 opcode = le->opcode;
  1979. if (!(opcode & HW_OWNER))
  1980. break;
  1981. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1982. port = le->css & CSS_LINK_BIT;
  1983. dev = hw->dev[port];
  1984. sky2 = netdev_priv(dev);
  1985. length = le16_to_cpu(le->length);
  1986. status = le32_to_cpu(le->status);
  1987. le->opcode = 0;
  1988. switch (opcode & ~HW_OWNER) {
  1989. case OP_RXSTAT:
  1990. total_packets[port]++;
  1991. total_bytes[port] += length;
  1992. skb = sky2_receive(dev, length, status);
  1993. if (unlikely(!skb)) {
  1994. dev->stats.rx_dropped++;
  1995. break;
  1996. }
  1997. /* This chip reports checksum status differently */
  1998. if (hw->flags & SKY2_HW_NEW_LE) {
  1999. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  2000. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2001. (le->css & CSS_TCPUDPCSOK))
  2002. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2003. else
  2004. skb->ip_summed = CHECKSUM_NONE;
  2005. }
  2006. skb->protocol = eth_type_trans(skb, dev);
  2007. sky2_skb_rx(sky2, status, skb);
  2008. /* Stop after net poll weight */
  2009. if (++work_done >= to_do)
  2010. goto exit_loop;
  2011. break;
  2012. #ifdef SKY2_VLAN_TAG_USED
  2013. case OP_RXVLAN:
  2014. sky2->rx_tag = length;
  2015. break;
  2016. case OP_RXCHKSVLAN:
  2017. sky2->rx_tag = length;
  2018. /* fall through */
  2019. #endif
  2020. case OP_RXCHKS:
  2021. if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2022. break;
  2023. /* If this happens then driver assuming wrong format */
  2024. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  2025. if (net_ratelimit())
  2026. printk(KERN_NOTICE "%s: unexpected"
  2027. " checksum status\n",
  2028. dev->name);
  2029. break;
  2030. }
  2031. /* Both checksum counters are programmed to start at
  2032. * the same offset, so unless there is a problem they
  2033. * should match. This failure is an early indication that
  2034. * hardware receive checksumming won't work.
  2035. */
  2036. if (likely(status >> 16 == (status & 0xffff))) {
  2037. skb = sky2->rx_ring[sky2->rx_next].skb;
  2038. skb->ip_summed = CHECKSUM_COMPLETE;
  2039. skb->csum = le16_to_cpu(status);
  2040. } else {
  2041. printk(KERN_NOTICE PFX "%s: hardware receive "
  2042. "checksum problem (status = %#x)\n",
  2043. dev->name, status);
  2044. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2045. sky2_write32(sky2->hw,
  2046. Q_ADDR(rxqaddr[port], Q_CSR),
  2047. BMU_DIS_RX_CHKSUM);
  2048. }
  2049. break;
  2050. case OP_TXINDEXLE:
  2051. /* TX index reports status for both ports */
  2052. sky2_tx_done(hw->dev[0], status & 0xfff);
  2053. if (hw->dev[1])
  2054. sky2_tx_done(hw->dev[1],
  2055. ((status >> 24) & 0xff)
  2056. | (u16)(length & 0xf) << 8);
  2057. break;
  2058. default:
  2059. if (net_ratelimit())
  2060. printk(KERN_WARNING PFX
  2061. "unknown status opcode 0x%x\n", opcode);
  2062. }
  2063. } while (hw->st_idx != idx);
  2064. /* Fully processed status ring so clear irq */
  2065. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2066. exit_loop:
  2067. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2068. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2069. return work_done;
  2070. }
  2071. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2072. {
  2073. struct net_device *dev = hw->dev[port];
  2074. if (net_ratelimit())
  2075. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2076. dev->name, status);
  2077. if (status & Y2_IS_PAR_RD1) {
  2078. if (net_ratelimit())
  2079. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2080. dev->name);
  2081. /* Clear IRQ */
  2082. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2083. }
  2084. if (status & Y2_IS_PAR_WR1) {
  2085. if (net_ratelimit())
  2086. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2087. dev->name);
  2088. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2089. }
  2090. if (status & Y2_IS_PAR_MAC1) {
  2091. if (net_ratelimit())
  2092. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2093. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2094. }
  2095. if (status & Y2_IS_PAR_RX1) {
  2096. if (net_ratelimit())
  2097. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2098. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2099. }
  2100. if (status & Y2_IS_TCP_TXA1) {
  2101. if (net_ratelimit())
  2102. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2103. dev->name);
  2104. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2105. }
  2106. }
  2107. static void sky2_hw_intr(struct sky2_hw *hw)
  2108. {
  2109. struct pci_dev *pdev = hw->pdev;
  2110. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2111. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2112. status &= hwmsk;
  2113. if (status & Y2_IS_TIST_OV)
  2114. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2115. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2116. u16 pci_err;
  2117. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2118. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2119. if (net_ratelimit())
  2120. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2121. pci_err);
  2122. sky2_pci_write16(hw, PCI_STATUS,
  2123. pci_err | PCI_STATUS_ERROR_BITS);
  2124. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2125. }
  2126. if (status & Y2_IS_PCI_EXP) {
  2127. /* PCI-Express uncorrectable Error occurred */
  2128. u32 err;
  2129. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2130. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2131. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2132. 0xfffffffful);
  2133. if (net_ratelimit())
  2134. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2135. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2136. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2137. }
  2138. if (status & Y2_HWE_L1_MASK)
  2139. sky2_hw_error(hw, 0, status);
  2140. status >>= 8;
  2141. if (status & Y2_HWE_L1_MASK)
  2142. sky2_hw_error(hw, 1, status);
  2143. }
  2144. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2145. {
  2146. struct net_device *dev = hw->dev[port];
  2147. struct sky2_port *sky2 = netdev_priv(dev);
  2148. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2149. if (netif_msg_intr(sky2))
  2150. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2151. dev->name, status);
  2152. if (status & GM_IS_RX_CO_OV)
  2153. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2154. if (status & GM_IS_TX_CO_OV)
  2155. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2156. if (status & GM_IS_RX_FF_OR) {
  2157. ++dev->stats.rx_fifo_errors;
  2158. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2159. }
  2160. if (status & GM_IS_TX_FF_UR) {
  2161. ++dev->stats.tx_fifo_errors;
  2162. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2163. }
  2164. }
  2165. /* This should never happen it is a bug. */
  2166. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2167. {
  2168. struct net_device *dev = hw->dev[port];
  2169. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2170. dev_err(&hw->pdev->dev, PFX
  2171. "%s: descriptor error q=%#x get=%u put=%u\n",
  2172. dev->name, (unsigned) q, (unsigned) idx,
  2173. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2174. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2175. }
  2176. static int sky2_rx_hung(struct net_device *dev)
  2177. {
  2178. struct sky2_port *sky2 = netdev_priv(dev);
  2179. struct sky2_hw *hw = sky2->hw;
  2180. unsigned port = sky2->port;
  2181. unsigned rxq = rxqaddr[port];
  2182. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2183. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2184. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2185. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2186. /* If idle and MAC or PCI is stuck */
  2187. if (sky2->check.last == dev->last_rx &&
  2188. ((mac_rp == sky2->check.mac_rp &&
  2189. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2190. /* Check if the PCI RX hang */
  2191. (fifo_rp == sky2->check.fifo_rp &&
  2192. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2193. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2194. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2195. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2196. return 1;
  2197. } else {
  2198. sky2->check.last = dev->last_rx;
  2199. sky2->check.mac_rp = mac_rp;
  2200. sky2->check.mac_lev = mac_lev;
  2201. sky2->check.fifo_rp = fifo_rp;
  2202. sky2->check.fifo_lev = fifo_lev;
  2203. return 0;
  2204. }
  2205. }
  2206. static void sky2_watchdog(unsigned long arg)
  2207. {
  2208. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2209. /* Check for lost IRQ once a second */
  2210. if (sky2_read32(hw, B0_ISRC)) {
  2211. napi_schedule(&hw->napi);
  2212. } else {
  2213. int i, active = 0;
  2214. for (i = 0; i < hw->ports; i++) {
  2215. struct net_device *dev = hw->dev[i];
  2216. if (!netif_running(dev))
  2217. continue;
  2218. ++active;
  2219. /* For chips with Rx FIFO, check if stuck */
  2220. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2221. sky2_rx_hung(dev)) {
  2222. pr_info(PFX "%s: receiver hang detected\n",
  2223. dev->name);
  2224. schedule_work(&hw->restart_work);
  2225. return;
  2226. }
  2227. }
  2228. if (active == 0)
  2229. return;
  2230. }
  2231. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2232. }
  2233. /* Hardware/software error handling */
  2234. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2235. {
  2236. if (net_ratelimit())
  2237. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2238. if (status & Y2_IS_HW_ERR)
  2239. sky2_hw_intr(hw);
  2240. if (status & Y2_IS_IRQ_MAC1)
  2241. sky2_mac_intr(hw, 0);
  2242. if (status & Y2_IS_IRQ_MAC2)
  2243. sky2_mac_intr(hw, 1);
  2244. if (status & Y2_IS_CHK_RX1)
  2245. sky2_le_error(hw, 0, Q_R1);
  2246. if (status & Y2_IS_CHK_RX2)
  2247. sky2_le_error(hw, 1, Q_R2);
  2248. if (status & Y2_IS_CHK_TXA1)
  2249. sky2_le_error(hw, 0, Q_XA1);
  2250. if (status & Y2_IS_CHK_TXA2)
  2251. sky2_le_error(hw, 1, Q_XA2);
  2252. }
  2253. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2254. {
  2255. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2256. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2257. int work_done = 0;
  2258. u16 idx;
  2259. if (unlikely(status & Y2_IS_ERROR))
  2260. sky2_err_intr(hw, status);
  2261. if (status & Y2_IS_IRQ_PHY1)
  2262. sky2_phy_intr(hw, 0);
  2263. if (status & Y2_IS_IRQ_PHY2)
  2264. sky2_phy_intr(hw, 1);
  2265. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2266. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2267. if (work_done >= work_limit)
  2268. goto done;
  2269. }
  2270. napi_complete(napi);
  2271. sky2_read32(hw, B0_Y2_SP_LISR);
  2272. done:
  2273. return work_done;
  2274. }
  2275. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2276. {
  2277. struct sky2_hw *hw = dev_id;
  2278. u32 status;
  2279. /* Reading this mask interrupts as side effect */
  2280. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2281. if (status == 0 || status == ~0)
  2282. return IRQ_NONE;
  2283. prefetch(&hw->st_le[hw->st_idx]);
  2284. napi_schedule(&hw->napi);
  2285. return IRQ_HANDLED;
  2286. }
  2287. #ifdef CONFIG_NET_POLL_CONTROLLER
  2288. static void sky2_netpoll(struct net_device *dev)
  2289. {
  2290. struct sky2_port *sky2 = netdev_priv(dev);
  2291. napi_schedule(&sky2->hw->napi);
  2292. }
  2293. #endif
  2294. /* Chip internal frequency for clock calculations */
  2295. static u32 sky2_mhz(const struct sky2_hw *hw)
  2296. {
  2297. switch (hw->chip_id) {
  2298. case CHIP_ID_YUKON_EC:
  2299. case CHIP_ID_YUKON_EC_U:
  2300. case CHIP_ID_YUKON_EX:
  2301. case CHIP_ID_YUKON_SUPR:
  2302. case CHIP_ID_YUKON_UL_2:
  2303. return 125;
  2304. case CHIP_ID_YUKON_FE:
  2305. return 100;
  2306. case CHIP_ID_YUKON_FE_P:
  2307. return 50;
  2308. case CHIP_ID_YUKON_XL:
  2309. return 156;
  2310. default:
  2311. BUG();
  2312. }
  2313. }
  2314. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2315. {
  2316. return sky2_mhz(hw) * us;
  2317. }
  2318. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2319. {
  2320. return clk / sky2_mhz(hw);
  2321. }
  2322. static int __devinit sky2_init(struct sky2_hw *hw)
  2323. {
  2324. u8 t8;
  2325. /* Enable all clocks and check for bad PCI access */
  2326. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2327. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2328. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2329. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2330. switch(hw->chip_id) {
  2331. case CHIP_ID_YUKON_XL:
  2332. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2333. break;
  2334. case CHIP_ID_YUKON_EC_U:
  2335. hw->flags = SKY2_HW_GIGABIT
  2336. | SKY2_HW_NEWER_PHY
  2337. | SKY2_HW_ADV_POWER_CTL;
  2338. break;
  2339. case CHIP_ID_YUKON_EX:
  2340. hw->flags = SKY2_HW_GIGABIT
  2341. | SKY2_HW_NEWER_PHY
  2342. | SKY2_HW_NEW_LE
  2343. | SKY2_HW_ADV_POWER_CTL;
  2344. /* New transmit checksum */
  2345. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2346. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2347. break;
  2348. case CHIP_ID_YUKON_EC:
  2349. /* This rev is really old, and requires untested workarounds */
  2350. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2351. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2352. return -EOPNOTSUPP;
  2353. }
  2354. hw->flags = SKY2_HW_GIGABIT;
  2355. break;
  2356. case CHIP_ID_YUKON_FE:
  2357. break;
  2358. case CHIP_ID_YUKON_FE_P:
  2359. hw->flags = SKY2_HW_NEWER_PHY
  2360. | SKY2_HW_NEW_LE
  2361. | SKY2_HW_AUTO_TX_SUM
  2362. | SKY2_HW_ADV_POWER_CTL;
  2363. break;
  2364. case CHIP_ID_YUKON_SUPR:
  2365. hw->flags = SKY2_HW_GIGABIT
  2366. | SKY2_HW_NEWER_PHY
  2367. | SKY2_HW_NEW_LE
  2368. | SKY2_HW_AUTO_TX_SUM
  2369. | SKY2_HW_ADV_POWER_CTL;
  2370. break;
  2371. case CHIP_ID_YUKON_UL_2:
  2372. hw->flags = SKY2_HW_GIGABIT
  2373. | SKY2_HW_ADV_POWER_CTL;
  2374. break;
  2375. default:
  2376. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2377. hw->chip_id);
  2378. return -EOPNOTSUPP;
  2379. }
  2380. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2381. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2382. hw->flags |= SKY2_HW_FIBRE_PHY;
  2383. hw->ports = 1;
  2384. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2385. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2386. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2387. ++hw->ports;
  2388. }
  2389. if (sky2_read8(hw, B2_E_0))
  2390. hw->flags |= SKY2_HW_RAM_BUFFER;
  2391. return 0;
  2392. }
  2393. static void sky2_reset(struct sky2_hw *hw)
  2394. {
  2395. struct pci_dev *pdev = hw->pdev;
  2396. u16 status;
  2397. int i, cap;
  2398. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2399. /* disable ASF */
  2400. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2401. status = sky2_read16(hw, HCU_CCSR);
  2402. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2403. HCU_CCSR_UC_STATE_MSK);
  2404. sky2_write16(hw, HCU_CCSR, status);
  2405. } else
  2406. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2407. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2408. /* do a SW reset */
  2409. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2410. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2411. /* allow writes to PCI config */
  2412. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2413. /* clear PCI errors, if any */
  2414. status = sky2_pci_read16(hw, PCI_STATUS);
  2415. status |= PCI_STATUS_ERROR_BITS;
  2416. sky2_pci_write16(hw, PCI_STATUS, status);
  2417. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2418. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2419. if (cap) {
  2420. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2421. 0xfffffffful);
  2422. /* If error bit is stuck on ignore it */
  2423. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2424. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2425. else
  2426. hwe_mask |= Y2_IS_PCI_EXP;
  2427. }
  2428. sky2_power_on(hw);
  2429. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2430. for (i = 0; i < hw->ports; i++) {
  2431. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2432. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2433. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2434. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2435. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2436. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2437. | GMC_BYP_RETR_ON);
  2438. }
  2439. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2440. /* enable MACSec clock gating */
  2441. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2442. }
  2443. /* Clear I2C IRQ noise */
  2444. sky2_write32(hw, B2_I2C_IRQ, 1);
  2445. /* turn off hardware timer (unused) */
  2446. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2447. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2448. /* Turn off descriptor polling */
  2449. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2450. /* Turn off receive timestamp */
  2451. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2452. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2453. /* enable the Tx Arbiters */
  2454. for (i = 0; i < hw->ports; i++)
  2455. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2456. /* Initialize ram interface */
  2457. for (i = 0; i < hw->ports; i++) {
  2458. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2459. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2460. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2461. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2462. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2463. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2464. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2465. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2466. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2467. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2468. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2469. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2470. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2471. }
  2472. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2473. for (i = 0; i < hw->ports; i++)
  2474. sky2_gmac_reset(hw, i);
  2475. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2476. hw->st_idx = 0;
  2477. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2478. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2479. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2480. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2481. /* Set the list last index */
  2482. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2483. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2484. sky2_write8(hw, STAT_FIFO_WM, 16);
  2485. /* set Status-FIFO ISR watermark */
  2486. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2487. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2488. else
  2489. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2490. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2491. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2492. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2493. /* enable status unit */
  2494. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2495. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2496. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2497. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2498. }
  2499. /* Take device down (offline).
  2500. * Equivalent to doing dev_stop() but this does not
  2501. * inform upper layers of the transistion.
  2502. */
  2503. static void sky2_detach(struct net_device *dev)
  2504. {
  2505. if (netif_running(dev)) {
  2506. netif_device_detach(dev); /* stop txq */
  2507. sky2_down(dev);
  2508. }
  2509. }
  2510. /* Bring device back after doing sky2_detach */
  2511. static int sky2_reattach(struct net_device *dev)
  2512. {
  2513. int err = 0;
  2514. if (netif_running(dev)) {
  2515. err = sky2_up(dev);
  2516. if (err) {
  2517. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2518. dev->name, err);
  2519. dev_close(dev);
  2520. } else {
  2521. netif_device_attach(dev);
  2522. sky2_set_multicast(dev);
  2523. }
  2524. }
  2525. return err;
  2526. }
  2527. static void sky2_restart(struct work_struct *work)
  2528. {
  2529. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2530. int i;
  2531. rtnl_lock();
  2532. for (i = 0; i < hw->ports; i++)
  2533. sky2_detach(hw->dev[i]);
  2534. napi_disable(&hw->napi);
  2535. sky2_write32(hw, B0_IMSK, 0);
  2536. sky2_reset(hw);
  2537. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2538. napi_enable(&hw->napi);
  2539. for (i = 0; i < hw->ports; i++)
  2540. sky2_reattach(hw->dev[i]);
  2541. rtnl_unlock();
  2542. }
  2543. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2544. {
  2545. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2546. }
  2547. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2548. {
  2549. const struct sky2_port *sky2 = netdev_priv(dev);
  2550. wol->supported = sky2_wol_supported(sky2->hw);
  2551. wol->wolopts = sky2->wol;
  2552. }
  2553. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2554. {
  2555. struct sky2_port *sky2 = netdev_priv(dev);
  2556. struct sky2_hw *hw = sky2->hw;
  2557. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2558. || !device_can_wakeup(&hw->pdev->dev))
  2559. return -EOPNOTSUPP;
  2560. sky2->wol = wol->wolopts;
  2561. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2562. hw->chip_id == CHIP_ID_YUKON_EX ||
  2563. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2564. sky2_write32(hw, B0_CTST, sky2->wol
  2565. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2566. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2567. if (!netif_running(dev))
  2568. sky2_wol_init(sky2);
  2569. return 0;
  2570. }
  2571. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2572. {
  2573. if (sky2_is_copper(hw)) {
  2574. u32 modes = SUPPORTED_10baseT_Half
  2575. | SUPPORTED_10baseT_Full
  2576. | SUPPORTED_100baseT_Half
  2577. | SUPPORTED_100baseT_Full
  2578. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2579. if (hw->flags & SKY2_HW_GIGABIT)
  2580. modes |= SUPPORTED_1000baseT_Half
  2581. | SUPPORTED_1000baseT_Full;
  2582. return modes;
  2583. } else
  2584. return SUPPORTED_1000baseT_Half
  2585. | SUPPORTED_1000baseT_Full
  2586. | SUPPORTED_Autoneg
  2587. | SUPPORTED_FIBRE;
  2588. }
  2589. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2590. {
  2591. struct sky2_port *sky2 = netdev_priv(dev);
  2592. struct sky2_hw *hw = sky2->hw;
  2593. ecmd->transceiver = XCVR_INTERNAL;
  2594. ecmd->supported = sky2_supported_modes(hw);
  2595. ecmd->phy_address = PHY_ADDR_MARV;
  2596. if (sky2_is_copper(hw)) {
  2597. ecmd->port = PORT_TP;
  2598. ecmd->speed = sky2->speed;
  2599. } else {
  2600. ecmd->speed = SPEED_1000;
  2601. ecmd->port = PORT_FIBRE;
  2602. }
  2603. ecmd->advertising = sky2->advertising;
  2604. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2605. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2606. ecmd->duplex = sky2->duplex;
  2607. return 0;
  2608. }
  2609. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2610. {
  2611. struct sky2_port *sky2 = netdev_priv(dev);
  2612. const struct sky2_hw *hw = sky2->hw;
  2613. u32 supported = sky2_supported_modes(hw);
  2614. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2615. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2616. ecmd->advertising = supported;
  2617. sky2->duplex = -1;
  2618. sky2->speed = -1;
  2619. } else {
  2620. u32 setting;
  2621. switch (ecmd->speed) {
  2622. case SPEED_1000:
  2623. if (ecmd->duplex == DUPLEX_FULL)
  2624. setting = SUPPORTED_1000baseT_Full;
  2625. else if (ecmd->duplex == DUPLEX_HALF)
  2626. setting = SUPPORTED_1000baseT_Half;
  2627. else
  2628. return -EINVAL;
  2629. break;
  2630. case SPEED_100:
  2631. if (ecmd->duplex == DUPLEX_FULL)
  2632. setting = SUPPORTED_100baseT_Full;
  2633. else if (ecmd->duplex == DUPLEX_HALF)
  2634. setting = SUPPORTED_100baseT_Half;
  2635. else
  2636. return -EINVAL;
  2637. break;
  2638. case SPEED_10:
  2639. if (ecmd->duplex == DUPLEX_FULL)
  2640. setting = SUPPORTED_10baseT_Full;
  2641. else if (ecmd->duplex == DUPLEX_HALF)
  2642. setting = SUPPORTED_10baseT_Half;
  2643. else
  2644. return -EINVAL;
  2645. break;
  2646. default:
  2647. return -EINVAL;
  2648. }
  2649. if ((setting & supported) == 0)
  2650. return -EINVAL;
  2651. sky2->speed = ecmd->speed;
  2652. sky2->duplex = ecmd->duplex;
  2653. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2654. }
  2655. sky2->advertising = ecmd->advertising;
  2656. if (netif_running(dev)) {
  2657. sky2_phy_reinit(sky2);
  2658. sky2_set_multicast(dev);
  2659. }
  2660. return 0;
  2661. }
  2662. static void sky2_get_drvinfo(struct net_device *dev,
  2663. struct ethtool_drvinfo *info)
  2664. {
  2665. struct sky2_port *sky2 = netdev_priv(dev);
  2666. strcpy(info->driver, DRV_NAME);
  2667. strcpy(info->version, DRV_VERSION);
  2668. strcpy(info->fw_version, "N/A");
  2669. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2670. }
  2671. static const struct sky2_stat {
  2672. char name[ETH_GSTRING_LEN];
  2673. u16 offset;
  2674. } sky2_stats[] = {
  2675. { "tx_bytes", GM_TXO_OK_HI },
  2676. { "rx_bytes", GM_RXO_OK_HI },
  2677. { "tx_broadcast", GM_TXF_BC_OK },
  2678. { "rx_broadcast", GM_RXF_BC_OK },
  2679. { "tx_multicast", GM_TXF_MC_OK },
  2680. { "rx_multicast", GM_RXF_MC_OK },
  2681. { "tx_unicast", GM_TXF_UC_OK },
  2682. { "rx_unicast", GM_RXF_UC_OK },
  2683. { "tx_mac_pause", GM_TXF_MPAUSE },
  2684. { "rx_mac_pause", GM_RXF_MPAUSE },
  2685. { "collisions", GM_TXF_COL },
  2686. { "late_collision",GM_TXF_LAT_COL },
  2687. { "aborted", GM_TXF_ABO_COL },
  2688. { "single_collisions", GM_TXF_SNG_COL },
  2689. { "multi_collisions", GM_TXF_MUL_COL },
  2690. { "rx_short", GM_RXF_SHT },
  2691. { "rx_runt", GM_RXE_FRAG },
  2692. { "rx_64_byte_packets", GM_RXF_64B },
  2693. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2694. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2695. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2696. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2697. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2698. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2699. { "rx_too_long", GM_RXF_LNG_ERR },
  2700. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2701. { "rx_jabber", GM_RXF_JAB_PKT },
  2702. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2703. { "tx_64_byte_packets", GM_TXF_64B },
  2704. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2705. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2706. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2707. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2708. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2709. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2710. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2711. };
  2712. static u32 sky2_get_rx_csum(struct net_device *dev)
  2713. {
  2714. struct sky2_port *sky2 = netdev_priv(dev);
  2715. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2716. }
  2717. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2718. {
  2719. struct sky2_port *sky2 = netdev_priv(dev);
  2720. if (data)
  2721. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2722. else
  2723. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2724. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2725. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2726. return 0;
  2727. }
  2728. static u32 sky2_get_msglevel(struct net_device *netdev)
  2729. {
  2730. struct sky2_port *sky2 = netdev_priv(netdev);
  2731. return sky2->msg_enable;
  2732. }
  2733. static int sky2_nway_reset(struct net_device *dev)
  2734. {
  2735. struct sky2_port *sky2 = netdev_priv(dev);
  2736. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2737. return -EINVAL;
  2738. sky2_phy_reinit(sky2);
  2739. sky2_set_multicast(dev);
  2740. return 0;
  2741. }
  2742. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2743. {
  2744. struct sky2_hw *hw = sky2->hw;
  2745. unsigned port = sky2->port;
  2746. int i;
  2747. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2748. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2749. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2750. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2751. for (i = 2; i < count; i++)
  2752. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2753. }
  2754. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2755. {
  2756. struct sky2_port *sky2 = netdev_priv(netdev);
  2757. sky2->msg_enable = value;
  2758. }
  2759. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2760. {
  2761. switch (sset) {
  2762. case ETH_SS_STATS:
  2763. return ARRAY_SIZE(sky2_stats);
  2764. default:
  2765. return -EOPNOTSUPP;
  2766. }
  2767. }
  2768. static void sky2_get_ethtool_stats(struct net_device *dev,
  2769. struct ethtool_stats *stats, u64 * data)
  2770. {
  2771. struct sky2_port *sky2 = netdev_priv(dev);
  2772. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2773. }
  2774. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2775. {
  2776. int i;
  2777. switch (stringset) {
  2778. case ETH_SS_STATS:
  2779. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2780. memcpy(data + i * ETH_GSTRING_LEN,
  2781. sky2_stats[i].name, ETH_GSTRING_LEN);
  2782. break;
  2783. }
  2784. }
  2785. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2786. {
  2787. struct sky2_port *sky2 = netdev_priv(dev);
  2788. struct sky2_hw *hw = sky2->hw;
  2789. unsigned port = sky2->port;
  2790. const struct sockaddr *addr = p;
  2791. if (!is_valid_ether_addr(addr->sa_data))
  2792. return -EADDRNOTAVAIL;
  2793. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2794. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2795. dev->dev_addr, ETH_ALEN);
  2796. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2797. dev->dev_addr, ETH_ALEN);
  2798. /* virtual address for data */
  2799. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2800. /* physical address: used for pause frames */
  2801. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2802. return 0;
  2803. }
  2804. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2805. {
  2806. u32 bit;
  2807. bit = ether_crc(ETH_ALEN, addr) & 63;
  2808. filter[bit >> 3] |= 1 << (bit & 7);
  2809. }
  2810. static void sky2_set_multicast(struct net_device *dev)
  2811. {
  2812. struct sky2_port *sky2 = netdev_priv(dev);
  2813. struct sky2_hw *hw = sky2->hw;
  2814. unsigned port = sky2->port;
  2815. struct dev_mc_list *list = dev->mc_list;
  2816. u16 reg;
  2817. u8 filter[8];
  2818. int rx_pause;
  2819. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2820. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2821. memset(filter, 0, sizeof(filter));
  2822. reg = gma_read16(hw, port, GM_RX_CTRL);
  2823. reg |= GM_RXCR_UCF_ENA;
  2824. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2825. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2826. else if (dev->flags & IFF_ALLMULTI)
  2827. memset(filter, 0xff, sizeof(filter));
  2828. else if (dev->mc_count == 0 && !rx_pause)
  2829. reg &= ~GM_RXCR_MCF_ENA;
  2830. else {
  2831. int i;
  2832. reg |= GM_RXCR_MCF_ENA;
  2833. if (rx_pause)
  2834. sky2_add_filter(filter, pause_mc_addr);
  2835. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2836. sky2_add_filter(filter, list->dmi_addr);
  2837. }
  2838. gma_write16(hw, port, GM_MC_ADDR_H1,
  2839. (u16) filter[0] | ((u16) filter[1] << 8));
  2840. gma_write16(hw, port, GM_MC_ADDR_H2,
  2841. (u16) filter[2] | ((u16) filter[3] << 8));
  2842. gma_write16(hw, port, GM_MC_ADDR_H3,
  2843. (u16) filter[4] | ((u16) filter[5] << 8));
  2844. gma_write16(hw, port, GM_MC_ADDR_H4,
  2845. (u16) filter[6] | ((u16) filter[7] << 8));
  2846. gma_write16(hw, port, GM_RX_CTRL, reg);
  2847. }
  2848. /* Can have one global because blinking is controlled by
  2849. * ethtool and that is always under RTNL mutex
  2850. */
  2851. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2852. {
  2853. struct sky2_hw *hw = sky2->hw;
  2854. unsigned port = sky2->port;
  2855. spin_lock_bh(&sky2->phy_lock);
  2856. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2857. hw->chip_id == CHIP_ID_YUKON_EX ||
  2858. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2859. u16 pg;
  2860. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2861. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2862. switch (mode) {
  2863. case MO_LED_OFF:
  2864. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2865. PHY_M_LEDC_LOS_CTRL(8) |
  2866. PHY_M_LEDC_INIT_CTRL(8) |
  2867. PHY_M_LEDC_STA1_CTRL(8) |
  2868. PHY_M_LEDC_STA0_CTRL(8));
  2869. break;
  2870. case MO_LED_ON:
  2871. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2872. PHY_M_LEDC_LOS_CTRL(9) |
  2873. PHY_M_LEDC_INIT_CTRL(9) |
  2874. PHY_M_LEDC_STA1_CTRL(9) |
  2875. PHY_M_LEDC_STA0_CTRL(9));
  2876. break;
  2877. case MO_LED_BLINK:
  2878. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2879. PHY_M_LEDC_LOS_CTRL(0xa) |
  2880. PHY_M_LEDC_INIT_CTRL(0xa) |
  2881. PHY_M_LEDC_STA1_CTRL(0xa) |
  2882. PHY_M_LEDC_STA0_CTRL(0xa));
  2883. break;
  2884. case MO_LED_NORM:
  2885. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2886. PHY_M_LEDC_LOS_CTRL(1) |
  2887. PHY_M_LEDC_INIT_CTRL(8) |
  2888. PHY_M_LEDC_STA1_CTRL(7) |
  2889. PHY_M_LEDC_STA0_CTRL(7));
  2890. }
  2891. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2892. } else
  2893. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2894. PHY_M_LED_MO_DUP(mode) |
  2895. PHY_M_LED_MO_10(mode) |
  2896. PHY_M_LED_MO_100(mode) |
  2897. PHY_M_LED_MO_1000(mode) |
  2898. PHY_M_LED_MO_RX(mode) |
  2899. PHY_M_LED_MO_TX(mode));
  2900. spin_unlock_bh(&sky2->phy_lock);
  2901. }
  2902. /* blink LED's for finding board */
  2903. static int sky2_phys_id(struct net_device *dev, u32 data)
  2904. {
  2905. struct sky2_port *sky2 = netdev_priv(dev);
  2906. unsigned int i;
  2907. if (data == 0)
  2908. data = UINT_MAX;
  2909. for (i = 0; i < data; i++) {
  2910. sky2_led(sky2, MO_LED_ON);
  2911. if (msleep_interruptible(500))
  2912. break;
  2913. sky2_led(sky2, MO_LED_OFF);
  2914. if (msleep_interruptible(500))
  2915. break;
  2916. }
  2917. sky2_led(sky2, MO_LED_NORM);
  2918. return 0;
  2919. }
  2920. static void sky2_get_pauseparam(struct net_device *dev,
  2921. struct ethtool_pauseparam *ecmd)
  2922. {
  2923. struct sky2_port *sky2 = netdev_priv(dev);
  2924. switch (sky2->flow_mode) {
  2925. case FC_NONE:
  2926. ecmd->tx_pause = ecmd->rx_pause = 0;
  2927. break;
  2928. case FC_TX:
  2929. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2930. break;
  2931. case FC_RX:
  2932. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2933. break;
  2934. case FC_BOTH:
  2935. ecmd->tx_pause = ecmd->rx_pause = 1;
  2936. }
  2937. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  2938. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2939. }
  2940. static int sky2_set_pauseparam(struct net_device *dev,
  2941. struct ethtool_pauseparam *ecmd)
  2942. {
  2943. struct sky2_port *sky2 = netdev_priv(dev);
  2944. if (ecmd->autoneg == AUTONEG_ENABLE)
  2945. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  2946. else
  2947. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  2948. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2949. if (netif_running(dev))
  2950. sky2_phy_reinit(sky2);
  2951. return 0;
  2952. }
  2953. static int sky2_get_coalesce(struct net_device *dev,
  2954. struct ethtool_coalesce *ecmd)
  2955. {
  2956. struct sky2_port *sky2 = netdev_priv(dev);
  2957. struct sky2_hw *hw = sky2->hw;
  2958. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2959. ecmd->tx_coalesce_usecs = 0;
  2960. else {
  2961. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2962. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2963. }
  2964. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2965. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2966. ecmd->rx_coalesce_usecs = 0;
  2967. else {
  2968. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2969. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2970. }
  2971. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2972. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2973. ecmd->rx_coalesce_usecs_irq = 0;
  2974. else {
  2975. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2976. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2977. }
  2978. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2979. return 0;
  2980. }
  2981. /* Note: this affect both ports */
  2982. static int sky2_set_coalesce(struct net_device *dev,
  2983. struct ethtool_coalesce *ecmd)
  2984. {
  2985. struct sky2_port *sky2 = netdev_priv(dev);
  2986. struct sky2_hw *hw = sky2->hw;
  2987. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2988. if (ecmd->tx_coalesce_usecs > tmax ||
  2989. ecmd->rx_coalesce_usecs > tmax ||
  2990. ecmd->rx_coalesce_usecs_irq > tmax)
  2991. return -EINVAL;
  2992. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  2993. return -EINVAL;
  2994. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2995. return -EINVAL;
  2996. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2997. return -EINVAL;
  2998. if (ecmd->tx_coalesce_usecs == 0)
  2999. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3000. else {
  3001. sky2_write32(hw, STAT_TX_TIMER_INI,
  3002. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3003. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3004. }
  3005. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3006. if (ecmd->rx_coalesce_usecs == 0)
  3007. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3008. else {
  3009. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3010. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3011. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3012. }
  3013. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3014. if (ecmd->rx_coalesce_usecs_irq == 0)
  3015. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3016. else {
  3017. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3018. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3019. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3020. }
  3021. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3022. return 0;
  3023. }
  3024. static void sky2_get_ringparam(struct net_device *dev,
  3025. struct ethtool_ringparam *ering)
  3026. {
  3027. struct sky2_port *sky2 = netdev_priv(dev);
  3028. ering->rx_max_pending = RX_MAX_PENDING;
  3029. ering->rx_mini_max_pending = 0;
  3030. ering->rx_jumbo_max_pending = 0;
  3031. ering->tx_max_pending = TX_MAX_PENDING;
  3032. ering->rx_pending = sky2->rx_pending;
  3033. ering->rx_mini_pending = 0;
  3034. ering->rx_jumbo_pending = 0;
  3035. ering->tx_pending = sky2->tx_pending;
  3036. }
  3037. static int sky2_set_ringparam(struct net_device *dev,
  3038. struct ethtool_ringparam *ering)
  3039. {
  3040. struct sky2_port *sky2 = netdev_priv(dev);
  3041. if (ering->rx_pending > RX_MAX_PENDING ||
  3042. ering->rx_pending < 8 ||
  3043. ering->tx_pending < TX_MIN_PENDING ||
  3044. ering->tx_pending > TX_MAX_PENDING)
  3045. return -EINVAL;
  3046. sky2_detach(dev);
  3047. sky2->rx_pending = ering->rx_pending;
  3048. sky2->tx_pending = ering->tx_pending;
  3049. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3050. return sky2_reattach(dev);
  3051. }
  3052. static int sky2_get_regs_len(struct net_device *dev)
  3053. {
  3054. return 0x4000;
  3055. }
  3056. /*
  3057. * Returns copy of control register region
  3058. * Note: ethtool_get_regs always provides full size (16k) buffer
  3059. */
  3060. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3061. void *p)
  3062. {
  3063. const struct sky2_port *sky2 = netdev_priv(dev);
  3064. const void __iomem *io = sky2->hw->regs;
  3065. unsigned int b;
  3066. regs->version = 1;
  3067. for (b = 0; b < 128; b++) {
  3068. /* This complicated switch statement is to make sure and
  3069. * only access regions that are unreserved.
  3070. * Some blocks are only valid on dual port cards.
  3071. * and block 3 has some special diagnostic registers that
  3072. * are poison.
  3073. */
  3074. switch (b) {
  3075. case 3:
  3076. /* skip diagnostic ram region */
  3077. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3078. break;
  3079. /* dual port cards only */
  3080. case 5: /* Tx Arbiter 2 */
  3081. case 9: /* RX2 */
  3082. case 14 ... 15: /* TX2 */
  3083. case 17: case 19: /* Ram Buffer 2 */
  3084. case 22 ... 23: /* Tx Ram Buffer 2 */
  3085. case 25: /* Rx MAC Fifo 1 */
  3086. case 27: /* Tx MAC Fifo 2 */
  3087. case 31: /* GPHY 2 */
  3088. case 40 ... 47: /* Pattern Ram 2 */
  3089. case 52: case 54: /* TCP Segmentation 2 */
  3090. case 112 ... 116: /* GMAC 2 */
  3091. if (sky2->hw->ports == 1)
  3092. goto reserved;
  3093. /* fall through */
  3094. case 0: /* Control */
  3095. case 2: /* Mac address */
  3096. case 4: /* Tx Arbiter 1 */
  3097. case 7: /* PCI express reg */
  3098. case 8: /* RX1 */
  3099. case 12 ... 13: /* TX1 */
  3100. case 16: case 18:/* Rx Ram Buffer 1 */
  3101. case 20 ... 21: /* Tx Ram Buffer 1 */
  3102. case 24: /* Rx MAC Fifo 1 */
  3103. case 26: /* Tx MAC Fifo 1 */
  3104. case 28 ... 29: /* Descriptor and status unit */
  3105. case 30: /* GPHY 1*/
  3106. case 32 ... 39: /* Pattern Ram 1 */
  3107. case 48: case 50: /* TCP Segmentation 1 */
  3108. case 56 ... 60: /* PCI space */
  3109. case 80 ... 84: /* GMAC 1 */
  3110. memcpy_fromio(p, io, 128);
  3111. break;
  3112. default:
  3113. reserved:
  3114. memset(p, 0, 128);
  3115. }
  3116. p += 128;
  3117. io += 128;
  3118. }
  3119. }
  3120. /* In order to do Jumbo packets on these chips, need to turn off the
  3121. * transmit store/forward. Therefore checksum offload won't work.
  3122. */
  3123. static int no_tx_offload(struct net_device *dev)
  3124. {
  3125. const struct sky2_port *sky2 = netdev_priv(dev);
  3126. const struct sky2_hw *hw = sky2->hw;
  3127. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3128. }
  3129. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3130. {
  3131. if (data && no_tx_offload(dev))
  3132. return -EINVAL;
  3133. return ethtool_op_set_tx_csum(dev, data);
  3134. }
  3135. static int sky2_set_tso(struct net_device *dev, u32 data)
  3136. {
  3137. if (data && no_tx_offload(dev))
  3138. return -EINVAL;
  3139. return ethtool_op_set_tso(dev, data);
  3140. }
  3141. static int sky2_get_eeprom_len(struct net_device *dev)
  3142. {
  3143. struct sky2_port *sky2 = netdev_priv(dev);
  3144. struct sky2_hw *hw = sky2->hw;
  3145. u16 reg2;
  3146. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3147. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3148. }
  3149. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3150. {
  3151. unsigned long start = jiffies;
  3152. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3153. /* Can take up to 10.6 ms for write */
  3154. if (time_after(jiffies, start + HZ/4)) {
  3155. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3156. return -ETIMEDOUT;
  3157. }
  3158. mdelay(1);
  3159. }
  3160. return 0;
  3161. }
  3162. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3163. u16 offset, size_t length)
  3164. {
  3165. int rc = 0;
  3166. while (length > 0) {
  3167. u32 val;
  3168. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3169. rc = sky2_vpd_wait(hw, cap, 0);
  3170. if (rc)
  3171. break;
  3172. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3173. memcpy(data, &val, min(sizeof(val), length));
  3174. offset += sizeof(u32);
  3175. data += sizeof(u32);
  3176. length -= sizeof(u32);
  3177. }
  3178. return rc;
  3179. }
  3180. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3181. u16 offset, unsigned int length)
  3182. {
  3183. unsigned int i;
  3184. int rc = 0;
  3185. for (i = 0; i < length; i += sizeof(u32)) {
  3186. u32 val = *(u32 *)(data + i);
  3187. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3188. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3189. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3190. if (rc)
  3191. break;
  3192. }
  3193. return rc;
  3194. }
  3195. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3196. u8 *data)
  3197. {
  3198. struct sky2_port *sky2 = netdev_priv(dev);
  3199. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3200. if (!cap)
  3201. return -EINVAL;
  3202. eeprom->magic = SKY2_EEPROM_MAGIC;
  3203. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3204. }
  3205. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3206. u8 *data)
  3207. {
  3208. struct sky2_port *sky2 = netdev_priv(dev);
  3209. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3210. if (!cap)
  3211. return -EINVAL;
  3212. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3213. return -EINVAL;
  3214. /* Partial writes not supported */
  3215. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3216. return -EINVAL;
  3217. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3218. }
  3219. static const struct ethtool_ops sky2_ethtool_ops = {
  3220. .get_settings = sky2_get_settings,
  3221. .set_settings = sky2_set_settings,
  3222. .get_drvinfo = sky2_get_drvinfo,
  3223. .get_wol = sky2_get_wol,
  3224. .set_wol = sky2_set_wol,
  3225. .get_msglevel = sky2_get_msglevel,
  3226. .set_msglevel = sky2_set_msglevel,
  3227. .nway_reset = sky2_nway_reset,
  3228. .get_regs_len = sky2_get_regs_len,
  3229. .get_regs = sky2_get_regs,
  3230. .get_link = ethtool_op_get_link,
  3231. .get_eeprom_len = sky2_get_eeprom_len,
  3232. .get_eeprom = sky2_get_eeprom,
  3233. .set_eeprom = sky2_set_eeprom,
  3234. .set_sg = ethtool_op_set_sg,
  3235. .set_tx_csum = sky2_set_tx_csum,
  3236. .set_tso = sky2_set_tso,
  3237. .get_rx_csum = sky2_get_rx_csum,
  3238. .set_rx_csum = sky2_set_rx_csum,
  3239. .get_strings = sky2_get_strings,
  3240. .get_coalesce = sky2_get_coalesce,
  3241. .set_coalesce = sky2_set_coalesce,
  3242. .get_ringparam = sky2_get_ringparam,
  3243. .set_ringparam = sky2_set_ringparam,
  3244. .get_pauseparam = sky2_get_pauseparam,
  3245. .set_pauseparam = sky2_set_pauseparam,
  3246. .phys_id = sky2_phys_id,
  3247. .get_sset_count = sky2_get_sset_count,
  3248. .get_ethtool_stats = sky2_get_ethtool_stats,
  3249. };
  3250. #ifdef CONFIG_SKY2_DEBUG
  3251. static struct dentry *sky2_debug;
  3252. /*
  3253. * Read and parse the first part of Vital Product Data
  3254. */
  3255. #define VPD_SIZE 128
  3256. #define VPD_MAGIC 0x82
  3257. static const struct vpd_tag {
  3258. char tag[2];
  3259. char *label;
  3260. } vpd_tags[] = {
  3261. { "PN", "Part Number" },
  3262. { "EC", "Engineering Level" },
  3263. { "MN", "Manufacturer" },
  3264. { "SN", "Serial Number" },
  3265. { "YA", "Asset Tag" },
  3266. { "VL", "First Error Log Message" },
  3267. { "VF", "Second Error Log Message" },
  3268. { "VB", "Boot Agent ROM Configuration" },
  3269. { "VE", "EFI UNDI Configuration" },
  3270. };
  3271. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3272. {
  3273. size_t vpd_size;
  3274. loff_t offs;
  3275. u8 len;
  3276. unsigned char *buf;
  3277. u16 reg2;
  3278. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3279. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3280. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3281. buf = kmalloc(vpd_size, GFP_KERNEL);
  3282. if (!buf) {
  3283. seq_puts(seq, "no memory!\n");
  3284. return;
  3285. }
  3286. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3287. seq_puts(seq, "VPD read failed\n");
  3288. goto out;
  3289. }
  3290. if (buf[0] != VPD_MAGIC) {
  3291. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3292. goto out;
  3293. }
  3294. len = buf[1];
  3295. if (len == 0 || len > vpd_size - 4) {
  3296. seq_printf(seq, "Invalid id length: %d\n", len);
  3297. goto out;
  3298. }
  3299. seq_printf(seq, "%.*s\n", len, buf + 3);
  3300. offs = len + 3;
  3301. while (offs < vpd_size - 4) {
  3302. int i;
  3303. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3304. break;
  3305. len = buf[offs + 2];
  3306. if (offs + len + 3 >= vpd_size)
  3307. break;
  3308. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3309. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3310. seq_printf(seq, " %s: %.*s\n",
  3311. vpd_tags[i].label, len, buf + offs + 3);
  3312. break;
  3313. }
  3314. }
  3315. offs += len + 3;
  3316. }
  3317. out:
  3318. kfree(buf);
  3319. }
  3320. static int sky2_debug_show(struct seq_file *seq, void *v)
  3321. {
  3322. struct net_device *dev = seq->private;
  3323. const struct sky2_port *sky2 = netdev_priv(dev);
  3324. struct sky2_hw *hw = sky2->hw;
  3325. unsigned port = sky2->port;
  3326. unsigned idx, last;
  3327. int sop;
  3328. sky2_show_vpd(seq, hw);
  3329. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3330. sky2_read32(hw, B0_ISRC),
  3331. sky2_read32(hw, B0_IMSK),
  3332. sky2_read32(hw, B0_Y2_SP_ICR));
  3333. if (!netif_running(dev)) {
  3334. seq_printf(seq, "network not running\n");
  3335. return 0;
  3336. }
  3337. napi_disable(&hw->napi);
  3338. last = sky2_read16(hw, STAT_PUT_IDX);
  3339. if (hw->st_idx == last)
  3340. seq_puts(seq, "Status ring (empty)\n");
  3341. else {
  3342. seq_puts(seq, "Status ring\n");
  3343. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3344. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3345. const struct sky2_status_le *le = hw->st_le + idx;
  3346. seq_printf(seq, "[%d] %#x %d %#x\n",
  3347. idx, le->opcode, le->length, le->status);
  3348. }
  3349. seq_puts(seq, "\n");
  3350. }
  3351. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3352. sky2->tx_cons, sky2->tx_prod,
  3353. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3354. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3355. /* Dump contents of tx ring */
  3356. sop = 1;
  3357. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3358. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3359. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3360. u32 a = le32_to_cpu(le->addr);
  3361. if (sop)
  3362. seq_printf(seq, "%u:", idx);
  3363. sop = 0;
  3364. switch(le->opcode & ~HW_OWNER) {
  3365. case OP_ADDR64:
  3366. seq_printf(seq, " %#x:", a);
  3367. break;
  3368. case OP_LRGLEN:
  3369. seq_printf(seq, " mtu=%d", a);
  3370. break;
  3371. case OP_VLAN:
  3372. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3373. break;
  3374. case OP_TCPLISW:
  3375. seq_printf(seq, " csum=%#x", a);
  3376. break;
  3377. case OP_LARGESEND:
  3378. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3379. break;
  3380. case OP_PACKET:
  3381. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3382. break;
  3383. case OP_BUFFER:
  3384. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3385. break;
  3386. default:
  3387. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3388. a, le16_to_cpu(le->length));
  3389. }
  3390. if (le->ctrl & EOP) {
  3391. seq_putc(seq, '\n');
  3392. sop = 1;
  3393. }
  3394. }
  3395. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3396. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3397. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3398. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3399. sky2_read32(hw, B0_Y2_SP_LISR);
  3400. napi_enable(&hw->napi);
  3401. return 0;
  3402. }
  3403. static int sky2_debug_open(struct inode *inode, struct file *file)
  3404. {
  3405. return single_open(file, sky2_debug_show, inode->i_private);
  3406. }
  3407. static const struct file_operations sky2_debug_fops = {
  3408. .owner = THIS_MODULE,
  3409. .open = sky2_debug_open,
  3410. .read = seq_read,
  3411. .llseek = seq_lseek,
  3412. .release = single_release,
  3413. };
  3414. /*
  3415. * Use network device events to create/remove/rename
  3416. * debugfs file entries
  3417. */
  3418. static int sky2_device_event(struct notifier_block *unused,
  3419. unsigned long event, void *ptr)
  3420. {
  3421. struct net_device *dev = ptr;
  3422. struct sky2_port *sky2 = netdev_priv(dev);
  3423. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3424. return NOTIFY_DONE;
  3425. switch(event) {
  3426. case NETDEV_CHANGENAME:
  3427. if (sky2->debugfs) {
  3428. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3429. sky2_debug, dev->name);
  3430. }
  3431. break;
  3432. case NETDEV_GOING_DOWN:
  3433. if (sky2->debugfs) {
  3434. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3435. dev->name);
  3436. debugfs_remove(sky2->debugfs);
  3437. sky2->debugfs = NULL;
  3438. }
  3439. break;
  3440. case NETDEV_UP:
  3441. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3442. sky2_debug, dev,
  3443. &sky2_debug_fops);
  3444. if (IS_ERR(sky2->debugfs))
  3445. sky2->debugfs = NULL;
  3446. }
  3447. return NOTIFY_DONE;
  3448. }
  3449. static struct notifier_block sky2_notifier = {
  3450. .notifier_call = sky2_device_event,
  3451. };
  3452. static __init void sky2_debug_init(void)
  3453. {
  3454. struct dentry *ent;
  3455. ent = debugfs_create_dir("sky2", NULL);
  3456. if (!ent || IS_ERR(ent))
  3457. return;
  3458. sky2_debug = ent;
  3459. register_netdevice_notifier(&sky2_notifier);
  3460. }
  3461. static __exit void sky2_debug_cleanup(void)
  3462. {
  3463. if (sky2_debug) {
  3464. unregister_netdevice_notifier(&sky2_notifier);
  3465. debugfs_remove(sky2_debug);
  3466. sky2_debug = NULL;
  3467. }
  3468. }
  3469. #else
  3470. #define sky2_debug_init()
  3471. #define sky2_debug_cleanup()
  3472. #endif
  3473. /* Two copies of network device operations to handle special case of
  3474. not allowing netpoll on second port */
  3475. static const struct net_device_ops sky2_netdev_ops[2] = {
  3476. {
  3477. .ndo_open = sky2_up,
  3478. .ndo_stop = sky2_down,
  3479. .ndo_start_xmit = sky2_xmit_frame,
  3480. .ndo_do_ioctl = sky2_ioctl,
  3481. .ndo_validate_addr = eth_validate_addr,
  3482. .ndo_set_mac_address = sky2_set_mac_address,
  3483. .ndo_set_multicast_list = sky2_set_multicast,
  3484. .ndo_change_mtu = sky2_change_mtu,
  3485. .ndo_tx_timeout = sky2_tx_timeout,
  3486. #ifdef SKY2_VLAN_TAG_USED
  3487. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3488. #endif
  3489. #ifdef CONFIG_NET_POLL_CONTROLLER
  3490. .ndo_poll_controller = sky2_netpoll,
  3491. #endif
  3492. },
  3493. {
  3494. .ndo_open = sky2_up,
  3495. .ndo_stop = sky2_down,
  3496. .ndo_start_xmit = sky2_xmit_frame,
  3497. .ndo_do_ioctl = sky2_ioctl,
  3498. .ndo_validate_addr = eth_validate_addr,
  3499. .ndo_set_mac_address = sky2_set_mac_address,
  3500. .ndo_set_multicast_list = sky2_set_multicast,
  3501. .ndo_change_mtu = sky2_change_mtu,
  3502. .ndo_tx_timeout = sky2_tx_timeout,
  3503. #ifdef SKY2_VLAN_TAG_USED
  3504. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3505. #endif
  3506. },
  3507. };
  3508. /* Initialize network device */
  3509. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3510. unsigned port,
  3511. int highmem, int wol)
  3512. {
  3513. struct sky2_port *sky2;
  3514. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3515. if (!dev) {
  3516. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3517. return NULL;
  3518. }
  3519. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3520. dev->irq = hw->pdev->irq;
  3521. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3522. dev->watchdog_timeo = TX_WATCHDOG;
  3523. dev->netdev_ops = &sky2_netdev_ops[port];
  3524. sky2 = netdev_priv(dev);
  3525. sky2->netdev = dev;
  3526. sky2->hw = hw;
  3527. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3528. /* Auto speed and flow control */
  3529. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3530. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3531. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3532. sky2->flow_mode = FC_BOTH;
  3533. sky2->duplex = -1;
  3534. sky2->speed = -1;
  3535. sky2->advertising = sky2_supported_modes(hw);
  3536. sky2->wol = wol;
  3537. spin_lock_init(&sky2->phy_lock);
  3538. sky2->tx_pending = TX_DEF_PENDING;
  3539. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3540. sky2->rx_pending = RX_DEF_PENDING;
  3541. hw->dev[port] = dev;
  3542. sky2->port = port;
  3543. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3544. if (highmem)
  3545. dev->features |= NETIF_F_HIGHDMA;
  3546. #ifdef SKY2_VLAN_TAG_USED
  3547. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3548. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3549. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3550. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3551. }
  3552. #endif
  3553. /* read the mac address */
  3554. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3555. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3556. return dev;
  3557. }
  3558. static void __devinit sky2_show_addr(struct net_device *dev)
  3559. {
  3560. const struct sky2_port *sky2 = netdev_priv(dev);
  3561. if (netif_msg_probe(sky2))
  3562. printk(KERN_INFO PFX "%s: addr %pM\n",
  3563. dev->name, dev->dev_addr);
  3564. }
  3565. /* Handle software interrupt used during MSI test */
  3566. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3567. {
  3568. struct sky2_hw *hw = dev_id;
  3569. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3570. if (status == 0)
  3571. return IRQ_NONE;
  3572. if (status & Y2_IS_IRQ_SW) {
  3573. hw->flags |= SKY2_HW_USE_MSI;
  3574. wake_up(&hw->msi_wait);
  3575. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3576. }
  3577. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3578. return IRQ_HANDLED;
  3579. }
  3580. /* Test interrupt path by forcing a a software IRQ */
  3581. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3582. {
  3583. struct pci_dev *pdev = hw->pdev;
  3584. int err;
  3585. init_waitqueue_head (&hw->msi_wait);
  3586. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3587. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3588. if (err) {
  3589. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3590. return err;
  3591. }
  3592. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3593. sky2_read8(hw, B0_CTST);
  3594. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3595. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3596. /* MSI test failed, go back to INTx mode */
  3597. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3598. "switching to INTx mode.\n");
  3599. err = -EOPNOTSUPP;
  3600. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3601. }
  3602. sky2_write32(hw, B0_IMSK, 0);
  3603. sky2_read32(hw, B0_IMSK);
  3604. free_irq(pdev->irq, hw);
  3605. return err;
  3606. }
  3607. /* This driver supports yukon2 chipset only */
  3608. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3609. {
  3610. const char *name[] = {
  3611. "XL", /* 0xb3 */
  3612. "EC Ultra", /* 0xb4 */
  3613. "Extreme", /* 0xb5 */
  3614. "EC", /* 0xb6 */
  3615. "FE", /* 0xb7 */
  3616. "FE+", /* 0xb8 */
  3617. "Supreme", /* 0xb9 */
  3618. "UL 2", /* 0xba */
  3619. };
  3620. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3621. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3622. else
  3623. snprintf(buf, sz, "(chip %#x)", chipid);
  3624. return buf;
  3625. }
  3626. static int __devinit sky2_probe(struct pci_dev *pdev,
  3627. const struct pci_device_id *ent)
  3628. {
  3629. struct net_device *dev;
  3630. struct sky2_hw *hw;
  3631. int err, using_dac = 0, wol_default;
  3632. u32 reg;
  3633. char buf1[16];
  3634. err = pci_enable_device(pdev);
  3635. if (err) {
  3636. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3637. goto err_out;
  3638. }
  3639. /* Get configuration information
  3640. * Note: only regular PCI config access once to test for HW issues
  3641. * other PCI access through shared memory for speed and to
  3642. * avoid MMCONFIG problems.
  3643. */
  3644. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3645. if (err) {
  3646. dev_err(&pdev->dev, "PCI read config failed\n");
  3647. goto err_out;
  3648. }
  3649. if (~reg == 0) {
  3650. dev_err(&pdev->dev, "PCI configuration read error\n");
  3651. goto err_out;
  3652. }
  3653. err = pci_request_regions(pdev, DRV_NAME);
  3654. if (err) {
  3655. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3656. goto err_out_disable;
  3657. }
  3658. pci_set_master(pdev);
  3659. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3660. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3661. using_dac = 1;
  3662. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3663. if (err < 0) {
  3664. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3665. "for consistent allocations\n");
  3666. goto err_out_free_regions;
  3667. }
  3668. } else {
  3669. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3670. if (err) {
  3671. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3672. goto err_out_free_regions;
  3673. }
  3674. }
  3675. #ifdef __BIG_ENDIAN
  3676. /* The sk98lin vendor driver uses hardware byte swapping but
  3677. * this driver uses software swapping.
  3678. */
  3679. reg &= ~PCI_REV_DESC;
  3680. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3681. if (err) {
  3682. dev_err(&pdev->dev, "PCI write config failed\n");
  3683. goto err_out_free_regions;
  3684. }
  3685. #endif
  3686. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3687. err = -ENOMEM;
  3688. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3689. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3690. if (!hw) {
  3691. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3692. goto err_out_free_regions;
  3693. }
  3694. hw->pdev = pdev;
  3695. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3696. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3697. if (!hw->regs) {
  3698. dev_err(&pdev->dev, "cannot map device registers\n");
  3699. goto err_out_free_hw;
  3700. }
  3701. /* ring for status responses */
  3702. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3703. if (!hw->st_le)
  3704. goto err_out_iounmap;
  3705. err = sky2_init(hw);
  3706. if (err)
  3707. goto err_out_iounmap;
  3708. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3709. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3710. sky2_reset(hw);
  3711. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3712. if (!dev) {
  3713. err = -ENOMEM;
  3714. goto err_out_free_pci;
  3715. }
  3716. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3717. err = sky2_test_msi(hw);
  3718. if (err == -EOPNOTSUPP)
  3719. pci_disable_msi(pdev);
  3720. else if (err)
  3721. goto err_out_free_netdev;
  3722. }
  3723. err = register_netdev(dev);
  3724. if (err) {
  3725. dev_err(&pdev->dev, "cannot register net device\n");
  3726. goto err_out_free_netdev;
  3727. }
  3728. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3729. err = request_irq(pdev->irq, sky2_intr,
  3730. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3731. hw->irq_name, hw);
  3732. if (err) {
  3733. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3734. goto err_out_unregister;
  3735. }
  3736. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3737. napi_enable(&hw->napi);
  3738. sky2_show_addr(dev);
  3739. if (hw->ports > 1) {
  3740. struct net_device *dev1;
  3741. err = -ENOMEM;
  3742. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3743. if (dev1 && (err = register_netdev(dev1)) == 0)
  3744. sky2_show_addr(dev1);
  3745. else {
  3746. dev_warn(&pdev->dev,
  3747. "register of second port failed (%d)\n", err);
  3748. hw->dev[1] = NULL;
  3749. hw->ports = 1;
  3750. if (dev1)
  3751. free_netdev(dev1);
  3752. }
  3753. }
  3754. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3755. INIT_WORK(&hw->restart_work, sky2_restart);
  3756. pci_set_drvdata(pdev, hw);
  3757. return 0;
  3758. err_out_unregister:
  3759. if (hw->flags & SKY2_HW_USE_MSI)
  3760. pci_disable_msi(pdev);
  3761. unregister_netdev(dev);
  3762. err_out_free_netdev:
  3763. free_netdev(dev);
  3764. err_out_free_pci:
  3765. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3766. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3767. err_out_iounmap:
  3768. iounmap(hw->regs);
  3769. err_out_free_hw:
  3770. kfree(hw);
  3771. err_out_free_regions:
  3772. pci_release_regions(pdev);
  3773. err_out_disable:
  3774. pci_disable_device(pdev);
  3775. err_out:
  3776. pci_set_drvdata(pdev, NULL);
  3777. return err;
  3778. }
  3779. static void __devexit sky2_remove(struct pci_dev *pdev)
  3780. {
  3781. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3782. int i;
  3783. if (!hw)
  3784. return;
  3785. del_timer_sync(&hw->watchdog_timer);
  3786. cancel_work_sync(&hw->restart_work);
  3787. for (i = hw->ports-1; i >= 0; --i)
  3788. unregister_netdev(hw->dev[i]);
  3789. sky2_write32(hw, B0_IMSK, 0);
  3790. sky2_power_aux(hw);
  3791. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3792. sky2_read8(hw, B0_CTST);
  3793. free_irq(pdev->irq, hw);
  3794. if (hw->flags & SKY2_HW_USE_MSI)
  3795. pci_disable_msi(pdev);
  3796. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3797. pci_release_regions(pdev);
  3798. pci_disable_device(pdev);
  3799. for (i = hw->ports-1; i >= 0; --i)
  3800. free_netdev(hw->dev[i]);
  3801. iounmap(hw->regs);
  3802. kfree(hw);
  3803. pci_set_drvdata(pdev, NULL);
  3804. }
  3805. #ifdef CONFIG_PM
  3806. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3807. {
  3808. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3809. int i, wol = 0;
  3810. if (!hw)
  3811. return 0;
  3812. del_timer_sync(&hw->watchdog_timer);
  3813. cancel_work_sync(&hw->restart_work);
  3814. rtnl_lock();
  3815. for (i = 0; i < hw->ports; i++) {
  3816. struct net_device *dev = hw->dev[i];
  3817. struct sky2_port *sky2 = netdev_priv(dev);
  3818. sky2_detach(dev);
  3819. if (sky2->wol)
  3820. sky2_wol_init(sky2);
  3821. wol |= sky2->wol;
  3822. }
  3823. sky2_write32(hw, B0_IMSK, 0);
  3824. napi_disable(&hw->napi);
  3825. sky2_power_aux(hw);
  3826. rtnl_unlock();
  3827. pci_save_state(pdev);
  3828. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3829. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3830. return 0;
  3831. }
  3832. static int sky2_resume(struct pci_dev *pdev)
  3833. {
  3834. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3835. int i, err;
  3836. if (!hw)
  3837. return 0;
  3838. err = pci_set_power_state(pdev, PCI_D0);
  3839. if (err)
  3840. goto out;
  3841. err = pci_restore_state(pdev);
  3842. if (err)
  3843. goto out;
  3844. pci_enable_wake(pdev, PCI_D0, 0);
  3845. /* Re-enable all clocks */
  3846. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3847. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3848. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3849. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3850. sky2_reset(hw);
  3851. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3852. napi_enable(&hw->napi);
  3853. rtnl_lock();
  3854. for (i = 0; i < hw->ports; i++) {
  3855. err = sky2_reattach(hw->dev[i]);
  3856. if (err)
  3857. goto out;
  3858. }
  3859. rtnl_unlock();
  3860. return 0;
  3861. out:
  3862. rtnl_unlock();
  3863. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3864. pci_disable_device(pdev);
  3865. return err;
  3866. }
  3867. #endif
  3868. static void sky2_shutdown(struct pci_dev *pdev)
  3869. {
  3870. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3871. int i, wol = 0;
  3872. if (!hw)
  3873. return;
  3874. rtnl_lock();
  3875. del_timer_sync(&hw->watchdog_timer);
  3876. for (i = 0; i < hw->ports; i++) {
  3877. struct net_device *dev = hw->dev[i];
  3878. struct sky2_port *sky2 = netdev_priv(dev);
  3879. if (sky2->wol) {
  3880. wol = 1;
  3881. sky2_wol_init(sky2);
  3882. }
  3883. }
  3884. if (wol)
  3885. sky2_power_aux(hw);
  3886. rtnl_unlock();
  3887. pci_enable_wake(pdev, PCI_D3hot, wol);
  3888. pci_enable_wake(pdev, PCI_D3cold, wol);
  3889. pci_disable_device(pdev);
  3890. pci_set_power_state(pdev, PCI_D3hot);
  3891. }
  3892. static struct pci_driver sky2_driver = {
  3893. .name = DRV_NAME,
  3894. .id_table = sky2_id_table,
  3895. .probe = sky2_probe,
  3896. .remove = __devexit_p(sky2_remove),
  3897. #ifdef CONFIG_PM
  3898. .suspend = sky2_suspend,
  3899. .resume = sky2_resume,
  3900. #endif
  3901. .shutdown = sky2_shutdown,
  3902. };
  3903. static int __init sky2_init_module(void)
  3904. {
  3905. pr_info(PFX "driver version " DRV_VERSION "\n");
  3906. sky2_debug_init();
  3907. return pci_register_driver(&sky2_driver);
  3908. }
  3909. static void __exit sky2_cleanup_module(void)
  3910. {
  3911. pci_unregister_driver(&sky2_driver);
  3912. sky2_debug_cleanup();
  3913. }
  3914. module_init(sky2_init_module);
  3915. module_exit(sky2_cleanup_module);
  3916. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3917. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3918. MODULE_LICENSE("GPL");
  3919. MODULE_VERSION(DRV_VERSION);