rfbi.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/export.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/delay.h>
  30. #include <linux/kfifo.h>
  31. #include <linux/ktime.h>
  32. #include <linux/hrtimer.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/semaphore.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. struct rfbi_reg { u16 idx; };
  40. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  41. #define RFBI_REVISION RFBI_REG(0x0000)
  42. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  43. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  44. #define RFBI_CONTROL RFBI_REG(0x0040)
  45. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  46. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  47. #define RFBI_CMD RFBI_REG(0x004c)
  48. #define RFBI_PARAM RFBI_REG(0x0050)
  49. #define RFBI_DATA RFBI_REG(0x0054)
  50. #define RFBI_READ RFBI_REG(0x0058)
  51. #define RFBI_STATUS RFBI_REG(0x005c)
  52. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  53. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  54. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  55. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  56. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  57. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  58. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  59. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  60. #define REG_FLD_MOD(idx, val, start, end) \
  61. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  62. enum omap_rfbi_cycleformat {
  63. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  65. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  66. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  67. };
  68. enum omap_rfbi_datatype {
  69. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  70. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  71. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  72. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  73. };
  74. enum omap_rfbi_parallelmode {
  75. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  76. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  77. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  78. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  79. };
  80. static int rfbi_convert_timings(struct rfbi_timings *t);
  81. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  82. static struct {
  83. struct platform_device *pdev;
  84. void __iomem *base;
  85. unsigned long l4_khz;
  86. enum omap_rfbi_datatype datatype;
  87. enum omap_rfbi_parallelmode parallelmode;
  88. enum omap_rfbi_te_mode te_mode;
  89. int te_enabled;
  90. void (*framedone_callback)(void *data);
  91. void *framedone_callback_data;
  92. struct omap_dss_device *dssdev[2];
  93. struct semaphore bus_lock;
  94. struct omap_video_timings timings;
  95. int pixel_size;
  96. int data_lines;
  97. struct rfbi_timings intf_timings;
  98. } rfbi;
  99. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  100. {
  101. __raw_writel(val, rfbi.base + idx.idx);
  102. }
  103. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  104. {
  105. return __raw_readl(rfbi.base + idx.idx);
  106. }
  107. static int rfbi_runtime_get(void)
  108. {
  109. int r;
  110. DSSDBG("rfbi_runtime_get\n");
  111. r = pm_runtime_get_sync(&rfbi.pdev->dev);
  112. WARN_ON(r < 0);
  113. return r < 0 ? r : 0;
  114. }
  115. static void rfbi_runtime_put(void)
  116. {
  117. int r;
  118. DSSDBG("rfbi_runtime_put\n");
  119. r = pm_runtime_put_sync(&rfbi.pdev->dev);
  120. WARN_ON(r < 0 && r != -ENOSYS);
  121. }
  122. void rfbi_bus_lock(void)
  123. {
  124. down(&rfbi.bus_lock);
  125. }
  126. EXPORT_SYMBOL(rfbi_bus_lock);
  127. void rfbi_bus_unlock(void)
  128. {
  129. up(&rfbi.bus_lock);
  130. }
  131. EXPORT_SYMBOL(rfbi_bus_unlock);
  132. void omap_rfbi_write_command(const void *buf, u32 len)
  133. {
  134. switch (rfbi.parallelmode) {
  135. case OMAP_DSS_RFBI_PARALLELMODE_8:
  136. {
  137. const u8 *b = buf;
  138. for (; len; len--)
  139. rfbi_write_reg(RFBI_CMD, *b++);
  140. break;
  141. }
  142. case OMAP_DSS_RFBI_PARALLELMODE_16:
  143. {
  144. const u16 *w = buf;
  145. BUG_ON(len & 1);
  146. for (; len; len -= 2)
  147. rfbi_write_reg(RFBI_CMD, *w++);
  148. break;
  149. }
  150. case OMAP_DSS_RFBI_PARALLELMODE_9:
  151. case OMAP_DSS_RFBI_PARALLELMODE_12:
  152. default:
  153. BUG();
  154. }
  155. }
  156. EXPORT_SYMBOL(omap_rfbi_write_command);
  157. void omap_rfbi_read_data(void *buf, u32 len)
  158. {
  159. switch (rfbi.parallelmode) {
  160. case OMAP_DSS_RFBI_PARALLELMODE_8:
  161. {
  162. u8 *b = buf;
  163. for (; len; len--) {
  164. rfbi_write_reg(RFBI_READ, 0);
  165. *b++ = rfbi_read_reg(RFBI_READ);
  166. }
  167. break;
  168. }
  169. case OMAP_DSS_RFBI_PARALLELMODE_16:
  170. {
  171. u16 *w = buf;
  172. BUG_ON(len & ~1);
  173. for (; len; len -= 2) {
  174. rfbi_write_reg(RFBI_READ, 0);
  175. *w++ = rfbi_read_reg(RFBI_READ);
  176. }
  177. break;
  178. }
  179. case OMAP_DSS_RFBI_PARALLELMODE_9:
  180. case OMAP_DSS_RFBI_PARALLELMODE_12:
  181. default:
  182. BUG();
  183. }
  184. }
  185. EXPORT_SYMBOL(omap_rfbi_read_data);
  186. void omap_rfbi_write_data(const void *buf, u32 len)
  187. {
  188. switch (rfbi.parallelmode) {
  189. case OMAP_DSS_RFBI_PARALLELMODE_8:
  190. {
  191. const u8 *b = buf;
  192. for (; len; len--)
  193. rfbi_write_reg(RFBI_PARAM, *b++);
  194. break;
  195. }
  196. case OMAP_DSS_RFBI_PARALLELMODE_16:
  197. {
  198. const u16 *w = buf;
  199. BUG_ON(len & 1);
  200. for (; len; len -= 2)
  201. rfbi_write_reg(RFBI_PARAM, *w++);
  202. break;
  203. }
  204. case OMAP_DSS_RFBI_PARALLELMODE_9:
  205. case OMAP_DSS_RFBI_PARALLELMODE_12:
  206. default:
  207. BUG();
  208. }
  209. }
  210. EXPORT_SYMBOL(omap_rfbi_write_data);
  211. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  212. u16 x, u16 y,
  213. u16 w, u16 h)
  214. {
  215. int start_offset = scr_width * y + x;
  216. int horiz_offset = scr_width - w;
  217. int i;
  218. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  219. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  220. const u16 __iomem *pd = buf;
  221. pd += start_offset;
  222. for (; h; --h) {
  223. for (i = 0; i < w; ++i) {
  224. const u8 __iomem *b = (const u8 __iomem *)pd;
  225. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  226. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  227. ++pd;
  228. }
  229. pd += horiz_offset;
  230. }
  231. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  232. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  233. const u32 __iomem *pd = buf;
  234. pd += start_offset;
  235. for (; h; --h) {
  236. for (i = 0; i < w; ++i) {
  237. const u8 __iomem *b = (const u8 __iomem *)pd;
  238. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  239. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  240. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  241. ++pd;
  242. }
  243. pd += horiz_offset;
  244. }
  245. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  246. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  247. const u16 __iomem *pd = buf;
  248. pd += start_offset;
  249. for (; h; --h) {
  250. for (i = 0; i < w; ++i) {
  251. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  252. ++pd;
  253. }
  254. pd += horiz_offset;
  255. }
  256. } else {
  257. BUG();
  258. }
  259. }
  260. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  261. static int rfbi_transfer_area(struct omap_dss_device *dssdev,
  262. void (*callback)(void *data), void *data)
  263. {
  264. u32 l;
  265. int r;
  266. u16 width = rfbi.timings.x_res;
  267. u16 height = rfbi.timings.y_res;
  268. /*BUG_ON(callback == 0);*/
  269. BUG_ON(rfbi.framedone_callback != NULL);
  270. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  271. dss_mgr_set_timings(dssdev->manager, &rfbi.timings);
  272. r = dss_mgr_enable(dssdev->manager);
  273. if (r)
  274. return r;
  275. rfbi.framedone_callback = callback;
  276. rfbi.framedone_callback_data = data;
  277. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  278. l = rfbi_read_reg(RFBI_CONTROL);
  279. l = FLD_MOD(l, 1, 0, 0); /* enable */
  280. if (!rfbi.te_enabled)
  281. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  282. rfbi_write_reg(RFBI_CONTROL, l);
  283. return 0;
  284. }
  285. static void framedone_callback(void *data, u32 mask)
  286. {
  287. void (*callback)(void *data);
  288. DSSDBG("FRAMEDONE\n");
  289. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  290. callback = rfbi.framedone_callback;
  291. rfbi.framedone_callback = NULL;
  292. if (callback != NULL)
  293. callback(rfbi.framedone_callback_data);
  294. }
  295. #if 1 /* VERBOSE */
  296. static void rfbi_print_timings(void)
  297. {
  298. u32 l;
  299. u32 time;
  300. l = rfbi_read_reg(RFBI_CONFIG(0));
  301. time = 1000000000 / rfbi.l4_khz;
  302. if (l & (1 << 4))
  303. time *= 2;
  304. DSSDBG("Tick time %u ps\n", time);
  305. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  306. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  307. "REONTIME %d, REOFFTIME %d\n",
  308. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  309. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  310. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  311. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  312. "ACCESSTIME %d\n",
  313. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  314. (l >> 22) & 0x3f);
  315. }
  316. #else
  317. static void rfbi_print_timings(void) {}
  318. #endif
  319. static u32 extif_clk_period;
  320. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  321. {
  322. int bus_tick = extif_clk_period * div;
  323. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  324. }
  325. static int calc_reg_timing(struct rfbi_timings *t, int div)
  326. {
  327. t->clk_div = div;
  328. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  329. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  330. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  331. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  332. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  333. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  334. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  335. t->access_time = round_to_extif_ticks(t->access_time, div);
  336. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  337. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  338. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  339. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  340. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  341. t->we_on_time, t->we_off_time, t->re_cycle_time,
  342. t->we_cycle_time);
  343. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  344. t->access_time, t->cs_pulse_width);
  345. return rfbi_convert_timings(t);
  346. }
  347. static int calc_extif_timings(struct rfbi_timings *t)
  348. {
  349. u32 max_clk_div;
  350. int div;
  351. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  352. for (div = 1; div <= max_clk_div; div++) {
  353. if (calc_reg_timing(t, div) == 0)
  354. break;
  355. }
  356. if (div <= max_clk_div)
  357. return 0;
  358. DSSERR("can't setup timings\n");
  359. return -1;
  360. }
  361. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  362. {
  363. int r;
  364. if (!t->converted) {
  365. r = calc_extif_timings(t);
  366. if (r < 0)
  367. DSSERR("Failed to calc timings\n");
  368. }
  369. BUG_ON(!t->converted);
  370. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  371. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  372. /* TIMEGRANULARITY */
  373. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  374. (t->tim[2] ? 1 : 0), 4, 4);
  375. rfbi_print_timings();
  376. }
  377. static int ps_to_rfbi_ticks(int time, int div)
  378. {
  379. unsigned long tick_ps;
  380. int ret;
  381. /* Calculate in picosecs to yield more exact results */
  382. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  383. ret = (time + tick_ps - 1) / tick_ps;
  384. return ret;
  385. }
  386. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  387. {
  388. *clk_period = 1000000000 / rfbi.l4_khz;
  389. *max_clk_div = 2;
  390. }
  391. static int rfbi_convert_timings(struct rfbi_timings *t)
  392. {
  393. u32 l;
  394. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  395. int actim, recyc, wecyc;
  396. int div = t->clk_div;
  397. if (div <= 0 || div > 2)
  398. return -1;
  399. /* Make sure that after conversion it still holds that:
  400. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  401. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  402. */
  403. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  404. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  405. if (weoff <= weon)
  406. weoff = weon + 1;
  407. if (weon > 0x0f)
  408. return -1;
  409. if (weoff > 0x3f)
  410. return -1;
  411. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  412. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  413. if (reoff <= reon)
  414. reoff = reon + 1;
  415. if (reon > 0x0f)
  416. return -1;
  417. if (reoff > 0x3f)
  418. return -1;
  419. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  420. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  421. if (csoff <= cson)
  422. csoff = cson + 1;
  423. if (csoff < max(weoff, reoff))
  424. csoff = max(weoff, reoff);
  425. if (cson > 0x0f)
  426. return -1;
  427. if (csoff > 0x3f)
  428. return -1;
  429. l = cson;
  430. l |= csoff << 4;
  431. l |= weon << 10;
  432. l |= weoff << 14;
  433. l |= reon << 20;
  434. l |= reoff << 24;
  435. t->tim[0] = l;
  436. actim = ps_to_rfbi_ticks(t->access_time, div);
  437. if (actim <= reon)
  438. actim = reon + 1;
  439. if (actim > 0x3f)
  440. return -1;
  441. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  442. if (wecyc < weoff)
  443. wecyc = weoff;
  444. if (wecyc > 0x3f)
  445. return -1;
  446. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  447. if (recyc < reoff)
  448. recyc = reoff;
  449. if (recyc > 0x3f)
  450. return -1;
  451. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  452. if (cs_pulse > 0x3f)
  453. return -1;
  454. l = wecyc;
  455. l |= recyc << 6;
  456. l |= cs_pulse << 12;
  457. l |= actim << 22;
  458. t->tim[1] = l;
  459. t->tim[2] = div - 1;
  460. t->converted = 1;
  461. return 0;
  462. }
  463. /* xxx FIX module selection missing */
  464. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  465. unsigned hs_pulse_time, unsigned vs_pulse_time,
  466. int hs_pol_inv, int vs_pol_inv, int extif_div)
  467. {
  468. int hs, vs;
  469. int min;
  470. u32 l;
  471. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  472. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  473. if (hs < 2)
  474. return -EDOM;
  475. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  476. min = 2;
  477. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  478. min = 4;
  479. if (vs < min)
  480. return -EDOM;
  481. if (vs == hs)
  482. return -EINVAL;
  483. rfbi.te_mode = mode;
  484. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  485. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  486. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  487. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  488. l = rfbi_read_reg(RFBI_CONFIG(0));
  489. if (hs_pol_inv)
  490. l &= ~(1 << 21);
  491. else
  492. l |= 1 << 21;
  493. if (vs_pol_inv)
  494. l &= ~(1 << 20);
  495. else
  496. l |= 1 << 20;
  497. return 0;
  498. }
  499. EXPORT_SYMBOL(omap_rfbi_setup_te);
  500. /* xxx FIX module selection missing */
  501. int omap_rfbi_enable_te(bool enable, unsigned line)
  502. {
  503. u32 l;
  504. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  505. if (line > (1 << 11) - 1)
  506. return -EINVAL;
  507. l = rfbi_read_reg(RFBI_CONFIG(0));
  508. l &= ~(0x3 << 2);
  509. if (enable) {
  510. rfbi.te_enabled = 1;
  511. l |= rfbi.te_mode << 2;
  512. } else
  513. rfbi.te_enabled = 0;
  514. rfbi_write_reg(RFBI_CONFIG(0), l);
  515. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  516. return 0;
  517. }
  518. EXPORT_SYMBOL(omap_rfbi_enable_te);
  519. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  520. {
  521. u32 l;
  522. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  523. enum omap_rfbi_cycleformat cycleformat;
  524. enum omap_rfbi_datatype datatype;
  525. enum omap_rfbi_parallelmode parallelmode;
  526. switch (bpp) {
  527. case 12:
  528. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  529. break;
  530. case 16:
  531. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  532. break;
  533. case 18:
  534. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  535. break;
  536. case 24:
  537. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  538. break;
  539. default:
  540. BUG();
  541. return 1;
  542. }
  543. rfbi.datatype = datatype;
  544. switch (lines) {
  545. case 8:
  546. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  547. break;
  548. case 9:
  549. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  550. break;
  551. case 12:
  552. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  553. break;
  554. case 16:
  555. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  556. break;
  557. default:
  558. BUG();
  559. return 1;
  560. }
  561. rfbi.parallelmode = parallelmode;
  562. if ((bpp % lines) == 0) {
  563. switch (bpp / lines) {
  564. case 1:
  565. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  566. break;
  567. case 2:
  568. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  569. break;
  570. case 3:
  571. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  572. break;
  573. default:
  574. BUG();
  575. return 1;
  576. }
  577. } else if ((2 * bpp % lines) == 0) {
  578. if ((2 * bpp / lines) == 3)
  579. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  580. else {
  581. BUG();
  582. return 1;
  583. }
  584. } else {
  585. BUG();
  586. return 1;
  587. }
  588. switch (cycleformat) {
  589. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  590. cycle1 = lines;
  591. break;
  592. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  593. cycle1 = lines;
  594. cycle2 = lines;
  595. break;
  596. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  597. cycle1 = lines;
  598. cycle2 = lines;
  599. cycle3 = lines;
  600. break;
  601. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  602. cycle1 = lines;
  603. cycle2 = (lines / 2) | ((lines / 2) << 16);
  604. cycle3 = (lines << 16);
  605. break;
  606. }
  607. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  608. l = 0;
  609. l |= FLD_VAL(parallelmode, 1, 0);
  610. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  611. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  612. l |= FLD_VAL(datatype, 6, 5);
  613. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  614. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  615. l |= FLD_VAL(cycleformat, 10, 9);
  616. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  617. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  618. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  619. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  620. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  621. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  622. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  623. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  624. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  625. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  626. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  627. l = rfbi_read_reg(RFBI_CONTROL);
  628. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  629. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  630. rfbi_write_reg(RFBI_CONTROL, l);
  631. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  632. bpp, lines, cycle1, cycle2, cycle3);
  633. return 0;
  634. }
  635. int omap_rfbi_configure(struct omap_dss_device *dssdev)
  636. {
  637. return rfbi_configure(dssdev->phy.rfbi.channel, rfbi.pixel_size,
  638. rfbi.data_lines);
  639. }
  640. EXPORT_SYMBOL(omap_rfbi_configure);
  641. int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
  642. void *data)
  643. {
  644. return rfbi_transfer_area(dssdev, callback, data);
  645. }
  646. EXPORT_SYMBOL(omap_rfbi_update);
  647. void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
  648. {
  649. rfbi.timings.x_res = w;
  650. rfbi.timings.y_res = h;
  651. }
  652. EXPORT_SYMBOL(omapdss_rfbi_set_size);
  653. void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev, int pixel_size)
  654. {
  655. rfbi.pixel_size = pixel_size;
  656. }
  657. EXPORT_SYMBOL(omapdss_rfbi_set_pixel_size);
  658. void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev, int data_lines)
  659. {
  660. rfbi.data_lines = data_lines;
  661. }
  662. EXPORT_SYMBOL(omapdss_rfbi_set_data_lines);
  663. void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
  664. struct rfbi_timings *timings)
  665. {
  666. rfbi.intf_timings = *timings;
  667. }
  668. EXPORT_SYMBOL(omapdss_rfbi_set_interface_timings);
  669. static void rfbi_dump_regs(struct seq_file *s)
  670. {
  671. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  672. if (rfbi_runtime_get())
  673. return;
  674. DUMPREG(RFBI_REVISION);
  675. DUMPREG(RFBI_SYSCONFIG);
  676. DUMPREG(RFBI_SYSSTATUS);
  677. DUMPREG(RFBI_CONTROL);
  678. DUMPREG(RFBI_PIXEL_CNT);
  679. DUMPREG(RFBI_LINE_NUMBER);
  680. DUMPREG(RFBI_CMD);
  681. DUMPREG(RFBI_PARAM);
  682. DUMPREG(RFBI_DATA);
  683. DUMPREG(RFBI_READ);
  684. DUMPREG(RFBI_STATUS);
  685. DUMPREG(RFBI_CONFIG(0));
  686. DUMPREG(RFBI_ONOFF_TIME(0));
  687. DUMPREG(RFBI_CYCLE_TIME(0));
  688. DUMPREG(RFBI_DATA_CYCLE1(0));
  689. DUMPREG(RFBI_DATA_CYCLE2(0));
  690. DUMPREG(RFBI_DATA_CYCLE3(0));
  691. DUMPREG(RFBI_CONFIG(1));
  692. DUMPREG(RFBI_ONOFF_TIME(1));
  693. DUMPREG(RFBI_CYCLE_TIME(1));
  694. DUMPREG(RFBI_DATA_CYCLE1(1));
  695. DUMPREG(RFBI_DATA_CYCLE2(1));
  696. DUMPREG(RFBI_DATA_CYCLE3(1));
  697. DUMPREG(RFBI_VSYNC_WIDTH);
  698. DUMPREG(RFBI_HSYNC_WIDTH);
  699. rfbi_runtime_put();
  700. #undef DUMPREG
  701. }
  702. static void rfbi_config_lcd_manager(struct omap_dss_device *dssdev)
  703. {
  704. struct dss_lcd_mgr_config mgr_config;
  705. mgr_config.io_pad_mode = DSS_IO_PAD_MODE_RFBI;
  706. mgr_config.stallmode = true;
  707. /* Do we need fifohandcheck for RFBI? */
  708. mgr_config.fifohandcheck = false;
  709. mgr_config.video_port_width = rfbi.pixel_size;
  710. mgr_config.lcden_sig_polarity = 0;
  711. dss_mgr_set_lcd_config(dssdev->manager, &mgr_config);
  712. /*
  713. * Set rfbi.timings with default values, the x_res and y_res fields
  714. * are expected to be already configured by the panel driver via
  715. * omapdss_rfbi_set_size()
  716. */
  717. rfbi.timings.hsw = 1;
  718. rfbi.timings.hfp = 1;
  719. rfbi.timings.hbp = 1;
  720. rfbi.timings.vsw = 1;
  721. rfbi.timings.vfp = 0;
  722. rfbi.timings.vbp = 0;
  723. rfbi.timings.interlace = false;
  724. rfbi.timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  725. rfbi.timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  726. rfbi.timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
  727. rfbi.timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
  728. rfbi.timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
  729. dss_mgr_set_timings(dssdev->manager, &rfbi.timings);
  730. }
  731. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  732. {
  733. int r;
  734. if (dssdev->manager == NULL) {
  735. DSSERR("failed to enable display: no manager\n");
  736. return -ENODEV;
  737. }
  738. r = rfbi_runtime_get();
  739. if (r)
  740. return r;
  741. r = omap_dss_start_device(dssdev);
  742. if (r) {
  743. DSSERR("failed to start device\n");
  744. goto err0;
  745. }
  746. r = omap_dispc_register_isr(framedone_callback, NULL,
  747. DISPC_IRQ_FRAMEDONE);
  748. if (r) {
  749. DSSERR("can't get FRAMEDONE irq\n");
  750. goto err1;
  751. }
  752. rfbi_config_lcd_manager(dssdev);
  753. rfbi_configure(dssdev->phy.rfbi.channel, rfbi.pixel_size,
  754. rfbi.data_lines);
  755. rfbi_set_timings(dssdev->phy.rfbi.channel, &rfbi.intf_timings);
  756. return 0;
  757. err1:
  758. omap_dss_stop_device(dssdev);
  759. err0:
  760. rfbi_runtime_put();
  761. return r;
  762. }
  763. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  764. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  765. {
  766. omap_dispc_unregister_isr(framedone_callback, NULL,
  767. DISPC_IRQ_FRAMEDONE);
  768. omap_dss_stop_device(dssdev);
  769. rfbi_runtime_put();
  770. }
  771. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  772. static int __init rfbi_init_display(struct omap_dss_device *dssdev)
  773. {
  774. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  775. return 0;
  776. }
  777. static void __init rfbi_probe_pdata(struct platform_device *pdev)
  778. {
  779. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  780. int i, r;
  781. for (i = 0; i < pdata->num_devices; ++i) {
  782. struct omap_dss_device *dssdev = pdata->devices[i];
  783. if (dssdev->type != OMAP_DISPLAY_TYPE_DBI)
  784. continue;
  785. r = rfbi_init_display(dssdev);
  786. if (r) {
  787. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  788. continue;
  789. }
  790. r = omap_dss_register_device(dssdev, &pdev->dev);
  791. if (r)
  792. DSSERR("device %s register failed: %d\n",
  793. dssdev->name, r);
  794. }
  795. }
  796. /* RFBI HW IP initialisation */
  797. static int __init omap_rfbihw_probe(struct platform_device *pdev)
  798. {
  799. u32 rev;
  800. struct resource *rfbi_mem;
  801. struct clk *clk;
  802. int r;
  803. rfbi.pdev = pdev;
  804. sema_init(&rfbi.bus_lock, 1);
  805. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  806. if (!rfbi_mem) {
  807. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  808. return -EINVAL;
  809. }
  810. rfbi.base = devm_ioremap(&pdev->dev, rfbi_mem->start,
  811. resource_size(rfbi_mem));
  812. if (!rfbi.base) {
  813. DSSERR("can't ioremap RFBI\n");
  814. return -ENOMEM;
  815. }
  816. clk = clk_get(&pdev->dev, "ick");
  817. if (IS_ERR(clk)) {
  818. DSSERR("can't get ick\n");
  819. return PTR_ERR(clk);
  820. }
  821. rfbi.l4_khz = clk_get_rate(clk) / 1000;
  822. clk_put(clk);
  823. pm_runtime_enable(&pdev->dev);
  824. r = rfbi_runtime_get();
  825. if (r)
  826. goto err_runtime_get;
  827. msleep(10);
  828. rev = rfbi_read_reg(RFBI_REVISION);
  829. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  830. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  831. rfbi_runtime_put();
  832. dss_debugfs_create_file("rfbi", rfbi_dump_regs);
  833. rfbi_probe_pdata(pdev);
  834. return 0;
  835. err_runtime_get:
  836. pm_runtime_disable(&pdev->dev);
  837. return r;
  838. }
  839. static int __exit omap_rfbihw_remove(struct platform_device *pdev)
  840. {
  841. omap_dss_unregister_child_devices(&pdev->dev);
  842. pm_runtime_disable(&pdev->dev);
  843. return 0;
  844. }
  845. static int rfbi_runtime_suspend(struct device *dev)
  846. {
  847. dispc_runtime_put();
  848. return 0;
  849. }
  850. static int rfbi_runtime_resume(struct device *dev)
  851. {
  852. int r;
  853. r = dispc_runtime_get();
  854. if (r < 0)
  855. return r;
  856. return 0;
  857. }
  858. static const struct dev_pm_ops rfbi_pm_ops = {
  859. .runtime_suspend = rfbi_runtime_suspend,
  860. .runtime_resume = rfbi_runtime_resume,
  861. };
  862. static struct platform_driver omap_rfbihw_driver = {
  863. .remove = __exit_p(omap_rfbihw_remove),
  864. .driver = {
  865. .name = "omapdss_rfbi",
  866. .owner = THIS_MODULE,
  867. .pm = &rfbi_pm_ops,
  868. },
  869. };
  870. int __init rfbi_init_platform_driver(void)
  871. {
  872. return platform_driver_probe(&omap_rfbihw_driver, omap_rfbihw_probe);
  873. }
  874. void __exit rfbi_uninit_platform_driver(void)
  875. {
  876. platform_driver_unregister(&omap_rfbihw_driver);
  877. }