dss.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern bool dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum dss_io_pad_mode {
  90. DSS_IO_PAD_MODE_RESET,
  91. DSS_IO_PAD_MODE_RFBI,
  92. DSS_IO_PAD_MODE_BYPASS,
  93. };
  94. enum dss_hdmi_venc_clk_source_select {
  95. DSS_VENC_TV_CLK = 0,
  96. DSS_HDMI_M_PCLK = 1,
  97. };
  98. enum dss_dsi_content_type {
  99. DSS_DSI_CONTENT_DCS,
  100. DSS_DSI_CONTENT_GENERIC,
  101. };
  102. struct dss_clock_info {
  103. /* rates that we get with dividers below */
  104. unsigned long fck;
  105. /* dividers */
  106. u16 fck_div;
  107. };
  108. struct dispc_clock_info {
  109. /* rates that we get with dividers below */
  110. unsigned long lck;
  111. unsigned long pck;
  112. /* dividers */
  113. u16 lck_div;
  114. u16 pck_div;
  115. };
  116. struct dsi_clock_info {
  117. /* rates that we get with dividers below */
  118. unsigned long fint;
  119. unsigned long clkin4ddr;
  120. unsigned long clkin;
  121. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  122. * OMAP4: PLLx_CLK1 */
  123. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  124. * OMAP4: PLLx_CLK2 */
  125. unsigned long lp_clk;
  126. /* dividers */
  127. u16 regn;
  128. u16 regm;
  129. u16 regm_dispc; /* OMAP3: REGM3
  130. * OMAP4: REGM4 */
  131. u16 regm_dsi; /* OMAP3: REGM4
  132. * OMAP4: REGM5 */
  133. u16 lp_clk_div;
  134. };
  135. struct reg_field {
  136. u16 reg;
  137. u8 high;
  138. u8 low;
  139. };
  140. struct dss_lcd_mgr_config {
  141. enum dss_io_pad_mode io_pad_mode;
  142. bool stallmode;
  143. bool fifohandcheck;
  144. struct dispc_clock_info clock_info;
  145. int video_port_width;
  146. int lcden_sig_polarity;
  147. };
  148. struct seq_file;
  149. struct platform_device;
  150. /* core */
  151. struct bus_type *dss_get_bus(void);
  152. struct regulator *dss_get_vdds_dsi(void);
  153. struct regulator *dss_get_vdds_sdi(void);
  154. int dss_get_ctx_loss_count(struct device *dev);
  155. int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
  156. void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
  157. int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
  158. int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
  159. int omap_dss_register_device(struct omap_dss_device *dssdev,
  160. struct device *parent);
  161. void omap_dss_unregister_device(struct omap_dss_device *dssdev);
  162. void omap_dss_unregister_child_devices(struct device *parent);
  163. /* apply */
  164. void dss_apply_init(void);
  165. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
  166. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  167. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  168. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
  169. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  170. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  171. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  172. struct omap_overlay_manager_info *info);
  173. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  174. struct omap_overlay_manager_info *info);
  175. int dss_mgr_set_device(struct omap_overlay_manager *mgr,
  176. struct omap_dss_device *dssdev);
  177. int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
  178. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  179. const struct omap_video_timings *timings);
  180. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  181. const struct dss_lcd_mgr_config *config);
  182. const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
  183. bool dss_ovl_is_enabled(struct omap_overlay *ovl);
  184. int dss_ovl_enable(struct omap_overlay *ovl);
  185. int dss_ovl_disable(struct omap_overlay *ovl);
  186. int dss_ovl_set_info(struct omap_overlay *ovl,
  187. struct omap_overlay_info *info);
  188. void dss_ovl_get_info(struct omap_overlay *ovl,
  189. struct omap_overlay_info *info);
  190. int dss_ovl_set_manager(struct omap_overlay *ovl,
  191. struct omap_overlay_manager *mgr);
  192. int dss_ovl_unset_manager(struct omap_overlay *ovl);
  193. /* display */
  194. int dss_suspend_all_devices(void);
  195. int dss_resume_all_devices(void);
  196. void dss_disable_all_devices(void);
  197. void dss_init_device(struct platform_device *pdev,
  198. struct omap_dss_device *dssdev);
  199. void dss_uninit_device(struct platform_device *pdev,
  200. struct omap_dss_device *dssdev);
  201. /* manager */
  202. int dss_init_overlay_managers(struct platform_device *pdev);
  203. void dss_uninit_overlay_managers(struct platform_device *pdev);
  204. int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
  205. const struct omap_overlay_manager_info *info);
  206. int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
  207. const struct omap_video_timings *timings);
  208. int dss_mgr_check(struct omap_overlay_manager *mgr,
  209. struct omap_overlay_manager_info *info,
  210. const struct omap_video_timings *mgr_timings,
  211. const struct dss_lcd_mgr_config *config,
  212. struct omap_overlay_info **overlay_infos);
  213. static inline bool dss_mgr_is_lcd(enum omap_channel id)
  214. {
  215. if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
  216. id == OMAP_DSS_CHANNEL_LCD3)
  217. return true;
  218. else
  219. return false;
  220. }
  221. int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
  222. struct platform_device *pdev);
  223. void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
  224. /* overlay */
  225. void dss_init_overlays(struct platform_device *pdev);
  226. void dss_uninit_overlays(struct platform_device *pdev);
  227. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  228. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  229. int dss_ovl_simple_check(struct omap_overlay *ovl,
  230. const struct omap_overlay_info *info);
  231. int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
  232. const struct omap_video_timings *mgr_timings);
  233. bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
  234. enum omap_color_mode mode);
  235. int dss_overlay_kobj_init(struct omap_overlay *ovl,
  236. struct platform_device *pdev);
  237. void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
  238. /* DSS */
  239. int dss_init_platform_driver(void) __init;
  240. void dss_uninit_platform_driver(void);
  241. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  242. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  243. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  244. void dss_dump_clocks(struct seq_file *s);
  245. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  246. void dss_debug_dump_clocks(struct seq_file *s);
  247. #endif
  248. void dss_sdi_init(int datapairs);
  249. int dss_sdi_enable(void);
  250. void dss_sdi_disable(void);
  251. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
  252. void dss_select_dsi_clk_source(int dsi_module,
  253. enum omap_dss_clk_source clk_src);
  254. void dss_select_lcd_clk_source(enum omap_channel channel,
  255. enum omap_dss_clk_source clk_src);
  256. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  257. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  258. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  259. void dss_set_venc_output(enum omap_dss_venc_type type);
  260. void dss_set_dac_pwrdn_bgz(bool enable);
  261. unsigned long dss_get_dpll4_rate(void);
  262. int dss_set_clock_div(struct dss_clock_info *cinfo);
  263. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  264. struct dispc_clock_info *dispc_cinfo);
  265. /* SDI */
  266. int sdi_init_platform_driver(void) __init;
  267. void sdi_uninit_platform_driver(void) __exit;
  268. /* DSI */
  269. #ifdef CONFIG_OMAP2_DSS_DSI
  270. struct dentry;
  271. struct file_operations;
  272. int dsi_init_platform_driver(void) __init;
  273. void dsi_uninit_platform_driver(void) __exit;
  274. int dsi_runtime_get(struct platform_device *dsidev);
  275. void dsi_runtime_put(struct platform_device *dsidev);
  276. void dsi_dump_clocks(struct seq_file *s);
  277. void dsi_irq_handler(void);
  278. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  279. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  280. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  281. struct dsi_clock_info *cinfo);
  282. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  283. unsigned long req_pck, struct dsi_clock_info *cinfo,
  284. struct dispc_clock_info *dispc_cinfo);
  285. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  286. bool enable_hsdiv);
  287. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  288. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  289. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  290. struct platform_device *dsi_get_dsidev_from_id(int module);
  291. #else
  292. static inline int dsi_runtime_get(struct platform_device *dsidev)
  293. {
  294. return 0;
  295. }
  296. static inline void dsi_runtime_put(struct platform_device *dsidev)
  297. {
  298. }
  299. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  300. {
  301. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  302. return 0;
  303. }
  304. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  305. {
  306. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  307. return 0;
  308. }
  309. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  310. struct dsi_clock_info *cinfo)
  311. {
  312. WARN("%s: DSI not compiled in\n", __func__);
  313. return -ENODEV;
  314. }
  315. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  316. unsigned long req_pck,
  317. struct dsi_clock_info *dsi_cinfo,
  318. struct dispc_clock_info *dispc_cinfo)
  319. {
  320. WARN("%s: DSI not compiled in\n", __func__);
  321. return -ENODEV;
  322. }
  323. static inline int dsi_pll_init(struct platform_device *dsidev,
  324. bool enable_hsclk, bool enable_hsdiv)
  325. {
  326. WARN("%s: DSI not compiled in\n", __func__);
  327. return -ENODEV;
  328. }
  329. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  330. bool disconnect_lanes)
  331. {
  332. }
  333. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  334. {
  335. }
  336. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  337. {
  338. }
  339. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  340. {
  341. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  342. __func__);
  343. return NULL;
  344. }
  345. #endif
  346. /* DPI */
  347. int dpi_init_platform_driver(void) __init;
  348. void dpi_uninit_platform_driver(void) __exit;
  349. /* DISPC */
  350. int dispc_init_platform_driver(void) __init;
  351. void dispc_uninit_platform_driver(void) __exit;
  352. void dispc_dump_clocks(struct seq_file *s);
  353. void dispc_irq_handler(void);
  354. int dispc_runtime_get(void);
  355. void dispc_runtime_put(void);
  356. void dispc_enable_sidle(void);
  357. void dispc_disable_sidle(void);
  358. void dispc_lcd_enable_signal_polarity(bool act_high);
  359. void dispc_lcd_enable_signal(bool enable);
  360. void dispc_pck_free_enable(bool enable);
  361. void dispc_enable_fifomerge(bool enable);
  362. void dispc_enable_gamma_table(bool enable);
  363. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  364. bool dispc_mgr_timings_ok(enum omap_channel channel,
  365. const struct omap_video_timings *timings);
  366. unsigned long dispc_fclk_rate(void);
  367. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  368. struct dispc_clock_info *cinfo);
  369. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  370. struct dispc_clock_info *cinfo);
  371. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  372. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  373. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  374. bool manual_update);
  375. int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
  376. bool replication, const struct omap_video_timings *mgr_timings);
  377. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  378. void dispc_ovl_set_channel_out(enum omap_plane plane,
  379. enum omap_channel channel);
  380. void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
  381. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  382. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  383. bool dispc_mgr_go_busy(enum omap_channel channel);
  384. void dispc_mgr_go(enum omap_channel channel);
  385. bool dispc_mgr_is_enabled(enum omap_channel channel);
  386. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  387. bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
  388. void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
  389. void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
  390. void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  391. void dispc_mgr_set_lcd_type_tft(enum omap_channel channel);
  392. void dispc_mgr_set_timings(enum omap_channel channel,
  393. struct omap_video_timings *timings);
  394. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  395. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  396. unsigned long dispc_core_clk_rate(void);
  397. void dispc_mgr_set_clock_div(enum omap_channel channel,
  398. struct dispc_clock_info *cinfo);
  399. int dispc_mgr_get_clock_div(enum omap_channel channel,
  400. struct dispc_clock_info *cinfo);
  401. void dispc_mgr_setup(enum omap_channel channel,
  402. struct omap_overlay_manager_info *info);
  403. /* VENC */
  404. #ifdef CONFIG_OMAP2_DSS_VENC
  405. int venc_init_platform_driver(void) __init;
  406. void venc_uninit_platform_driver(void) __exit;
  407. unsigned long venc_get_pixel_clock(void);
  408. #else
  409. static inline unsigned long venc_get_pixel_clock(void)
  410. {
  411. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  412. return 0;
  413. }
  414. #endif
  415. int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
  416. void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
  417. void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
  418. struct omap_video_timings *timings);
  419. int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
  420. struct omap_video_timings *timings);
  421. u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
  422. int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
  423. void omapdss_venc_set_type(struct omap_dss_device *dssdev,
  424. enum omap_dss_venc_type type);
  425. void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
  426. bool invert_polarity);
  427. int venc_panel_init(void);
  428. void venc_panel_exit(void);
  429. /* HDMI */
  430. #ifdef CONFIG_OMAP4_DSS_HDMI
  431. int hdmi_init_platform_driver(void) __init;
  432. void hdmi_uninit_platform_driver(void) __exit;
  433. unsigned long hdmi_get_pixel_clock(void);
  434. #else
  435. static inline unsigned long hdmi_get_pixel_clock(void)
  436. {
  437. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  438. return 0;
  439. }
  440. #endif
  441. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  442. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  443. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  444. struct omap_video_timings *timings);
  445. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  446. struct omap_video_timings *timings);
  447. int omapdss_hdmi_read_edid(u8 *buf, int len);
  448. bool omapdss_hdmi_detect(void);
  449. int hdmi_panel_init(void);
  450. void hdmi_panel_exit(void);
  451. #ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
  452. int hdmi_audio_enable(void);
  453. void hdmi_audio_disable(void);
  454. int hdmi_audio_start(void);
  455. void hdmi_audio_stop(void);
  456. bool hdmi_mode_has_audio(void);
  457. int hdmi_audio_config(struct omap_dss_audio *audio);
  458. #endif
  459. /* RFBI */
  460. int rfbi_init_platform_driver(void) __init;
  461. void rfbi_uninit_platform_driver(void) __exit;
  462. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  463. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  464. {
  465. int b;
  466. for (b = 0; b < 32; ++b) {
  467. if (irqstatus & (1 << b))
  468. irq_arr[b]++;
  469. }
  470. }
  471. #endif
  472. #endif