davinci-i2s.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. #define DAVINCI_MCBSP_DRR_REG 0x00
  24. #define DAVINCI_MCBSP_DXR_REG 0x04
  25. #define DAVINCI_MCBSP_SPCR_REG 0x08
  26. #define DAVINCI_MCBSP_RCR_REG 0x0c
  27. #define DAVINCI_MCBSP_XCR_REG 0x10
  28. #define DAVINCI_MCBSP_SRGR_REG 0x14
  29. #define DAVINCI_MCBSP_PCR_REG 0x24
  30. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  31. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  32. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  33. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  34. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  35. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  36. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  37. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  38. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  39. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  40. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  41. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  42. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  43. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  44. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  45. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  46. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  47. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  48. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  49. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  50. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  51. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  52. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  53. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  54. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  55. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  56. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  57. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  58. #define MOD_REG_BIT(val, mask, set) do { \
  59. if (set) { \
  60. val |= mask; \
  61. } else { \
  62. val &= ~mask; \
  63. } \
  64. } while (0)
  65. enum {
  66. DAVINCI_MCBSP_WORD_8 = 0,
  67. DAVINCI_MCBSP_WORD_12,
  68. DAVINCI_MCBSP_WORD_16,
  69. DAVINCI_MCBSP_WORD_20,
  70. DAVINCI_MCBSP_WORD_24,
  71. DAVINCI_MCBSP_WORD_32,
  72. };
  73. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  74. .name = "I2S PCM Stereo out",
  75. };
  76. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  77. .name = "I2S PCM Stereo in",
  78. };
  79. struct davinci_mcbsp_dev {
  80. void __iomem *base;
  81. struct clk *clk;
  82. struct davinci_pcm_dma_params *dma_params[2];
  83. };
  84. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  85. int reg, u32 val)
  86. {
  87. __raw_writel(val, dev->base + reg);
  88. }
  89. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  90. {
  91. return __raw_readl(dev->base + reg);
  92. }
  93. static void davinci_mcbsp_start(struct snd_pcm_substream *substream)
  94. {
  95. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  96. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  97. struct snd_soc_device *socdev = rtd->socdev;
  98. struct snd_soc_platform *platform = socdev->card->platform;
  99. u32 w;
  100. int ret;
  101. /* Start the sample generator and enable transmitter/receiver */
  102. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  103. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST, 1);
  104. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  105. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  106. /* Stop the DMA to avoid data loss */
  107. /* while the transmitter is out of reset to handle XSYNCERR */
  108. if (platform->pcm_ops->trigger) {
  109. ret = platform->pcm_ops->trigger(substream,
  110. SNDRV_PCM_TRIGGER_STOP);
  111. if (ret < 0)
  112. printk(KERN_DEBUG "Playback DMA stop failed\n");
  113. }
  114. /* Enable the transmitter */
  115. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  116. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 1);
  117. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  118. /* wait for any unexpected frame sync error to occur */
  119. udelay(100);
  120. /* Disable the transmitter to clear any outstanding XSYNCERR */
  121. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  122. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 0);
  123. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  124. /* Restart the DMA */
  125. if (platform->pcm_ops->trigger) {
  126. ret = platform->pcm_ops->trigger(substream,
  127. SNDRV_PCM_TRIGGER_START);
  128. if (ret < 0)
  129. printk(KERN_DEBUG "Playback DMA start failed\n");
  130. }
  131. /* Enable the transmitter */
  132. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  133. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 1);
  134. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  135. } else {
  136. /* Enable the reciever */
  137. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  138. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 1);
  139. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  140. }
  141. /* Start frame sync */
  142. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  143. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_FRST, 1);
  144. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  145. }
  146. static void davinci_mcbsp_stop(struct snd_pcm_substream *substream)
  147. {
  148. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  149. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  150. u32 w;
  151. /* Reset transmitter/receiver and sample rate/frame sync generators */
  152. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  153. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST |
  154. DAVINCI_MCBSP_SPCR_FRST, 0);
  155. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  156. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 0);
  157. else
  158. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 0);
  159. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  160. }
  161. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  162. struct snd_soc_dai *dai)
  163. {
  164. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  165. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  166. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  167. cpu_dai->dma_data = dev->dma_params[substream->stream];
  168. return 0;
  169. }
  170. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  171. unsigned int fmt)
  172. {
  173. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  174. u32 w;
  175. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  176. case SND_SOC_DAIFMT_CBS_CFS:
  177. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG,
  178. DAVINCI_MCBSP_PCR_FSXM |
  179. DAVINCI_MCBSP_PCR_FSRM |
  180. DAVINCI_MCBSP_PCR_CLKXM |
  181. DAVINCI_MCBSP_PCR_CLKRM);
  182. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG,
  183. DAVINCI_MCBSP_SRGR_FSGM);
  184. break;
  185. case SND_SOC_DAIFMT_CBM_CFS:
  186. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  187. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  188. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG,
  189. DAVINCI_MCBSP_PCR_SCLKME |
  190. DAVINCI_MCBSP_PCR_FSXM |
  191. DAVINCI_MCBSP_PCR_FSRM);
  192. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG,
  193. DAVINCI_MCBSP_SRGR_FSGM);
  194. break;
  195. case SND_SOC_DAIFMT_CBM_CFM:
  196. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, 0);
  197. break;
  198. default:
  199. return -EINVAL;
  200. }
  201. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  202. case SND_SOC_DAIFMT_IB_NF:
  203. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_PCR_REG);
  204. MOD_REG_BIT(w, DAVINCI_MCBSP_PCR_CLKXP |
  205. DAVINCI_MCBSP_PCR_CLKRP, 1);
  206. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, w);
  207. break;
  208. case SND_SOC_DAIFMT_NB_IF:
  209. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_PCR_REG);
  210. MOD_REG_BIT(w, DAVINCI_MCBSP_PCR_FSXP |
  211. DAVINCI_MCBSP_PCR_FSRP, 1);
  212. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, w);
  213. break;
  214. case SND_SOC_DAIFMT_IB_IF:
  215. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_PCR_REG);
  216. MOD_REG_BIT(w, DAVINCI_MCBSP_PCR_CLKXP |
  217. DAVINCI_MCBSP_PCR_CLKRP |
  218. DAVINCI_MCBSP_PCR_FSXP |
  219. DAVINCI_MCBSP_PCR_FSRP, 1);
  220. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, w);
  221. break;
  222. case SND_SOC_DAIFMT_NB_NF:
  223. break;
  224. default:
  225. return -EINVAL;
  226. }
  227. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  228. case SND_SOC_DAIFMT_RIGHT_J:
  229. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG,
  230. DAVINCI_MCBSP_RCR_RFRLEN1(1) |
  231. DAVINCI_MCBSP_RCR_RDATDLY(0));
  232. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG,
  233. DAVINCI_MCBSP_XCR_XFRLEN1(1) |
  234. DAVINCI_MCBSP_XCR_XDATDLY(0) |
  235. DAVINCI_MCBSP_XCR_XFIG);
  236. break;
  237. case SND_SOC_DAIFMT_I2S:
  238. default:
  239. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG,
  240. DAVINCI_MCBSP_RCR_RFRLEN1(1) |
  241. DAVINCI_MCBSP_RCR_RDATDLY(1));
  242. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG,
  243. DAVINCI_MCBSP_XCR_XFRLEN1(1) |
  244. DAVINCI_MCBSP_XCR_XDATDLY(1) |
  245. DAVINCI_MCBSP_XCR_XFIG);
  246. break;
  247. }
  248. return 0;
  249. }
  250. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  251. struct snd_pcm_hw_params *params,
  252. struct snd_soc_dai *dai)
  253. {
  254. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  255. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  256. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  257. struct snd_interval *i = NULL;
  258. int mcbsp_word_length;
  259. u32 w;
  260. /* general line settings */
  261. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  262. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  263. w |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  264. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  265. } else {
  266. w |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  267. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  268. }
  269. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  270. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SRGR_REG);
  271. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1), 1);
  272. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, w);
  273. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  274. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SRGR_REG);
  275. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1), 1);
  276. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, w);
  277. /* Determine xfer data type */
  278. switch (params_format(params)) {
  279. case SNDRV_PCM_FORMAT_S8:
  280. dma_params->data_type = 1;
  281. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  282. break;
  283. case SNDRV_PCM_FORMAT_S16_LE:
  284. dma_params->data_type = 2;
  285. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  286. break;
  287. case SNDRV_PCM_FORMAT_S32_LE:
  288. dma_params->data_type = 4;
  289. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  290. break;
  291. default:
  292. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  293. return -EINVAL;
  294. }
  295. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  296. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
  297. MOD_REG_BIT(w, DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  298. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length), 1);
  299. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, w);
  300. } else {
  301. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
  302. MOD_REG_BIT(w, DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  303. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length), 1);
  304. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, w);
  305. }
  306. return 0;
  307. }
  308. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  309. struct snd_soc_dai *dai)
  310. {
  311. int ret = 0;
  312. switch (cmd) {
  313. case SNDRV_PCM_TRIGGER_START:
  314. case SNDRV_PCM_TRIGGER_RESUME:
  315. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  316. davinci_mcbsp_start(substream);
  317. break;
  318. case SNDRV_PCM_TRIGGER_STOP:
  319. case SNDRV_PCM_TRIGGER_SUSPEND:
  320. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  321. davinci_mcbsp_stop(substream);
  322. break;
  323. default:
  324. ret = -EINVAL;
  325. }
  326. return ret;
  327. }
  328. static int davinci_i2s_probe(struct platform_device *pdev,
  329. struct snd_soc_dai *dai)
  330. {
  331. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  332. struct snd_soc_card *card = socdev->card;
  333. struct snd_soc_dai *cpu_dai = card->dai_link[pdev->id].cpu_dai;
  334. struct davinci_mcbsp_dev *dev;
  335. struct resource *mem, *ioarea;
  336. struct evm_snd_platform_data *pdata;
  337. int ret;
  338. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  339. if (!mem) {
  340. dev_err(&pdev->dev, "no mem resource?\n");
  341. return -ENODEV;
  342. }
  343. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  344. pdev->name);
  345. if (!ioarea) {
  346. dev_err(&pdev->dev, "McBSP region already claimed\n");
  347. return -EBUSY;
  348. }
  349. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  350. if (!dev) {
  351. ret = -ENOMEM;
  352. goto err_release_region;
  353. }
  354. cpu_dai->private_data = dev;
  355. dev->clk = clk_get(&pdev->dev, "McBSPCLK");
  356. if (IS_ERR(dev->clk)) {
  357. ret = -ENODEV;
  358. goto err_free_mem;
  359. }
  360. clk_enable(dev->clk);
  361. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  362. pdata = pdev->dev.platform_data;
  363. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  364. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
  365. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  366. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  367. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  368. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
  369. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  370. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  371. return 0;
  372. err_free_mem:
  373. kfree(dev);
  374. err_release_region:
  375. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  376. return ret;
  377. }
  378. static void davinci_i2s_remove(struct platform_device *pdev,
  379. struct snd_soc_dai *dai)
  380. {
  381. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  382. struct snd_soc_card *card = socdev->card;
  383. struct snd_soc_dai *cpu_dai = card->dai_link[pdev->id].cpu_dai;
  384. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  385. struct resource *mem;
  386. clk_disable(dev->clk);
  387. clk_put(dev->clk);
  388. dev->clk = NULL;
  389. kfree(dev);
  390. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  391. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  392. }
  393. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  394. struct snd_soc_dai davinci_i2s_dai = {
  395. .name = "davinci-i2s",
  396. .id = 0,
  397. .probe = davinci_i2s_probe,
  398. .remove = davinci_i2s_remove,
  399. .playback = {
  400. .channels_min = 2,
  401. .channels_max = 2,
  402. .rates = DAVINCI_I2S_RATES,
  403. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  404. .capture = {
  405. .channels_min = 2,
  406. .channels_max = 2,
  407. .rates = DAVINCI_I2S_RATES,
  408. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  409. .ops = {
  410. .startup = davinci_i2s_startup,
  411. .trigger = davinci_i2s_trigger,
  412. .hw_params = davinci_i2s_hw_params,
  413. .set_fmt = davinci_i2s_set_dai_fmt,
  414. },
  415. };
  416. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  417. MODULE_AUTHOR("Vladimir Barinov");
  418. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  419. MODULE_LICENSE("GPL");