qla_nx.c 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <scsi/scsi_tcq.h>
  11. #define MASK(n) ((1ULL<<(n))-1)
  12. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  13. ((addr >> 25) & 0x3ff))
  14. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define MS_WIN(addr) (addr & 0x0ffc0000)
  17. #define QLA82XX_PCI_MN_2M (0)
  18. #define QLA82XX_PCI_MS_2M (0x80000)
  19. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  20. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  21. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  22. #define BLOCK_PROTECT_BITS 0x0F
  23. /* CRB window related */
  24. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  25. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  26. #define CRB_WINDOW_2M (0x130060)
  27. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  28. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  29. ((off) & 0xf0000))
  30. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  31. #define CRB_INDIRECT_2M (0x1e0000UL)
  32. #define MAX_CRB_XFORM 60
  33. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  34. int qla82xx_crb_table_initialized;
  35. #define qla82xx_crb_addr_transform(name) \
  36. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  37. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  38. static void qla82xx_crb_addr_transform_setup(void)
  39. {
  40. qla82xx_crb_addr_transform(XDMA);
  41. qla82xx_crb_addr_transform(TIMR);
  42. qla82xx_crb_addr_transform(SRE);
  43. qla82xx_crb_addr_transform(SQN3);
  44. qla82xx_crb_addr_transform(SQN2);
  45. qla82xx_crb_addr_transform(SQN1);
  46. qla82xx_crb_addr_transform(SQN0);
  47. qla82xx_crb_addr_transform(SQS3);
  48. qla82xx_crb_addr_transform(SQS2);
  49. qla82xx_crb_addr_transform(SQS1);
  50. qla82xx_crb_addr_transform(SQS0);
  51. qla82xx_crb_addr_transform(RPMX7);
  52. qla82xx_crb_addr_transform(RPMX6);
  53. qla82xx_crb_addr_transform(RPMX5);
  54. qla82xx_crb_addr_transform(RPMX4);
  55. qla82xx_crb_addr_transform(RPMX3);
  56. qla82xx_crb_addr_transform(RPMX2);
  57. qla82xx_crb_addr_transform(RPMX1);
  58. qla82xx_crb_addr_transform(RPMX0);
  59. qla82xx_crb_addr_transform(ROMUSB);
  60. qla82xx_crb_addr_transform(SN);
  61. qla82xx_crb_addr_transform(QMN);
  62. qla82xx_crb_addr_transform(QMS);
  63. qla82xx_crb_addr_transform(PGNI);
  64. qla82xx_crb_addr_transform(PGND);
  65. qla82xx_crb_addr_transform(PGN3);
  66. qla82xx_crb_addr_transform(PGN2);
  67. qla82xx_crb_addr_transform(PGN1);
  68. qla82xx_crb_addr_transform(PGN0);
  69. qla82xx_crb_addr_transform(PGSI);
  70. qla82xx_crb_addr_transform(PGSD);
  71. qla82xx_crb_addr_transform(PGS3);
  72. qla82xx_crb_addr_transform(PGS2);
  73. qla82xx_crb_addr_transform(PGS1);
  74. qla82xx_crb_addr_transform(PGS0);
  75. qla82xx_crb_addr_transform(PS);
  76. qla82xx_crb_addr_transform(PH);
  77. qla82xx_crb_addr_transform(NIU);
  78. qla82xx_crb_addr_transform(I2Q);
  79. qla82xx_crb_addr_transform(EG);
  80. qla82xx_crb_addr_transform(MN);
  81. qla82xx_crb_addr_transform(MS);
  82. qla82xx_crb_addr_transform(CAS2);
  83. qla82xx_crb_addr_transform(CAS1);
  84. qla82xx_crb_addr_transform(CAS0);
  85. qla82xx_crb_addr_transform(CAM);
  86. qla82xx_crb_addr_transform(C2C1);
  87. qla82xx_crb_addr_transform(C2C0);
  88. qla82xx_crb_addr_transform(SMB);
  89. qla82xx_crb_addr_transform(OCM0);
  90. /*
  91. * Used only in P3 just define it for P2 also.
  92. */
  93. qla82xx_crb_addr_transform(I2C0);
  94. qla82xx_crb_table_initialized = 1;
  95. }
  96. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  97. {{{0, 0, 0, 0} } },
  98. {{{1, 0x0100000, 0x0102000, 0x120000},
  99. {1, 0x0110000, 0x0120000, 0x130000},
  100. {1, 0x0120000, 0x0122000, 0x124000},
  101. {1, 0x0130000, 0x0132000, 0x126000},
  102. {1, 0x0140000, 0x0142000, 0x128000},
  103. {1, 0x0150000, 0x0152000, 0x12a000},
  104. {1, 0x0160000, 0x0170000, 0x110000},
  105. {1, 0x0170000, 0x0172000, 0x12e000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {1, 0x01e0000, 0x01e0800, 0x122000},
  113. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  114. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  115. {{{0, 0, 0, 0} } },
  116. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  117. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  118. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  119. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  120. {{{1, 0x0800000, 0x0802000, 0x170000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  136. {{{1, 0x0900000, 0x0902000, 0x174000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  152. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  168. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  184. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  185. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  186. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  187. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  188. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  189. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  190. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  191. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  192. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  193. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  194. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  202. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  203. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  204. {{{0} } },
  205. {{{1, 0x2100000, 0x2102000, 0x120000},
  206. {1, 0x2110000, 0x2120000, 0x130000},
  207. {1, 0x2120000, 0x2122000, 0x124000},
  208. {1, 0x2130000, 0x2132000, 0x126000},
  209. {1, 0x2140000, 0x2142000, 0x128000},
  210. {1, 0x2150000, 0x2152000, 0x12a000},
  211. {1, 0x2160000, 0x2170000, 0x110000},
  212. {1, 0x2170000, 0x2172000, 0x12e000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000} } },
  221. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  228. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  229. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  230. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  231. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  232. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  233. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  234. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  235. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  236. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  237. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  238. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  239. {{{0} } },
  240. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  241. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  242. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  243. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  244. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  245. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  246. {{{0} } },
  247. {{{0} } },
  248. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  249. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  250. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  251. };
  252. /*
  253. * top 12 bits of crb internal address (hub, agent)
  254. */
  255. unsigned qla82xx_crb_hub_agt[64] = {
  256. 0,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  258. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  260. 0,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  283. 0,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  286. 0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. 0,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  308. 0,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  313. 0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  317. 0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  319. 0,
  320. };
  321. /* Device states */
  322. char *qdev_state[] = {
  323. "Unknown",
  324. "Cold",
  325. "Initializing",
  326. "Ready",
  327. "Need Reset",
  328. "Need Quiescent",
  329. "Failed",
  330. "Quiescent",
  331. };
  332. /*
  333. * In: 'off' is offset from CRB space in 128M pci map
  334. * Out: 'off' is 2M pci map addr
  335. * side effect: lock crb window
  336. */
  337. static void
  338. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  339. {
  340. u32 win_read;
  341. ha->crb_win = CRB_HI(*off);
  342. writel(ha->crb_win,
  343. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  344. /* Read back value to make sure write has gone through before trying
  345. * to use it.
  346. */
  347. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  348. if (win_read != ha->crb_win) {
  349. DEBUG2(qla_printk(KERN_INFO, ha,
  350. "%s: Written crbwin (0x%x) != Read crbwin (0x%x), "
  351. "off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  352. }
  353. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  354. }
  355. static inline unsigned long
  356. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  357. {
  358. /* See if we are currently pointing to the region we want to use next */
  359. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  360. /* No need to change window. PCIX and PCIEregs are in both
  361. * regs are in both windows.
  362. */
  363. return off;
  364. }
  365. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  366. /* We are in first CRB window */
  367. if (ha->curr_window != 0)
  368. WARN_ON(1);
  369. return off;
  370. }
  371. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  372. /* We are in second CRB window */
  373. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  374. if (ha->curr_window != 1)
  375. return off;
  376. /* We are in the QM or direct access
  377. * register region - do nothing
  378. */
  379. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  380. (off < QLA82XX_PCI_CAMQM_MAX))
  381. return off;
  382. }
  383. /* strange address given */
  384. qla_printk(KERN_WARNING, ha,
  385. "%s: Warning: unm_nic_pci_set_crbwindow called with"
  386. " an unknown address(%llx)\n", QLA2XXX_DRIVER_NAME, off);
  387. return off;
  388. }
  389. static int
  390. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  391. {
  392. struct crb_128M_2M_sub_block_map *m;
  393. if (*off >= QLA82XX_CRB_MAX)
  394. return -1;
  395. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  396. *off = (*off - QLA82XX_PCI_CAMQM) +
  397. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  398. return 0;
  399. }
  400. if (*off < QLA82XX_PCI_CRBSPACE)
  401. return -1;
  402. *off -= QLA82XX_PCI_CRBSPACE;
  403. /* Try direct map */
  404. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  405. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  406. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  407. return 0;
  408. }
  409. /* Not in direct map, use crb window */
  410. return 1;
  411. }
  412. #define CRB_WIN_LOCK_TIMEOUT 100000000
  413. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  414. {
  415. int done = 0, timeout = 0;
  416. while (!done) {
  417. /* acquire semaphore3 from PCI HW block */
  418. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  419. if (done == 1)
  420. break;
  421. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  422. return -1;
  423. timeout++;
  424. }
  425. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  426. return 0;
  427. }
  428. int
  429. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  430. {
  431. unsigned long flags = 0;
  432. int rv;
  433. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  434. BUG_ON(rv == -1);
  435. if (rv == 1) {
  436. write_lock_irqsave(&ha->hw_lock, flags);
  437. qla82xx_crb_win_lock(ha);
  438. qla82xx_pci_set_crbwindow_2M(ha, &off);
  439. }
  440. writel(data, (void __iomem *)off);
  441. if (rv == 1) {
  442. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  443. write_unlock_irqrestore(&ha->hw_lock, flags);
  444. }
  445. return 0;
  446. }
  447. int
  448. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  449. {
  450. unsigned long flags = 0;
  451. int rv;
  452. u32 data;
  453. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  454. BUG_ON(rv == -1);
  455. if (rv == 1) {
  456. write_lock_irqsave(&ha->hw_lock, flags);
  457. qla82xx_crb_win_lock(ha);
  458. qla82xx_pci_set_crbwindow_2M(ha, &off);
  459. }
  460. data = RD_REG_DWORD((void __iomem *)off);
  461. if (rv == 1) {
  462. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  463. write_unlock_irqrestore(&ha->hw_lock, flags);
  464. }
  465. return data;
  466. }
  467. #define IDC_LOCK_TIMEOUT 100000000
  468. int qla82xx_idc_lock(struct qla_hw_data *ha)
  469. {
  470. int i;
  471. int done = 0, timeout = 0;
  472. while (!done) {
  473. /* acquire semaphore5 from PCI HW block */
  474. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  475. if (done == 1)
  476. break;
  477. if (timeout >= IDC_LOCK_TIMEOUT)
  478. return -1;
  479. timeout++;
  480. /* Yield CPU */
  481. if (!in_interrupt())
  482. schedule();
  483. else {
  484. for (i = 0; i < 20; i++)
  485. cpu_relax();
  486. }
  487. }
  488. return 0;
  489. }
  490. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  491. {
  492. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  493. }
  494. /* PCI Windowing for DDR regions. */
  495. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  496. (((addr) <= (high)) && ((addr) >= (low)))
  497. /*
  498. * check memory access boundary.
  499. * used by test agent. support ddr access only for now
  500. */
  501. static unsigned long
  502. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  503. unsigned long long addr, int size)
  504. {
  505. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  506. QLA82XX_ADDR_DDR_NET_MAX) ||
  507. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  508. QLA82XX_ADDR_DDR_NET_MAX) ||
  509. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  510. return 0;
  511. else
  512. return 1;
  513. }
  514. int qla82xx_pci_set_window_warning_count;
  515. static unsigned long
  516. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  517. {
  518. int window;
  519. u32 win_read;
  520. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  521. QLA82XX_ADDR_DDR_NET_MAX)) {
  522. /* DDR network side */
  523. window = MN_WIN(addr);
  524. ha->ddr_mn_window = window;
  525. qla82xx_wr_32(ha,
  526. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  527. win_read = qla82xx_rd_32(ha,
  528. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  529. if ((win_read << 17) != window) {
  530. qla_printk(KERN_WARNING, ha,
  531. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  532. __func__, window, win_read);
  533. }
  534. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  535. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  536. QLA82XX_ADDR_OCM0_MAX)) {
  537. unsigned int temp1;
  538. if ((addr & 0x00ff800) == 0xff800) {
  539. qla_printk(KERN_WARNING, ha,
  540. "%s: QM access not handled.\n", __func__);
  541. addr = -1UL;
  542. }
  543. window = OCM_WIN(addr);
  544. ha->ddr_mn_window = window;
  545. qla82xx_wr_32(ha,
  546. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  547. win_read = qla82xx_rd_32(ha,
  548. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  549. temp1 = ((window & 0x1FF) << 7) |
  550. ((window & 0x0FFFE0000) >> 17);
  551. if (win_read != temp1) {
  552. qla_printk(KERN_WARNING, ha,
  553. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x)\n",
  554. __func__, temp1, win_read);
  555. }
  556. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  557. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  558. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  559. /* QDR network side */
  560. window = MS_WIN(addr);
  561. ha->qdr_sn_window = window;
  562. qla82xx_wr_32(ha,
  563. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  564. win_read = qla82xx_rd_32(ha,
  565. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  566. if (win_read != window) {
  567. qla_printk(KERN_WARNING, ha,
  568. "%s: Written MSwin (0x%x) != Read MSwin (0x%x)\n",
  569. __func__, window, win_read);
  570. }
  571. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  572. } else {
  573. /*
  574. * peg gdb frequently accesses memory that doesn't exist,
  575. * this limits the chit chat so debugging isn't slowed down.
  576. */
  577. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  578. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  579. qla_printk(KERN_WARNING, ha,
  580. "%s: Warning:%s Unknown address range!\n", __func__,
  581. QLA2XXX_DRIVER_NAME);
  582. }
  583. addr = -1UL;
  584. }
  585. return addr;
  586. }
  587. /* check if address is in the same windows as the previous access */
  588. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  589. unsigned long long addr)
  590. {
  591. int window;
  592. unsigned long long qdr_max;
  593. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  594. /* DDR network side */
  595. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  596. QLA82XX_ADDR_DDR_NET_MAX))
  597. BUG();
  598. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  599. QLA82XX_ADDR_OCM0_MAX))
  600. return 1;
  601. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  602. QLA82XX_ADDR_OCM1_MAX))
  603. return 1;
  604. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  605. /* QDR network side */
  606. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  607. if (ha->qdr_sn_window == window)
  608. return 1;
  609. }
  610. return 0;
  611. }
  612. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  613. u64 off, void *data, int size)
  614. {
  615. unsigned long flags;
  616. void *addr = NULL;
  617. int ret = 0;
  618. u64 start;
  619. uint8_t *mem_ptr = NULL;
  620. unsigned long mem_base;
  621. unsigned long mem_page;
  622. write_lock_irqsave(&ha->hw_lock, flags);
  623. /*
  624. * If attempting to access unknown address or straddle hw windows,
  625. * do not access.
  626. */
  627. start = qla82xx_pci_set_window(ha, off);
  628. if ((start == -1UL) ||
  629. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  630. write_unlock_irqrestore(&ha->hw_lock, flags);
  631. qla_printk(KERN_ERR, ha,
  632. "%s out of bound pci memory access. "
  633. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  634. return -1;
  635. }
  636. write_unlock_irqrestore(&ha->hw_lock, flags);
  637. mem_base = pci_resource_start(ha->pdev, 0);
  638. mem_page = start & PAGE_MASK;
  639. /* Map two pages whenever user tries to access addresses in two
  640. * consecutive pages.
  641. */
  642. if (mem_page != ((start + size - 1) & PAGE_MASK))
  643. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  644. else
  645. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  646. if (mem_ptr == 0UL) {
  647. *(u8 *)data = 0;
  648. return -1;
  649. }
  650. addr = mem_ptr;
  651. addr += start & (PAGE_SIZE - 1);
  652. write_lock_irqsave(&ha->hw_lock, flags);
  653. switch (size) {
  654. case 1:
  655. *(u8 *)data = readb(addr);
  656. break;
  657. case 2:
  658. *(u16 *)data = readw(addr);
  659. break;
  660. case 4:
  661. *(u32 *)data = readl(addr);
  662. break;
  663. case 8:
  664. *(u64 *)data = readq(addr);
  665. break;
  666. default:
  667. ret = -1;
  668. break;
  669. }
  670. write_unlock_irqrestore(&ha->hw_lock, flags);
  671. if (mem_ptr)
  672. iounmap(mem_ptr);
  673. return ret;
  674. }
  675. static int
  676. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  677. u64 off, void *data, int size)
  678. {
  679. unsigned long flags;
  680. void *addr = NULL;
  681. int ret = 0;
  682. u64 start;
  683. uint8_t *mem_ptr = NULL;
  684. unsigned long mem_base;
  685. unsigned long mem_page;
  686. write_lock_irqsave(&ha->hw_lock, flags);
  687. /*
  688. * If attempting to access unknown address or straddle hw windows,
  689. * do not access.
  690. */
  691. start = qla82xx_pci_set_window(ha, off);
  692. if ((start == -1UL) ||
  693. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  694. write_unlock_irqrestore(&ha->hw_lock, flags);
  695. qla_printk(KERN_ERR, ha,
  696. "%s out of bound pci memory access. "
  697. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  698. return -1;
  699. }
  700. write_unlock_irqrestore(&ha->hw_lock, flags);
  701. mem_base = pci_resource_start(ha->pdev, 0);
  702. mem_page = start & PAGE_MASK;
  703. /* Map two pages whenever user tries to access addresses in two
  704. * consecutive pages.
  705. */
  706. if (mem_page != ((start + size - 1) & PAGE_MASK))
  707. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  708. else
  709. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  710. if (mem_ptr == 0UL)
  711. return -1;
  712. addr = mem_ptr;
  713. addr += start & (PAGE_SIZE - 1);
  714. write_lock_irqsave(&ha->hw_lock, flags);
  715. switch (size) {
  716. case 1:
  717. writeb(*(u8 *)data, addr);
  718. break;
  719. case 2:
  720. writew(*(u16 *)data, addr);
  721. break;
  722. case 4:
  723. writel(*(u32 *)data, addr);
  724. break;
  725. case 8:
  726. writeq(*(u64 *)data, addr);
  727. break;
  728. default:
  729. ret = -1;
  730. break;
  731. }
  732. write_unlock_irqrestore(&ha->hw_lock, flags);
  733. if (mem_ptr)
  734. iounmap(mem_ptr);
  735. return ret;
  736. }
  737. #define MTU_FUDGE_FACTOR 100
  738. static unsigned long
  739. qla82xx_decode_crb_addr(unsigned long addr)
  740. {
  741. int i;
  742. unsigned long base_addr, offset, pci_base;
  743. if (!qla82xx_crb_table_initialized)
  744. qla82xx_crb_addr_transform_setup();
  745. pci_base = ADDR_ERROR;
  746. base_addr = addr & 0xfff00000;
  747. offset = addr & 0x000fffff;
  748. for (i = 0; i < MAX_CRB_XFORM; i++) {
  749. if (crb_addr_xform[i] == base_addr) {
  750. pci_base = i << 20;
  751. break;
  752. }
  753. }
  754. if (pci_base == ADDR_ERROR)
  755. return pci_base;
  756. return pci_base + offset;
  757. }
  758. static long rom_max_timeout = 100;
  759. static long qla82xx_rom_lock_timeout = 100;
  760. static int
  761. qla82xx_rom_lock(struct qla_hw_data *ha)
  762. {
  763. int done = 0, timeout = 0;
  764. while (!done) {
  765. /* acquire semaphore2 from PCI HW block */
  766. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  767. if (done == 1)
  768. break;
  769. if (timeout >= qla82xx_rom_lock_timeout)
  770. return -1;
  771. timeout++;
  772. }
  773. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  774. return 0;
  775. }
  776. static int
  777. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  778. {
  779. long timeout = 0;
  780. long done = 0 ;
  781. while (done == 0) {
  782. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  783. done &= 4;
  784. timeout++;
  785. if (timeout >= rom_max_timeout) {
  786. DEBUG(qla_printk(KERN_INFO, ha,
  787. "%s: Timeout reached waiting for rom busy",
  788. QLA2XXX_DRIVER_NAME));
  789. return -1;
  790. }
  791. }
  792. return 0;
  793. }
  794. static int
  795. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  796. {
  797. long timeout = 0;
  798. long done = 0 ;
  799. while (done == 0) {
  800. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  801. done &= 2;
  802. timeout++;
  803. if (timeout >= rom_max_timeout) {
  804. DEBUG(qla_printk(KERN_INFO, ha,
  805. "%s: Timeout reached waiting for rom done",
  806. QLA2XXX_DRIVER_NAME));
  807. return -1;
  808. }
  809. }
  810. return 0;
  811. }
  812. static int
  813. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  814. {
  815. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  816. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  817. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  818. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  819. qla82xx_wait_rom_busy(ha);
  820. if (qla82xx_wait_rom_done(ha)) {
  821. qla_printk(KERN_WARNING, ha,
  822. "%s: Error waiting for rom done\n",
  823. QLA2XXX_DRIVER_NAME);
  824. return -1;
  825. }
  826. /* Reset abyte_cnt and dummy_byte_cnt */
  827. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  828. udelay(10);
  829. cond_resched();
  830. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  831. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  832. return 0;
  833. }
  834. static int
  835. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  836. {
  837. int ret, loops = 0;
  838. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  839. udelay(100);
  840. schedule();
  841. loops++;
  842. }
  843. if (loops >= 50000) {
  844. qla_printk(KERN_INFO, ha,
  845. "%s: qla82xx_rom_lock failed\n",
  846. QLA2XXX_DRIVER_NAME);
  847. return -1;
  848. }
  849. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  850. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  851. return ret;
  852. }
  853. static int
  854. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  855. {
  856. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  857. qla82xx_wait_rom_busy(ha);
  858. if (qla82xx_wait_rom_done(ha)) {
  859. qla_printk(KERN_WARNING, ha,
  860. "Error waiting for rom done\n");
  861. return -1;
  862. }
  863. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  864. return 0;
  865. }
  866. static int
  867. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  868. {
  869. long timeout = 0;
  870. uint32_t done = 1 ;
  871. uint32_t val;
  872. int ret = 0;
  873. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  874. while ((done != 0) && (ret == 0)) {
  875. ret = qla82xx_read_status_reg(ha, &val);
  876. done = val & 1;
  877. timeout++;
  878. udelay(10);
  879. cond_resched();
  880. if (timeout >= 50000) {
  881. qla_printk(KERN_WARNING, ha,
  882. "Timeout reached waiting for write finish");
  883. return -1;
  884. }
  885. }
  886. return ret;
  887. }
  888. static int
  889. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  890. {
  891. uint32_t val;
  892. qla82xx_wait_rom_busy(ha);
  893. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  894. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  895. qla82xx_wait_rom_busy(ha);
  896. if (qla82xx_wait_rom_done(ha))
  897. return -1;
  898. if (qla82xx_read_status_reg(ha, &val) != 0)
  899. return -1;
  900. if ((val & 2) != 2)
  901. return -1;
  902. return 0;
  903. }
  904. static int
  905. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  906. {
  907. if (qla82xx_flash_set_write_enable(ha))
  908. return -1;
  909. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  910. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  911. if (qla82xx_wait_rom_done(ha)) {
  912. qla_printk(KERN_WARNING, ha,
  913. "Error waiting for rom done\n");
  914. return -1;
  915. }
  916. return qla82xx_flash_wait_write_finish(ha);
  917. }
  918. static int
  919. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  920. {
  921. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  922. if (qla82xx_wait_rom_done(ha)) {
  923. qla_printk(KERN_WARNING, ha,
  924. "Error waiting for rom done\n");
  925. return -1;
  926. }
  927. return 0;
  928. }
  929. static int
  930. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  931. {
  932. int loops = 0;
  933. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  934. udelay(100);
  935. cond_resched();
  936. loops++;
  937. }
  938. if (loops >= 50000) {
  939. qla_printk(KERN_WARNING, ha, "ROM lock failed\n");
  940. return -1;
  941. }
  942. return 0;;
  943. }
  944. static int
  945. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  946. uint32_t data)
  947. {
  948. int ret = 0;
  949. ret = ql82xx_rom_lock_d(ha);
  950. if (ret < 0) {
  951. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  952. return ret;
  953. }
  954. if (qla82xx_flash_set_write_enable(ha))
  955. goto done_write;
  956. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  957. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  958. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  959. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  960. qla82xx_wait_rom_busy(ha);
  961. if (qla82xx_wait_rom_done(ha)) {
  962. qla_printk(KERN_WARNING, ha,
  963. "Error waiting for rom done\n");
  964. ret = -1;
  965. goto done_write;
  966. }
  967. ret = qla82xx_flash_wait_write_finish(ha);
  968. done_write:
  969. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  970. return ret;
  971. }
  972. /* This routine does CRB initialize sequence
  973. * to put the ISP into operational state
  974. */
  975. static int
  976. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  977. {
  978. int addr, val;
  979. int i ;
  980. struct crb_addr_pair *buf;
  981. unsigned long off;
  982. unsigned offset, n;
  983. struct qla_hw_data *ha = vha->hw;
  984. struct crb_addr_pair {
  985. long addr;
  986. long data;
  987. };
  988. /* Halt all the indiviual PEGs and other blocks of the ISP */
  989. qla82xx_rom_lock(ha);
  990. /* disable all I2Q */
  991. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  992. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  993. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  994. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  995. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  996. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  997. /* disable all niu interrupts */
  998. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  999. /* disable xge rx/tx */
  1000. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1001. /* disable xg1 rx/tx */
  1002. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1003. /* disable sideband mac */
  1004. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1005. /* disable ap0 mac */
  1006. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1007. /* disable ap1 mac */
  1008. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1009. /* halt sre */
  1010. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1011. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1012. /* halt epg */
  1013. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1014. /* halt timers */
  1015. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1016. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1017. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1018. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1019. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1020. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1021. /* halt pegs */
  1022. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1023. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1024. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1025. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1026. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1027. msleep(20);
  1028. /* big hammer */
  1029. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1030. /* don't reset CAM block on reset */
  1031. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1032. else
  1033. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1034. /* reset ms */
  1035. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1036. val |= (1 << 1);
  1037. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1038. msleep(20);
  1039. /* unreset ms */
  1040. val = qla82xx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4);
  1041. val &= ~(1 << 1);
  1042. qla82xx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val);
  1043. msleep(20);
  1044. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1045. /* Read the signature value from the flash.
  1046. * Offset 0: Contain signature (0xcafecafe)
  1047. * Offset 4: Offset and number of addr/value pairs
  1048. * that present in CRB initialize sequence
  1049. */
  1050. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1051. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1052. qla_printk(KERN_WARNING, ha,
  1053. "[ERROR] Reading crb_init area: n: %08x\n", n);
  1054. return -1;
  1055. }
  1056. /* Offset in flash = lower 16 bits
  1057. * Number of enteries = upper 16 bits
  1058. */
  1059. offset = n & 0xffffU;
  1060. n = (n >> 16) & 0xffffU;
  1061. /* number of addr/value pair should not exceed 1024 enteries */
  1062. if (n >= 1024) {
  1063. qla_printk(KERN_WARNING, ha,
  1064. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  1065. QLA2XXX_DRIVER_NAME, __func__, n);
  1066. return -1;
  1067. }
  1068. qla_printk(KERN_INFO, ha,
  1069. "%s: %d CRB init values found in ROM.\n", QLA2XXX_DRIVER_NAME, n);
  1070. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1071. if (buf == NULL) {
  1072. qla_printk(KERN_WARNING, ha,
  1073. "%s: [ERROR] Unable to malloc memory.\n",
  1074. QLA2XXX_DRIVER_NAME);
  1075. return -1;
  1076. }
  1077. for (i = 0; i < n; i++) {
  1078. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1079. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1080. kfree(buf);
  1081. return -1;
  1082. }
  1083. buf[i].addr = addr;
  1084. buf[i].data = val;
  1085. }
  1086. for (i = 0; i < n; i++) {
  1087. /* Translate internal CRB initialization
  1088. * address to PCI bus address
  1089. */
  1090. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1091. QLA82XX_PCI_CRBSPACE;
  1092. /* Not all CRB addr/value pair to be written,
  1093. * some of them are skipped
  1094. */
  1095. /* skipping cold reboot MAGIC */
  1096. if (off == QLA82XX_CAM_RAM(0x1fc))
  1097. continue;
  1098. /* do not reset PCI */
  1099. if (off == (ROMUSB_GLB + 0xbc))
  1100. continue;
  1101. /* skip core clock, so that firmware can increase the clock */
  1102. if (off == (ROMUSB_GLB + 0xc8))
  1103. continue;
  1104. /* skip the function enable register */
  1105. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1106. continue;
  1107. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1108. continue;
  1109. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1110. continue;
  1111. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1112. continue;
  1113. if (off == ADDR_ERROR) {
  1114. qla_printk(KERN_WARNING, ha,
  1115. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1116. QLA2XXX_DRIVER_NAME, buf[i].addr);
  1117. continue;
  1118. }
  1119. qla82xx_wr_32(ha, off, buf[i].data);
  1120. /* ISP requires much bigger delay to settle down,
  1121. * else crb_window returns 0xffffffff
  1122. */
  1123. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1124. msleep(1000);
  1125. /* ISP requires millisec delay between
  1126. * successive CRB register updation
  1127. */
  1128. msleep(1);
  1129. }
  1130. kfree(buf);
  1131. /* Resetting the data and instruction cache */
  1132. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1133. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1134. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1135. /* Clear all protocol processing engines */
  1136. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1137. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1138. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1139. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1140. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1141. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1142. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1143. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1144. return 0;
  1145. }
  1146. static int
  1147. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1148. u64 off, void *data, int size)
  1149. {
  1150. int i, j, ret = 0, loop, sz[2], off0;
  1151. int scale, shift_amount, startword;
  1152. uint32_t temp;
  1153. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1154. /*
  1155. * If not MN, go check for MS or invalid.
  1156. */
  1157. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1158. mem_crb = QLA82XX_CRB_QDR_NET;
  1159. else {
  1160. mem_crb = QLA82XX_CRB_DDR_NET;
  1161. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1162. return qla82xx_pci_mem_write_direct(ha,
  1163. off, data, size);
  1164. }
  1165. off0 = off & 0x7;
  1166. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1167. sz[1] = size - sz[0];
  1168. off8 = off & 0xfffffff0;
  1169. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1170. shift_amount = 4;
  1171. scale = 2;
  1172. startword = (off & 0xf)/8;
  1173. for (i = 0; i < loop; i++) {
  1174. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1175. (i << shift_amount), &word[i * scale], 8))
  1176. return -1;
  1177. }
  1178. switch (size) {
  1179. case 1:
  1180. tmpw = *((uint8_t *)data);
  1181. break;
  1182. case 2:
  1183. tmpw = *((uint16_t *)data);
  1184. break;
  1185. case 4:
  1186. tmpw = *((uint32_t *)data);
  1187. break;
  1188. case 8:
  1189. default:
  1190. tmpw = *((uint64_t *)data);
  1191. break;
  1192. }
  1193. if (sz[0] == 8) {
  1194. word[startword] = tmpw;
  1195. } else {
  1196. word[startword] &=
  1197. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1198. word[startword] |= tmpw << (off0 * 8);
  1199. }
  1200. if (sz[1] != 0) {
  1201. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1202. word[startword+1] |= tmpw >> (sz[0] * 8);
  1203. }
  1204. for (i = 0; i < loop; i++) {
  1205. temp = off8 + (i << shift_amount);
  1206. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1207. temp = 0;
  1208. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1209. temp = word[i * scale] & 0xffffffff;
  1210. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1211. temp = (word[i * scale] >> 32) & 0xffffffff;
  1212. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1213. temp = word[i*scale + 1] & 0xffffffff;
  1214. qla82xx_wr_32(ha, mem_crb +
  1215. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1216. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1217. qla82xx_wr_32(ha, mem_crb +
  1218. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1219. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1220. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1221. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1222. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1223. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1224. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1225. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1226. break;
  1227. }
  1228. if (j >= MAX_CTL_CHECK) {
  1229. if (printk_ratelimit())
  1230. dev_err(&ha->pdev->dev,
  1231. "failed to write through agent\n");
  1232. ret = -1;
  1233. break;
  1234. }
  1235. }
  1236. return ret;
  1237. }
  1238. static int
  1239. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1240. {
  1241. int i;
  1242. long size = 0;
  1243. long flashaddr = ha->flt_region_bootload << 2;
  1244. long memaddr = BOOTLD_START;
  1245. u64 data;
  1246. u32 high, low;
  1247. size = (IMAGE_START - BOOTLD_START) / 8;
  1248. for (i = 0; i < size; i++) {
  1249. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1250. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1251. return -1;
  1252. }
  1253. data = ((u64)high << 32) | low ;
  1254. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1255. flashaddr += 8;
  1256. memaddr += 8;
  1257. if (i % 0x1000 == 0)
  1258. msleep(1);
  1259. }
  1260. udelay(100);
  1261. read_lock(&ha->hw_lock);
  1262. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1263. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1264. read_unlock(&ha->hw_lock);
  1265. return 0;
  1266. }
  1267. int
  1268. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1269. u64 off, void *data, int size)
  1270. {
  1271. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1272. int shift_amount;
  1273. uint32_t temp;
  1274. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1275. /*
  1276. * If not MN, go check for MS or invalid.
  1277. */
  1278. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1279. mem_crb = QLA82XX_CRB_QDR_NET;
  1280. else {
  1281. mem_crb = QLA82XX_CRB_DDR_NET;
  1282. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1283. return qla82xx_pci_mem_read_direct(ha,
  1284. off, data, size);
  1285. }
  1286. off8 = off & 0xfffffff0;
  1287. off0[0] = off & 0xf;
  1288. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1289. shift_amount = 4;
  1290. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1291. off0[1] = 0;
  1292. sz[1] = size - sz[0];
  1293. for (i = 0; i < loop; i++) {
  1294. temp = off8 + (i << shift_amount);
  1295. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1296. temp = 0;
  1297. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1298. temp = MIU_TA_CTL_ENABLE;
  1299. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1300. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1301. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1302. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1303. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1304. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1305. break;
  1306. }
  1307. if (j >= MAX_CTL_CHECK) {
  1308. if (printk_ratelimit())
  1309. dev_err(&ha->pdev->dev,
  1310. "failed to read through agent\n");
  1311. break;
  1312. }
  1313. start = off0[i] >> 2;
  1314. end = (off0[i] + sz[i] - 1) >> 2;
  1315. for (k = start; k <= end; k++) {
  1316. temp = qla82xx_rd_32(ha,
  1317. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1318. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1319. }
  1320. }
  1321. if (j >= MAX_CTL_CHECK)
  1322. return -1;
  1323. if ((off0[0] & 7) == 0) {
  1324. val = word[0];
  1325. } else {
  1326. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1327. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1328. }
  1329. switch (size) {
  1330. case 1:
  1331. *(uint8_t *)data = val;
  1332. break;
  1333. case 2:
  1334. *(uint16_t *)data = val;
  1335. break;
  1336. case 4:
  1337. *(uint32_t *)data = val;
  1338. break;
  1339. case 8:
  1340. *(uint64_t *)data = val;
  1341. break;
  1342. }
  1343. return 0;
  1344. }
  1345. static struct qla82xx_uri_table_desc *
  1346. qla82xx_get_table_desc(const u8 *unirom, int section)
  1347. {
  1348. uint32_t i;
  1349. struct qla82xx_uri_table_desc *directory =
  1350. (struct qla82xx_uri_table_desc *)&unirom[0];
  1351. __le32 offset;
  1352. __le32 tab_type;
  1353. __le32 entries = cpu_to_le32(directory->num_entries);
  1354. for (i = 0; i < entries; i++) {
  1355. offset = cpu_to_le32(directory->findex) +
  1356. (i * cpu_to_le32(directory->entry_size));
  1357. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1358. if (tab_type == section)
  1359. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1360. }
  1361. return NULL;
  1362. }
  1363. static struct qla82xx_uri_data_desc *
  1364. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1365. u32 section, u32 idx_offset)
  1366. {
  1367. const u8 *unirom = ha->hablob->fw->data;
  1368. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1369. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1370. __le32 offset;
  1371. tab_desc = qla82xx_get_table_desc(unirom, section);
  1372. if (!tab_desc)
  1373. return NULL;
  1374. offset = cpu_to_le32(tab_desc->findex) +
  1375. (cpu_to_le32(tab_desc->entry_size) * idx);
  1376. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1377. }
  1378. static u8 *
  1379. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1380. {
  1381. u32 offset = BOOTLD_START;
  1382. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1383. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1384. uri_desc = qla82xx_get_data_desc(ha,
  1385. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1386. if (uri_desc)
  1387. offset = cpu_to_le32(uri_desc->findex);
  1388. }
  1389. return (u8 *)&ha->hablob->fw->data[offset];
  1390. }
  1391. static __le32
  1392. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1393. {
  1394. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1395. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1396. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1397. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1398. if (uri_desc)
  1399. return cpu_to_le32(uri_desc->size);
  1400. }
  1401. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1402. }
  1403. static u8 *
  1404. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1405. {
  1406. u32 offset = IMAGE_START;
  1407. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1408. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1409. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1410. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1411. if (uri_desc)
  1412. offset = cpu_to_le32(uri_desc->findex);
  1413. }
  1414. return (u8 *)&ha->hablob->fw->data[offset];
  1415. }
  1416. /* PCI related functions */
  1417. char *
  1418. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1419. {
  1420. int pcie_reg;
  1421. struct qla_hw_data *ha = vha->hw;
  1422. char lwstr[6];
  1423. uint16_t lnk;
  1424. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1425. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1426. ha->link_width = (lnk >> 4) & 0x3f;
  1427. strcpy(str, "PCIe (");
  1428. strcat(str, "2.5Gb/s ");
  1429. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1430. strcat(str, lwstr);
  1431. return str;
  1432. }
  1433. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1434. {
  1435. unsigned long val = 0;
  1436. u32 control;
  1437. switch (region) {
  1438. case 0:
  1439. val = 0;
  1440. break;
  1441. case 1:
  1442. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1443. val = control + QLA82XX_MSIX_TBL_SPACE;
  1444. break;
  1445. }
  1446. return val;
  1447. }
  1448. int
  1449. qla82xx_iospace_config(struct qla_hw_data *ha)
  1450. {
  1451. uint32_t len = 0;
  1452. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1453. qla_printk(KERN_WARNING, ha,
  1454. "Failed to reserve selected regions (%s)\n",
  1455. pci_name(ha->pdev));
  1456. goto iospace_error_exit;
  1457. }
  1458. /* Use MMIO operations for all accesses. */
  1459. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1460. qla_printk(KERN_ERR, ha,
  1461. "region #0 not an MMIO resource (%s), aborting\n",
  1462. pci_name(ha->pdev));
  1463. goto iospace_error_exit;
  1464. }
  1465. len = pci_resource_len(ha->pdev, 0);
  1466. ha->nx_pcibase =
  1467. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1468. if (!ha->nx_pcibase) {
  1469. qla_printk(KERN_ERR, ha,
  1470. "cannot remap pcibase MMIO (%s), aborting\n",
  1471. pci_name(ha->pdev));
  1472. pci_release_regions(ha->pdev);
  1473. goto iospace_error_exit;
  1474. }
  1475. /* Mapping of IO base pointer */
  1476. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1477. 0xbc000 + (ha->pdev->devfn << 11));
  1478. if (!ql2xdbwr) {
  1479. ha->nxdb_wr_ptr =
  1480. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1481. (ha->pdev->devfn << 12)), 4);
  1482. if (!ha->nxdb_wr_ptr) {
  1483. qla_printk(KERN_ERR, ha,
  1484. "cannot remap MMIO (%s), aborting\n",
  1485. pci_name(ha->pdev));
  1486. pci_release_regions(ha->pdev);
  1487. goto iospace_error_exit;
  1488. }
  1489. /* Mapping of IO base pointer,
  1490. * door bell read and write pointer
  1491. */
  1492. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1493. (ha->pdev->devfn * 8);
  1494. } else {
  1495. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1496. QLA82XX_CAMRAM_DB1 :
  1497. QLA82XX_CAMRAM_DB2);
  1498. }
  1499. ha->max_req_queues = ha->max_rsp_queues = 1;
  1500. ha->msix_count = ha->max_rsp_queues + 1;
  1501. return 0;
  1502. iospace_error_exit:
  1503. return -ENOMEM;
  1504. }
  1505. /* GS related functions */
  1506. /* Initialization related functions */
  1507. /**
  1508. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1509. * @ha: HA context
  1510. *
  1511. * Returns 0 on success.
  1512. */
  1513. int
  1514. qla82xx_pci_config(scsi_qla_host_t *vha)
  1515. {
  1516. struct qla_hw_data *ha = vha->hw;
  1517. int ret;
  1518. pci_set_master(ha->pdev);
  1519. ret = pci_set_mwi(ha->pdev);
  1520. ha->chip_revision = ha->pdev->revision;
  1521. return 0;
  1522. }
  1523. /**
  1524. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1525. * @ha: HA context
  1526. *
  1527. * Returns 0 on success.
  1528. */
  1529. void
  1530. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1531. {
  1532. struct qla_hw_data *ha = vha->hw;
  1533. ha->isp_ops->disable_intrs(ha);
  1534. }
  1535. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1536. {
  1537. struct qla_hw_data *ha = vha->hw;
  1538. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1539. struct init_cb_81xx *icb;
  1540. struct req_que *req = ha->req_q_map[0];
  1541. struct rsp_que *rsp = ha->rsp_q_map[0];
  1542. /* Setup ring parameters in initialization control block. */
  1543. icb = (struct init_cb_81xx *)ha->init_cb;
  1544. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1545. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1546. icb->request_q_length = cpu_to_le16(req->length);
  1547. icb->response_q_length = cpu_to_le16(rsp->length);
  1548. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1549. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1550. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1551. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1552. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1553. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1554. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1555. }
  1556. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1557. {
  1558. struct qla_hw_data *ha = vha->hw;
  1559. vha->flags.online = 0;
  1560. qla2x00_try_to_stop_firmware(vha);
  1561. ha->isp_ops->disable_intrs(ha);
  1562. }
  1563. static int
  1564. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1565. {
  1566. u64 *ptr64;
  1567. u32 i, flashaddr, size;
  1568. __le64 data;
  1569. size = (IMAGE_START - BOOTLD_START) / 8;
  1570. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1571. flashaddr = BOOTLD_START;
  1572. for (i = 0; i < size; i++) {
  1573. data = cpu_to_le64(ptr64[i]);
  1574. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1575. return -EIO;
  1576. flashaddr += 8;
  1577. }
  1578. flashaddr = FLASH_ADDR_START;
  1579. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1580. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1581. for (i = 0; i < size; i++) {
  1582. data = cpu_to_le64(ptr64[i]);
  1583. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1584. return -EIO;
  1585. flashaddr += 8;
  1586. }
  1587. udelay(100);
  1588. /* Write a magic value to CAMRAM register
  1589. * at a specified offset to indicate
  1590. * that all data is written and
  1591. * ready for firmware to initialize.
  1592. */
  1593. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1594. read_lock(&ha->hw_lock);
  1595. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1596. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1597. read_unlock(&ha->hw_lock);
  1598. return 0;
  1599. }
  1600. static int
  1601. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1602. {
  1603. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1604. const uint8_t *unirom = ha->hablob->fw->data;
  1605. uint32_t i;
  1606. __le32 entries;
  1607. __le32 flags, file_chiprev, offset;
  1608. uint8_t chiprev = ha->chip_revision;
  1609. /* Hardcoding mn_present flag for P3P */
  1610. int mn_present = 0;
  1611. uint32_t flagbit;
  1612. ptab_desc = qla82xx_get_table_desc(unirom,
  1613. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1614. if (!ptab_desc)
  1615. return -1;
  1616. entries = cpu_to_le32(ptab_desc->num_entries);
  1617. for (i = 0; i < entries; i++) {
  1618. offset = cpu_to_le32(ptab_desc->findex) +
  1619. (i * cpu_to_le32(ptab_desc->entry_size));
  1620. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1621. QLA82XX_URI_FLAGS_OFF));
  1622. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1623. QLA82XX_URI_CHIP_REV_OFF));
  1624. flagbit = mn_present ? 1 : 2;
  1625. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1626. ha->file_prd_off = offset;
  1627. return 0;
  1628. }
  1629. }
  1630. return -1;
  1631. }
  1632. int
  1633. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1634. {
  1635. __le32 val;
  1636. uint32_t min_size;
  1637. struct qla_hw_data *ha = vha->hw;
  1638. const struct firmware *fw = ha->hablob->fw;
  1639. ha->fw_type = fw_type;
  1640. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1641. if (qla82xx_set_product_offset(ha))
  1642. return -EINVAL;
  1643. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1644. } else {
  1645. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1646. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1647. return -EINVAL;
  1648. min_size = QLA82XX_FW_MIN_SIZE;
  1649. }
  1650. if (fw->size < min_size)
  1651. return -EINVAL;
  1652. return 0;
  1653. }
  1654. static int
  1655. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1656. {
  1657. u32 val = 0;
  1658. int retries = 60;
  1659. do {
  1660. read_lock(&ha->hw_lock);
  1661. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1662. read_unlock(&ha->hw_lock);
  1663. switch (val) {
  1664. case PHAN_INITIALIZE_COMPLETE:
  1665. case PHAN_INITIALIZE_ACK:
  1666. return QLA_SUCCESS;
  1667. case PHAN_INITIALIZE_FAILED:
  1668. break;
  1669. default:
  1670. break;
  1671. }
  1672. qla_printk(KERN_WARNING, ha,
  1673. "CRB_CMDPEG_STATE: 0x%x and retries: 0x%x\n",
  1674. val, retries);
  1675. msleep(500);
  1676. } while (--retries);
  1677. qla_printk(KERN_INFO, ha,
  1678. "Cmd Peg initialization failed: 0x%x.\n", val);
  1679. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1680. read_lock(&ha->hw_lock);
  1681. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1682. read_unlock(&ha->hw_lock);
  1683. return QLA_FUNCTION_FAILED;
  1684. }
  1685. static int
  1686. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1687. {
  1688. u32 val = 0;
  1689. int retries = 60;
  1690. do {
  1691. read_lock(&ha->hw_lock);
  1692. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1693. read_unlock(&ha->hw_lock);
  1694. switch (val) {
  1695. case PHAN_INITIALIZE_COMPLETE:
  1696. case PHAN_INITIALIZE_ACK:
  1697. return QLA_SUCCESS;
  1698. case PHAN_INITIALIZE_FAILED:
  1699. break;
  1700. default:
  1701. break;
  1702. }
  1703. qla_printk(KERN_WARNING, ha,
  1704. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x\n",
  1705. val, retries);
  1706. msleep(500);
  1707. } while (--retries);
  1708. qla_printk(KERN_INFO, ha,
  1709. "Rcv Peg initialization failed: 0x%x.\n", val);
  1710. read_lock(&ha->hw_lock);
  1711. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1712. read_unlock(&ha->hw_lock);
  1713. return QLA_FUNCTION_FAILED;
  1714. }
  1715. /* ISR related functions */
  1716. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1717. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1718. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1719. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1720. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1721. };
  1722. uint32_t qla82xx_isr_int_target_status[8] = {
  1723. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1724. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1725. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1726. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1727. };
  1728. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1729. QLA82XX_LEGACY_INTR_CONFIG;
  1730. /*
  1731. * qla82xx_mbx_completion() - Process mailbox command completions.
  1732. * @ha: SCSI driver HA context
  1733. * @mb0: Mailbox0 register
  1734. */
  1735. static void
  1736. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1737. {
  1738. uint16_t cnt;
  1739. uint16_t __iomem *wptr;
  1740. struct qla_hw_data *ha = vha->hw;
  1741. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1742. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1743. /* Load return mailbox registers. */
  1744. ha->flags.mbox_int = 1;
  1745. ha->mailbox_out[0] = mb0;
  1746. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1747. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1748. wptr++;
  1749. }
  1750. if (ha->mcp) {
  1751. DEBUG3_11(printk(KERN_INFO "%s(%ld): "
  1752. "Got mailbox completion. cmd=%x.\n",
  1753. __func__, vha->host_no, ha->mcp->mb[0]));
  1754. } else {
  1755. qla_printk(KERN_INFO, ha,
  1756. "%s(%ld): MBX pointer ERROR!\n",
  1757. __func__, vha->host_no);
  1758. }
  1759. }
  1760. /*
  1761. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1762. * @irq:
  1763. * @dev_id: SCSI driver HA context
  1764. * @regs:
  1765. *
  1766. * Called by system whenever the host adapter generates an interrupt.
  1767. *
  1768. * Returns handled flag.
  1769. */
  1770. irqreturn_t
  1771. qla82xx_intr_handler(int irq, void *dev_id)
  1772. {
  1773. scsi_qla_host_t *vha;
  1774. struct qla_hw_data *ha;
  1775. struct rsp_que *rsp;
  1776. struct device_reg_82xx __iomem *reg;
  1777. int status = 0, status1 = 0;
  1778. unsigned long flags;
  1779. unsigned long iter;
  1780. uint32_t stat;
  1781. uint16_t mb[4];
  1782. rsp = (struct rsp_que *) dev_id;
  1783. if (!rsp) {
  1784. printk(KERN_INFO
  1785. "%s(): NULL response queue pointer\n", __func__);
  1786. return IRQ_NONE;
  1787. }
  1788. ha = rsp->hw;
  1789. if (!ha->flags.msi_enabled) {
  1790. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1791. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1792. return IRQ_NONE;
  1793. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1794. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1795. return IRQ_NONE;
  1796. }
  1797. /* clear the interrupt */
  1798. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1799. /* read twice to ensure write is flushed */
  1800. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1801. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1802. reg = &ha->iobase->isp82;
  1803. spin_lock_irqsave(&ha->hardware_lock, flags);
  1804. vha = pci_get_drvdata(ha->pdev);
  1805. for (iter = 1; iter--; ) {
  1806. if (RD_REG_DWORD(&reg->host_int)) {
  1807. stat = RD_REG_DWORD(&reg->host_status);
  1808. switch (stat & 0xff) {
  1809. case 0x1:
  1810. case 0x2:
  1811. case 0x10:
  1812. case 0x11:
  1813. qla82xx_mbx_completion(vha, MSW(stat));
  1814. status |= MBX_INTERRUPT;
  1815. break;
  1816. case 0x12:
  1817. mb[0] = MSW(stat);
  1818. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1819. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1820. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1821. qla2x00_async_event(vha, rsp, mb);
  1822. break;
  1823. case 0x13:
  1824. qla24xx_process_response_queue(vha, rsp);
  1825. break;
  1826. default:
  1827. DEBUG2(printk("scsi(%ld): "
  1828. " Unrecognized interrupt type (%d).\n",
  1829. vha->host_no, stat & 0xff));
  1830. break;
  1831. }
  1832. }
  1833. WRT_REG_DWORD(&reg->host_int, 0);
  1834. }
  1835. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1836. if (!ha->flags.msi_enabled)
  1837. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1838. #ifdef QL_DEBUG_LEVEL_17
  1839. if (!irq && ha->flags.eeh_busy)
  1840. qla_printk(KERN_WARNING, ha,
  1841. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1842. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1843. #endif
  1844. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1845. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1846. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1847. complete(&ha->mbx_intr_comp);
  1848. }
  1849. return IRQ_HANDLED;
  1850. }
  1851. irqreturn_t
  1852. qla82xx_msix_default(int irq, void *dev_id)
  1853. {
  1854. scsi_qla_host_t *vha;
  1855. struct qla_hw_data *ha;
  1856. struct rsp_que *rsp;
  1857. struct device_reg_82xx __iomem *reg;
  1858. int status = 0;
  1859. unsigned long flags;
  1860. uint32_t stat;
  1861. uint16_t mb[4];
  1862. rsp = (struct rsp_que *) dev_id;
  1863. if (!rsp) {
  1864. printk(KERN_INFO
  1865. "%s(): NULL response queue pointer\n", __func__);
  1866. return IRQ_NONE;
  1867. }
  1868. ha = rsp->hw;
  1869. reg = &ha->iobase->isp82;
  1870. spin_lock_irqsave(&ha->hardware_lock, flags);
  1871. vha = pci_get_drvdata(ha->pdev);
  1872. do {
  1873. if (RD_REG_DWORD(&reg->host_int)) {
  1874. stat = RD_REG_DWORD(&reg->host_status);
  1875. switch (stat & 0xff) {
  1876. case 0x1:
  1877. case 0x2:
  1878. case 0x10:
  1879. case 0x11:
  1880. qla82xx_mbx_completion(vha, MSW(stat));
  1881. status |= MBX_INTERRUPT;
  1882. break;
  1883. case 0x12:
  1884. mb[0] = MSW(stat);
  1885. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1886. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1887. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1888. qla2x00_async_event(vha, rsp, mb);
  1889. break;
  1890. case 0x13:
  1891. qla24xx_process_response_queue(vha, rsp);
  1892. break;
  1893. default:
  1894. DEBUG2(printk("scsi(%ld): "
  1895. " Unrecognized interrupt type (%d).\n",
  1896. vha->host_no, stat & 0xff));
  1897. break;
  1898. }
  1899. }
  1900. WRT_REG_DWORD(&reg->host_int, 0);
  1901. } while (0);
  1902. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1903. #ifdef QL_DEBUG_LEVEL_17
  1904. if (!irq && ha->flags.eeh_busy)
  1905. qla_printk(KERN_WARNING, ha,
  1906. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1907. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1908. #endif
  1909. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1910. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1911. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1912. complete(&ha->mbx_intr_comp);
  1913. }
  1914. return IRQ_HANDLED;
  1915. }
  1916. irqreturn_t
  1917. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1918. {
  1919. scsi_qla_host_t *vha;
  1920. struct qla_hw_data *ha;
  1921. struct rsp_que *rsp;
  1922. struct device_reg_82xx __iomem *reg;
  1923. rsp = (struct rsp_que *) dev_id;
  1924. if (!rsp) {
  1925. printk(KERN_INFO
  1926. "%s(): NULL response queue pointer\n", __func__);
  1927. return IRQ_NONE;
  1928. }
  1929. ha = rsp->hw;
  1930. reg = &ha->iobase->isp82;
  1931. spin_lock_irq(&ha->hardware_lock);
  1932. vha = pci_get_drvdata(ha->pdev);
  1933. qla24xx_process_response_queue(vha, rsp);
  1934. WRT_REG_DWORD(&reg->host_int, 0);
  1935. spin_unlock_irq(&ha->hardware_lock);
  1936. return IRQ_HANDLED;
  1937. }
  1938. void
  1939. qla82xx_poll(int irq, void *dev_id)
  1940. {
  1941. scsi_qla_host_t *vha;
  1942. struct qla_hw_data *ha;
  1943. struct rsp_que *rsp;
  1944. struct device_reg_82xx __iomem *reg;
  1945. int status = 0;
  1946. uint32_t stat;
  1947. uint16_t mb[4];
  1948. unsigned long flags;
  1949. rsp = (struct rsp_que *) dev_id;
  1950. if (!rsp) {
  1951. printk(KERN_INFO
  1952. "%s(): NULL response queue pointer\n", __func__);
  1953. return;
  1954. }
  1955. ha = rsp->hw;
  1956. reg = &ha->iobase->isp82;
  1957. spin_lock_irqsave(&ha->hardware_lock, flags);
  1958. vha = pci_get_drvdata(ha->pdev);
  1959. if (RD_REG_DWORD(&reg->host_int)) {
  1960. stat = RD_REG_DWORD(&reg->host_status);
  1961. switch (stat & 0xff) {
  1962. case 0x1:
  1963. case 0x2:
  1964. case 0x10:
  1965. case 0x11:
  1966. qla82xx_mbx_completion(vha, MSW(stat));
  1967. status |= MBX_INTERRUPT;
  1968. break;
  1969. case 0x12:
  1970. mb[0] = MSW(stat);
  1971. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1972. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1973. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1974. qla2x00_async_event(vha, rsp, mb);
  1975. break;
  1976. case 0x13:
  1977. qla24xx_process_response_queue(vha, rsp);
  1978. break;
  1979. default:
  1980. DEBUG2(printk("scsi(%ld): Unrecognized interrupt type "
  1981. "(%d).\n",
  1982. vha->host_no, stat & 0xff));
  1983. break;
  1984. }
  1985. }
  1986. WRT_REG_DWORD(&reg->host_int, 0);
  1987. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1988. }
  1989. void
  1990. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1991. {
  1992. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1993. qla82xx_mbx_intr_enable(vha);
  1994. spin_lock_irq(&ha->hardware_lock);
  1995. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1996. spin_unlock_irq(&ha->hardware_lock);
  1997. ha->interrupts_on = 1;
  1998. }
  1999. void
  2000. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2001. {
  2002. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2003. qla82xx_mbx_intr_disable(vha);
  2004. spin_lock_irq(&ha->hardware_lock);
  2005. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2006. spin_unlock_irq(&ha->hardware_lock);
  2007. ha->interrupts_on = 0;
  2008. }
  2009. void qla82xx_init_flags(struct qla_hw_data *ha)
  2010. {
  2011. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2012. /* ISP 8021 initializations */
  2013. rwlock_init(&ha->hw_lock);
  2014. ha->qdr_sn_window = -1;
  2015. ha->ddr_mn_window = -1;
  2016. ha->curr_window = 255;
  2017. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2018. nx_legacy_intr = &legacy_intr[ha->portnum];
  2019. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2020. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2021. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2022. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2023. }
  2024. inline void
  2025. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2026. {
  2027. uint32_t drv_active;
  2028. struct qla_hw_data *ha = vha->hw;
  2029. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2030. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2031. if (drv_active == 0xffffffff) {
  2032. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2033. QLA82XX_DRV_NOT_ACTIVE);
  2034. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2035. }
  2036. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2037. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2038. }
  2039. inline void
  2040. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2041. {
  2042. uint32_t drv_active;
  2043. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2044. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2045. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2046. }
  2047. static inline int
  2048. qla82xx_need_reset(struct qla_hw_data *ha)
  2049. {
  2050. uint32_t drv_state;
  2051. int rval;
  2052. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2053. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2054. return rval;
  2055. }
  2056. static inline void
  2057. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2058. {
  2059. uint32_t drv_state;
  2060. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2061. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2062. /* If reset value is all FF's, initialize DRV_STATE */
  2063. if (drv_state == 0xffffffff) {
  2064. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2065. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2066. }
  2067. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2068. qla_printk(KERN_INFO, ha,
  2069. "%s(%ld):drv_state = 0x%x\n",
  2070. __func__, vha->host_no, drv_state);
  2071. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2072. }
  2073. static inline void
  2074. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2075. {
  2076. uint32_t drv_state;
  2077. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2078. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2079. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2080. }
  2081. static inline void
  2082. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2083. {
  2084. uint32_t qsnt_state;
  2085. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2086. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2087. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2088. }
  2089. void
  2090. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2091. {
  2092. struct qla_hw_data *ha = vha->hw;
  2093. uint32_t qsnt_state;
  2094. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2095. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2096. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2097. }
  2098. static int
  2099. qla82xx_load_fw(scsi_qla_host_t *vha)
  2100. {
  2101. int rst;
  2102. struct fw_blob *blob;
  2103. struct qla_hw_data *ha = vha->hw;
  2104. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2105. qla_printk(KERN_ERR, ha,
  2106. "%s: Error during CRB Initialization\n", __func__);
  2107. return QLA_FUNCTION_FAILED;
  2108. }
  2109. udelay(500);
  2110. /* Bring QM and CAMRAM out of reset */
  2111. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2112. rst &= ~((1 << 28) | (1 << 24));
  2113. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2114. /*
  2115. * FW Load priority:
  2116. * 1) Operational firmware residing in flash.
  2117. * 2) Firmware via request-firmware interface (.bin file).
  2118. */
  2119. if (ql2xfwloadbin == 2)
  2120. goto try_blob_fw;
  2121. qla_printk(KERN_INFO, ha,
  2122. "Attempting to load firmware from flash\n");
  2123. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2124. qla_printk(KERN_ERR, ha,
  2125. "Firmware loaded successfully from flash\n");
  2126. return QLA_SUCCESS;
  2127. } else {
  2128. qla_printk(KERN_ERR, ha,
  2129. "Firmware load from flash failed\n");
  2130. }
  2131. try_blob_fw:
  2132. qla_printk(KERN_INFO, ha,
  2133. "Attempting to load firmware from blob\n");
  2134. /* Load firmware blob. */
  2135. blob = ha->hablob = qla2x00_request_firmware(vha);
  2136. if (!blob) {
  2137. qla_printk(KERN_ERR, ha,
  2138. "Firmware image not present.\n");
  2139. goto fw_load_failed;
  2140. }
  2141. /* Validating firmware blob */
  2142. if (qla82xx_validate_firmware_blob(vha,
  2143. QLA82XX_FLASH_ROMIMAGE)) {
  2144. /* Fallback to URI format */
  2145. if (qla82xx_validate_firmware_blob(vha,
  2146. QLA82XX_UNIFIED_ROMIMAGE)) {
  2147. qla_printk(KERN_ERR, ha,
  2148. "No valid firmware image found!!!");
  2149. return QLA_FUNCTION_FAILED;
  2150. }
  2151. }
  2152. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2153. qla_printk(KERN_ERR, ha,
  2154. "%s: Firmware loaded successfully "
  2155. " from binary blob\n", __func__);
  2156. return QLA_SUCCESS;
  2157. } else {
  2158. qla_printk(KERN_ERR, ha,
  2159. "Firmware load failed from binary blob\n");
  2160. blob->fw = NULL;
  2161. blob = NULL;
  2162. goto fw_load_failed;
  2163. }
  2164. return QLA_SUCCESS;
  2165. fw_load_failed:
  2166. return QLA_FUNCTION_FAILED;
  2167. }
  2168. int
  2169. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2170. {
  2171. int pcie_cap;
  2172. uint16_t lnk;
  2173. struct qla_hw_data *ha = vha->hw;
  2174. /* scrub dma mask expansion register */
  2175. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2176. /* Put both the PEG CMD and RCV PEG to default state
  2177. * of 0 before resetting the hardware
  2178. */
  2179. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2180. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2181. /* Overwrite stale initialization register values */
  2182. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2183. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2184. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2185. qla_printk(KERN_INFO, ha,
  2186. "%s: Error trying to start fw!\n", __func__);
  2187. return QLA_FUNCTION_FAILED;
  2188. }
  2189. /* Handshake with the card before we register the devices. */
  2190. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2191. qla_printk(KERN_INFO, ha,
  2192. "%s: Error during card handshake!\n", __func__);
  2193. return QLA_FUNCTION_FAILED;
  2194. }
  2195. /* Negotiated Link width */
  2196. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2197. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2198. ha->link_width = (lnk >> 4) & 0x3f;
  2199. /* Synchronize with Receive peg */
  2200. return qla82xx_check_rcvpeg_state(ha);
  2201. }
  2202. static inline int
  2203. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2204. uint16_t tot_dsds)
  2205. {
  2206. uint32_t *cur_dsd = NULL;
  2207. scsi_qla_host_t *vha;
  2208. struct qla_hw_data *ha;
  2209. struct scsi_cmnd *cmd;
  2210. struct scatterlist *cur_seg;
  2211. uint32_t *dsd_seg;
  2212. void *next_dsd;
  2213. uint8_t avail_dsds;
  2214. uint8_t first_iocb = 1;
  2215. uint32_t dsd_list_len;
  2216. struct dsd_dma *dsd_ptr;
  2217. struct ct6_dsd *ctx;
  2218. cmd = sp->cmd;
  2219. /* Update entry type to indicate Command Type 3 IOCB */
  2220. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2221. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2222. /* No data transfer */
  2223. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2224. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2225. return 0;
  2226. }
  2227. vha = sp->fcport->vha;
  2228. ha = vha->hw;
  2229. /* Set transfer direction */
  2230. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2231. cmd_pkt->control_flags =
  2232. __constant_cpu_to_le16(CF_WRITE_DATA);
  2233. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2234. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2235. cmd_pkt->control_flags =
  2236. __constant_cpu_to_le16(CF_READ_DATA);
  2237. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2238. }
  2239. cur_seg = scsi_sglist(cmd);
  2240. ctx = sp->ctx;
  2241. while (tot_dsds) {
  2242. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2243. QLA_DSDS_PER_IOCB : tot_dsds;
  2244. tot_dsds -= avail_dsds;
  2245. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2246. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2247. struct dsd_dma, list);
  2248. next_dsd = dsd_ptr->dsd_addr;
  2249. list_del(&dsd_ptr->list);
  2250. ha->gbl_dsd_avail--;
  2251. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2252. ctx->dsd_use_cnt++;
  2253. ha->gbl_dsd_inuse++;
  2254. if (first_iocb) {
  2255. first_iocb = 0;
  2256. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2257. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2258. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2259. *dsd_seg++ = cpu_to_le32(dsd_list_len);
  2260. } else {
  2261. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2262. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2263. *cur_dsd++ = cpu_to_le32(dsd_list_len);
  2264. }
  2265. cur_dsd = (uint32_t *)next_dsd;
  2266. while (avail_dsds) {
  2267. dma_addr_t sle_dma;
  2268. sle_dma = sg_dma_address(cur_seg);
  2269. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2270. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2271. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2272. cur_seg = sg_next(cur_seg);
  2273. avail_dsds--;
  2274. }
  2275. }
  2276. /* Null termination */
  2277. *cur_dsd++ = 0;
  2278. *cur_dsd++ = 0;
  2279. *cur_dsd++ = 0;
  2280. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2281. return 0;
  2282. }
  2283. /*
  2284. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2285. * for Command Type 6.
  2286. *
  2287. * @dsds: number of data segment decriptors needed
  2288. *
  2289. * Returns the number of dsd list needed to store @dsds.
  2290. */
  2291. inline uint16_t
  2292. qla82xx_calc_dsd_lists(uint16_t dsds)
  2293. {
  2294. uint16_t dsd_lists = 0;
  2295. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2296. if (dsds % QLA_DSDS_PER_IOCB)
  2297. dsd_lists++;
  2298. return dsd_lists;
  2299. }
  2300. /*
  2301. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2302. * @sp: command to send to the ISP
  2303. *
  2304. * Returns non-zero if a failure occurred, else zero.
  2305. */
  2306. int
  2307. qla82xx_start_scsi(srb_t *sp)
  2308. {
  2309. int ret, nseg;
  2310. unsigned long flags;
  2311. struct scsi_cmnd *cmd;
  2312. uint32_t *clr_ptr;
  2313. uint32_t index;
  2314. uint32_t handle;
  2315. uint16_t cnt;
  2316. uint16_t req_cnt;
  2317. uint16_t tot_dsds;
  2318. struct device_reg_82xx __iomem *reg;
  2319. uint32_t dbval;
  2320. uint32_t *fcp_dl;
  2321. uint8_t additional_cdb_len;
  2322. struct ct6_dsd *ctx;
  2323. struct scsi_qla_host *vha = sp->fcport->vha;
  2324. struct qla_hw_data *ha = vha->hw;
  2325. struct req_que *req = NULL;
  2326. struct rsp_que *rsp = NULL;
  2327. char tag[2];
  2328. /* Setup device pointers. */
  2329. ret = 0;
  2330. reg = &ha->iobase->isp82;
  2331. cmd = sp->cmd;
  2332. req = vha->req;
  2333. rsp = ha->rsp_q_map[0];
  2334. /* So we know we haven't pci_map'ed anything yet */
  2335. tot_dsds = 0;
  2336. dbval = 0x04 | (ha->portnum << 5);
  2337. /* Send marker if required */
  2338. if (vha->marker_needed != 0) {
  2339. if (qla2x00_marker(vha, req,
  2340. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS)
  2341. return QLA_FUNCTION_FAILED;
  2342. vha->marker_needed = 0;
  2343. }
  2344. /* Acquire ring specific lock */
  2345. spin_lock_irqsave(&ha->hardware_lock, flags);
  2346. /* Check for room in outstanding command list. */
  2347. handle = req->current_outstanding_cmd;
  2348. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2349. handle++;
  2350. if (handle == MAX_OUTSTANDING_COMMANDS)
  2351. handle = 1;
  2352. if (!req->outstanding_cmds[handle])
  2353. break;
  2354. }
  2355. if (index == MAX_OUTSTANDING_COMMANDS)
  2356. goto queuing_error;
  2357. /* Map the sg table so we have an accurate count of sg entries needed */
  2358. if (scsi_sg_count(cmd)) {
  2359. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2360. scsi_sg_count(cmd), cmd->sc_data_direction);
  2361. if (unlikely(!nseg))
  2362. goto queuing_error;
  2363. } else
  2364. nseg = 0;
  2365. tot_dsds = nseg;
  2366. if (tot_dsds > ql2xshiftctondsd) {
  2367. struct cmd_type_6 *cmd_pkt;
  2368. uint16_t more_dsd_lists = 0;
  2369. struct dsd_dma *dsd_ptr;
  2370. uint16_t i;
  2371. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2372. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN)
  2373. goto queuing_error;
  2374. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2375. goto sufficient_dsds;
  2376. else
  2377. more_dsd_lists -= ha->gbl_dsd_avail;
  2378. for (i = 0; i < more_dsd_lists; i++) {
  2379. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2380. if (!dsd_ptr)
  2381. goto queuing_error;
  2382. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2383. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2384. if (!dsd_ptr->dsd_addr) {
  2385. kfree(dsd_ptr);
  2386. goto queuing_error;
  2387. }
  2388. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2389. ha->gbl_dsd_avail++;
  2390. }
  2391. sufficient_dsds:
  2392. req_cnt = 1;
  2393. if (req->cnt < (req_cnt + 2)) {
  2394. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2395. &reg->req_q_out[0]);
  2396. if (req->ring_index < cnt)
  2397. req->cnt = cnt - req->ring_index;
  2398. else
  2399. req->cnt = req->length -
  2400. (req->ring_index - cnt);
  2401. }
  2402. if (req->cnt < (req_cnt + 2))
  2403. goto queuing_error;
  2404. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2405. if (!sp->ctx) {
  2406. DEBUG(printk(KERN_INFO
  2407. "%s(%ld): failed to allocate"
  2408. " ctx.\n", __func__, vha->host_no));
  2409. goto queuing_error;
  2410. }
  2411. memset(ctx, 0, sizeof(struct ct6_dsd));
  2412. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2413. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2414. if (!ctx->fcp_cmnd) {
  2415. DEBUG2_3(printk("%s(%ld): failed to allocate"
  2416. " fcp_cmnd.\n", __func__, vha->host_no));
  2417. goto queuing_error_fcp_cmnd;
  2418. }
  2419. /* Initialize the DSD list and dma handle */
  2420. INIT_LIST_HEAD(&ctx->dsd_list);
  2421. ctx->dsd_use_cnt = 0;
  2422. if (cmd->cmd_len > 16) {
  2423. additional_cdb_len = cmd->cmd_len - 16;
  2424. if ((cmd->cmd_len % 4) != 0) {
  2425. /* SCSI command bigger than 16 bytes must be
  2426. * multiple of 4
  2427. */
  2428. goto queuing_error_fcp_cmnd;
  2429. }
  2430. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2431. } else {
  2432. additional_cdb_len = 0;
  2433. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2434. }
  2435. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2436. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2437. /* Zero out remaining portion of packet. */
  2438. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2439. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2440. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2441. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2442. /* Set NPORT-ID and LUN number*/
  2443. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2444. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2445. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2446. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2447. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2448. /* Build IOCB segments */
  2449. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2450. goto queuing_error_fcp_cmnd;
  2451. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2452. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun, sizeof(cmd_pkt->lun));
  2453. /*
  2454. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2455. */
  2456. if (scsi_populate_tag_msg(cmd, tag)) {
  2457. switch (tag[0]) {
  2458. case HEAD_OF_QUEUE_TAG:
  2459. ctx->fcp_cmnd->task_attribute =
  2460. TSK_HEAD_OF_QUEUE;
  2461. break;
  2462. case ORDERED_QUEUE_TAG:
  2463. ctx->fcp_cmnd->task_attribute =
  2464. TSK_ORDERED;
  2465. break;
  2466. }
  2467. }
  2468. /* build FCP_CMND IU */
  2469. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2470. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2471. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2472. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2473. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2474. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2475. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2476. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2477. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2478. additional_cdb_len);
  2479. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2480. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2481. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2482. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2483. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2484. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2485. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2486. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2487. /* Set total data segment count. */
  2488. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2489. /* Specify response queue number where
  2490. * completion should happen
  2491. */
  2492. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2493. } else {
  2494. struct cmd_type_7 *cmd_pkt;
  2495. req_cnt = qla24xx_calc_iocbs(tot_dsds);
  2496. if (req->cnt < (req_cnt + 2)) {
  2497. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2498. &reg->req_q_out[0]);
  2499. if (req->ring_index < cnt)
  2500. req->cnt = cnt - req->ring_index;
  2501. else
  2502. req->cnt = req->length -
  2503. (req->ring_index - cnt);
  2504. }
  2505. if (req->cnt < (req_cnt + 2))
  2506. goto queuing_error;
  2507. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2508. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2509. /* Zero out remaining portion of packet. */
  2510. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2511. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2512. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2513. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2514. /* Set NPORT-ID and LUN number*/
  2515. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2516. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2517. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2518. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2519. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2520. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2521. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2522. sizeof(cmd_pkt->lun));
  2523. /*
  2524. * Update tagged queuing modifier -- default is TSK_SIMPLE (0).
  2525. */
  2526. if (scsi_populate_tag_msg(cmd, tag)) {
  2527. switch (tag[0]) {
  2528. case HEAD_OF_QUEUE_TAG:
  2529. cmd_pkt->task = TSK_HEAD_OF_QUEUE;
  2530. break;
  2531. case ORDERED_QUEUE_TAG:
  2532. cmd_pkt->task = TSK_ORDERED;
  2533. break;
  2534. }
  2535. }
  2536. /* Load SCSI command packet. */
  2537. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2538. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2539. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2540. /* Build IOCB segments */
  2541. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2542. /* Set total data segment count. */
  2543. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2544. /* Specify response queue number where
  2545. * completion should happen.
  2546. */
  2547. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2548. }
  2549. /* Build command packet. */
  2550. req->current_outstanding_cmd = handle;
  2551. req->outstanding_cmds[handle] = sp;
  2552. sp->handle = handle;
  2553. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2554. req->cnt -= req_cnt;
  2555. wmb();
  2556. /* Adjust ring index. */
  2557. req->ring_index++;
  2558. if (req->ring_index == req->length) {
  2559. req->ring_index = 0;
  2560. req->ring_ptr = req->ring;
  2561. } else
  2562. req->ring_ptr++;
  2563. sp->flags |= SRB_DMA_VALID;
  2564. /* Set chip new ring index. */
  2565. /* write, read and verify logic */
  2566. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2567. if (ql2xdbwr)
  2568. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2569. else {
  2570. WRT_REG_DWORD(
  2571. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2572. dbval);
  2573. wmb();
  2574. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2575. WRT_REG_DWORD(
  2576. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2577. dbval);
  2578. wmb();
  2579. }
  2580. }
  2581. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2582. if (vha->flags.process_response_queue &&
  2583. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2584. qla24xx_process_response_queue(vha, rsp);
  2585. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2586. return QLA_SUCCESS;
  2587. queuing_error_fcp_cmnd:
  2588. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2589. queuing_error:
  2590. if (tot_dsds)
  2591. scsi_dma_unmap(cmd);
  2592. if (sp->ctx) {
  2593. mempool_free(sp->ctx, ha->ctx_mempool);
  2594. sp->ctx = NULL;
  2595. }
  2596. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2597. return QLA_FUNCTION_FAILED;
  2598. }
  2599. static uint32_t *
  2600. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2601. uint32_t length)
  2602. {
  2603. uint32_t i;
  2604. uint32_t val;
  2605. struct qla_hw_data *ha = vha->hw;
  2606. /* Dword reads to flash. */
  2607. for (i = 0; i < length/4; i++, faddr += 4) {
  2608. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2609. qla_printk(KERN_WARNING, ha,
  2610. "Do ROM fast read failed\n");
  2611. goto done_read;
  2612. }
  2613. dwptr[i] = __constant_cpu_to_le32(val);
  2614. }
  2615. done_read:
  2616. return dwptr;
  2617. }
  2618. static int
  2619. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2620. {
  2621. int ret;
  2622. uint32_t val;
  2623. ret = ql82xx_rom_lock_d(ha);
  2624. if (ret < 0) {
  2625. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2626. return ret;
  2627. }
  2628. ret = qla82xx_read_status_reg(ha, &val);
  2629. if (ret < 0)
  2630. goto done_unprotect;
  2631. val &= ~(BLOCK_PROTECT_BITS << 2);
  2632. ret = qla82xx_write_status_reg(ha, val);
  2633. if (ret < 0) {
  2634. val |= (BLOCK_PROTECT_BITS << 2);
  2635. qla82xx_write_status_reg(ha, val);
  2636. }
  2637. if (qla82xx_write_disable_flash(ha) != 0)
  2638. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2639. done_unprotect:
  2640. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2641. return ret;
  2642. }
  2643. static int
  2644. qla82xx_protect_flash(struct qla_hw_data *ha)
  2645. {
  2646. int ret;
  2647. uint32_t val;
  2648. ret = ql82xx_rom_lock_d(ha);
  2649. if (ret < 0) {
  2650. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2651. return ret;
  2652. }
  2653. ret = qla82xx_read_status_reg(ha, &val);
  2654. if (ret < 0)
  2655. goto done_protect;
  2656. val |= (BLOCK_PROTECT_BITS << 2);
  2657. /* LOCK all sectors */
  2658. ret = qla82xx_write_status_reg(ha, val);
  2659. if (ret < 0)
  2660. qla_printk(KERN_WARNING, ha, "Write status register failed\n");
  2661. if (qla82xx_write_disable_flash(ha) != 0)
  2662. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2663. done_protect:
  2664. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2665. return ret;
  2666. }
  2667. static int
  2668. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2669. {
  2670. int ret = 0;
  2671. ret = ql82xx_rom_lock_d(ha);
  2672. if (ret < 0) {
  2673. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2674. return ret;
  2675. }
  2676. qla82xx_flash_set_write_enable(ha);
  2677. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2678. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2679. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2680. if (qla82xx_wait_rom_done(ha)) {
  2681. qla_printk(KERN_WARNING, ha,
  2682. "Error waiting for rom done\n");
  2683. ret = -1;
  2684. goto done;
  2685. }
  2686. ret = qla82xx_flash_wait_write_finish(ha);
  2687. done:
  2688. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2689. return ret;
  2690. }
  2691. /*
  2692. * Address and length are byte address
  2693. */
  2694. uint8_t *
  2695. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2696. uint32_t offset, uint32_t length)
  2697. {
  2698. scsi_block_requests(vha->host);
  2699. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2700. scsi_unblock_requests(vha->host);
  2701. return buf;
  2702. }
  2703. static int
  2704. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2705. uint32_t faddr, uint32_t dwords)
  2706. {
  2707. int ret;
  2708. uint32_t liter;
  2709. uint32_t sec_mask, rest_addr;
  2710. dma_addr_t optrom_dma;
  2711. void *optrom = NULL;
  2712. int page_mode = 0;
  2713. struct qla_hw_data *ha = vha->hw;
  2714. ret = -1;
  2715. /* Prepare burst-capable write on supported ISPs. */
  2716. if (page_mode && !(faddr & 0xfff) &&
  2717. dwords > OPTROM_BURST_DWORDS) {
  2718. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2719. &optrom_dma, GFP_KERNEL);
  2720. if (!optrom) {
  2721. qla_printk(KERN_DEBUG, ha,
  2722. "Unable to allocate memory for optrom "
  2723. "burst write (%x KB).\n",
  2724. OPTROM_BURST_SIZE / 1024);
  2725. }
  2726. }
  2727. rest_addr = ha->fdt_block_size - 1;
  2728. sec_mask = ~rest_addr;
  2729. ret = qla82xx_unprotect_flash(ha);
  2730. if (ret) {
  2731. qla_printk(KERN_WARNING, ha,
  2732. "Unable to unprotect flash for update.\n");
  2733. goto write_done;
  2734. }
  2735. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2736. /* Are we at the beginning of a sector? */
  2737. if ((faddr & rest_addr) == 0) {
  2738. ret = qla82xx_erase_sector(ha, faddr);
  2739. if (ret) {
  2740. DEBUG9(qla_printk(KERN_ERR, ha,
  2741. "Unable to erase sector: "
  2742. "address=%x.\n", faddr));
  2743. break;
  2744. }
  2745. }
  2746. /* Go with burst-write. */
  2747. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2748. /* Copy data to DMA'ble buffer. */
  2749. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2750. ret = qla2x00_load_ram(vha, optrom_dma,
  2751. (ha->flash_data_off | faddr),
  2752. OPTROM_BURST_DWORDS);
  2753. if (ret != QLA_SUCCESS) {
  2754. qla_printk(KERN_WARNING, ha,
  2755. "Unable to burst-write optrom segment "
  2756. "(%x/%x/%llx).\n", ret,
  2757. (ha->flash_data_off | faddr),
  2758. (unsigned long long)optrom_dma);
  2759. qla_printk(KERN_WARNING, ha,
  2760. "Reverting to slow-write.\n");
  2761. dma_free_coherent(&ha->pdev->dev,
  2762. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2763. optrom = NULL;
  2764. } else {
  2765. liter += OPTROM_BURST_DWORDS - 1;
  2766. faddr += OPTROM_BURST_DWORDS - 1;
  2767. dwptr += OPTROM_BURST_DWORDS - 1;
  2768. continue;
  2769. }
  2770. }
  2771. ret = qla82xx_write_flash_dword(ha, faddr,
  2772. cpu_to_le32(*dwptr));
  2773. if (ret) {
  2774. DEBUG9(printk(KERN_DEBUG "%s(%ld) Unable to program"
  2775. "flash address=%x data=%x.\n", __func__,
  2776. ha->host_no, faddr, *dwptr));
  2777. break;
  2778. }
  2779. }
  2780. ret = qla82xx_protect_flash(ha);
  2781. if (ret)
  2782. qla_printk(KERN_WARNING, ha,
  2783. "Unable to protect flash after update.\n");
  2784. write_done:
  2785. if (optrom)
  2786. dma_free_coherent(&ha->pdev->dev,
  2787. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2788. return ret;
  2789. }
  2790. int
  2791. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2792. uint32_t offset, uint32_t length)
  2793. {
  2794. int rval;
  2795. /* Suspend HBA. */
  2796. scsi_block_requests(vha->host);
  2797. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2798. length >> 2);
  2799. scsi_unblock_requests(vha->host);
  2800. /* Convert return ISP82xx to generic */
  2801. if (rval)
  2802. rval = QLA_FUNCTION_FAILED;
  2803. else
  2804. rval = QLA_SUCCESS;
  2805. return rval;
  2806. }
  2807. void
  2808. qla82xx_start_iocbs(srb_t *sp)
  2809. {
  2810. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2811. struct req_que *req = ha->req_q_map[0];
  2812. struct device_reg_82xx __iomem *reg;
  2813. uint32_t dbval;
  2814. /* Adjust ring index. */
  2815. req->ring_index++;
  2816. if (req->ring_index == req->length) {
  2817. req->ring_index = 0;
  2818. req->ring_ptr = req->ring;
  2819. } else
  2820. req->ring_ptr++;
  2821. reg = &ha->iobase->isp82;
  2822. dbval = 0x04 | (ha->portnum << 5);
  2823. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2824. if (ql2xdbwr)
  2825. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2826. else {
  2827. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2828. wmb();
  2829. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2830. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2831. dbval);
  2832. wmb();
  2833. }
  2834. }
  2835. }
  2836. void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2837. {
  2838. if (qla82xx_rom_lock(ha))
  2839. /* Someone else is holding the lock. */
  2840. qla_printk(KERN_INFO, ha, "Resetting rom_lock\n");
  2841. /*
  2842. * Either we got the lock, or someone
  2843. * else died while holding it.
  2844. * In either case, unlock.
  2845. */
  2846. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2847. }
  2848. /*
  2849. * qla82xx_device_bootstrap
  2850. * Initialize device, set DEV_READY, start fw
  2851. *
  2852. * Note:
  2853. * IDC lock must be held upon entry
  2854. *
  2855. * Return:
  2856. * Success : 0
  2857. * Failed : 1
  2858. */
  2859. static int
  2860. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2861. {
  2862. int rval = QLA_SUCCESS;
  2863. int i, timeout;
  2864. uint32_t old_count, count;
  2865. struct qla_hw_data *ha = vha->hw;
  2866. int need_reset = 0, peg_stuck = 1;
  2867. need_reset = qla82xx_need_reset(ha);
  2868. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2869. for (i = 0; i < 10; i++) {
  2870. timeout = msleep_interruptible(200);
  2871. if (timeout) {
  2872. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2873. QLA82XX_DEV_FAILED);
  2874. return QLA_FUNCTION_FAILED;
  2875. }
  2876. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2877. if (count != old_count)
  2878. peg_stuck = 0;
  2879. }
  2880. if (need_reset) {
  2881. /* We are trying to perform a recovery here. */
  2882. if (peg_stuck)
  2883. qla82xx_rom_lock_recovery(ha);
  2884. goto dev_initialize;
  2885. } else {
  2886. /* Start of day for this ha context. */
  2887. if (peg_stuck) {
  2888. /* Either we are the first or recovery in progress. */
  2889. qla82xx_rom_lock_recovery(ha);
  2890. goto dev_initialize;
  2891. } else
  2892. /* Firmware already running. */
  2893. goto dev_ready;
  2894. }
  2895. return rval;
  2896. dev_initialize:
  2897. /* set to DEV_INITIALIZING */
  2898. qla_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2899. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2900. /* Driver that sets device state to initializating sets IDC version */
  2901. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2902. qla82xx_idc_unlock(ha);
  2903. rval = qla82xx_start_firmware(vha);
  2904. qla82xx_idc_lock(ha);
  2905. if (rval != QLA_SUCCESS) {
  2906. qla_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2907. qla82xx_clear_drv_active(ha);
  2908. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2909. return rval;
  2910. }
  2911. dev_ready:
  2912. qla_printk(KERN_INFO, ha, "HW State: READY\n");
  2913. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2914. return QLA_SUCCESS;
  2915. }
  2916. /*
  2917. * qla82xx_need_qsnt_handler
  2918. * Code to start quiescence sequence
  2919. *
  2920. * Note:
  2921. * IDC lock must be held upon entry
  2922. *
  2923. * Return: void
  2924. */
  2925. static void
  2926. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2927. {
  2928. struct qla_hw_data *ha = vha->hw;
  2929. uint32_t dev_state, drv_state, drv_active;
  2930. unsigned long reset_timeout;
  2931. if (vha->flags.online) {
  2932. /*Block any further I/O and wait for pending cmnds to complete*/
  2933. qla82xx_quiescent_state_cleanup(vha);
  2934. }
  2935. /* Set the quiescence ready bit */
  2936. qla82xx_set_qsnt_ready(ha);
  2937. /*wait for 30 secs for other functions to ack */
  2938. reset_timeout = jiffies + (30 * HZ);
  2939. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2940. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2941. /* Its 2 that is written when qsnt is acked, moving one bit */
  2942. drv_active = drv_active << 0x01;
  2943. while (drv_state != drv_active) {
  2944. if (time_after_eq(jiffies, reset_timeout)) {
  2945. /* quiescence timeout, other functions didn't ack
  2946. * changing the state to DEV_READY
  2947. */
  2948. qla_printk(KERN_INFO, ha,
  2949. "%s: QUIESCENT TIMEOUT\n", QLA2XXX_DRIVER_NAME);
  2950. qla_printk(KERN_INFO, ha,
  2951. "DRV_ACTIVE:%d DRV_STATE:%d\n", drv_active,
  2952. drv_state);
  2953. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2954. QLA82XX_DEV_READY);
  2955. qla_printk(KERN_INFO, ha,
  2956. "HW State: DEV_READY\n");
  2957. qla82xx_idc_unlock(ha);
  2958. qla2x00_perform_loop_resync(vha);
  2959. qla82xx_idc_lock(ha);
  2960. qla82xx_clear_qsnt_ready(vha);
  2961. return;
  2962. }
  2963. qla82xx_idc_unlock(ha);
  2964. msleep(1000);
  2965. qla82xx_idc_lock(ha);
  2966. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2967. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2968. drv_active = drv_active << 0x01;
  2969. }
  2970. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2971. /* everyone acked so set the state to DEV_QUIESCENCE */
  2972. if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) {
  2973. qla_printk(KERN_INFO, ha, "HW State: DEV_QUIESCENT\n");
  2974. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT);
  2975. }
  2976. }
  2977. /*
  2978. * qla82xx_wait_for_state_change
  2979. * Wait for device state to change from given current state
  2980. *
  2981. * Note:
  2982. * IDC lock must not be held upon entry
  2983. *
  2984. * Return:
  2985. * Changed device state.
  2986. */
  2987. uint32_t
  2988. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2989. {
  2990. struct qla_hw_data *ha = vha->hw;
  2991. uint32_t dev_state;
  2992. do {
  2993. msleep(1000);
  2994. qla82xx_idc_lock(ha);
  2995. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2996. qla82xx_idc_unlock(ha);
  2997. } while (dev_state == curr_state);
  2998. return dev_state;
  2999. }
  3000. static void
  3001. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  3002. {
  3003. struct qla_hw_data *ha = vha->hw;
  3004. /* Disable the board */
  3005. qla_printk(KERN_INFO, ha, "Disabling the board\n");
  3006. qla82xx_idc_lock(ha);
  3007. qla82xx_clear_drv_active(ha);
  3008. qla82xx_idc_unlock(ha);
  3009. /* Set DEV_FAILED flag to disable timer */
  3010. vha->device_flags |= DFLG_DEV_FAILED;
  3011. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  3012. qla2x00_mark_all_devices_lost(vha, 0);
  3013. vha->flags.online = 0;
  3014. vha->flags.init_done = 0;
  3015. }
  3016. /*
  3017. * qla82xx_need_reset_handler
  3018. * Code to start reset sequence
  3019. *
  3020. * Note:
  3021. * IDC lock must be held upon entry
  3022. *
  3023. * Return:
  3024. * Success : 0
  3025. * Failed : 1
  3026. */
  3027. static void
  3028. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  3029. {
  3030. uint32_t dev_state, drv_state, drv_active;
  3031. unsigned long reset_timeout;
  3032. struct qla_hw_data *ha = vha->hw;
  3033. struct req_que *req = ha->req_q_map[0];
  3034. if (vha->flags.online) {
  3035. qla82xx_idc_unlock(ha);
  3036. qla2x00_abort_isp_cleanup(vha);
  3037. ha->isp_ops->get_flash_version(vha, req->ring);
  3038. ha->isp_ops->nvram_config(vha);
  3039. qla82xx_idc_lock(ha);
  3040. }
  3041. qla82xx_set_rst_ready(ha);
  3042. /* wait for 10 seconds for reset ack from all functions */
  3043. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  3044. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3045. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3046. while (drv_state != drv_active) {
  3047. if (time_after_eq(jiffies, reset_timeout)) {
  3048. qla_printk(KERN_INFO, ha,
  3049. "%s: RESET TIMEOUT!\n", QLA2XXX_DRIVER_NAME);
  3050. break;
  3051. }
  3052. qla82xx_idc_unlock(ha);
  3053. msleep(1000);
  3054. qla82xx_idc_lock(ha);
  3055. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  3056. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  3057. }
  3058. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3059. qla_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  3060. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3061. /* Force to DEV_COLD unless someone else is starting a reset */
  3062. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  3063. qla_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  3064. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  3065. }
  3066. }
  3067. int
  3068. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  3069. {
  3070. uint32_t fw_heartbeat_counter;
  3071. int status = 0;
  3072. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  3073. QLA82XX_PEG_ALIVE_COUNTER);
  3074. /* all 0xff, assume AER/EEH in progress, ignore */
  3075. if (fw_heartbeat_counter == 0xffffffff)
  3076. return status;
  3077. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  3078. vha->seconds_since_last_heartbeat++;
  3079. /* FW not alive after 2 seconds */
  3080. if (vha->seconds_since_last_heartbeat == 2) {
  3081. vha->seconds_since_last_heartbeat = 0;
  3082. status = 1;
  3083. }
  3084. } else
  3085. vha->seconds_since_last_heartbeat = 0;
  3086. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  3087. return status;
  3088. }
  3089. /*
  3090. * qla82xx_device_state_handler
  3091. * Main state handler
  3092. *
  3093. * Note:
  3094. * IDC lock must be held upon entry
  3095. *
  3096. * Return:
  3097. * Success : 0
  3098. * Failed : 1
  3099. */
  3100. int
  3101. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  3102. {
  3103. uint32_t dev_state;
  3104. uint32_t old_dev_state;
  3105. int rval = QLA_SUCCESS;
  3106. unsigned long dev_init_timeout;
  3107. struct qla_hw_data *ha = vha->hw;
  3108. int loopcount = 0;
  3109. qla82xx_idc_lock(ha);
  3110. if (!vha->flags.init_done)
  3111. qla82xx_set_drv_active(vha);
  3112. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3113. old_dev_state = dev_state;
  3114. qla_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  3115. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  3116. /* wait for 30 seconds for device to go ready */
  3117. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  3118. while (1) {
  3119. if (time_after_eq(jiffies, dev_init_timeout)) {
  3120. DEBUG(qla_printk(KERN_INFO, ha,
  3121. "%s: device init failed!\n",
  3122. QLA2XXX_DRIVER_NAME));
  3123. rval = QLA_FUNCTION_FAILED;
  3124. break;
  3125. }
  3126. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3127. if (old_dev_state != dev_state) {
  3128. loopcount = 0;
  3129. old_dev_state = dev_state;
  3130. }
  3131. if (loopcount < 5) {
  3132. qla_printk(KERN_INFO, ha,
  3133. "2:Device state is 0x%x = %s\n", dev_state,
  3134. dev_state < MAX_STATES ?
  3135. qdev_state[dev_state] : "Unknown");
  3136. }
  3137. switch (dev_state) {
  3138. case QLA82XX_DEV_READY:
  3139. goto exit;
  3140. case QLA82XX_DEV_COLD:
  3141. rval = qla82xx_device_bootstrap(vha);
  3142. goto exit;
  3143. case QLA82XX_DEV_INITIALIZING:
  3144. qla82xx_idc_unlock(ha);
  3145. msleep(1000);
  3146. qla82xx_idc_lock(ha);
  3147. break;
  3148. case QLA82XX_DEV_NEED_RESET:
  3149. if (!ql2xdontresethba)
  3150. qla82xx_need_reset_handler(vha);
  3151. dev_init_timeout = jiffies +
  3152. (ha->nx_dev_init_timeout * HZ);
  3153. break;
  3154. case QLA82XX_DEV_NEED_QUIESCENT:
  3155. qla82xx_need_qsnt_handler(vha);
  3156. /* Reset timeout value after quiescence handler */
  3157. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3158. * HZ);
  3159. break;
  3160. case QLA82XX_DEV_QUIESCENT:
  3161. /* Owner will exit and other will wait for the state
  3162. * to get changed
  3163. */
  3164. if (ha->flags.quiesce_owner)
  3165. goto exit;
  3166. qla82xx_idc_unlock(ha);
  3167. msleep(1000);
  3168. qla82xx_idc_lock(ha);
  3169. /* Reset timeout value after quiescence handler */
  3170. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\
  3171. * HZ);
  3172. break;
  3173. case QLA82XX_DEV_FAILED:
  3174. qla82xx_dev_failed_handler(vha);
  3175. rval = QLA_FUNCTION_FAILED;
  3176. goto exit;
  3177. default:
  3178. qla82xx_idc_unlock(ha);
  3179. msleep(1000);
  3180. qla82xx_idc_lock(ha);
  3181. }
  3182. loopcount++;
  3183. }
  3184. exit:
  3185. qla82xx_idc_unlock(ha);
  3186. return rval;
  3187. }
  3188. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3189. {
  3190. uint32_t dev_state, halt_status;
  3191. struct qla_hw_data *ha = vha->hw;
  3192. /* don't poll if reset is going on */
  3193. if (!ha->flags.isp82xx_reset_hdlr_active) {
  3194. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3195. if (dev_state == QLA82XX_DEV_NEED_RESET &&
  3196. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  3197. qla_printk(KERN_WARNING, ha,
  3198. "%s(): Adapter reset needed!\n", __func__);
  3199. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3200. qla2xxx_wake_dpc(vha);
  3201. } else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT &&
  3202. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  3203. DEBUG(qla_printk(KERN_INFO, ha,
  3204. "scsi(%ld) %s - detected quiescence needed\n",
  3205. vha->host_no, __func__));
  3206. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  3207. qla2xxx_wake_dpc(vha);
  3208. } else {
  3209. if (qla82xx_check_fw_alive(vha)) {
  3210. halt_status = qla82xx_rd_32(ha,
  3211. QLA82XX_PEG_HALT_STATUS1);
  3212. qla_printk(KERN_INFO, ha,
  3213. "scsi(%ld): %s, Dumping hw/fw registers:\n "
  3214. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n "
  3215. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n "
  3216. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n "
  3217. " PEG_NET_4_PC: 0x%x\n",
  3218. vha->host_no, __func__, halt_status,
  3219. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  3220. qla82xx_rd_32(ha,
  3221. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  3222. qla82xx_rd_32(ha,
  3223. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  3224. qla82xx_rd_32(ha,
  3225. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  3226. qla82xx_rd_32(ha,
  3227. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  3228. qla82xx_rd_32(ha,
  3229. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  3230. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3231. set_bit(ISP_UNRECOVERABLE,
  3232. &vha->dpc_flags);
  3233. } else {
  3234. qla_printk(KERN_INFO, ha,
  3235. "scsi(%ld): %s - detect abort needed\n",
  3236. vha->host_no, __func__);
  3237. set_bit(ISP_ABORT_NEEDED,
  3238. &vha->dpc_flags);
  3239. }
  3240. qla2xxx_wake_dpc(vha);
  3241. ha->flags.isp82xx_fw_hung = 1;
  3242. if (ha->flags.mbox_busy) {
  3243. ha->flags.mbox_int = 1;
  3244. DEBUG2(qla_printk(KERN_ERR, ha,
  3245. "Due to fw hung, doing premature "
  3246. "completion of mbx command\n"));
  3247. if (test_bit(MBX_INTR_WAIT,
  3248. &ha->mbx_cmd_flags))
  3249. complete(&ha->mbx_intr_comp);
  3250. }
  3251. }
  3252. }
  3253. }
  3254. }
  3255. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3256. {
  3257. int rval;
  3258. rval = qla82xx_device_state_handler(vha);
  3259. return rval;
  3260. }
  3261. /*
  3262. * qla82xx_abort_isp
  3263. * Resets ISP and aborts all outstanding commands.
  3264. *
  3265. * Input:
  3266. * ha = adapter block pointer.
  3267. *
  3268. * Returns:
  3269. * 0 = success
  3270. */
  3271. int
  3272. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3273. {
  3274. int rval;
  3275. struct qla_hw_data *ha = vha->hw;
  3276. uint32_t dev_state;
  3277. if (vha->device_flags & DFLG_DEV_FAILED) {
  3278. qla_printk(KERN_WARNING, ha,
  3279. "%s(%ld): Device in failed state, "
  3280. "Exiting.\n", __func__, vha->host_no);
  3281. return QLA_SUCCESS;
  3282. }
  3283. ha->flags.isp82xx_reset_hdlr_active = 1;
  3284. qla82xx_idc_lock(ha);
  3285. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3286. if (dev_state == QLA82XX_DEV_READY) {
  3287. qla_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3288. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3289. QLA82XX_DEV_NEED_RESET);
  3290. } else
  3291. qla_printk(KERN_INFO, ha, "HW State: %s\n",
  3292. dev_state < MAX_STATES ?
  3293. qdev_state[dev_state] : "Unknown");
  3294. qla82xx_idc_unlock(ha);
  3295. rval = qla82xx_device_state_handler(vha);
  3296. qla82xx_idc_lock(ha);
  3297. qla82xx_clear_rst_ready(ha);
  3298. qla82xx_idc_unlock(ha);
  3299. if (rval == QLA_SUCCESS) {
  3300. ha->flags.isp82xx_fw_hung = 0;
  3301. ha->flags.isp82xx_reset_hdlr_active = 0;
  3302. qla82xx_restart_isp(vha);
  3303. }
  3304. if (rval) {
  3305. vha->flags.online = 1;
  3306. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3307. if (ha->isp_abort_cnt == 0) {
  3308. qla_printk(KERN_WARNING, ha,
  3309. "ISP error recovery failed - "
  3310. "board disabled\n");
  3311. /*
  3312. * The next call disables the board
  3313. * completely.
  3314. */
  3315. ha->isp_ops->reset_adapter(vha);
  3316. vha->flags.online = 0;
  3317. clear_bit(ISP_ABORT_RETRY,
  3318. &vha->dpc_flags);
  3319. rval = QLA_SUCCESS;
  3320. } else { /* schedule another ISP abort */
  3321. ha->isp_abort_cnt--;
  3322. DEBUG(qla_printk(KERN_INFO, ha,
  3323. "qla%ld: ISP abort - retry remaining %d\n",
  3324. vha->host_no, ha->isp_abort_cnt));
  3325. rval = QLA_FUNCTION_FAILED;
  3326. }
  3327. } else {
  3328. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3329. DEBUG(qla_printk(KERN_INFO, ha,
  3330. "(%ld): ISP error recovery - retrying (%d) "
  3331. "more times\n", vha->host_no, ha->isp_abort_cnt));
  3332. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3333. rval = QLA_FUNCTION_FAILED;
  3334. }
  3335. }
  3336. return rval;
  3337. }
  3338. /*
  3339. * qla82xx_fcoe_ctx_reset
  3340. * Perform a quick reset and aborts all outstanding commands.
  3341. * This will only perform an FCoE context reset and avoids a full blown
  3342. * chip reset.
  3343. *
  3344. * Input:
  3345. * ha = adapter block pointer.
  3346. * is_reset_path = flag for identifying the reset path.
  3347. *
  3348. * Returns:
  3349. * 0 = success
  3350. */
  3351. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3352. {
  3353. int rval = QLA_FUNCTION_FAILED;
  3354. if (vha->flags.online) {
  3355. /* Abort all outstanding commands, so as to be requeued later */
  3356. qla2x00_abort_isp_cleanup(vha);
  3357. }
  3358. /* Stop currently executing firmware.
  3359. * This will destroy existing FCoE context at the F/W end.
  3360. */
  3361. qla2x00_try_to_stop_firmware(vha);
  3362. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3363. rval = qla82xx_restart_isp(vha);
  3364. return rval;
  3365. }
  3366. /*
  3367. * qla2x00_wait_for_fcoe_ctx_reset
  3368. * Wait till the FCoE context is reset.
  3369. *
  3370. * Note:
  3371. * Does context switching here.
  3372. * Release SPIN_LOCK (if any) before calling this routine.
  3373. *
  3374. * Return:
  3375. * Success (fcoe_ctx reset is done) : 0
  3376. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3377. */
  3378. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3379. {
  3380. int status = QLA_FUNCTION_FAILED;
  3381. unsigned long wait_reset;
  3382. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3383. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3384. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3385. && time_before(jiffies, wait_reset)) {
  3386. set_current_state(TASK_UNINTERRUPTIBLE);
  3387. schedule_timeout(HZ);
  3388. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3389. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3390. status = QLA_SUCCESS;
  3391. break;
  3392. }
  3393. }
  3394. DEBUG2(printk(KERN_INFO
  3395. "%s status=%d\n", __func__, status));
  3396. return status;
  3397. }
  3398. void
  3399. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3400. {
  3401. int i;
  3402. unsigned long flags;
  3403. struct qla_hw_data *ha = vha->hw;
  3404. /* Check if 82XX firmware is alive or not
  3405. * We may have arrived here from NEED_RESET
  3406. * detection only
  3407. */
  3408. if (!ha->flags.isp82xx_fw_hung) {
  3409. for (i = 0; i < 2; i++) {
  3410. msleep(1000);
  3411. if (qla82xx_check_fw_alive(vha)) {
  3412. ha->flags.isp82xx_fw_hung = 1;
  3413. if (ha->flags.mbox_busy) {
  3414. ha->flags.mbox_int = 1;
  3415. complete(&ha->mbx_intr_comp);
  3416. }
  3417. break;
  3418. }
  3419. }
  3420. }
  3421. /* Abort all commands gracefully if fw NOT hung */
  3422. if (!ha->flags.isp82xx_fw_hung) {
  3423. int cnt, que;
  3424. srb_t *sp;
  3425. struct req_que *req;
  3426. spin_lock_irqsave(&ha->hardware_lock, flags);
  3427. for (que = 0; que < ha->max_req_queues; que++) {
  3428. req = ha->req_q_map[que];
  3429. if (!req)
  3430. continue;
  3431. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3432. sp = req->outstanding_cmds[cnt];
  3433. if (sp) {
  3434. if (!sp->ctx ||
  3435. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3436. spin_unlock_irqrestore(
  3437. &ha->hardware_lock, flags);
  3438. if (ha->isp_ops->abort_command(sp)) {
  3439. qla_printk(KERN_INFO, ha,
  3440. "scsi(%ld): mbx abort command failed in %s\n",
  3441. vha->host_no, __func__);
  3442. } else {
  3443. qla_printk(KERN_INFO, ha,
  3444. "scsi(%ld): mbx abort command success in %s\n",
  3445. vha->host_no, __func__);
  3446. }
  3447. spin_lock_irqsave(&ha->hardware_lock, flags);
  3448. }
  3449. }
  3450. }
  3451. }
  3452. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3453. /* Wait for pending cmds (physical and virtual) to complete */
  3454. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3455. WAIT_HOST) == QLA_SUCCESS) {
  3456. DEBUG2(qla_printk(KERN_INFO, ha,
  3457. "Done wait for pending commands\n"));
  3458. }
  3459. }
  3460. }